RTEMS 6.1-rc4
|
Modules | |
GPT Register Masks | |
Data Structures | |
struct | GPT_Type |
#define GPT1_BASE (0x401EC000u) |
Peripheral GPT1 base address
#define GPT1_BASE (0x400EC000u) |
Peripheral GPT1 base address
#define GPT1_BASE (0x400EC000u) |
Peripheral GPT1 base address
#define GPT2_BASE (0x401F0000u) |
Peripheral GPT2 base address
#define GPT2_BASE (0x400F0000u) |
Peripheral GPT2 base address
#define GPT2_BASE (0x400F0000u) |
Peripheral GPT2 base address
#define GPT3_BASE (0x400F4000u) |
Peripheral GPT3 base address
#define GPT3_BASE (0x400F4000u) |
Peripheral GPT3 base address
#define GPT4_BASE (0x400F8000u) |
Peripheral GPT4 base address
#define GPT4_BASE (0x400F8000u) |
Peripheral GPT4 base address
#define GPT5_BASE (0x400FC000u) |
Peripheral GPT5 base address
#define GPT5_BASE (0x400FC000u) |
Peripheral GPT5 base address
#define GPT6_BASE (0x40100000u) |
Peripheral GPT6 base address
#define GPT6_BASE (0x40100000u) |
Peripheral GPT6 base address
Array initializer of GPT peripheral base addresses
Array initializer of GPT peripheral base addresses
Array initializer of GPT peripheral base addresses
Array initializer of GPT peripheral base pointers
Array initializer of GPT peripheral base pointers
Array initializer of GPT peripheral base pointers
#define GPT_IRQS { NotAvail_IRQn, GPT1_IRQn, GPT2_IRQn } |
Interrupt vectors for the GPT peripheral type
#define GPT_IRQS { NotAvail_IRQn, GPT1_IRQn, GPT2_IRQn, GPT3_IRQn, GPT4_IRQn, GPT5_IRQn, GPT6_IRQn } |
Interrupt vectors for the GPT peripheral type