|
#define | XTALOSC24M_MISC0_REFTOP_PWD_MASK (0x1U) |
|
#define | XTALOSC24M_MISC0_REFTOP_PWD_SHIFT (0U) |
|
#define | XTALOSC24M_MISC0_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_REFTOP_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_MASK (0x8U) |
|
#define | XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_SHIFT (3U) |
|
#define | XTALOSC24M_MISC0_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_MASK) |
|
#define | XTALOSC24M_MISC0_REFTOP_VBGADJ_MASK (0x70U) |
|
#define | XTALOSC24M_MISC0_REFTOP_VBGADJ_SHIFT (4U) |
|
#define | XTALOSC24M_MISC0_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_REFTOP_VBGADJ_MASK) |
|
#define | XTALOSC24M_MISC0_REFTOP_VBGUP_MASK (0x80U) |
|
#define | XTALOSC24M_MISC0_REFTOP_VBGUP_SHIFT (7U) |
|
#define | XTALOSC24M_MISC0_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_REFTOP_VBGUP_MASK) |
|
#define | XTALOSC24M_MISC0_STOP_MODE_CONFIG_MASK (0xC00U) |
|
#define | XTALOSC24M_MISC0_STOP_MODE_CONFIG_SHIFT (10U) |
|
#define | XTALOSC24M_MISC0_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_STOP_MODE_CONFIG_MASK) |
|
#define | XTALOSC24M_MISC0_DISCON_HIGH_SNVS_MASK (0x1000U) |
|
#define | XTALOSC24M_MISC0_DISCON_HIGH_SNVS_SHIFT (12U) |
|
#define | XTALOSC24M_MISC0_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_DISCON_HIGH_SNVS_MASK) |
|
#define | XTALOSC24M_MISC0_OSC_I_MASK (0x6000U) |
|
#define | XTALOSC24M_MISC0_OSC_I_SHIFT (13U) |
|
#define | XTALOSC24M_MISC0_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_OSC_I_SHIFT)) & XTALOSC24M_MISC0_OSC_I_MASK) |
|
#define | XTALOSC24M_MISC0_OSC_XTALOK_MASK (0x8000U) |
|
#define | XTALOSC24M_MISC0_OSC_XTALOK_SHIFT (15U) |
|
#define | XTALOSC24M_MISC0_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_OSC_XTALOK_MASK) |
|
#define | XTALOSC24M_MISC0_OSC_XTALOK_EN_MASK (0x10000U) |
|
#define | XTALOSC24M_MISC0_OSC_XTALOK_EN_SHIFT (16U) |
|
#define | XTALOSC24M_MISC0_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_OSC_XTALOK_EN_MASK) |
|
#define | XTALOSC24M_MISC0_CLKGATE_CTRL_MASK (0x2000000U) |
|
#define | XTALOSC24M_MISC0_CLKGATE_CTRL_SHIFT (25U) |
|
#define | XTALOSC24M_MISC0_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_CLKGATE_CTRL_MASK) |
|
#define | XTALOSC24M_MISC0_CLKGATE_DELAY_MASK (0x1C000000U) |
|
#define | XTALOSC24M_MISC0_CLKGATE_DELAY_SHIFT (26U) |
|
#define | XTALOSC24M_MISC0_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_CLKGATE_DELAY_MASK) |
|
#define | XTALOSC24M_MISC0_RTC_XTAL_SOURCE_MASK (0x20000000U) |
|
#define | XTALOSC24M_MISC0_RTC_XTAL_SOURCE_SHIFT (29U) |
|
#define | XTALOSC24M_MISC0_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_RTC_XTAL_SOURCE_MASK) |
|
#define | XTALOSC24M_MISC0_XTAL_24M_PWD_MASK (0x40000000U) |
|
#define | XTALOSC24M_MISC0_XTAL_24M_PWD_SHIFT (30U) |
|
#define | XTALOSC24M_MISC0_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_XTAL_24M_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_VID_PLL_PREDIV_MASK (0x80000000U) |
|
#define | XTALOSC24M_MISC0_VID_PLL_PREDIV_SHIFT (31U) |
|
#define | XTALOSC24M_MISC0_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_VID_PLL_PREDIV_MASK) |
|
|
#define | XTALOSC24M_MISC0_SET_REFTOP_PWD_MASK (0x1U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_PWD_SHIFT (0U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_MASK (0x8U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT (3U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_MASK) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_MASK (0x70U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_SHIFT (4U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_MASK) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_VBGUP_MASK (0x80U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_VBGUP_SHIFT (7U) |
|
#define | XTALOSC24M_MISC0_SET_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_VBGUP_MASK) |
|
#define | XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_MASK (0xC00U) |
|
#define | XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_SHIFT (10U) |
|
#define | XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_MASK) |
|
#define | XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_MASK (0x1000U) |
|
#define | XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_SHIFT (12U) |
|
#define | XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_MASK) |
|
#define | XTALOSC24M_MISC0_SET_OSC_I_MASK (0x6000U) |
|
#define | XTALOSC24M_MISC0_SET_OSC_I_SHIFT (13U) |
|
#define | XTALOSC24M_MISC0_SET_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_OSC_I_SHIFT)) & XTALOSC24M_MISC0_SET_OSC_I_MASK) |
|
#define | XTALOSC24M_MISC0_SET_OSC_XTALOK_MASK (0x8000U) |
|
#define | XTALOSC24M_MISC0_SET_OSC_XTALOK_SHIFT (15U) |
|
#define | XTALOSC24M_MISC0_SET_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_SET_OSC_XTALOK_MASK) |
|
#define | XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_MASK (0x10000U) |
|
#define | XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_SHIFT (16U) |
|
#define | XTALOSC24M_MISC0_SET_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_MASK) |
|
#define | XTALOSC24M_MISC0_SET_CLKGATE_CTRL_MASK (0x2000000U) |
|
#define | XTALOSC24M_MISC0_SET_CLKGATE_CTRL_SHIFT (25U) |
|
#define | XTALOSC24M_MISC0_SET_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_SET_CLKGATE_CTRL_MASK) |
|
#define | XTALOSC24M_MISC0_SET_CLKGATE_DELAY_MASK (0x1C000000U) |
|
#define | XTALOSC24M_MISC0_SET_CLKGATE_DELAY_SHIFT (26U) |
|
#define | XTALOSC24M_MISC0_SET_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_SET_CLKGATE_DELAY_MASK) |
|
#define | XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_MASK (0x20000000U) |
|
#define | XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_SHIFT (29U) |
|
#define | XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_MASK) |
|
#define | XTALOSC24M_MISC0_SET_XTAL_24M_PWD_MASK (0x40000000U) |
|
#define | XTALOSC24M_MISC0_SET_XTAL_24M_PWD_SHIFT (30U) |
|
#define | XTALOSC24M_MISC0_SET_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_SET_XTAL_24M_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_MASK (0x80000000U) |
|
#define | XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_SHIFT (31U) |
|
#define | XTALOSC24M_MISC0_SET_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_MASK) |
|
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_PWD_MASK (0x1U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_PWD_SHIFT (0U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_MASK (0x8U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT (3U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_MASK (0x70U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_SHIFT (4U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_MASK (0x80U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_SHIFT (7U) |
|
#define | XTALOSC24M_MISC0_CLR_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_MASK (0xC00U) |
|
#define | XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_SHIFT (10U) |
|
#define | XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_MASK (0x1000U) |
|
#define | XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT (12U) |
|
#define | XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_I_MASK (0x6000U) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_I_SHIFT (13U) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_OSC_I_SHIFT)) & XTALOSC24M_MISC0_CLR_OSC_I_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_XTALOK_MASK (0x8000U) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_XTALOK_SHIFT (15U) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_CLR_OSC_XTALOK_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_MASK (0x10000U) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_SHIFT (16U) |
|
#define | XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_MASK (0x2000000U) |
|
#define | XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_SHIFT (25U) |
|
#define | XTALOSC24M_MISC0_CLR_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_MASK (0x1C000000U) |
|
#define | XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_SHIFT (26U) |
|
#define | XTALOSC24M_MISC0_CLR_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_MASK (0x20000000U) |
|
#define | XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT (29U) |
|
#define | XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_MASK (0x40000000U) |
|
#define | XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_SHIFT (30U) |
|
#define | XTALOSC24M_MISC0_CLR_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_MASK (0x80000000U) |
|
#define | XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_SHIFT (31U) |
|
#define | XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_MASK) |
|
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_PWD_MASK (0x1U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_PWD_SHIFT (0U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_MASK (0x8U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT (3U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_MASK (0x70U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_SHIFT (4U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_MASK (0x80U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_SHIFT (7U) |
|
#define | XTALOSC24M_MISC0_TOG_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_MASK (0xC00U) |
|
#define | XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_SHIFT (10U) |
|
#define | XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_MASK (0x1000U) |
|
#define | XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT (12U) |
|
#define | XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_I_MASK (0x6000U) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_I_SHIFT (13U) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_OSC_I_SHIFT)) & XTALOSC24M_MISC0_TOG_OSC_I_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_XTALOK_MASK (0x8000U) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_XTALOK_SHIFT (15U) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_TOG_OSC_XTALOK_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_MASK (0x10000U) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_SHIFT (16U) |
|
#define | XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_MASK (0x2000000U) |
|
#define | XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_SHIFT (25U) |
|
#define | XTALOSC24M_MISC0_TOG_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_MASK (0x1C000000U) |
|
#define | XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_SHIFT (26U) |
|
#define | XTALOSC24M_MISC0_TOG_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_MASK (0x20000000U) |
|
#define | XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT (29U) |
|
#define | XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_MASK (0x40000000U) |
|
#define | XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_SHIFT (30U) |
|
#define | XTALOSC24M_MISC0_TOG_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_MASK) |
|
#define | XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_MASK (0x80000000U) |
|
#define | XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_SHIFT (31U) |
|
#define | XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_MASK) |
|
|
#define | XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_MASK (0x1U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_SHIFT (0U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_OSC_SEL_MASK (0x10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_OSC_SEL_SHIFT (4U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_OSC_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_MASK (0x20U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_SHIFT (5U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_MASK (0x40U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_SHIFT (6U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_MASK (0x80U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_SHIFT (7U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_MASK (0x100U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_SHIFT (8U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_MASK (0x200U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_SHIFT (9U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_MASK (0x400U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_SHIFT (10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_MASK (0x800U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_SHIFT (11U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_MASK (0x2000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_SHIFT (13U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_MASK (0xC000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_SHIFT (14U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_MASK (0x10000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_SHIFT (16U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_MASK (0x20000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_SHIFT (17U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_GPU_PWRGATE_MASK (0x40000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_GPU_PWRGATE_SHIFT (18U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_GPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_GPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_GPU_PWRGATE_MASK) |
|
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_MASK (0x1U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_SHIFT (0U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_MASK (0x10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_SHIFT (4U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_MASK (0x20U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_SHIFT (5U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_MASK (0x40U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_SHIFT (6U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_MASK (0x80U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_SHIFT (7U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_MASK (0x100U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_SHIFT (8U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_MASK (0x200U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_SHIFT (9U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_MASK (0x400U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_SHIFT (10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_MASK (0x800U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_SHIFT (11U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_MASK (0x2000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_SHIFT (13U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_MASK (0xC000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_SHIFT (14U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_MASK (0x10000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_SHIFT (16U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_MASK (0x20000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_SHIFT (17U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_GPU_PWRGATE_MASK (0x40000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_GPU_PWRGATE_SHIFT (18U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_SET_GPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_GPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_GPU_PWRGATE_MASK) |
|
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_MASK (0x1U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_SHIFT (0U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_MASK (0x10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_SHIFT (4U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_MASK (0x20U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_SHIFT (5U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_MASK (0x40U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_SHIFT (6U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_MASK (0x80U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_SHIFT (7U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_MASK (0x100U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_SHIFT (8U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_MASK (0x200U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_SHIFT (9U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_MASK (0x400U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_SHIFT (10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_MASK (0x800U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_SHIFT (11U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_MASK (0x2000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_SHIFT (13U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_MASK (0xC000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_SHIFT (14U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_MASK (0x10000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_SHIFT (16U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_MASK (0x20000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_SHIFT (17U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_GPU_PWRGATE_MASK (0x40000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_GPU_PWRGATE_SHIFT (18U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_CLR_GPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_GPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_GPU_PWRGATE_MASK) |
|
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_MASK (0x1U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_SHIFT (0U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_MASK (0x10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_SHIFT (4U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_MASK (0x20U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_SHIFT (5U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_MASK (0x40U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_SHIFT (6U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_MASK (0x80U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_SHIFT (7U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_MASK (0x100U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_SHIFT (8U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_MASK (0x200U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_SHIFT (9U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_MASK (0x400U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_SHIFT (10U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_MASK (0x800U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_SHIFT (11U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_MASK (0x2000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_SHIFT (13U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_MASK (0xC000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_SHIFT (14U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_MASK (0x10000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_SHIFT (16U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_MASK (0x20000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_SHIFT (17U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_MASK) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_GPU_PWRGATE_MASK (0x40000U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_GPU_PWRGATE_SHIFT (18U) |
|
#define | XTALOSC24M_LOWPWR_CTRL_TOG_GPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_GPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_GPU_PWRGATE_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG0_START_MASK (0x1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_START_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_START_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_ENABLE_MASK (0x2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_ENABLE_SHIFT (1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_ENABLE_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_BYPASS_MASK (0x4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_BYPASS_SHIFT (2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_BYPASS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_INVERT_MASK (0x8U) |
|
#define | XTALOSC24M_OSC_CONFIG0_INVERT_SHIFT (3U) |
|
#define | XTALOSC24M_OSC_CONFIG0_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_INVERT_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_MASK (0xFF0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_SHIFT (4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_HYST_PLUS_MASK (0xF000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_HYST_PLUS_SHIFT (12U) |
|
#define | XTALOSC24M_OSC_CONFIG0_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_HYST_PLUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_HYST_MINUS_MASK (0xF0000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_HYST_MINUS_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG0_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_HYST_MINUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_MASK (0xFF000000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_SHIFT (24U) |
|
#define | XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG0_SET_START_MASK (0x1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_START_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_START_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_ENABLE_MASK (0x2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_ENABLE_SHIFT (1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_ENABLE_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_BYPASS_MASK (0x4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_BYPASS_SHIFT (2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_BYPASS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_INVERT_MASK (0x8U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_INVERT_SHIFT (3U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_INVERT_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_MASK (0xFF0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_SHIFT (4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_MASK (0xF000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_SHIFT (12U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_MASK (0xF0000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_MASK (0xFF000000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_SHIFT (24U) |
|
#define | XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_START_MASK (0x1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_START_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_START_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_MASK (0x2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_SHIFT (1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_MASK (0x4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_SHIFT (2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_INVERT_MASK (0x8U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_INVERT_SHIFT (3U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_INVERT_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_MASK (0xFF0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_SHIFT (4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_MASK (0xF000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_SHIFT (12U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_MASK (0xF0000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_MASK (0xFF000000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_SHIFT (24U) |
|
#define | XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_START_MASK (0x1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_START_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_START_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_MASK (0x2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_SHIFT (1U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_MASK (0x4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_SHIFT (2U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_INVERT_MASK (0x8U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_INVERT_SHIFT (3U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_INVERT_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_MASK (0xFF0U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_SHIFT (4U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_MASK (0xF000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_SHIFT (12U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_MASK (0xF0000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_MASK (0xFF000000U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_SHIFT (24U) |
|
#define | XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_MASK (0xFFFU) |
|
#define | XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_ENABLE_1M_MASK (0x10000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_ENABLE_1M_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG2_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_ENABLE_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_MUX_1M_MASK (0x20000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_MUX_1M_SHIFT (17U) |
|
#define | XTALOSC24M_OSC_CONFIG2_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_MUX_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_MASK (0x80000000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_SHIFT (31U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_MASK (0xFFFU) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_MASK (0x10000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_MASK (0x20000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_SHIFT (17U) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_MASK (0x80000000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_SHIFT (31U) |
|
#define | XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_MASK (0xFFFU) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_MASK (0x10000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_MASK (0x20000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_SHIFT (17U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_MASK (0x80000000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_SHIFT (31U) |
|
#define | XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_MASK) |
|
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_MASK (0xFFFU) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_SHIFT (0U) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_MASK (0x10000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_SHIFT (16U) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_MASK (0x20000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_SHIFT (17U) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_MASK) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_MASK (0x80000000U) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_SHIFT (31U) |
|
#define | XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_MASK) |
|