RTEMS 6.1-rc1

TCM_CTRL - TCM CRTL Register

#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK   (0x1U)
 
#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT   (0U)
 
#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK   (0x2U)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT   (1U)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK   (0x4U)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT   (2U)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT)) & FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK)
 

INT_STATUS - Interrupt Status Register

#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK   (0x8U)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT   (3U)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK   (0x10U)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT   (4U)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK   (0x20U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT   (5U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK)
 
#define TRNG_INT_STATUS_HW_ERR_MASK   (0x1U)
 
#define TRNG_INT_STATUS_HW_ERR_SHIFT   (0U)
 
#define TRNG_INT_STATUS_HW_ERR(x)   (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_HW_ERR_SHIFT)) & TRNG_INT_STATUS_HW_ERR_MASK)
 
#define TRNG_INT_STATUS_ENT_VAL_MASK   (0x2U)
 
#define TRNG_INT_STATUS_ENT_VAL_SHIFT   (1U)
 
#define TRNG_INT_STATUS_ENT_VAL(x)   (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_ENT_VAL_SHIFT)) & TRNG_INT_STATUS_ENT_VAL_MASK)
 
#define TRNG_INT_STATUS_FRQ_CT_FAIL_MASK   (0x4U)
 
#define TRNG_INT_STATUS_FRQ_CT_FAIL_SHIFT   (2U)
 
#define TRNG_INT_STATUS_FRQ_CT_FAIL(x)   (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_FRQ_CT_FAIL_SHIFT)) & TRNG_INT_STATUS_FRQ_CT_FAIL_MASK)
 

INT_STAT_EN - Interrupt Status Enable Register

#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK   (0x8U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT   (3U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK   (0x10U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT   (4U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK   (0x20U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT   (5U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK)
 

INT_SIG_EN - Interrupt Enable Register

#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK   (0x8U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT   (3U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK   (0x10U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT   (4U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK   (0x20U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT   (5U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK)
 

TCM_CTRL - TCM CRTL Register

#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK   (0x1U)
 
#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT   (0U)
 
#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK   (0x2U)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT   (1U)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK   (0x4U)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT   (2U)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT)) & FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK)
 
#define FLEXRAM_TCM_CTRL_Reserved_MASK   (0xFFFFFFF8U)
 
#define FLEXRAM_TCM_CTRL_Reserved_SHIFT   (3U)
 
#define FLEXRAM_TCM_CTRL_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_Reserved_SHIFT)) & FLEXRAM_TCM_CTRL_Reserved_MASK)
 

OCRAM_MAGIC_ADDR - OCRAM Magic Address Register

#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK   (0x1U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK   (0x3FFFEU)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT   (1U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT   (18U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK)
 

DTCM_MAGIC_ADDR - DTCM Magic Address Register

#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK   (0x1U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT   (0U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK   (0x1FFFEU)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT   (1U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK   (0xFFFE0000U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT   (17U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK)
 

ITCM_MAGIC_ADDR - ITCM Magic Address Register

#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK   (0x1U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT   (0U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK   (0x1FFFEU)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT   (1U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK   (0xFFFE0000U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT   (17U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK)
 

INT_STATUS - Interrupt Status Register

#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK   (0x1U)
 
#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT   (0U)
 
#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK   (0x2U)
 
#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT   (1U)
 
#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK   (0x4U)
 
#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT   (2U)
 
#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK   (0x8U)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT   (3U)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK   (0x10U)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT   (4U)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK   (0x20U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT   (5U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_MASK   (0x40U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_SHIFT   (6U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_MASK   (0x80U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_SHIFT   (7U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_MASK   (0x100U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_SHIFT   (8U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_MASK   (0x200U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_SHIFT   (9U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_MASK   (0x400U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_SHIFT   (10U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_MASK   (0x800U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_SHIFT   (11U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_MASK   (0x1000U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_SHIFT   (12U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_MASK   (0x2000U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_SHIFT   (13U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_MASK   (0x4000U)
 
#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_SHIFT   (14U)
 
#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_MASK   (0x8000U)
 
#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_SHIFT   (15U)
 
#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_MASK   (0x10000U)
 
#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_SHIFT   (16U)
 
#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_MASK   (0x20000U)
 
#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_SHIFT   (17U)
 
#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_INT_STATUS_Reserved_SHIFT   (18U)
 
#define FLEXRAM_INT_STATUS_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_Reserved_SHIFT)) & FLEXRAM_INT_STATUS_Reserved_MASK)
 
#define SSARC_LP_INT_STATUS_ERR_INDEX_MASK   (0x3FFU)
 
#define SSARC_LP_INT_STATUS_ERR_INDEX_SHIFT   (0U)
 
#define SSARC_LP_INT_STATUS_ERR_INDEX(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ERR_INDEX_SHIFT)) & SSARC_LP_INT_STATUS_ERR_INDEX_MASK)
 
#define SSARC_LP_INT_STATUS_AHB_RESP_MASK   (0xC00U)
 
#define SSARC_LP_INT_STATUS_AHB_RESP_SHIFT   (10U)
 
#define SSARC_LP_INT_STATUS_AHB_RESP(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_RESP_SHIFT)) & SSARC_LP_INT_STATUS_AHB_RESP_MASK)
 
#define SSARC_LP_INT_STATUS_GROUP_CONFLICT_MASK   (0x8000000U)
 
#define SSARC_LP_INT_STATUS_GROUP_CONFLICT_SHIFT   (27U)
 
#define SSARC_LP_INT_STATUS_GROUP_CONFLICT(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_GROUP_CONFLICT_SHIFT)) & SSARC_LP_INT_STATUS_GROUP_CONFLICT_MASK)
 
#define SSARC_LP_INT_STATUS_TIMEOUT_MASK   (0x10000000U)
 
#define SSARC_LP_INT_STATUS_TIMEOUT_SHIFT   (28U)
 
#define SSARC_LP_INT_STATUS_TIMEOUT(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_TIMEOUT_SHIFT)) & SSARC_LP_INT_STATUS_TIMEOUT_MASK)
 
#define SSARC_LP_INT_STATUS_SW_REQ_DONE_MASK   (0x20000000U)
 
#define SSARC_LP_INT_STATUS_SW_REQ_DONE_SHIFT   (29U)
 
#define SSARC_LP_INT_STATUS_SW_REQ_DONE(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_SW_REQ_DONE_SHIFT)) & SSARC_LP_INT_STATUS_SW_REQ_DONE_MASK)
 
#define SSARC_LP_INT_STATUS_AHB_ERR_MASK   (0x40000000U)
 
#define SSARC_LP_INT_STATUS_AHB_ERR_SHIFT   (30U)
 
#define SSARC_LP_INT_STATUS_AHB_ERR(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_ERR_SHIFT)) & SSARC_LP_INT_STATUS_AHB_ERR_MASK)
 
#define SSARC_LP_INT_STATUS_ADDR_ERR_MASK   (0x80000000U)
 
#define SSARC_LP_INT_STATUS_ADDR_ERR_SHIFT   (31U)
 
#define SSARC_LP_INT_STATUS_ADDR_ERR(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ADDR_ERR_SHIFT)) & SSARC_LP_INT_STATUS_ADDR_ERR_MASK)
 

INT_STAT_EN - Interrupt Status Enable Register

#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK   (0x1U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT   (0U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK   (0x2U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT   (1U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK   (0x4U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT   (2U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK   (0x8U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT   (3U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK   (0x10U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT   (4U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK   (0x20U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT   (5U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_MASK   (0x40U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_SHIFT   (6U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_MASK   (0x80U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_SHIFT   (7U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_MASK   (0x100U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_SHIFT   (8U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_MASK   (0x200U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_SHIFT   (9U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_MASK   (0x400U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_SHIFT   (10U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_MASK   (0x800U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_SHIFT   (11U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_MASK   (0x1000U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_SHIFT   (12U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_MASK   (0x2000U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_SHIFT   (13U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_MASK   (0x4000U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_SHIFT   (14U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_MASK   (0x8000U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_SHIFT   (15U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_MASK   (0x10000U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_SHIFT   (16U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_MASK   (0x20000U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_SHIFT   (17U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_INT_STAT_EN_Reserved_SHIFT   (18U)
 
#define FLEXRAM_INT_STAT_EN_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_Reserved_SHIFT)) & FLEXRAM_INT_STAT_EN_Reserved_MASK)
 

INT_SIG_EN - Interrupt Enable Register

#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK   (0x1U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT   (0U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK   (0x2U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT   (1U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK   (0x4U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT   (2U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK   (0x8U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT   (3U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK   (0x10U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT   (4U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK   (0x20U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT   (5U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_MASK   (0x40U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_SHIFT   (6U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_MASK   (0x80U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_SHIFT   (7U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_MASK   (0x100U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_SHIFT   (8U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_MASK   (0x200U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_SHIFT   (9U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_MASK   (0x400U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_SHIFT   (10U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_MASK   (0x800U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_SHIFT   (11U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_MASK   (0x1000U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_SHIFT   (12U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_MASK   (0x2000U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_SHIFT   (13U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_MASK   (0x4000U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_SHIFT   (14U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_MASK   (0x8000U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_SHIFT   (15U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_MASK   (0x10000U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_SHIFT   (16U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_MASK   (0x20000U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_SHIFT   (17U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_INT_SIG_EN_Reserved_SHIFT   (18U)
 
#define FLEXRAM_INT_SIG_EN_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_Reserved_SHIFT)) & FLEXRAM_INT_SIG_EN_Reserved_MASK)
 

OCRAM_ECC_SINGLE_ERROR_INFO - OCRAM single-bit ECC Error Information Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_MASK   (0xFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_MASK)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_MASK   (0xFF00U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_SHIFT   (8U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_MASK)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFFF0000U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (16U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

OCRAM_ECC_SINGLE_ERROR_ADDR - OCRAM single-bit ECC Error Address Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_MASK)
 

OCRAM_ECC_SINGLE_ERROR_DATA_LSB - OCRAM single-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_MASK)
 

OCRAM_ECC_SINGLE_ERROR_DATA_MSB - OCRAM single-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_MASK)
 

OCRAM_ECC_MULTI_ERROR_INFO - OCRAM multi-bit ECC Error Information Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_MASK   (0xFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_MASK)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFFFFF00U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (8U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

OCRAM_ECC_MULTI_ERROR_ADDR - OCRAM multi-bit ECC Error Address Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_MASK)
 

OCRAM_ECC_MULTI_ERROR_DATA_LSB - OCRAM multi-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_MASK)
 

OCRAM_ECC_MULTI_ERROR_DATA_MSB - OCRAM multi-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_MASK)
 

ITCM_ECC_SINGLE_ERROR_INFO - ITCM single-bit ECC Error Information Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_MASK   (0x1U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_SHIFT   (4U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_MASK   (0xFF000U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFF00000U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (20U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

ITCM_ECC_SINGLE_ERROR_ADDR - ITCM single-bit ECC Error Address Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_MASK)
 

ITCM_ECC_SINGLE_ERROR_DATA_LSB - ITCM single-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_MASK)
 

ITCM_ECC_SINGLE_ERROR_DATA_MSB - ITCM single-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_MASK)
 

ITCM_ECC_MULTI_ERROR_INFO - ITCM multi-bit ECC Error Information Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_MASK   (0x1U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_SHIFT   (4U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_MASK   (0xFF000U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFF00000U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (20U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

ITCM_ECC_MULTI_ERROR_ADDR - ITCM multi-bit ECC Error Address Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_MASK)
 

ITCM_ECC_MULTI_ERROR_DATA_LSB - ITCM multi-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_MASK)
 

ITCM_ECC_MULTI_ERROR_DATA_MSB - ITCM multi-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_MASK)
 

D0TCM_ECC_SINGLE_ERROR_INFO - D0TCM single-bit ECC Error Information Register

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_MASK   (0x1U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

D0TCM_ECC_SINGLE_ERROR_ADDR - D0TCM single-bit ECC Error Address Register

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_MASK)
 

D0TCM_ECC_SINGLE_ERROR_DATA - D0TCM single-bit ECC Error Data Register

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_MASK)
 

D0TCM_ECC_MULTI_ERROR_INFO - D0TCM multi-bit ECC Error Information Register

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_MASK   (0x1U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

D0TCM_ECC_MULTI_ERROR_ADDR - D0TCM multi-bit ECC Error Address Register

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_MASK)
 

D0TCM_ECC_MULTI_ERROR_DATA - D0TCM multi-bit ECC Error Data Register

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_MASK)
 

D1TCM_ECC_SINGLE_ERROR_INFO - D1TCM single-bit ECC Error Information Register

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_MASK   (0x1U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

D1TCM_ECC_SINGLE_ERROR_ADDR - D1TCM single-bit ECC Error Address Register

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_MASK)
 

D1TCM_ECC_SINGLE_ERROR_DATA - D1TCM single-bit ECC Error Data Register

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_MASK)
 

D1TCM_ECC_MULTI_ERROR_INFO - D1TCM multi-bit ECC Error Information Register

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_MASK   (0x1U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

D1TCM_ECC_MULTI_ERROR_ADDR - D1TCM multi-bit ECC Error Address Register

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_MASK)
 

D1TCM_ECC_MULTI_ERROR_DATA - D1TCM multi-bit ECC Error Data Register

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_MASK)
 

FLEXRAM_CTRL - FlexRAM feature Control register

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_MASK   (0x1U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_SHIFT   (0U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_MASK   (0x2U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_SHIFT   (1U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_MASK   (0x4U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_SHIFT   (2U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_MASK   (0x8U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_SHIFT   (3U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_MASK   (0x10U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_SHIFT   (4U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_MASK   (0x20U)
 
#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_SHIFT   (5U)
 
#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_Reserved_MASK   (0xFFFFFFC0U)
 
#define FLEXRAM_FLEXRAM_CTRL_Reserved_SHIFT   (6U)
 
#define FLEXRAM_FLEXRAM_CTRL_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_Reserved_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_Reserved_MASK)
 

OCRAM_PIPELINE_STATUS - OCRAM Pipeline Status register

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_MASK   (0x1U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_MASK   (0x2U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT   (1U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_MASK   (0x4U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_SHIFT   (2U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_MASK   (0x8U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT   (3U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_MASK   (0xFFFFFFF0U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_SHIFT   (4U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_MASK)
 

TCM_CTRL - TCM CRTL Register

#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK   (0x1U)
 
#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT   (0U)
 
#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK   (0x2U)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT   (1U)
 
#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK   (0x4U)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT   (2U)
 
#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT)) & FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK)
 
#define FLEXRAM_TCM_CTRL_Reserved_MASK   (0xFFFFFFF8U)
 
#define FLEXRAM_TCM_CTRL_Reserved_SHIFT   (3U)
 
#define FLEXRAM_TCM_CTRL_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_Reserved_SHIFT)) & FLEXRAM_TCM_CTRL_Reserved_MASK)
 

OCRAM_MAGIC_ADDR - OCRAM Magic Address Register

#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK   (0x1U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK   (0x3FFFEU)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT   (1U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT   (18U)
 
#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK)
 

DTCM_MAGIC_ADDR - DTCM Magic Address Register

#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK   (0x1U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT   (0U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK   (0x1FFFEU)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT   (1U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK   (0xFFFE0000U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT   (17U)
 
#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK)
 

ITCM_MAGIC_ADDR - ITCM Magic Address Register

#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK   (0x1U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT   (0U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK   (0x1FFFEU)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT   (1U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK   (0xFFFE0000U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT   (17U)
 
#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK)
 

INT_STATUS - Interrupt Status Register

#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK   (0x1U)
 
#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT   (0U)
 
#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK   (0x2U)
 
#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT   (1U)
 
#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK   (0x4U)
 
#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT   (2U)
 
#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK   (0x8U)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT   (3U)
 
#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK   (0x10U)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT   (4U)
 
#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK   (0x20U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT   (5U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_MASK   (0x40U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_SHIFT   (6U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_MASK   (0x80U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_SHIFT   (7U)
 
#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_MASK   (0x100U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_SHIFT   (8U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_MASK   (0x200U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_SHIFT   (9U)
 
#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_MASK   (0x400U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_SHIFT   (10U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_MASK   (0x800U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_SHIFT   (11U)
 
#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_MASK   (0x1000U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_SHIFT   (12U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_MASK)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_MASK   (0x2000U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_SHIFT   (13U)
 
#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_MASK)
 
#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_MASK   (0x4000U)
 
#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_SHIFT   (14U)
 
#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_MASK   (0x8000U)
 
#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_SHIFT   (15U)
 
#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_MASK   (0x10000U)
 
#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_SHIFT   (16U)
 
#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_MASK   (0x20000U)
 
#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_SHIFT   (17U)
 
#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_MASK)
 
#define FLEXRAM_INT_STATUS_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_INT_STATUS_Reserved_SHIFT   (18U)
 
#define FLEXRAM_INT_STATUS_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_Reserved_SHIFT)) & FLEXRAM_INT_STATUS_Reserved_MASK)
 
#define SSARC_LP_INT_STATUS_ERR_INDEX_MASK   (0x3FFU)
 
#define SSARC_LP_INT_STATUS_ERR_INDEX_SHIFT   (0U)
 
#define SSARC_LP_INT_STATUS_ERR_INDEX(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ERR_INDEX_SHIFT)) & SSARC_LP_INT_STATUS_ERR_INDEX_MASK)
 
#define SSARC_LP_INT_STATUS_AHB_RESP_MASK   (0xC00U)
 
#define SSARC_LP_INT_STATUS_AHB_RESP_SHIFT   (10U)
 
#define SSARC_LP_INT_STATUS_AHB_RESP(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_RESP_SHIFT)) & SSARC_LP_INT_STATUS_AHB_RESP_MASK)
 
#define SSARC_LP_INT_STATUS_GROUP_CONFLICT_MASK   (0x8000000U)
 
#define SSARC_LP_INT_STATUS_GROUP_CONFLICT_SHIFT   (27U)
 
#define SSARC_LP_INT_STATUS_GROUP_CONFLICT(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_GROUP_CONFLICT_SHIFT)) & SSARC_LP_INT_STATUS_GROUP_CONFLICT_MASK)
 
#define SSARC_LP_INT_STATUS_TIMEOUT_MASK   (0x10000000U)
 
#define SSARC_LP_INT_STATUS_TIMEOUT_SHIFT   (28U)
 
#define SSARC_LP_INT_STATUS_TIMEOUT(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_TIMEOUT_SHIFT)) & SSARC_LP_INT_STATUS_TIMEOUT_MASK)
 
#define SSARC_LP_INT_STATUS_SW_REQ_DONE_MASK   (0x20000000U)
 
#define SSARC_LP_INT_STATUS_SW_REQ_DONE_SHIFT   (29U)
 
#define SSARC_LP_INT_STATUS_SW_REQ_DONE(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_SW_REQ_DONE_SHIFT)) & SSARC_LP_INT_STATUS_SW_REQ_DONE_MASK)
 
#define SSARC_LP_INT_STATUS_AHB_ERR_MASK   (0x40000000U)
 
#define SSARC_LP_INT_STATUS_AHB_ERR_SHIFT   (30U)
 
#define SSARC_LP_INT_STATUS_AHB_ERR(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_ERR_SHIFT)) & SSARC_LP_INT_STATUS_AHB_ERR_MASK)
 
#define SSARC_LP_INT_STATUS_ADDR_ERR_MASK   (0x80000000U)
 
#define SSARC_LP_INT_STATUS_ADDR_ERR_SHIFT   (31U)
 
#define SSARC_LP_INT_STATUS_ADDR_ERR(x)   (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ADDR_ERR_SHIFT)) & SSARC_LP_INT_STATUS_ADDR_ERR_MASK)
 

INT_STAT_EN - Interrupt Status Enable Register

#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK   (0x1U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT   (0U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK   (0x2U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT   (1U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK   (0x4U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT   (2U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK   (0x8U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT   (3U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK   (0x10U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT   (4U)
 
#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK   (0x20U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT   (5U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_MASK   (0x40U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_SHIFT   (6U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_MASK   (0x80U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_SHIFT   (7U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_MASK   (0x100U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_SHIFT   (8U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_MASK   (0x200U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_SHIFT   (9U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_MASK   (0x400U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_SHIFT   (10U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_MASK   (0x800U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_SHIFT   (11U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_MASK   (0x1000U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_SHIFT   (12U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_MASK   (0x2000U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_SHIFT   (13U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_MASK   (0x4000U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_SHIFT   (14U)
 
#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_MASK   (0x8000U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_SHIFT   (15U)
 
#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_MASK   (0x10000U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_SHIFT   (16U)
 
#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_MASK   (0x20000U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_SHIFT   (17U)
 
#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_MASK)
 
#define FLEXRAM_INT_STAT_EN_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_INT_STAT_EN_Reserved_SHIFT   (18U)
 
#define FLEXRAM_INT_STAT_EN_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_Reserved_SHIFT)) & FLEXRAM_INT_STAT_EN_Reserved_MASK)
 

INT_SIG_EN - Interrupt Enable Register

#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK   (0x1U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT   (0U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK   (0x2U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT   (1U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK   (0x4U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT   (2U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK   (0x8U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT   (3U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK   (0x10U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT   (4U)
 
#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK   (0x20U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT   (5U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_MASK   (0x40U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_SHIFT   (6U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_MASK   (0x80U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_SHIFT   (7U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_MASK   (0x100U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_SHIFT   (8U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_MASK   (0x200U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_SHIFT   (9U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_MASK   (0x400U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_SHIFT   (10U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_MASK   (0x800U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_SHIFT   (11U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_MASK   (0x1000U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_SHIFT   (12U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_MASK   (0x2000U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_SHIFT   (13U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_MASK   (0x4000U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_SHIFT   (14U)
 
#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_MASK   (0x8000U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_SHIFT   (15U)
 
#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_MASK   (0x10000U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_SHIFT   (16U)
 
#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_MASK   (0x20000U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_SHIFT   (17U)
 
#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_MASK)
 
#define FLEXRAM_INT_SIG_EN_Reserved_MASK   (0xFFFC0000U)
 
#define FLEXRAM_INT_SIG_EN_Reserved_SHIFT   (18U)
 
#define FLEXRAM_INT_SIG_EN_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_Reserved_SHIFT)) & FLEXRAM_INT_SIG_EN_Reserved_MASK)
 

OCRAM_ECC_SINGLE_ERROR_INFO - OCRAM single-bit ECC Error Information Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_MASK   (0xFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_MASK)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_MASK   (0xFF00U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_SHIFT   (8U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_MASK)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFFF0000U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (16U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

OCRAM_ECC_SINGLE_ERROR_ADDR - OCRAM single-bit ECC Error Address Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_MASK)
 

OCRAM_ECC_SINGLE_ERROR_DATA_LSB - OCRAM single-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_MASK)
 

OCRAM_ECC_SINGLE_ERROR_DATA_MSB - OCRAM single-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_MASK)
 

OCRAM_ECC_MULTI_ERROR_INFO - OCRAM multi-bit ECC Error Information Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_MASK   (0xFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_MASK)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFFFFF00U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (8U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

OCRAM_ECC_MULTI_ERROR_ADDR - OCRAM multi-bit ECC Error Address Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_MASK)
 

OCRAM_ECC_MULTI_ERROR_DATA_LSB - OCRAM multi-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_MASK)
 

OCRAM_ECC_MULTI_ERROR_DATA_MSB - OCRAM multi-bit ECC Error Data Register

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_MASK)
 

ITCM_ECC_SINGLE_ERROR_INFO - ITCM single-bit ECC Error Information Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_MASK   (0x1U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_SHIFT   (4U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_MASK   (0xFF000U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_MASK)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFF00000U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (20U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

ITCM_ECC_SINGLE_ERROR_ADDR - ITCM single-bit ECC Error Address Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_MASK)
 

ITCM_ECC_SINGLE_ERROR_DATA_LSB - ITCM single-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_MASK)
 

ITCM_ECC_SINGLE_ERROR_DATA_MSB - ITCM single-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_MASK)
 

ITCM_ECC_MULTI_ERROR_INFO - ITCM multi-bit ECC Error Information Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_MASK   (0x1U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_SHIFT   (4U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_MASK   (0xFF000U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_MASK)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFF00000U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (20U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

ITCM_ECC_MULTI_ERROR_ADDR - ITCM multi-bit ECC Error Address Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_MASK)
 

ITCM_ECC_MULTI_ERROR_DATA_LSB - ITCM multi-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_MASK)
 

ITCM_ECC_MULTI_ERROR_DATA_MSB - ITCM multi-bit ECC Error Data Register

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_SHIFT   (0U)
 
#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_MASK)
 

D0TCM_ECC_SINGLE_ERROR_INFO - D0TCM single-bit ECC Error Information Register

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_MASK   (0x1U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_MASK)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

D0TCM_ECC_SINGLE_ERROR_ADDR - D0TCM single-bit ECC Error Address Register

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_MASK)
 

D0TCM_ECC_SINGLE_ERROR_DATA - D0TCM single-bit ECC Error Data Register

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_MASK)
 

D0TCM_ECC_MULTI_ERROR_INFO - D0TCM multi-bit ECC Error Information Register

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_MASK   (0x1U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_MASK)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

D0TCM_ECC_MULTI_ERROR_ADDR - D0TCM multi-bit ECC Error Address Register

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_MASK)
 

D0TCM_ECC_MULTI_ERROR_DATA - D0TCM multi-bit ECC Error Data Register

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_MASK)
 

D1TCM_ECC_SINGLE_ERROR_INFO - D1TCM single-bit ECC Error Information Register

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_MASK   (0x1U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_MASK)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)
 

D1TCM_ECC_SINGLE_ERROR_ADDR - D1TCM single-bit ECC Error Address Register

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_MASK)
 

D1TCM_ECC_SINGLE_ERROR_DATA - D1TCM single-bit ECC Error Data Register

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_MASK)
 

D1TCM_ECC_MULTI_ERROR_INFO - D1TCM multi-bit ECC Error Information Register

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_MASK   (0x1U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_MASK   (0xEU)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_SHIFT   (1U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_MASK   (0xF0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_SHIFT   (4U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_MASK   (0xF00U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_SHIFT   (8U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_MASK   (0x7F000U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_SHIFT   (12U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_MASK)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK   (0xFFF80000U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT   (19U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)
 

D1TCM_ECC_MULTI_ERROR_ADDR - D1TCM multi-bit ECC Error Address Register

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_MASK)
 

D1TCM_ECC_MULTI_ERROR_DATA - D1TCM multi-bit ECC Error Data Register

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_MASK   (0xFFFFFFFFU)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_SHIFT   (0U)
 
#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_MASK)
 

FLEXRAM_CTRL - FlexRAM feature Control register

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_MASK   (0x1U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_SHIFT   (0U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_MASK   (0x2U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_SHIFT   (1U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_MASK   (0x4U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_SHIFT   (2U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_MASK   (0x8U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_SHIFT   (3U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_MASK   (0x10U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_SHIFT   (4U)
 
#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_MASK   (0x20U)
 
#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_SHIFT   (5U)
 
#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_MASK)
 
#define FLEXRAM_FLEXRAM_CTRL_Reserved_MASK   (0xFFFFFFC0U)
 
#define FLEXRAM_FLEXRAM_CTRL_Reserved_SHIFT   (6U)
 
#define FLEXRAM_FLEXRAM_CTRL_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_Reserved_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_Reserved_MASK)
 

OCRAM_PIPELINE_STATUS - OCRAM Pipeline Status register

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_MASK   (0x1U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_SHIFT   (0U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_MASK   (0x2U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT   (1U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_MASK   (0x4U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_SHIFT   (2U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_MASK   (0x8U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT   (3U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_MASK)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_MASK   (0xFFFFFFF0U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_SHIFT   (4U)
 
#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved(x)   (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_MASK)
 

Detailed Description

Macro Definition Documentation

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_MASK)

D0TCM_ECCM_ERRED_ADDR - D0TCM multi-bit ECC error address

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_ADDR_D0TCM_ECCM_ERRED_ADDR_MASK)

D0TCM_ECCM_ERRED_ADDR - D0TCM multi-bit ECC error address

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_MASK)

D0TCM_ECCM_ERRED_DATA - D0TCM multi-bit ECC error data

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_DATA_D0TCM_ECCM_ERRED_DATA_MASK)

D0TCM_ECCM_ERRED_DATA - D0TCM multi-bit ECC error data

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_MASK)

D0TCM_ECCM_EFMST - D0TCM multi-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFMST_MASK)

D0TCM_ECCM_EFMST - D0TCM multi-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_MASK)

D0TCM_ECCM_EFPRT - D0TCM multi-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFPRT_MASK)

D0TCM_ECCM_EFPRT - D0TCM multi-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_MASK)

D0TCM_ECCM_EFSIZ - D0TCM multi-bit ECC error corresponding tcm access size

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSIZ_MASK)

D0TCM_ECCM_EFSIZ - D0TCM multi-bit ECC error corresponding tcm access size

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_MASK)

D0TCM_ECCM_EFSYN - D0TCM multi-bit ECC error corresponding syndrome

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFSYN_MASK)

D0TCM_ECCM_EFSYN - D0TCM multi-bit ECC error corresponding syndrome

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_MASK)

D0TCM_ECCM_EFW - D0TCM multi-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_D0TCM_ECCM_EFW_MASK)

D0TCM_ECCM_EFW - D0TCM multi-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_MASK)

D0TCM_ECCS_ERRED_ADDR - D0TCM single-bit ECC error address

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_ADDR_D0TCM_ECCS_ERRED_ADDR_MASK)

D0TCM_ECCS_ERRED_ADDR - D0TCM single-bit ECC error address

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_MASK)

D0TCM_ECCS_ERRED_DATA - D0TCM single-bit ECC error data

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_DATA_D0TCM_ECCS_ERRED_DATA_MASK)

D0TCM_ECCS_ERRED_DATA - D0TCM single-bit ECC error data

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_MASK)

D0TCM_ECCS_EFMST - D0TCM single-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFMST_MASK)

D0TCM_ECCS_EFMST - D0TCM single-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_MASK)

D0TCM_ECCS_EFPRT - D0TCM single-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFPRT_MASK)

D0TCM_ECCS_EFPRT - D0TCM single-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_MASK)

D0TCM_ECCS_EFSIZ - D0TCM single-bit ECC error corresponding tcm access size

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSIZ_MASK)

D0TCM_ECCS_EFSIZ - D0TCM single-bit ECC error corresponding tcm access size

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_MASK)

D0TCM_ECCS_EFSYN - D0TCM single-bit ECC error corresponding syndrome

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFSYN_MASK)

D0TCM_ECCS_EFSYN - D0TCM single-bit ECC error corresponding syndrome

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_MASK)

D0TCM_ECCS_EFW - D0TCM single-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_D0TCM_ECCS_EFW_MASK)

D0TCM_ECCS_EFW - D0TCM single-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D0TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_MASK)

D1TCM_ECCM_ERRED_ADDR - D1TCM multi-bit ECC error address

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_ADDR_D1TCM_ECCM_ERRED_ADDR_MASK)

D1TCM_ECCM_ERRED_ADDR - D1TCM multi-bit ECC error address

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_MASK)

D1TCM_ECCM_ERRED_DATA - D1TCM multi-bit ECC error data

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_DATA_D1TCM_ECCM_ERRED_DATA_MASK)

D1TCM_ECCM_ERRED_DATA - D1TCM multi-bit ECC error data

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_MASK)

D1TCM_ECCM_EFMST - D1TCM multi-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFMST_MASK)

D1TCM_ECCM_EFMST - D1TCM multi-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_MASK)

D1TCM_ECCM_EFPRT - D1TCM multi-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFPRT_MASK)

D1TCM_ECCM_EFPRT - D1TCM multi-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_MASK)

D1TCM_ECCM_EFSIZ - D1TCM multi-bit ECC error corresponding tcm access size

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSIZ_MASK)

D1TCM_ECCM_EFSIZ - D1TCM multi-bit ECC error corresponding tcm access size

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_MASK)

D1TCM_ECCM_EFSYN - D1TCM multi-bit ECC error corresponding syndrome

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFSYN_MASK)

D1TCM_ECCM_EFSYN - D1TCM multi-bit ECC error corresponding syndrome

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_MASK)

D1TCM_ECCM_EFW - D1TCM multi-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_D1TCM_ECCM_EFW_MASK)

D1TCM_ECCM_EFW - D1TCM multi-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_MASK)

D1TCM_ECCS_ERRED_ADDR - D1TCM single-bit ECC error address

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_ADDR_D1TCM_ECCS_ERRED_ADDR_MASK)

D1TCM_ECCS_ERRED_ADDR - D1TCM single-bit ECC error address

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_MASK)

D1TCM_ECCS_ERRED_DATA - D1TCM single-bit ECC error data

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_DATA_D1TCM_ECCS_ERRED_DATA_MASK)

D1TCM_ECCS_ERRED_DATA - D1TCM single-bit ECC error data

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_MASK)

D1TCM_ECCS_EFMST - D1TCM single-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFMST_MASK)

D1TCM_ECCS_EFMST - D1TCM single-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_MASK)

D1TCM_ECCS_EFPRT - D1TCM single-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFPRT_MASK)

D1TCM_ECCS_EFPRT - D1TCM single-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_MASK)

D1TCM_ECCS_EFSIZ - D1TCM single-bit ECC error corresponding tcm access size

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSIZ_MASK)

D1TCM_ECCS_EFSIZ - D1TCM single-bit ECC error corresponding tcm access size

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_MASK)

D1TCM_ECCS_EFSYN - D1TCM single-bit ECC error corresponding syndrome

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFSYN_MASK)

D1TCM_ECCS_EFSYN - D1TCM single-bit ECC error corresponding syndrome

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_MASK)

D1TCM_ECCS_EFW - D1TCM single-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_D1TCM_ECCS_EFW_MASK)

D1TCM_ECCS_EFW - D1TCM single-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_D1TCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR [1/2]

#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK)

DTCM_MAGIC_ADDR - DTCM Magic Address

◆ FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR [2/2]

#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK)

DTCM_MAGIC_ADDR - DTCM Magic Address

◆ FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL [1/2]

#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK)

DTCM_WR_RD_SEL - DTCM Write Read Select 0b0..When DTCM read access hits magic address, it will generate interrupt. 0b1..When DTCM write access hits magic address, it will generate interrupt.

◆ FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL [2/2]

#define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK)

DTCM_WR_RD_SEL - DTCM Write Read Select 0b0..When DTCM read access hits magic address, it will generate interrupt. 0b1..When DTCM write access hits magic address, it will generate interrupt.

◆ FLEXRAM_DTCM_MAGIC_ADDR_Reserved [1/2]

#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_DTCM_MAGIC_ADDR_Reserved [2/2]

#define FLEXRAM_DTCM_MAGIC_ADDR_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN [1/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_MASK)

OCRAM_ECC_EN - OCRAM ECC enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN [2/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_ECC_EN_MASK)

OCRAM_ECC_EN - OCRAM ECC enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN [1/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_MASK)

OCRAM_RADDR_PIPELINE_EN - Read Address Pipeline Enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN [2/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RADDR_PIPELINE_EN_MASK)

OCRAM_RADDR_PIPELINE_EN - Read Address Pipeline Enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN [1/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_MASK)

OCRAM_RDATA_WAIT_EN - Read Data Wait Enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN [2/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_RDATA_WAIT_EN_MASK)

OCRAM_RDATA_WAIT_EN - Read Data Wait Enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN [1/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_MASK)

OCRAM_WRADDR_PIPELINE_EN - Write Address Pipeline Enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN [2/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRADDR_PIPELINE_EN_MASK)

OCRAM_WRADDR_PIPELINE_EN - Write Address Pipeline Enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN [1/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_MASK)

OCRAM_WRDATA_PIPELINE_EN - Write Data Pipeline Enable

◆ FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN [2/2]

#define FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_OCRAM_WRDATA_PIPELINE_EN_MASK)

OCRAM_WRDATA_PIPELINE_EN - Write Data Pipeline Enable

◆ FLEXRAM_FLEXRAM_CTRL_Reserved [1/2]

#define FLEXRAM_FLEXRAM_CTRL_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_Reserved_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_FLEXRAM_CTRL_Reserved [2/2]

#define FLEXRAM_FLEXRAM_CTRL_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_Reserved_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN [1/2]

#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_MASK)

TCM_ECC_EN - TCM ECC enable

◆ FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN [2/2]

#define FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_SHIFT)) & FLEXRAM_FLEXRAM_CTRL_TCM_ECC_EN_MASK)

TCM_ECC_EN - TCM ECC enable

◆ FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_MASK)

D0TCM_ERRM_INT_SIG_EN - D0TCM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRM_INT_SIG_EN_MASK)

D0TCM_ERRM_INT_SIG_EN - D0TCM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_MASK)

D0TCM_ERRS_INT_SIG_EN - D0TCM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_ERRS_INT_SIG_EN_MASK)

D0TCM_ERRS_INT_SIG_EN - D0TCM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_MASK)

D0TCM_PARTIAL_WR_INT_SIG_EN - D0TCM Partial Write Interrupt Signal Enable Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D0TCM_PARTIAL_WR_INT_SIG_EN_MASK)

D0TCM_PARTIAL_WR_INT_SIG_EN - D0TCM Partial Write Interrupt Signal Enable Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_MASK)

D1TCM_ERRM_INT_SIG_EN - D1TCM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRM_INT_SIG_EN_MASK)

D1TCM_ERRM_INT_SIG_EN - D1TCM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_MASK)

D1TCM_ERRS_INT_SIG_EN - D1TCM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_ERRS_INT_SIG_EN_MASK)

D1TCM_ERRS_INT_SIG_EN - D1TCM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_MASK)

D1TCM_PARTIAL_WR_INT_SIG_EN - D1TCM Partial Write Interrupt Signal Enable EN 0b0..Masked 0b1..Enbaled

◆ FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_D1TCM_PARTIAL_WR_INT_SIG_EN_MASK)

D1TCM_PARTIAL_WR_INT_SIG_EN - D1TCM Partial Write Interrupt Signal Enable EN 0b0..Masked 0b1..Enbaled

◆ FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN [1/3]

#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK)

DTCM_ERR_SIG_EN - DTCM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN [2/3]

#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK)

DTCM_ERR_SIG_EN - DTCM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN [3/3]

#define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK)

DTCM_ERR_SIG_EN - DTCM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK)

DTCM_MAM_SIG_EN - DTCM Magic Address Match Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK)

DTCM_MAM_SIG_EN - DTCM Magic Address Match Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN [1/3]

#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK)

ITCM_ERR_SIG_EN - ITCM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN [2/3]

#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK)

ITCM_ERR_SIG_EN - ITCM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN [3/3]

#define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK)

ITCM_ERR_SIG_EN - ITCM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_MASK)

ITCM_ERRM_INT_SIG_EN - ITCM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRM_INT_SIG_EN_MASK)

ITCM_ERRM_INT_SIG_EN - ITCM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_MASK)

ITCM_ERRS_INT_SIG_EN - ITCM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERRS_INT_SIG_EN_MASK)

ITCM_ERRS_INT_SIG_EN - ITCM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK)

ITCM_MAM_SIG_EN - ITCM Magic Address Match Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK)

ITCM_MAM_SIG_EN - ITCM Magic Address Match Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_MASK)

ITCM_PARTIAL_WR_INT_SIG_EN - ITCM Partial Write Interrupt Signal Enable Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_PARTIAL_WR_INT_SIG_EN_MASK)

ITCM_PARTIAL_WR_INT_SIG_EN - ITCM Partial Write Interrupt Signal Enable Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN [1/3]

#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK)

OCRAM_ERR_SIG_EN - OCRAM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN [2/3]

#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK)

OCRAM_ERR_SIG_EN - OCRAM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN [3/3]

#define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK)

OCRAM_ERR_SIG_EN - OCRAM Access Error Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_MASK)

OCRAM_ERRM_INT_SIG_EN - OCRAM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRM_INT_SIG_EN_MASK)

OCRAM_ERRM_INT_SIG_EN - OCRAM Access multi-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_MASK)

OCRAM_ERRS_INT_SIG_EN - OCRAM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERRS_INT_SIG_EN_MASK)

OCRAM_ERRS_INT_SIG_EN - OCRAM Access single-bit ECC Error Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK)

OCRAM_MAM_SIG_EN - OCRAM Magic Address Match Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK)

OCRAM_MAM_SIG_EN - OCRAM Magic Address Match Interrupt Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN [1/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_MASK)

OCRAM_PARTIAL_WR_INT_SIG_EN - OCRAM Partial Write Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN [2/2]

#define FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_PARTIAL_WR_INT_SIG_EN_MASK)

OCRAM_PARTIAL_WR_INT_SIG_EN - OCRAM Partial Write Interrupt Signal Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_SIG_EN_Reserved [1/2]

#define FLEXRAM_INT_SIG_EN_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_Reserved_SHIFT)) & FLEXRAM_INT_SIG_EN_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_INT_SIG_EN_Reserved [2/2]

#define FLEXRAM_INT_SIG_EN_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_Reserved_SHIFT)) & FLEXRAM_INT_SIG_EN_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_MASK)

D0TCM_ERRM_INT_EN - D0TCM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRM_INT_EN_MASK)

D0TCM_ERRM_INT_EN - D0TCM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_MASK)

D0TCM_ERRS_INT_EN - D0TCM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_ERRS_INT_EN_MASK)

D0TCM_ERRS_INT_EN - D0TCM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN [1/2]

#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_MASK)

D0TCM_PARTIAL_WR_INT_S_EN - D0TCM Partial Write Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN [2/2]

#define FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D0TCM_PARTIAL_WR_INT_S_EN_MASK)

D0TCM_PARTIAL_WR_INT_S_EN - D0TCM Partial Write Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_MASK)

D1TCM_ERRM_INT_EN - D1TCM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRM_INT_EN_MASK)

D1TCM_ERRM_INT_EN - D1TCM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_MASK)

D1TCM_ERRS_INT_EN - D1TCM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_ERRS_INT_EN_MASK)

D1TCM_ERRS_INT_EN - D1TCM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN [1/2]

#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_MASK)

D1TCM_PARTIAL_WR_INT_S_EN - D1TCM Partial Write Interrupt Status EN 0b0..Masked 0b1..Enbaled

◆ FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN [2/2]

#define FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_D1TCM_PARTIAL_WR_INT_S_EN_MASK)

D1TCM_PARTIAL_WR_INT_S_EN - D1TCM Partial Write Interrupt Status EN 0b0..Masked 0b1..Enbaled

◆ FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN [1/3]

#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK)

DTCM_ERR_STAT_EN - DTCM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN [2/3]

#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK)

DTCM_ERR_STAT_EN - DTCM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN [3/3]

#define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK)

DTCM_ERR_STAT_EN - DTCM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK)

DTCM_MAM_STAT_EN - DTCM Magic Address Match Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK)

DTCM_MAM_STAT_EN - DTCM Magic Address Match Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN [1/3]

#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK)

ITCM_ERR_STAT_EN - ITCM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN [2/3]

#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK)

ITCM_ERR_STAT_EN - ITCM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN [3/3]

#define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK)

ITCM_ERR_STAT_EN - ITCM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_MASK)

ITCM_ERRM_INT_EN - ITCM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRM_INT_EN_MASK)

ITCM_ERRM_INT_EN - ITCM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_MASK)

ITCM_ERRS_INT_EN - ITCM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERRS_INT_EN_MASK)

ITCM_ERRS_INT_EN - ITCM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK)

ITCM_MAM_STAT_EN - ITCM Magic Address Match Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK)

ITCM_MAM_STAT_EN - ITCM Magic Address Match Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN [1/2]

#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_MASK)

ITCM_PARTIAL_WR_INT_S_EN - ITCM Partial Write Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN [2/2]

#define FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_PARTIAL_WR_INT_S_EN_MASK)

ITCM_PARTIAL_WR_INT_S_EN - ITCM Partial Write Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN [1/3]

#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK)

OCRAM_ERR_STAT_EN - OCRAM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN [2/3]

#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK)

OCRAM_ERR_STAT_EN - OCRAM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN [3/3]

#define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK)

OCRAM_ERR_STAT_EN - OCRAM Access Error Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_MASK)

OCRAM_ERRM_INT_EN - OCRAM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRM_INT_EN_MASK)

OCRAM_ERRM_INT_EN - OCRAM Access multi-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_MASK)

OCRAM_ERRS_INT_EN - OCRAM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERRS_INT_EN_MASK)

OCRAM_ERRS_INT_EN - OCRAM Access single-bit ECC Error Interrupt Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN [1/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK)

OCRAM_MAM_STAT_EN - OCRAM Magic Address Match Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN [2/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK)

OCRAM_MAM_STAT_EN - OCRAM Magic Address Match Status Enable 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN [1/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_MASK)

OCRAM_PARTIAL_WR_INT_S_EN - OCRAM Partial Write Interrupt Status 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN [2/2]

#define FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_PARTIAL_WR_INT_S_EN_MASK)

OCRAM_PARTIAL_WR_INT_S_EN - OCRAM Partial Write Interrupt Status 0b0..Masked 0b1..Enabled

◆ FLEXRAM_INT_STAT_EN_Reserved [1/2]

#define FLEXRAM_INT_STAT_EN_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_Reserved_SHIFT)) & FLEXRAM_INT_STAT_EN_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_INT_STAT_EN_Reserved [2/2]

#define FLEXRAM_INT_STAT_EN_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_Reserved_SHIFT)) & FLEXRAM_INT_STAT_EN_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT [1/2]

#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_MASK)

D0TCM_ECC_ERRM_INT - D0TCM access multi-bit ECC Error Interrupt Status 0b0..D0TCM multi-bit ECC error does not happen 0b1..D0TCM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT [2/2]

#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRM_INT_MASK)

D0TCM_ECC_ERRM_INT - D0TCM access multi-bit ECC Error Interrupt Status 0b0..D0TCM multi-bit ECC error does not happen 0b1..D0TCM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT [1/2]

#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_MASK)

D0TCM_ECC_ERRS_INT - D0TCM access single-bit ECC Error Interrupt Status 0b0..D0TCM single-bit ECC error does not happen 0b1..D0TCM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT [2/2]

#define FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_ECC_ERRS_INT_MASK)

D0TCM_ECC_ERRS_INT - D0TCM access single-bit ECC Error Interrupt Status 0b0..D0TCM single-bit ECC error does not happen 0b1..D0TCM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S [1/2]

#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_MASK)

D0TCM_PARTIAL_WR_INT_S - D0TCM Partial Write Interrupt Status 0b0..D0TCM Partial Write does not happen 0b1..D0TCM Partial Write happens.

◆ FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S [2/2]

#define FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D0TCM_PARTIAL_WR_INT_S_MASK)

D0TCM_PARTIAL_WR_INT_S - D0TCM Partial Write Interrupt Status 0b0..D0TCM Partial Write does not happen 0b1..D0TCM Partial Write happens.

◆ FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT [1/2]

#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_MASK)

D1TCM_ECC_ERRM_INT - D1TCM access multi-bit ECC Error Interrupt Status 0b0..D1TCM multi-bit ECC error does not happen 0b1..D1TCM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT [2/2]

#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRM_INT_MASK)

D1TCM_ECC_ERRM_INT - D1TCM access multi-bit ECC Error Interrupt Status 0b0..D1TCM multi-bit ECC error does not happen 0b1..D1TCM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT [1/2]

#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_MASK)

D1TCM_ECC_ERRS_INT - D1TCM access single-bit ECC Error Interrupt Status 0b0..D1TCM single-bit ECC error does not happen 0b1..D1TCM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT [2/2]

#define FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_ECC_ERRS_INT_MASK)

D1TCM_ECC_ERRS_INT - D1TCM access single-bit ECC Error Interrupt Status 0b0..D1TCM single-bit ECC error does not happen 0b1..D1TCM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S [1/2]

#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_MASK)

D1TCM_PARTIAL_WR_INT_S - D1TCM Partial Write Interrupt Status 0b0..D1TCM Partial Write does not happen 0b1..D1TCM Partial Write happens.

◆ FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S [2/2]

#define FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_D1TCM_PARTIAL_WR_INT_S_MASK)

D1TCM_PARTIAL_WR_INT_S - D1TCM Partial Write Interrupt Status 0b0..D1TCM Partial Write does not happen 0b1..D1TCM Partial Write happens.

◆ FLEXRAM_INT_STATUS_DTCM_ERR_STATUS [1/3]

#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK)

DTCM_ERR_STATUS - DTCM Access Error Status 0b0..DTCM access error does not happen 0b1..DTCM access error happens.

◆ FLEXRAM_INT_STATUS_DTCM_ERR_STATUS [2/3]

#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK)

DTCM_ERR_STATUS - DTCM Access Error Status 0b0..DTCM access error does not happen 0b1..DTCM access error happens.

◆ FLEXRAM_INT_STATUS_DTCM_ERR_STATUS [3/3]

#define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK)

DTCM_ERR_STATUS - DTCM Access Error Status 0b0..DTCM access error does not happen 0b1..DTCM access error happens.

◆ FLEXRAM_INT_STATUS_DTCM_MAM_STATUS [1/2]

#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK)

DTCM_MAM_STATUS - DTCM Magic Address Match Status 0b0..DTCM did not access magic address. 0b1..DTCM accessed magic address.

◆ FLEXRAM_INT_STATUS_DTCM_MAM_STATUS [2/2]

#define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK)

DTCM_MAM_STATUS - DTCM Magic Address Match Status 0b0..DTCM did not access magic address. 0b1..DTCM accessed magic address.

◆ FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT [1/2]

#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_MASK)

ITCM_ECC_ERRM_INT - ITCM Access multi-bit ECC Error Interrupt Status 0b0..ITCM multi-bit ECC error does not happen 0b1..ITCM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT [2/2]

#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRM_INT_MASK)

ITCM_ECC_ERRM_INT - ITCM Access multi-bit ECC Error Interrupt Status 0b0..ITCM multi-bit ECC error does not happen 0b1..ITCM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT [1/2]

#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_MASK)

ITCM_ECC_ERRS_INT - ITCM access single-bit ECC Error Interrupt Status 0b0..ITCM single-bit ECC error does not happen 0b1..ITCM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT [2/2]

#define FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ECC_ERRS_INT_MASK)

ITCM_ECC_ERRS_INT - ITCM access single-bit ECC Error Interrupt Status 0b0..ITCM single-bit ECC error does not happen 0b1..ITCM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_ITCM_ERR_STATUS [1/3]

#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK)

ITCM_ERR_STATUS - ITCM Access Error Status 0b0..ITCM access error does not happen 0b1..ITCM access error happens.

◆ FLEXRAM_INT_STATUS_ITCM_ERR_STATUS [2/3]

#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK)

ITCM_ERR_STATUS - ITCM Access Error Status 0b0..ITCM access error does not happen 0b1..ITCM access error happens.

◆ FLEXRAM_INT_STATUS_ITCM_ERR_STATUS [3/3]

#define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK)

ITCM_ERR_STATUS - ITCM Access Error Status 0b0..ITCM access error does not happen 0b1..ITCM access error happens.

◆ FLEXRAM_INT_STATUS_ITCM_MAM_STATUS [1/2]

#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK)

ITCM_MAM_STATUS - ITCM Magic Address Match Status 0b0..ITCM did not access magic address. 0b1..ITCM accessed magic address.

◆ FLEXRAM_INT_STATUS_ITCM_MAM_STATUS [2/2]

#define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK)

ITCM_MAM_STATUS - ITCM Magic Address Match Status 0b0..ITCM did not access magic address. 0b1..ITCM accessed magic address.

◆ FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S [1/2]

#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_MASK)

ITCM_PARTIAL_WR_INT_S - ITCM Partial Write Interrupt Status 0b0..ITCM Partial Write does not happen 0b1..ITCM Partial Write happens.

◆ FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S [2/2]

#define FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_PARTIAL_WR_INT_S_MASK)

ITCM_PARTIAL_WR_INT_S - ITCM Partial Write Interrupt Status 0b0..ITCM Partial Write does not happen 0b1..ITCM Partial Write happens.

◆ FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT [1/2]

#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_MASK)

OCRAM_ECC_ERRM_INT - OCRAM access multi-bit ECC Error Interrupt Status 0b0..OCRAM multi-bit ECC error does not happen 0b1..OCRAM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT [2/2]

#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRM_INT_MASK)

OCRAM_ECC_ERRM_INT - OCRAM access multi-bit ECC Error Interrupt Status 0b0..OCRAM multi-bit ECC error does not happen 0b1..OCRAM multi-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT [1/2]

#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_MASK)

OCRAM_ECC_ERRS_INT - OCRAM access single-bit ECC Error Interrupt Status 0b0..OCRAM single-bit ECC error does not happen 0b1..OCRAM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT [2/2]

#define FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ECC_ERRS_INT_MASK)

OCRAM_ECC_ERRS_INT - OCRAM access single-bit ECC Error Interrupt Status 0b0..OCRAM single-bit ECC error does not happen 0b1..OCRAM single-bit ECC error happens.

◆ FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS [1/3]

#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK)

OCRAM_ERR_STATUS - OCRAM Access Error Status 0b0..OCRAM access error does not happen 0b1..OCRAM access error happens.

◆ FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS [2/3]

#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK)

OCRAM_ERR_STATUS - OCRAM Access Error Status 0b0..OCRAM access error does not happen 0b1..OCRAM access error happens.

◆ FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS [3/3]

#define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK)

OCRAM_ERR_STATUS - OCRAM Access Error Status 0b0..OCRAM access error does not happen 0b1..OCRAM access error happens.

◆ FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS [1/2]

#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK)

OCRAM_MAM_STATUS - OCRAM Magic Address Match Status 0b0..OCRAM did not access magic address. 0b1..OCRAM accessed magic address.

◆ FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS [2/2]

#define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK)

OCRAM_MAM_STATUS - OCRAM Magic Address Match Status 0b0..OCRAM did not access magic address. 0b1..OCRAM accessed magic address.

◆ FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S [1/2]

#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_MASK)

OCRAM_PARTIAL_WR_INT_S - OCRAM Partial Write Interrupt Status 0b0..OCRAM Partial Write does not happen 0b1..OCRAM Partial Write happens.

◆ FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S [2/2]

#define FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_PARTIAL_WR_INT_S_MASK)

OCRAM_PARTIAL_WR_INT_S - OCRAM Partial Write Interrupt Status 0b0..OCRAM Partial Write does not happen 0b1..OCRAM Partial Write happens.

◆ FLEXRAM_INT_STATUS_Reserved [1/2]

#define FLEXRAM_INT_STATUS_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_Reserved_SHIFT)) & FLEXRAM_INT_STATUS_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_INT_STATUS_Reserved [2/2]

#define FLEXRAM_INT_STATUS_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_Reserved_SHIFT)) & FLEXRAM_INT_STATUS_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_MASK)

ITCM_ECCM_ERRED_ADDR - ITCM multi-bit ECC error address

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_ADDR_ITCM_ECCM_ERRED_ADDR_MASK)

ITCM_ECCM_ERRED_ADDR - ITCM multi-bit ECC error address

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_MASK)

ITCM_ECCM_ERRED_DATA_LSB - ITCM multi-bit ECC error data [31:0]

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_LSB_ITCM_ECCM_ERRED_DATA_LSB_MASK)

ITCM_ECCM_ERRED_DATA_LSB - ITCM multi-bit ECC error data [31:0]

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_MASK)

ITCM_ECCM_ERRED_DATA_MSB - ITCM multi-bit ECC error data [63:32]

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_DATA_MSB_ITCM_ECCM_ERRED_DATA_MSB_MASK)

ITCM_ECCM_ERRED_DATA_MSB - ITCM multi-bit ECC error data [63:32]

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_MASK)

ITCM_ECCM_EFMST - ITCM multi-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFMST_MASK)

ITCM_ECCM_EFMST - ITCM multi-bit ECC error corresponding TCM_MASTER

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_MASK)

ITCM_ECCM_EFPRT - ITCM multi-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFPRT_MASK)

ITCM_ECCM_EFPRT - ITCM multi-bit ECC error corresponding TCM_PRIV

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_MASK)

ITCM_ECCM_EFSIZ - ITCM multi-bit ECC error corresponding tcm access size

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSIZ_MASK)

ITCM_ECCM_EFSIZ - ITCM multi-bit ECC error corresponding tcm access size

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_MASK)

ITCM_ECCM_EFSYN - ITCM multi-bit ECC error corresponding syndrome

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFSYN_MASK)

ITCM_ECCM_EFSYN - ITCM multi-bit ECC error corresponding syndrome

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_MASK)

ITCM_ECCM_EFW - ITCM multi-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_ITCM_ECCM_EFW_MASK)

ITCM_ECCM_EFW - ITCM multi-bit ECC error corresponding TCM_WR value

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_MASK)

ITCM_ECCS_ERRED_ADDR - ITCM single-bit ECC error address

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_ADDR_ITCM_ECCS_ERRED_ADDR_MASK)

ITCM_ECCS_ERRED_ADDR - ITCM single-bit ECC error address

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_MASK)

ITCM_ECCS_ERRED_DATA_LSB - ITCM single-bit ECC error data [31:0]

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_LSB_ITCM_ECCS_ERRED_DATA_LSB_MASK)

ITCM_ECCS_ERRED_DATA_LSB - ITCM single-bit ECC error data [31:0]

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_MASK)

ITCM_ECCS_ERRED_DATA_MSB - ITCM single-bit ECC error data [63:32]

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_DATA_MSB_ITCM_ECCS_ERRED_DATA_MSB_MASK)

ITCM_ECCS_ERRED_DATA_MSB - ITCM single-bit ECC error data [63:32]

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_MASK)

ITCM_ECCS_EFMST - ITCM single-bit ECC error corresponding TCM_MASTER.

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFMST_MASK)

ITCM_ECCS_EFMST - ITCM single-bit ECC error corresponding TCM_MASTER.

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_MASK)

ITCM_ECCS_EFPRT - ITCM single-bit ECC error corresponding TCM_PRIV.

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFPRT_MASK)

ITCM_ECCS_EFPRT - ITCM single-bit ECC error corresponding TCM_PRIV.

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_MASK)

ITCM_ECCS_EFSIZ - ITCM single-bit ECC error corresponding TCM size

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSIZ_MASK)

ITCM_ECCS_EFSIZ - ITCM single-bit ECC error corresponding TCM size

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_MASK)

ITCM_ECCS_EFSYN - ITCM single-bit ECC error corresponding syndrome

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFSYN_MASK)

ITCM_ECCS_EFSYN - ITCM single-bit ECC error corresponding syndrome

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_MASK)

ITCM_ECCS_EFW - ITCM single-bit ECC error corresponding TCM_WR value.

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_ITCM_ECCS_EFW_MASK)

ITCM_ECCS_EFW - ITCM single-bit ECC error corresponding TCM_WR value.

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_ITCM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR [1/2]

#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK)

ITCM_MAGIC_ADDR - ITCM Magic Address

◆ FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR [2/2]

#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK)

ITCM_MAGIC_ADDR - ITCM Magic Address

◆ FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL [1/2]

#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK)

ITCM_WR_RD_SEL - ITCM Write Read Select 0b0..When ITCM read access hits magic address, it will generate interrupt. 0b1..When ITCM write access hits magic address, it will generate interrupt.

◆ FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL [2/2]

#define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK)

ITCM_WR_RD_SEL - ITCM Write Read Select 0b0..When ITCM read access hits magic address, it will generate interrupt. 0b1..When ITCM write access hits magic address, it will generate interrupt.

◆ FLEXRAM_ITCM_MAGIC_ADDR_Reserved [1/2]

#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_ITCM_MAGIC_ADDR_Reserved [2/2]

#define FLEXRAM_ITCM_MAGIC_ADDR_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR [1/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_MASK)

OCRAM_ECCM_ERRED_ADDR - OCRAM multi-bit ECC error address

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR [2/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_ADDR_OCRAM_ECCM_ERRED_ADDR_MASK)

OCRAM_ECCM_ERRED_ADDR - OCRAM multi-bit ECC error address

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB [1/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_MASK)

OCRAM_ECCM_ERRED_DATA_LSB - OCRAM multi-bit ECC error data [31:0]

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB [2/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_LSB_OCRAM_ECCM_ERRED_DATA_LSB_MASK)

OCRAM_ECCM_ERRED_DATA_LSB - OCRAM multi-bit ECC error data [31:0]

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB [1/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_MASK)

OCRAM_ECCM_ERRED_DATA_MSB - OCRAM multi-bit ECC error data [63:32]

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB [2/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_DATA_MSB_OCRAM_ECCM_ERRED_DATA_MSB_MASK)

OCRAM_ECCM_ERRED_DATA_MSB - OCRAM multi-bit ECC error data [63:32]

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC [1/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_MASK)

OCRAM_ECCM_ERRED_ECC - OCRAM multi-bit ECC error corresponding ECC value

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC [2/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_OCRAM_ECCM_ERRED_ECC_MASK)

OCRAM_ECCM_ERRED_ECC - OCRAM multi-bit ECC error corresponding ECC value

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_MULTI_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR [1/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_MASK)

OCRAM_ECCS_ERRED_ADDR - OCRAM single-bit ECC error address

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR [2/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_ADDR_OCRAM_ECCS_ERRED_ADDR_MASK)

OCRAM_ECCS_ERRED_ADDR - OCRAM single-bit ECC error address

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB [1/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_MASK)

OCRAM_ECCS_ERRED_DATA_LSB - OCRAM single-bit ECC error data [31:0]

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB [2/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_LSB_OCRAM_ECCS_ERRED_DATA_LSB_MASK)

OCRAM_ECCS_ERRED_DATA_LSB - OCRAM single-bit ECC error data [31:0]

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB [1/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_MASK)

OCRAM_ECCS_ERRED_DATA_MSB - OCRAM single-bit ECC error data [63:32]

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB [2/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_DATA_MSB_OCRAM_ECCS_ERRED_DATA_MSB_MASK)

OCRAM_ECCS_ERRED_DATA_MSB - OCRAM single-bit ECC error data [63:32]

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC [1/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_MASK)

OCRAM_ECCS_ERRED_ECC - corresponding ECC cipher of OCRAM single-bit ECC error

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC [2/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_ECC_MASK)

OCRAM_ECCS_ERRED_ECC - corresponding ECC cipher of OCRAM single-bit ECC error

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN [1/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_MASK)

OCRAM_ECCS_ERRED_SYN - corresponding ECC syndrome of OCRAM single-bit ECC error

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN [2/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_OCRAM_ECCS_ERRED_SYN_MASK)

OCRAM_ECCS_ERRED_SYN - corresponding ECC syndrome of OCRAM single-bit ECC error

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved [1/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved [2/2]

#define FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_SHIFT)) & FLEXRAM_OCRAM_ECC_SINGLE_ERROR_INFO_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR [1/2]

#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK)

OCRAM_MAGIC_ADDR - OCRAM Magic Address

◆ FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR [2/2]

#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK)

OCRAM_MAGIC_ADDR - OCRAM Magic Address

◆ FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL [1/2]

#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK)

OCRAM_WR_RD_SEL - OCRAM Write Read Select 0b0..When OCRAM read access hits magic address, it will generate interrupt. 0b1..When OCRAM write access hits magic address, it will generate interrupt.

◆ FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL [2/2]

#define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK)

OCRAM_WR_RD_SEL - OCRAM Write Read Select 0b0..When OCRAM read access hits magic address, it will generate interrupt. 0b1..When OCRAM write access hits magic address, it will generate interrupt.

◆ FLEXRAM_OCRAM_MAGIC_ADDR_Reserved [1/2]

#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_MAGIC_ADDR_Reserved [2/2]

#define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING [1/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_MASK)

OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING - Read Address Pipeline Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING [2/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING_MASK)

OCRAM_RADDR_PIPELINE_EN_UPDATA_PENDING - Read Address Pipeline Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING [1/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_MASK)

OCRAM_RDATA_WAIT_EN_UPDATA_PENDING - Read Data Wait Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING [2/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_RDATA_WAIT_EN_UPDATA_PENDING_MASK)

OCRAM_RDATA_WAIT_EN_UPDATA_PENDING - Read Data Wait Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING [1/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_MASK)

OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING - Write Address Pipeline Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING [2/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING_MASK)

OCRAM_WRADDR_PIPELINE_EN_UPDATA_PENDING - Write Address Pipeline Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING [1/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_MASK)

OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING - Write Data Pipeline Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING [2/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING_MASK)

OCRAM_WRDATA_PIPELINE_EN_UPDATA_PENDING - Write Data Pipeline Enable Pending

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved [1/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved [2/2]

#define FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_SHIFT)) & FLEXRAM_OCRAM_PIPELINE_STATUS_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_TCM_CTRL_FORCE_CLK_ON [1/3]

#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT)) & FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK)

FORCE_CLK_ON - Force RAM Clock Always On

◆ FLEXRAM_TCM_CTRL_FORCE_CLK_ON [2/3]

#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT)) & FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK)

FORCE_CLK_ON - Force RAM Clock Always On

◆ FLEXRAM_TCM_CTRL_FORCE_CLK_ON [3/3]

#define FLEXRAM_TCM_CTRL_FORCE_CLK_ON (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT)) & FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK)

FORCE_CLK_ON - Force RAM Clock Always On

◆ FLEXRAM_TCM_CTRL_Reserved [1/2]

#define FLEXRAM_TCM_CTRL_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_Reserved_SHIFT)) & FLEXRAM_TCM_CTRL_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_TCM_CTRL_Reserved [2/2]

#define FLEXRAM_TCM_CTRL_Reserved (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_Reserved_SHIFT)) & FLEXRAM_TCM_CTRL_Reserved_MASK)

Reserved - Reserved

◆ FLEXRAM_TCM_CTRL_TCM_RWAIT_EN [1/3]

#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK)

TCM_RWAIT_EN - TCM Read Wait Mode Enable 0b0..TCM read fast mode: Read RAM accesses are expected to be finished in 1-cycle. 0b1..TCM read wait mode: Read RAM accesses are expected to be finished in 2-cycles.

◆ FLEXRAM_TCM_CTRL_TCM_RWAIT_EN [2/3]

#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK)

TCM_RWAIT_EN - TCM Read Wait Mode Enable 0b0..TCM read fast mode: Read RAM accesses are expected to be finished in 1-cycle. 0b1..TCM read wait mode: Read RAM accesses are expected to be finished in 2-cycles.

◆ FLEXRAM_TCM_CTRL_TCM_RWAIT_EN [3/3]

#define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK)

TCM_RWAIT_EN - TCM Read Wait Mode Enable 0b0..TCM read fast mode: Read RAM accesses are expected to be finished in 1-cycle. 0b1..TCM read wait mode: Read RAM accesses are expected to be finished in 2-cycles.

◆ FLEXRAM_TCM_CTRL_TCM_WWAIT_EN [1/3]

#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK)

TCM_WWAIT_EN - TCM Write Wait Mode Enable 0b0..TCM write fast mode: Write RAM accesses are expected to be finished in 1-cycle. 0b1..TCM write wait mode: Write RAM accesses are expected to be finished in 2-cycles.

◆ FLEXRAM_TCM_CTRL_TCM_WWAIT_EN [2/3]

#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK)

TCM_WWAIT_EN - TCM Write Wait Mode Enable 0b0..TCM write fast mode: Write RAM accesses are expected to be finished in 1-cycle. 0b1..TCM write wait mode: Write RAM accesses are expected to be finished in 2-cycles.

◆ FLEXRAM_TCM_CTRL_TCM_WWAIT_EN [3/3]

#define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN (   x)    (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK)

TCM_WWAIT_EN - TCM Write Wait Mode Enable 0b0..TCM write fast mode: Write RAM accesses are expected to be finished in 1-cycle. 0b1..TCM write wait mode: Write RAM accesses are expected to be finished in 2-cycles.

◆ SSARC_LP_INT_STATUS_ADDR_ERR [1/2]

#define SSARC_LP_INT_STATUS_ADDR_ERR (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ADDR_ERR_SHIFT)) & SSARC_LP_INT_STATUS_ADDR_ERR_MASK)

ADDR_ERR - Address Error field 0b1..An address error has occurred 0b0..No address error

◆ SSARC_LP_INT_STATUS_ADDR_ERR [2/2]

#define SSARC_LP_INT_STATUS_ADDR_ERR (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ADDR_ERR_SHIFT)) & SSARC_LP_INT_STATUS_ADDR_ERR_MASK)

ADDR_ERR - Address Error field 0b1..An address error has occurred 0b0..No address error

◆ SSARC_LP_INT_STATUS_AHB_ERR [1/2]

#define SSARC_LP_INT_STATUS_AHB_ERR (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_ERR_SHIFT)) & SSARC_LP_INT_STATUS_AHB_ERR_MASK)

AHB_ERR - AHB Error field 0b1..An AHB error has occurred 0b0..No AHB error

◆ SSARC_LP_INT_STATUS_AHB_ERR [2/2]

#define SSARC_LP_INT_STATUS_AHB_ERR (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_ERR_SHIFT)) & SSARC_LP_INT_STATUS_AHB_ERR_MASK)

AHB_ERR - AHB Error field 0b1..An AHB error has occurred 0b0..No AHB error

◆ SSARC_LP_INT_STATUS_AHB_RESP [1/2]

#define SSARC_LP_INT_STATUS_AHB_RESP (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_RESP_SHIFT)) & SSARC_LP_INT_STATUS_AHB_RESP_MASK)

AHB_RESP - AHB Bus response field

◆ SSARC_LP_INT_STATUS_AHB_RESP [2/2]

#define SSARC_LP_INT_STATUS_AHB_RESP (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_AHB_RESP_SHIFT)) & SSARC_LP_INT_STATUS_AHB_RESP_MASK)

AHB_RESP - AHB Bus response field

◆ SSARC_LP_INT_STATUS_ERR_INDEX [1/2]

#define SSARC_LP_INT_STATUS_ERR_INDEX (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ERR_INDEX_SHIFT)) & SSARC_LP_INT_STATUS_ERR_INDEX_MASK)

ERR_INDEX - Error Index

◆ SSARC_LP_INT_STATUS_ERR_INDEX [2/2]

#define SSARC_LP_INT_STATUS_ERR_INDEX (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_ERR_INDEX_SHIFT)) & SSARC_LP_INT_STATUS_ERR_INDEX_MASK)

ERR_INDEX - Error Index

◆ SSARC_LP_INT_STATUS_GROUP_CONFLICT [1/2]

#define SSARC_LP_INT_STATUS_GROUP_CONFLICT (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_GROUP_CONFLICT_SHIFT)) & SSARC_LP_INT_STATUS_GROUP_CONFLICT_MASK)

GROUP_CONFLICT - Group Conflict field 0b1..A group conflict error has occurred 0b0..No group conflict error

◆ SSARC_LP_INT_STATUS_GROUP_CONFLICT [2/2]

#define SSARC_LP_INT_STATUS_GROUP_CONFLICT (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_GROUP_CONFLICT_SHIFT)) & SSARC_LP_INT_STATUS_GROUP_CONFLICT_MASK)

GROUP_CONFLICT - Group Conflict field 0b1..A group conflict error has occurred 0b0..No group conflict error

◆ SSARC_LP_INT_STATUS_SW_REQ_DONE [1/2]

#define SSARC_LP_INT_STATUS_SW_REQ_DONE (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_SW_REQ_DONE_SHIFT)) & SSARC_LP_INT_STATUS_SW_REQ_DONE_MASK)

SW_REQ_DONE - Software Request Done 0b1..Atleast one software triggered has been complete 0b0..No software triggered requests or software triggered request still in progress

◆ SSARC_LP_INT_STATUS_SW_REQ_DONE [2/2]

#define SSARC_LP_INT_STATUS_SW_REQ_DONE (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_SW_REQ_DONE_SHIFT)) & SSARC_LP_INT_STATUS_SW_REQ_DONE_MASK)

SW_REQ_DONE - Software Request Done 0b1..Atleast one software triggered has been complete 0b0..No software triggered requests or software triggered request still in progress

◆ SSARC_LP_INT_STATUS_TIMEOUT [1/2]

#define SSARC_LP_INT_STATUS_TIMEOUT (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_TIMEOUT_SHIFT)) & SSARC_LP_INT_STATUS_TIMEOUT_MASK)

TIMEOUT - Timeout field 0b1..A timeout event has occurred 0b0..No timeout event

◆ SSARC_LP_INT_STATUS_TIMEOUT [2/2]

#define SSARC_LP_INT_STATUS_TIMEOUT (   x)    (((uint32_t)(((uint32_t)(x)) << SSARC_LP_INT_STATUS_TIMEOUT_SHIFT)) & SSARC_LP_INT_STATUS_TIMEOUT_MASK)

TIMEOUT - Timeout field 0b1..A timeout event has occurred 0b0..No timeout event

◆ TRNG_INT_STATUS_ENT_VAL

#define TRNG_INT_STATUS_ENT_VAL (   x)    (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_ENT_VAL_SHIFT)) & TRNG_INT_STATUS_ENT_VAL_MASK)

ENT_VAL 0b0..Busy generation entropy. Any value read is invalid. 0b1..TRNG can be stopped and entropy is valid if read.

◆ TRNG_INT_STATUS_FRQ_CT_FAIL

#define TRNG_INT_STATUS_FRQ_CT_FAIL (   x)    (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_FRQ_CT_FAIL_SHIFT)) & TRNG_INT_STATUS_FRQ_CT_FAIL_MASK)

FRQ_CT_FAIL 0b0..No hardware nor self test frequency errors. 0b1..The frequency counter has detected a failure.

◆ TRNG_INT_STATUS_HW_ERR

#define TRNG_INT_STATUS_HW_ERR (   x)    (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_HW_ERR_SHIFT)) & TRNG_INT_STATUS_HW_ERR_MASK)

HW_ERR 0b0..no error 0b1..error detected.