RTEMS 6.1-rc6
Loading...
Searching...
No Matches
Macros
Interrupt code distribution ISR register, interrupt 32-63 (ISR1)

This group contains register bit definitions. More...

Macros

#define GRSPWROUTER_ISR1_IB_SHIFT   0
 
#define GRSPWROUTER_ISR1_IB_MASK   0xffffffffU
 
#define GRSPWROUTER_ISR1_IB_GET(_reg)
 
#define GRSPWROUTER_ISR1_IB_SET(_reg, _val)
 
#define GRSPWROUTER_ISR1_IB(_val)
 

Detailed Description

This group contains register bit definitions.

Macro Definition Documentation

◆ GRSPWROUTER_ISR1_IB

#define GRSPWROUTER_ISR1_IB (   _val)
Value:
( ( ( _val ) << GRSPWROUTER_ISR1_IB_SHIFT ) & \
GRSPWROUTER_ISR1_IB_MASK )

◆ GRSPWROUTER_ISR1_IB_GET

#define GRSPWROUTER_ISR1_IB_GET (   _reg)
Value:
( ( ( _reg ) & GRSPWROUTER_ISR1_IB_MASK ) >> \
GRSPWROUTER_ISR1_IB_SHIFT )

◆ GRSPWROUTER_ISR1_IB_SET

#define GRSPWROUTER_ISR1_IB_SET (   _reg,
  _val 
)
Value:
( ( ( _reg ) & ~GRSPWROUTER_ISR1_IB_MASK ) | \
( ( ( _val ) << GRSPWROUTER_ISR1_IB_SHIFT ) & \
GRSPWROUTER_ISR1_IB_MASK ) )