RTEMS 6.1-rc6
Loading...
Searching...
No Matches

VERID - Version ID Register

#define LPSPI_VERID_FEATURE_MASK   (0xFFFFU)
 
#define LPSPI_VERID_FEATURE_SHIFT   (0U)
 
#define LPSPI_VERID_FEATURE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_FEATURE_SHIFT)) & LPSPI_VERID_FEATURE_MASK)
 
#define LPSPI_VERID_MINOR_MASK   (0xFF0000U)
 
#define LPSPI_VERID_MINOR_SHIFT   (16U)
 
#define LPSPI_VERID_MINOR(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MINOR_SHIFT)) & LPSPI_VERID_MINOR_MASK)
 
#define LPSPI_VERID_MAJOR_MASK   (0xFF000000U)
 
#define LPSPI_VERID_MAJOR_SHIFT   (24U)
 
#define LPSPI_VERID_MAJOR(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MAJOR_SHIFT)) & LPSPI_VERID_MAJOR_MASK)
 

PARAM - Parameter Register

#define LPSPI_PARAM_TXFIFO_MASK   (0xFFU)
 
#define LPSPI_PARAM_TXFIFO_SHIFT   (0U)
 
#define LPSPI_PARAM_TXFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_TXFIFO_SHIFT)) & LPSPI_PARAM_TXFIFO_MASK)
 
#define LPSPI_PARAM_RXFIFO_MASK   (0xFF00U)
 
#define LPSPI_PARAM_RXFIFO_SHIFT   (8U)
 
#define LPSPI_PARAM_RXFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_RXFIFO_SHIFT)) & LPSPI_PARAM_RXFIFO_MASK)
 

CR - Control Register

#define LPSPI_CR_MEN_MASK   (0x1U)
 
#define LPSPI_CR_MEN_SHIFT   (0U)
 
#define LPSPI_CR_MEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_MEN_SHIFT)) & LPSPI_CR_MEN_MASK)
 
#define LPSPI_CR_RST_MASK   (0x2U)
 
#define LPSPI_CR_RST_SHIFT   (1U)
 
#define LPSPI_CR_RST(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RST_SHIFT)) & LPSPI_CR_RST_MASK)
 
#define LPSPI_CR_DOZEN_MASK   (0x4U)
 
#define LPSPI_CR_DOZEN_SHIFT   (2U)
 
#define LPSPI_CR_DOZEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DOZEN_SHIFT)) & LPSPI_CR_DOZEN_MASK)
 
#define LPSPI_CR_DBGEN_MASK   (0x8U)
 
#define LPSPI_CR_DBGEN_SHIFT   (3U)
 
#define LPSPI_CR_DBGEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DBGEN_SHIFT)) & LPSPI_CR_DBGEN_MASK)
 
#define LPSPI_CR_RTF_MASK   (0x100U)
 
#define LPSPI_CR_RTF_SHIFT   (8U)
 
#define LPSPI_CR_RTF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RTF_SHIFT)) & LPSPI_CR_RTF_MASK)
 
#define LPSPI_CR_RRF_MASK   (0x200U)
 
#define LPSPI_CR_RRF_SHIFT   (9U)
 
#define LPSPI_CR_RRF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RRF_SHIFT)) & LPSPI_CR_RRF_MASK)
 

SR - Status Register

#define LPSPI_SR_TDF_MASK   (0x1U)
 
#define LPSPI_SR_TDF_SHIFT   (0U)
 
#define LPSPI_SR_TDF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TDF_SHIFT)) & LPSPI_SR_TDF_MASK)
 
#define LPSPI_SR_RDF_MASK   (0x2U)
 
#define LPSPI_SR_RDF_SHIFT   (1U)
 
#define LPSPI_SR_RDF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_RDF_SHIFT)) & LPSPI_SR_RDF_MASK)
 
#define LPSPI_SR_WCF_MASK   (0x100U)
 
#define LPSPI_SR_WCF_SHIFT   (8U)
 
#define LPSPI_SR_WCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_WCF_SHIFT)) & LPSPI_SR_WCF_MASK)
 
#define LPSPI_SR_FCF_MASK   (0x200U)
 
#define LPSPI_SR_FCF_SHIFT   (9U)
 
#define LPSPI_SR_FCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_FCF_SHIFT)) & LPSPI_SR_FCF_MASK)
 
#define LPSPI_SR_TCF_MASK   (0x400U)
 
#define LPSPI_SR_TCF_SHIFT   (10U)
 
#define LPSPI_SR_TCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TCF_SHIFT)) & LPSPI_SR_TCF_MASK)
 
#define LPSPI_SR_TEF_MASK   (0x800U)
 
#define LPSPI_SR_TEF_SHIFT   (11U)
 
#define LPSPI_SR_TEF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TEF_SHIFT)) & LPSPI_SR_TEF_MASK)
 
#define LPSPI_SR_REF_MASK   (0x1000U)
 
#define LPSPI_SR_REF_SHIFT   (12U)
 
#define LPSPI_SR_REF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_REF_SHIFT)) & LPSPI_SR_REF_MASK)
 
#define LPSPI_SR_DMF_MASK   (0x2000U)
 
#define LPSPI_SR_DMF_SHIFT   (13U)
 
#define LPSPI_SR_DMF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_DMF_SHIFT)) & LPSPI_SR_DMF_MASK)
 
#define LPSPI_SR_MBF_MASK   (0x1000000U)
 
#define LPSPI_SR_MBF_SHIFT   (24U)
 
#define LPSPI_SR_MBF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_MBF_SHIFT)) & LPSPI_SR_MBF_MASK)
 

IER - Interrupt Enable Register

#define LPSPI_IER_TDIE_MASK   (0x1U)
 
#define LPSPI_IER_TDIE_SHIFT   (0U)
 
#define LPSPI_IER_TDIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TDIE_SHIFT)) & LPSPI_IER_TDIE_MASK)
 
#define LPSPI_IER_RDIE_MASK   (0x2U)
 
#define LPSPI_IER_RDIE_SHIFT   (1U)
 
#define LPSPI_IER_RDIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_RDIE_SHIFT)) & LPSPI_IER_RDIE_MASK)
 
#define LPSPI_IER_WCIE_MASK   (0x100U)
 
#define LPSPI_IER_WCIE_SHIFT   (8U)
 
#define LPSPI_IER_WCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_WCIE_SHIFT)) & LPSPI_IER_WCIE_MASK)
 
#define LPSPI_IER_FCIE_MASK   (0x200U)
 
#define LPSPI_IER_FCIE_SHIFT   (9U)
 
#define LPSPI_IER_FCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_FCIE_SHIFT)) & LPSPI_IER_FCIE_MASK)
 
#define LPSPI_IER_TCIE_MASK   (0x400U)
 
#define LPSPI_IER_TCIE_SHIFT   (10U)
 
#define LPSPI_IER_TCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TCIE_SHIFT)) & LPSPI_IER_TCIE_MASK)
 
#define LPSPI_IER_TEIE_MASK   (0x800U)
 
#define LPSPI_IER_TEIE_SHIFT   (11U)
 
#define LPSPI_IER_TEIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TEIE_SHIFT)) & LPSPI_IER_TEIE_MASK)
 
#define LPSPI_IER_REIE_MASK   (0x1000U)
 
#define LPSPI_IER_REIE_SHIFT   (12U)
 
#define LPSPI_IER_REIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_REIE_SHIFT)) & LPSPI_IER_REIE_MASK)
 
#define LPSPI_IER_DMIE_MASK   (0x2000U)
 
#define LPSPI_IER_DMIE_SHIFT   (13U)
 
#define LPSPI_IER_DMIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_DMIE_SHIFT)) & LPSPI_IER_DMIE_MASK)
 

DER - DMA Enable Register

#define LPSPI_DER_TDDE_MASK   (0x1U)
 
#define LPSPI_DER_TDDE_SHIFT   (0U)
 
#define LPSPI_DER_TDDE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_TDDE_SHIFT)) & LPSPI_DER_TDDE_MASK)
 
#define LPSPI_DER_RDDE_MASK   (0x2U)
 
#define LPSPI_DER_RDDE_SHIFT   (1U)
 
#define LPSPI_DER_RDDE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_RDDE_SHIFT)) & LPSPI_DER_RDDE_MASK)
 

CFGR0 - Configuration Register 0

#define LPSPI_CFGR0_HREN_MASK   (0x1U)
 
#define LPSPI_CFGR0_HREN_SHIFT   (0U)
 
#define LPSPI_CFGR0_HREN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HREN_SHIFT)) & LPSPI_CFGR0_HREN_MASK)
 
#define LPSPI_CFGR0_HRPOL_MASK   (0x2U)
 
#define LPSPI_CFGR0_HRPOL_SHIFT   (1U)
 
#define LPSPI_CFGR0_HRPOL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HRPOL_SHIFT)) & LPSPI_CFGR0_HRPOL_MASK)
 
#define LPSPI_CFGR0_HRSEL_MASK   (0x4U)
 
#define LPSPI_CFGR0_HRSEL_SHIFT   (2U)
 
#define LPSPI_CFGR0_HRSEL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HRSEL_SHIFT)) & LPSPI_CFGR0_HRSEL_MASK)
 
#define LPSPI_CFGR0_CIRFIFO_MASK   (0x100U)
 
#define LPSPI_CFGR0_CIRFIFO_SHIFT   (8U)
 
#define LPSPI_CFGR0_CIRFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_CIRFIFO_SHIFT)) & LPSPI_CFGR0_CIRFIFO_MASK)
 
#define LPSPI_CFGR0_RDMO_MASK   (0x200U)
 
#define LPSPI_CFGR0_RDMO_SHIFT   (9U)
 
#define LPSPI_CFGR0_RDMO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_RDMO_SHIFT)) & LPSPI_CFGR0_RDMO_MASK)
 

CFGR1 - Configuration Register 1

#define LPSPI_CFGR1_MASTER_MASK   (0x1U)
 
#define LPSPI_CFGR1_MASTER_SHIFT   (0U)
 
#define LPSPI_CFGR1_MASTER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MASTER_SHIFT)) & LPSPI_CFGR1_MASTER_MASK)
 
#define LPSPI_CFGR1_SAMPLE_MASK   (0x2U)
 
#define LPSPI_CFGR1_SAMPLE_SHIFT   (1U)
 
#define LPSPI_CFGR1_SAMPLE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_SAMPLE_SHIFT)) & LPSPI_CFGR1_SAMPLE_MASK)
 
#define LPSPI_CFGR1_AUTOPCS_MASK   (0x4U)
 
#define LPSPI_CFGR1_AUTOPCS_SHIFT   (2U)
 
#define LPSPI_CFGR1_AUTOPCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_AUTOPCS_SHIFT)) & LPSPI_CFGR1_AUTOPCS_MASK)
 
#define LPSPI_CFGR1_NOSTALL_MASK   (0x8U)
 
#define LPSPI_CFGR1_NOSTALL_SHIFT   (3U)
 
#define LPSPI_CFGR1_NOSTALL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_NOSTALL_SHIFT)) & LPSPI_CFGR1_NOSTALL_MASK)
 
#define LPSPI_CFGR1_PCSPOL_MASK   (0xF00U)
 
#define LPSPI_CFGR1_PCSPOL_SHIFT   (8U)
 
#define LPSPI_CFGR1_PCSPOL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSPOL_SHIFT)) & LPSPI_CFGR1_PCSPOL_MASK)
 
#define LPSPI_CFGR1_MATCFG_MASK   (0x70000U)
 
#define LPSPI_CFGR1_MATCFG_SHIFT   (16U)
 
#define LPSPI_CFGR1_MATCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MATCFG_SHIFT)) & LPSPI_CFGR1_MATCFG_MASK)
 
#define LPSPI_CFGR1_PINCFG_MASK   (0x3000000U)
 
#define LPSPI_CFGR1_PINCFG_SHIFT   (24U)
 
#define LPSPI_CFGR1_PINCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PINCFG_SHIFT)) & LPSPI_CFGR1_PINCFG_MASK)
 
#define LPSPI_CFGR1_OUTCFG_MASK   (0x4000000U)
 
#define LPSPI_CFGR1_OUTCFG_SHIFT   (26U)
 
#define LPSPI_CFGR1_OUTCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_OUTCFG_SHIFT)) & LPSPI_CFGR1_OUTCFG_MASK)
 
#define LPSPI_CFGR1_PCSCFG_MASK   (0x8000000U)
 
#define LPSPI_CFGR1_PCSCFG_SHIFT   (27U)
 
#define LPSPI_CFGR1_PCSCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSCFG_SHIFT)) & LPSPI_CFGR1_PCSCFG_MASK)
 

DMR0 - Data Match Register 0

#define LPSPI_DMR0_MATCH0_MASK   (0xFFFFFFFFU)
 
#define LPSPI_DMR0_MATCH0_SHIFT   (0U)
 
#define LPSPI_DMR0_MATCH0(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR0_MATCH0_SHIFT)) & LPSPI_DMR0_MATCH0_MASK)
 

DMR1 - Data Match Register 1

#define LPSPI_DMR1_MATCH1_MASK   (0xFFFFFFFFU)
 
#define LPSPI_DMR1_MATCH1_SHIFT   (0U)
 
#define LPSPI_DMR1_MATCH1(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR1_MATCH1_SHIFT)) & LPSPI_DMR1_MATCH1_MASK)
 

CCR - Clock Configuration Register

#define LPSPI_CCR_SCKDIV_MASK   (0xFFU)
 
#define LPSPI_CCR_SCKDIV_SHIFT   (0U)
 
#define LPSPI_CCR_SCKDIV(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKDIV_SHIFT)) & LPSPI_CCR_SCKDIV_MASK)
 
#define LPSPI_CCR_DBT_MASK   (0xFF00U)
 
#define LPSPI_CCR_DBT_SHIFT   (8U)
 
#define LPSPI_CCR_DBT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_DBT_SHIFT)) & LPSPI_CCR_DBT_MASK)
 
#define LPSPI_CCR_PCSSCK_MASK   (0xFF0000U)
 
#define LPSPI_CCR_PCSSCK_SHIFT   (16U)
 
#define LPSPI_CCR_PCSSCK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_PCSSCK_SHIFT)) & LPSPI_CCR_PCSSCK_MASK)
 
#define LPSPI_CCR_SCKPCS_MASK   (0xFF000000U)
 
#define LPSPI_CCR_SCKPCS_SHIFT   (24U)
 
#define LPSPI_CCR_SCKPCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKPCS_SHIFT)) & LPSPI_CCR_SCKPCS_MASK)
 

FCR - The FIFO Control register contains the RXWATER and TXWATER control fields.

#define LPSPI_FCR_TXWATER_MASK   (0xFU)
 
#define LPSPI_FCR_TXWATER_SHIFT   (0U)
 
#define LPSPI_FCR_TXWATER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_TXWATER_SHIFT)) & LPSPI_FCR_TXWATER_MASK)
 
#define LPSPI_FCR_RXWATER_MASK   (0xF0000U)
 
#define LPSPI_FCR_RXWATER_SHIFT   (16U)
 
#define LPSPI_FCR_RXWATER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_RXWATER_SHIFT)) & LPSPI_FCR_RXWATER_MASK)
 

FSR - FIFO Status Register

#define LPSPI_FSR_TXCOUNT_MASK   (0x1FU)
 
#define LPSPI_FSR_TXCOUNT_SHIFT   (0U)
 
#define LPSPI_FSR_TXCOUNT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_TXCOUNT_SHIFT)) & LPSPI_FSR_TXCOUNT_MASK)
 
#define LPSPI_FSR_RXCOUNT_MASK   (0x1F0000U)
 
#define LPSPI_FSR_RXCOUNT_SHIFT   (16U)
 
#define LPSPI_FSR_RXCOUNT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_RXCOUNT_SHIFT)) & LPSPI_FSR_RXCOUNT_MASK)
 

TCR - Transmit Command Register

#define LPSPI_TCR_FRAMESZ_MASK   (0xFFFU)
 
#define LPSPI_TCR_FRAMESZ_SHIFT   (0U)
 
#define LPSPI_TCR_FRAMESZ(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_FRAMESZ_SHIFT)) & LPSPI_TCR_FRAMESZ_MASK)
 
#define LPSPI_TCR_WIDTH_MASK   (0x30000U)
 
#define LPSPI_TCR_WIDTH_SHIFT   (16U)
 
#define LPSPI_TCR_WIDTH(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_WIDTH_SHIFT)) & LPSPI_TCR_WIDTH_MASK)
 
#define LPSPI_TCR_TXMSK_MASK   (0x40000U)
 
#define LPSPI_TCR_TXMSK_SHIFT   (18U)
 
#define LPSPI_TCR_TXMSK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_TXMSK_SHIFT)) & LPSPI_TCR_TXMSK_MASK)
 
#define LPSPI_TCR_RXMSK_MASK   (0x80000U)
 
#define LPSPI_TCR_RXMSK_SHIFT   (19U)
 
#define LPSPI_TCR_RXMSK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_RXMSK_SHIFT)) & LPSPI_TCR_RXMSK_MASK)
 
#define LPSPI_TCR_CONTC_MASK   (0x100000U)
 
#define LPSPI_TCR_CONTC_SHIFT   (20U)
 
#define LPSPI_TCR_CONTC(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONTC_SHIFT)) & LPSPI_TCR_CONTC_MASK)
 
#define LPSPI_TCR_CONT_MASK   (0x200000U)
 
#define LPSPI_TCR_CONT_SHIFT   (21U)
 
#define LPSPI_TCR_CONT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONT_SHIFT)) & LPSPI_TCR_CONT_MASK)
 
#define LPSPI_TCR_BYSW_MASK   (0x400000U)
 
#define LPSPI_TCR_BYSW_SHIFT   (22U)
 
#define LPSPI_TCR_BYSW(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_BYSW_SHIFT)) & LPSPI_TCR_BYSW_MASK)
 
#define LPSPI_TCR_LSBF_MASK   (0x800000U)
 
#define LPSPI_TCR_LSBF_SHIFT   (23U)
 
#define LPSPI_TCR_LSBF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_LSBF_SHIFT)) & LPSPI_TCR_LSBF_MASK)
 
#define LPSPI_TCR_PCS_MASK   (0x3000000U)
 
#define LPSPI_TCR_PCS_SHIFT   (24U)
 
#define LPSPI_TCR_PCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PCS_SHIFT)) & LPSPI_TCR_PCS_MASK)
 
#define LPSPI_TCR_PRESCALE_MASK   (0x38000000U)
 
#define LPSPI_TCR_PRESCALE_SHIFT   (27U)
 
#define LPSPI_TCR_PRESCALE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PRESCALE_SHIFT)) & LPSPI_TCR_PRESCALE_MASK)
 
#define LPSPI_TCR_CPHA_MASK   (0x40000000U)
 
#define LPSPI_TCR_CPHA_SHIFT   (30U)
 
#define LPSPI_TCR_CPHA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPHA_SHIFT)) & LPSPI_TCR_CPHA_MASK)
 
#define LPSPI_TCR_CPOL_MASK   (0x80000000U)
 
#define LPSPI_TCR_CPOL_SHIFT   (31U)
 
#define LPSPI_TCR_CPOL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPOL_SHIFT)) & LPSPI_TCR_CPOL_MASK)
 

TDR - Transmit Data Register

#define LPSPI_TDR_DATA_MASK   (0xFFFFFFFFU)
 
#define LPSPI_TDR_DATA_SHIFT   (0U)
 
#define LPSPI_TDR_DATA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TDR_DATA_SHIFT)) & LPSPI_TDR_DATA_MASK)
 

RSR - Receive Status Register

#define LPSPI_RSR_SOF_MASK   (0x1U)
 
#define LPSPI_RSR_SOF_SHIFT   (0U)
 
#define LPSPI_RSR_SOF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_SOF_SHIFT)) & LPSPI_RSR_SOF_MASK)
 
#define LPSPI_RSR_RXEMPTY_MASK   (0x2U)
 
#define LPSPI_RSR_RXEMPTY_SHIFT   (1U)
 
#define LPSPI_RSR_RXEMPTY(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_RXEMPTY_SHIFT)) & LPSPI_RSR_RXEMPTY_MASK)
 

RDR - Receive Data Register

#define LPSPI_RDR_DATA_MASK   (0xFFFFFFFFU)
 
#define LPSPI_RDR_DATA_SHIFT   (0U)
 
#define LPSPI_RDR_DATA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RDR_DATA_SHIFT)) & LPSPI_RDR_DATA_MASK)
 

VERID - Version ID

#define LPSPI_VERID_FEATURE_MASK   (0xFFFFU)
 
#define LPSPI_VERID_FEATURE_SHIFT   (0U)
 
#define LPSPI_VERID_FEATURE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_FEATURE_SHIFT)) & LPSPI_VERID_FEATURE_MASK)
 
#define LPSPI_VERID_MINOR_MASK   (0xFF0000U)
 
#define LPSPI_VERID_MINOR_SHIFT   (16U)
 
#define LPSPI_VERID_MINOR(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MINOR_SHIFT)) & LPSPI_VERID_MINOR_MASK)
 
#define LPSPI_VERID_MAJOR_MASK   (0xFF000000U)
 
#define LPSPI_VERID_MAJOR_SHIFT   (24U)
 
#define LPSPI_VERID_MAJOR(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MAJOR_SHIFT)) & LPSPI_VERID_MAJOR_MASK)
 

PARAM - Parameter

#define LPSPI_PARAM_TXFIFO_MASK   (0xFFU)
 
#define LPSPI_PARAM_TXFIFO_SHIFT   (0U)
 
#define LPSPI_PARAM_TXFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_TXFIFO_SHIFT)) & LPSPI_PARAM_TXFIFO_MASK)
 
#define LPSPI_PARAM_RXFIFO_MASK   (0xFF00U)
 
#define LPSPI_PARAM_RXFIFO_SHIFT   (8U)
 
#define LPSPI_PARAM_RXFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_RXFIFO_SHIFT)) & LPSPI_PARAM_RXFIFO_MASK)
 
#define LPSPI_PARAM_PCSNUM_MASK   (0xFF0000U)
 
#define LPSPI_PARAM_PCSNUM_SHIFT   (16U)
 
#define LPSPI_PARAM_PCSNUM(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_PCSNUM_SHIFT)) & LPSPI_PARAM_PCSNUM_MASK)
 

CR - Control

#define LPSPI_CR_MEN_MASK   (0x1U)
 
#define LPSPI_CR_MEN_SHIFT   (0U)
 
#define LPSPI_CR_MEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_MEN_SHIFT)) & LPSPI_CR_MEN_MASK)
 
#define LPSPI_CR_RST_MASK   (0x2U)
 
#define LPSPI_CR_RST_SHIFT   (1U)
 
#define LPSPI_CR_RST(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RST_SHIFT)) & LPSPI_CR_RST_MASK)
 
#define LPSPI_CR_DOZEN_MASK   (0x4U)
 
#define LPSPI_CR_DOZEN_SHIFT   (2U)
 
#define LPSPI_CR_DOZEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DOZEN_SHIFT)) & LPSPI_CR_DOZEN_MASK)
 
#define LPSPI_CR_DBGEN_MASK   (0x8U)
 
#define LPSPI_CR_DBGEN_SHIFT   (3U)
 
#define LPSPI_CR_DBGEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DBGEN_SHIFT)) & LPSPI_CR_DBGEN_MASK)
 
#define LPSPI_CR_RTF_MASK   (0x100U)
 
#define LPSPI_CR_RTF_SHIFT   (8U)
 
#define LPSPI_CR_RTF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RTF_SHIFT)) & LPSPI_CR_RTF_MASK)
 
#define LPSPI_CR_RRF_MASK   (0x200U)
 
#define LPSPI_CR_RRF_SHIFT   (9U)
 
#define LPSPI_CR_RRF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RRF_SHIFT)) & LPSPI_CR_RRF_MASK)
 

SR - Status

#define LPSPI_SR_TDF_MASK   (0x1U)
 
#define LPSPI_SR_TDF_SHIFT   (0U)
 
#define LPSPI_SR_TDF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TDF_SHIFT)) & LPSPI_SR_TDF_MASK)
 
#define LPSPI_SR_RDF_MASK   (0x2U)
 
#define LPSPI_SR_RDF_SHIFT   (1U)
 
#define LPSPI_SR_RDF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_RDF_SHIFT)) & LPSPI_SR_RDF_MASK)
 
#define LPSPI_SR_WCF_MASK   (0x100U)
 
#define LPSPI_SR_WCF_SHIFT   (8U)
 
#define LPSPI_SR_WCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_WCF_SHIFT)) & LPSPI_SR_WCF_MASK)
 
#define LPSPI_SR_FCF_MASK   (0x200U)
 
#define LPSPI_SR_FCF_SHIFT   (9U)
 
#define LPSPI_SR_FCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_FCF_SHIFT)) & LPSPI_SR_FCF_MASK)
 
#define LPSPI_SR_TCF_MASK   (0x400U)
 
#define LPSPI_SR_TCF_SHIFT   (10U)
 
#define LPSPI_SR_TCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TCF_SHIFT)) & LPSPI_SR_TCF_MASK)
 
#define LPSPI_SR_TEF_MASK   (0x800U)
 
#define LPSPI_SR_TEF_SHIFT   (11U)
 
#define LPSPI_SR_TEF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TEF_SHIFT)) & LPSPI_SR_TEF_MASK)
 
#define LPSPI_SR_REF_MASK   (0x1000U)
 
#define LPSPI_SR_REF_SHIFT   (12U)
 
#define LPSPI_SR_REF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_REF_SHIFT)) & LPSPI_SR_REF_MASK)
 
#define LPSPI_SR_DMF_MASK   (0x2000U)
 
#define LPSPI_SR_DMF_SHIFT   (13U)
 
#define LPSPI_SR_DMF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_DMF_SHIFT)) & LPSPI_SR_DMF_MASK)
 
#define LPSPI_SR_MBF_MASK   (0x1000000U)
 
#define LPSPI_SR_MBF_SHIFT   (24U)
 
#define LPSPI_SR_MBF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_MBF_SHIFT)) & LPSPI_SR_MBF_MASK)
 

IER - Interrupt Enable

#define LPSPI_IER_TDIE_MASK   (0x1U)
 
#define LPSPI_IER_TDIE_SHIFT   (0U)
 
#define LPSPI_IER_TDIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TDIE_SHIFT)) & LPSPI_IER_TDIE_MASK)
 
#define LPSPI_IER_RDIE_MASK   (0x2U)
 
#define LPSPI_IER_RDIE_SHIFT   (1U)
 
#define LPSPI_IER_RDIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_RDIE_SHIFT)) & LPSPI_IER_RDIE_MASK)
 
#define LPSPI_IER_WCIE_MASK   (0x100U)
 
#define LPSPI_IER_WCIE_SHIFT   (8U)
 
#define LPSPI_IER_WCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_WCIE_SHIFT)) & LPSPI_IER_WCIE_MASK)
 
#define LPSPI_IER_FCIE_MASK   (0x200U)
 
#define LPSPI_IER_FCIE_SHIFT   (9U)
 
#define LPSPI_IER_FCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_FCIE_SHIFT)) & LPSPI_IER_FCIE_MASK)
 
#define LPSPI_IER_TCIE_MASK   (0x400U)
 
#define LPSPI_IER_TCIE_SHIFT   (10U)
 
#define LPSPI_IER_TCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TCIE_SHIFT)) & LPSPI_IER_TCIE_MASK)
 
#define LPSPI_IER_TEIE_MASK   (0x800U)
 
#define LPSPI_IER_TEIE_SHIFT   (11U)
 
#define LPSPI_IER_TEIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TEIE_SHIFT)) & LPSPI_IER_TEIE_MASK)
 
#define LPSPI_IER_REIE_MASK   (0x1000U)
 
#define LPSPI_IER_REIE_SHIFT   (12U)
 
#define LPSPI_IER_REIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_REIE_SHIFT)) & LPSPI_IER_REIE_MASK)
 
#define LPSPI_IER_DMIE_MASK   (0x2000U)
 
#define LPSPI_IER_DMIE_SHIFT   (13U)
 
#define LPSPI_IER_DMIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_DMIE_SHIFT)) & LPSPI_IER_DMIE_MASK)
 

DER - DMA Enable

#define LPSPI_DER_TDDE_MASK   (0x1U)
 
#define LPSPI_DER_TDDE_SHIFT   (0U)
 
#define LPSPI_DER_TDDE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_TDDE_SHIFT)) & LPSPI_DER_TDDE_MASK)
 
#define LPSPI_DER_RDDE_MASK   (0x2U)
 
#define LPSPI_DER_RDDE_SHIFT   (1U)
 
#define LPSPI_DER_RDDE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_RDDE_SHIFT)) & LPSPI_DER_RDDE_MASK)
 

CFGR0 - Configuration 0

#define LPSPI_CFGR0_CIRFIFO_MASK   (0x100U)
 
#define LPSPI_CFGR0_CIRFIFO_SHIFT   (8U)
 
#define LPSPI_CFGR0_CIRFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_CIRFIFO_SHIFT)) & LPSPI_CFGR0_CIRFIFO_MASK)
 
#define LPSPI_CFGR0_RDMO_MASK   (0x200U)
 
#define LPSPI_CFGR0_RDMO_SHIFT   (9U)
 
#define LPSPI_CFGR0_RDMO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_RDMO_SHIFT)) & LPSPI_CFGR0_RDMO_MASK)
 

CFGR1 - Configuration 1

#define LPSPI_CFGR1_MASTER_MASK   (0x1U)
 
#define LPSPI_CFGR1_MASTER_SHIFT   (0U)
 
#define LPSPI_CFGR1_MASTER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MASTER_SHIFT)) & LPSPI_CFGR1_MASTER_MASK)
 
#define LPSPI_CFGR1_SAMPLE_MASK   (0x2U)
 
#define LPSPI_CFGR1_SAMPLE_SHIFT   (1U)
 
#define LPSPI_CFGR1_SAMPLE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_SAMPLE_SHIFT)) & LPSPI_CFGR1_SAMPLE_MASK)
 
#define LPSPI_CFGR1_AUTOPCS_MASK   (0x4U)
 
#define LPSPI_CFGR1_AUTOPCS_SHIFT   (2U)
 
#define LPSPI_CFGR1_AUTOPCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_AUTOPCS_SHIFT)) & LPSPI_CFGR1_AUTOPCS_MASK)
 
#define LPSPI_CFGR1_NOSTALL_MASK   (0x8U)
 
#define LPSPI_CFGR1_NOSTALL_SHIFT   (3U)
 
#define LPSPI_CFGR1_NOSTALL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_NOSTALL_SHIFT)) & LPSPI_CFGR1_NOSTALL_MASK)
 
#define LPSPI_CFGR1_PCSPOL_MASK   (0xF00U)
 
#define LPSPI_CFGR1_PCSPOL_SHIFT   (8U)
 
#define LPSPI_CFGR1_PCSPOL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSPOL_SHIFT)) & LPSPI_CFGR1_PCSPOL_MASK)
 
#define LPSPI_CFGR1_MATCFG_MASK   (0x70000U)
 
#define LPSPI_CFGR1_MATCFG_SHIFT   (16U)
 
#define LPSPI_CFGR1_MATCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MATCFG_SHIFT)) & LPSPI_CFGR1_MATCFG_MASK)
 
#define LPSPI_CFGR1_PINCFG_MASK   (0x3000000U)
 
#define LPSPI_CFGR1_PINCFG_SHIFT   (24U)
 
#define LPSPI_CFGR1_PINCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PINCFG_SHIFT)) & LPSPI_CFGR1_PINCFG_MASK)
 
#define LPSPI_CFGR1_OUTCFG_MASK   (0x4000000U)
 
#define LPSPI_CFGR1_OUTCFG_SHIFT   (26U)
 
#define LPSPI_CFGR1_OUTCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_OUTCFG_SHIFT)) & LPSPI_CFGR1_OUTCFG_MASK)
 
#define LPSPI_CFGR1_PCSCFG_MASK   (0x8000000U)
 
#define LPSPI_CFGR1_PCSCFG_SHIFT   (27U)
 
#define LPSPI_CFGR1_PCSCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSCFG_SHIFT)) & LPSPI_CFGR1_PCSCFG_MASK)
 

DMR0 - Data Match 0

#define LPSPI_DMR0_MATCH0_MASK   (0xFFFFFFFFU)
 
#define LPSPI_DMR0_MATCH0_SHIFT   (0U)
 
#define LPSPI_DMR0_MATCH0(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR0_MATCH0_SHIFT)) & LPSPI_DMR0_MATCH0_MASK)
 

DMR1 - Data Match 1

#define LPSPI_DMR1_MATCH1_MASK   (0xFFFFFFFFU)
 
#define LPSPI_DMR1_MATCH1_SHIFT   (0U)
 
#define LPSPI_DMR1_MATCH1(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR1_MATCH1_SHIFT)) & LPSPI_DMR1_MATCH1_MASK)
 

CCR - Clock Configuration

#define LPSPI_CCR_SCKDIV_MASK   (0xFFU)
 
#define LPSPI_CCR_SCKDIV_SHIFT   (0U)
 
#define LPSPI_CCR_SCKDIV(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKDIV_SHIFT)) & LPSPI_CCR_SCKDIV_MASK)
 
#define LPSPI_CCR_DBT_MASK   (0xFF00U)
 
#define LPSPI_CCR_DBT_SHIFT   (8U)
 
#define LPSPI_CCR_DBT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_DBT_SHIFT)) & LPSPI_CCR_DBT_MASK)
 
#define LPSPI_CCR_PCSSCK_MASK   (0xFF0000U)
 
#define LPSPI_CCR_PCSSCK_SHIFT   (16U)
 
#define LPSPI_CCR_PCSSCK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_PCSSCK_SHIFT)) & LPSPI_CCR_PCSSCK_MASK)
 
#define LPSPI_CCR_SCKPCS_MASK   (0xFF000000U)
 
#define LPSPI_CCR_SCKPCS_SHIFT   (24U)
 
#define LPSPI_CCR_SCKPCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKPCS_SHIFT)) & LPSPI_CCR_SCKPCS_MASK)
 

FCR - FIFO Control

#define LPSPI_FCR_TXWATER_MASK   (0xFU)
 
#define LPSPI_FCR_TXWATER_SHIFT   (0U)
 
#define LPSPI_FCR_TXWATER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_TXWATER_SHIFT)) & LPSPI_FCR_TXWATER_MASK)
 
#define LPSPI_FCR_RXWATER_MASK   (0xF0000U)
 
#define LPSPI_FCR_RXWATER_SHIFT   (16U)
 
#define LPSPI_FCR_RXWATER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_RXWATER_SHIFT)) & LPSPI_FCR_RXWATER_MASK)
 

FSR - FIFO Status

#define LPSPI_FSR_TXCOUNT_MASK   (0x1FU)
 
#define LPSPI_FSR_TXCOUNT_SHIFT   (0U)
 
#define LPSPI_FSR_TXCOUNT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_TXCOUNT_SHIFT)) & LPSPI_FSR_TXCOUNT_MASK)
 
#define LPSPI_FSR_RXCOUNT_MASK   (0x1F0000U)
 
#define LPSPI_FSR_RXCOUNT_SHIFT   (16U)
 
#define LPSPI_FSR_RXCOUNT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_RXCOUNT_SHIFT)) & LPSPI_FSR_RXCOUNT_MASK)
 

TCR - Transmit Command

#define LPSPI_TCR_FRAMESZ_MASK   (0xFFFU)
 
#define LPSPI_TCR_FRAMESZ_SHIFT   (0U)
 
#define LPSPI_TCR_FRAMESZ(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_FRAMESZ_SHIFT)) & LPSPI_TCR_FRAMESZ_MASK)
 
#define LPSPI_TCR_WIDTH_MASK   (0x30000U)
 
#define LPSPI_TCR_WIDTH_SHIFT   (16U)
 
#define LPSPI_TCR_WIDTH(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_WIDTH_SHIFT)) & LPSPI_TCR_WIDTH_MASK)
 
#define LPSPI_TCR_TXMSK_MASK   (0x40000U)
 
#define LPSPI_TCR_TXMSK_SHIFT   (18U)
 
#define LPSPI_TCR_TXMSK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_TXMSK_SHIFT)) & LPSPI_TCR_TXMSK_MASK)
 
#define LPSPI_TCR_RXMSK_MASK   (0x80000U)
 
#define LPSPI_TCR_RXMSK_SHIFT   (19U)
 
#define LPSPI_TCR_RXMSK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_RXMSK_SHIFT)) & LPSPI_TCR_RXMSK_MASK)
 
#define LPSPI_TCR_CONTC_MASK   (0x100000U)
 
#define LPSPI_TCR_CONTC_SHIFT   (20U)
 
#define LPSPI_TCR_CONTC(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONTC_SHIFT)) & LPSPI_TCR_CONTC_MASK)
 
#define LPSPI_TCR_CONT_MASK   (0x200000U)
 
#define LPSPI_TCR_CONT_SHIFT   (21U)
 
#define LPSPI_TCR_CONT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONT_SHIFT)) & LPSPI_TCR_CONT_MASK)
 
#define LPSPI_TCR_BYSW_MASK   (0x400000U)
 
#define LPSPI_TCR_BYSW_SHIFT   (22U)
 
#define LPSPI_TCR_BYSW(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_BYSW_SHIFT)) & LPSPI_TCR_BYSW_MASK)
 
#define LPSPI_TCR_LSBF_MASK   (0x800000U)
 
#define LPSPI_TCR_LSBF_SHIFT   (23U)
 
#define LPSPI_TCR_LSBF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_LSBF_SHIFT)) & LPSPI_TCR_LSBF_MASK)
 
#define LPSPI_TCR_PCS_MASK   (0x3000000U)
 
#define LPSPI_TCR_PCS_SHIFT   (24U)
 
#define LPSPI_TCR_PCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PCS_SHIFT)) & LPSPI_TCR_PCS_MASK)
 
#define LPSPI_TCR_PRESCALE_MASK   (0x38000000U)
 
#define LPSPI_TCR_PRESCALE_SHIFT   (27U)
 
#define LPSPI_TCR_PRESCALE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PRESCALE_SHIFT)) & LPSPI_TCR_PRESCALE_MASK)
 
#define LPSPI_TCR_CPHA_MASK   (0x40000000U)
 
#define LPSPI_TCR_CPHA_SHIFT   (30U)
 
#define LPSPI_TCR_CPHA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPHA_SHIFT)) & LPSPI_TCR_CPHA_MASK)
 
#define LPSPI_TCR_CPOL_MASK   (0x80000000U)
 
#define LPSPI_TCR_CPOL_SHIFT   (31U)
 
#define LPSPI_TCR_CPOL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPOL_SHIFT)) & LPSPI_TCR_CPOL_MASK)
 

TDR - Transmit Data

#define LPSPI_TDR_DATA_MASK   (0xFFFFFFFFU)
 
#define LPSPI_TDR_DATA_SHIFT   (0U)
 
#define LPSPI_TDR_DATA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TDR_DATA_SHIFT)) & LPSPI_TDR_DATA_MASK)
 

RSR - Receive Status

#define LPSPI_RSR_SOF_MASK   (0x1U)
 
#define LPSPI_RSR_SOF_SHIFT   (0U)
 
#define LPSPI_RSR_SOF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_SOF_SHIFT)) & LPSPI_RSR_SOF_MASK)
 
#define LPSPI_RSR_RXEMPTY_MASK   (0x2U)
 
#define LPSPI_RSR_RXEMPTY_SHIFT   (1U)
 
#define LPSPI_RSR_RXEMPTY(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_RXEMPTY_SHIFT)) & LPSPI_RSR_RXEMPTY_MASK)
 

RDR - Receive Data

#define LPSPI_RDR_DATA_MASK   (0xFFFFFFFFU)
 
#define LPSPI_RDR_DATA_SHIFT   (0U)
 
#define LPSPI_RDR_DATA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RDR_DATA_SHIFT)) & LPSPI_RDR_DATA_MASK)
 

VERID - Version ID

#define LPSPI_VERID_FEATURE_MASK   (0xFFFFU)
 
#define LPSPI_VERID_FEATURE_SHIFT   (0U)
 
#define LPSPI_VERID_FEATURE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_FEATURE_SHIFT)) & LPSPI_VERID_FEATURE_MASK)
 
#define LPSPI_VERID_MINOR_MASK   (0xFF0000U)
 
#define LPSPI_VERID_MINOR_SHIFT   (16U)
 
#define LPSPI_VERID_MINOR(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MINOR_SHIFT)) & LPSPI_VERID_MINOR_MASK)
 
#define LPSPI_VERID_MAJOR_MASK   (0xFF000000U)
 
#define LPSPI_VERID_MAJOR_SHIFT   (24U)
 
#define LPSPI_VERID_MAJOR(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MAJOR_SHIFT)) & LPSPI_VERID_MAJOR_MASK)
 

PARAM - Parameter

#define LPSPI_PARAM_TXFIFO_MASK   (0xFFU)
 
#define LPSPI_PARAM_TXFIFO_SHIFT   (0U)
 
#define LPSPI_PARAM_TXFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_TXFIFO_SHIFT)) & LPSPI_PARAM_TXFIFO_MASK)
 
#define LPSPI_PARAM_RXFIFO_MASK   (0xFF00U)
 
#define LPSPI_PARAM_RXFIFO_SHIFT   (8U)
 
#define LPSPI_PARAM_RXFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_RXFIFO_SHIFT)) & LPSPI_PARAM_RXFIFO_MASK)
 
#define LPSPI_PARAM_PCSNUM_MASK   (0xFF0000U)
 
#define LPSPI_PARAM_PCSNUM_SHIFT   (16U)
 
#define LPSPI_PARAM_PCSNUM(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_PCSNUM_SHIFT)) & LPSPI_PARAM_PCSNUM_MASK)
 

CR - Control

#define LPSPI_CR_MEN_MASK   (0x1U)
 
#define LPSPI_CR_MEN_SHIFT   (0U)
 
#define LPSPI_CR_MEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_MEN_SHIFT)) & LPSPI_CR_MEN_MASK)
 
#define LPSPI_CR_RST_MASK   (0x2U)
 
#define LPSPI_CR_RST_SHIFT   (1U)
 
#define LPSPI_CR_RST(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RST_SHIFT)) & LPSPI_CR_RST_MASK)
 
#define LPSPI_CR_DOZEN_MASK   (0x4U)
 
#define LPSPI_CR_DOZEN_SHIFT   (2U)
 
#define LPSPI_CR_DOZEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DOZEN_SHIFT)) & LPSPI_CR_DOZEN_MASK)
 
#define LPSPI_CR_DBGEN_MASK   (0x8U)
 
#define LPSPI_CR_DBGEN_SHIFT   (3U)
 
#define LPSPI_CR_DBGEN(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DBGEN_SHIFT)) & LPSPI_CR_DBGEN_MASK)
 
#define LPSPI_CR_RTF_MASK   (0x100U)
 
#define LPSPI_CR_RTF_SHIFT   (8U)
 
#define LPSPI_CR_RTF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RTF_SHIFT)) & LPSPI_CR_RTF_MASK)
 
#define LPSPI_CR_RRF_MASK   (0x200U)
 
#define LPSPI_CR_RRF_SHIFT   (9U)
 
#define LPSPI_CR_RRF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RRF_SHIFT)) & LPSPI_CR_RRF_MASK)
 

SR - Status

#define LPSPI_SR_TDF_MASK   (0x1U)
 
#define LPSPI_SR_TDF_SHIFT   (0U)
 
#define LPSPI_SR_TDF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TDF_SHIFT)) & LPSPI_SR_TDF_MASK)
 
#define LPSPI_SR_RDF_MASK   (0x2U)
 
#define LPSPI_SR_RDF_SHIFT   (1U)
 
#define LPSPI_SR_RDF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_RDF_SHIFT)) & LPSPI_SR_RDF_MASK)
 
#define LPSPI_SR_WCF_MASK   (0x100U)
 
#define LPSPI_SR_WCF_SHIFT   (8U)
 
#define LPSPI_SR_WCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_WCF_SHIFT)) & LPSPI_SR_WCF_MASK)
 
#define LPSPI_SR_FCF_MASK   (0x200U)
 
#define LPSPI_SR_FCF_SHIFT   (9U)
 
#define LPSPI_SR_FCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_FCF_SHIFT)) & LPSPI_SR_FCF_MASK)
 
#define LPSPI_SR_TCF_MASK   (0x400U)
 
#define LPSPI_SR_TCF_SHIFT   (10U)
 
#define LPSPI_SR_TCF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TCF_SHIFT)) & LPSPI_SR_TCF_MASK)
 
#define LPSPI_SR_TEF_MASK   (0x800U)
 
#define LPSPI_SR_TEF_SHIFT   (11U)
 
#define LPSPI_SR_TEF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TEF_SHIFT)) & LPSPI_SR_TEF_MASK)
 
#define LPSPI_SR_REF_MASK   (0x1000U)
 
#define LPSPI_SR_REF_SHIFT   (12U)
 
#define LPSPI_SR_REF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_REF_SHIFT)) & LPSPI_SR_REF_MASK)
 
#define LPSPI_SR_DMF_MASK   (0x2000U)
 
#define LPSPI_SR_DMF_SHIFT   (13U)
 
#define LPSPI_SR_DMF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_DMF_SHIFT)) & LPSPI_SR_DMF_MASK)
 
#define LPSPI_SR_MBF_MASK   (0x1000000U)
 
#define LPSPI_SR_MBF_SHIFT   (24U)
 
#define LPSPI_SR_MBF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_MBF_SHIFT)) & LPSPI_SR_MBF_MASK)
 

IER - Interrupt Enable

#define LPSPI_IER_TDIE_MASK   (0x1U)
 
#define LPSPI_IER_TDIE_SHIFT   (0U)
 
#define LPSPI_IER_TDIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TDIE_SHIFT)) & LPSPI_IER_TDIE_MASK)
 
#define LPSPI_IER_RDIE_MASK   (0x2U)
 
#define LPSPI_IER_RDIE_SHIFT   (1U)
 
#define LPSPI_IER_RDIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_RDIE_SHIFT)) & LPSPI_IER_RDIE_MASK)
 
#define LPSPI_IER_WCIE_MASK   (0x100U)
 
#define LPSPI_IER_WCIE_SHIFT   (8U)
 
#define LPSPI_IER_WCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_WCIE_SHIFT)) & LPSPI_IER_WCIE_MASK)
 
#define LPSPI_IER_FCIE_MASK   (0x200U)
 
#define LPSPI_IER_FCIE_SHIFT   (9U)
 
#define LPSPI_IER_FCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_FCIE_SHIFT)) & LPSPI_IER_FCIE_MASK)
 
#define LPSPI_IER_TCIE_MASK   (0x400U)
 
#define LPSPI_IER_TCIE_SHIFT   (10U)
 
#define LPSPI_IER_TCIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TCIE_SHIFT)) & LPSPI_IER_TCIE_MASK)
 
#define LPSPI_IER_TEIE_MASK   (0x800U)
 
#define LPSPI_IER_TEIE_SHIFT   (11U)
 
#define LPSPI_IER_TEIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TEIE_SHIFT)) & LPSPI_IER_TEIE_MASK)
 
#define LPSPI_IER_REIE_MASK   (0x1000U)
 
#define LPSPI_IER_REIE_SHIFT   (12U)
 
#define LPSPI_IER_REIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_REIE_SHIFT)) & LPSPI_IER_REIE_MASK)
 
#define LPSPI_IER_DMIE_MASK   (0x2000U)
 
#define LPSPI_IER_DMIE_SHIFT   (13U)
 
#define LPSPI_IER_DMIE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_DMIE_SHIFT)) & LPSPI_IER_DMIE_MASK)
 

DER - DMA Enable

#define LPSPI_DER_TDDE_MASK   (0x1U)
 
#define LPSPI_DER_TDDE_SHIFT   (0U)
 
#define LPSPI_DER_TDDE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_TDDE_SHIFT)) & LPSPI_DER_TDDE_MASK)
 
#define LPSPI_DER_RDDE_MASK   (0x2U)
 
#define LPSPI_DER_RDDE_SHIFT   (1U)
 
#define LPSPI_DER_RDDE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_RDDE_SHIFT)) & LPSPI_DER_RDDE_MASK)
 

CFGR0 - Configuration 0

#define LPSPI_CFGR0_CIRFIFO_MASK   (0x100U)
 
#define LPSPI_CFGR0_CIRFIFO_SHIFT   (8U)
 
#define LPSPI_CFGR0_CIRFIFO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_CIRFIFO_SHIFT)) & LPSPI_CFGR0_CIRFIFO_MASK)
 
#define LPSPI_CFGR0_RDMO_MASK   (0x200U)
 
#define LPSPI_CFGR0_RDMO_SHIFT   (9U)
 
#define LPSPI_CFGR0_RDMO(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_RDMO_SHIFT)) & LPSPI_CFGR0_RDMO_MASK)
 

CFGR1 - Configuration 1

#define LPSPI_CFGR1_MASTER_MASK   (0x1U)
 
#define LPSPI_CFGR1_MASTER_SHIFT   (0U)
 
#define LPSPI_CFGR1_MASTER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MASTER_SHIFT)) & LPSPI_CFGR1_MASTER_MASK)
 
#define LPSPI_CFGR1_SAMPLE_MASK   (0x2U)
 
#define LPSPI_CFGR1_SAMPLE_SHIFT   (1U)
 
#define LPSPI_CFGR1_SAMPLE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_SAMPLE_SHIFT)) & LPSPI_CFGR1_SAMPLE_MASK)
 
#define LPSPI_CFGR1_AUTOPCS_MASK   (0x4U)
 
#define LPSPI_CFGR1_AUTOPCS_SHIFT   (2U)
 
#define LPSPI_CFGR1_AUTOPCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_AUTOPCS_SHIFT)) & LPSPI_CFGR1_AUTOPCS_MASK)
 
#define LPSPI_CFGR1_NOSTALL_MASK   (0x8U)
 
#define LPSPI_CFGR1_NOSTALL_SHIFT   (3U)
 
#define LPSPI_CFGR1_NOSTALL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_NOSTALL_SHIFT)) & LPSPI_CFGR1_NOSTALL_MASK)
 
#define LPSPI_CFGR1_PCSPOL_MASK   (0xF00U)
 
#define LPSPI_CFGR1_PCSPOL_SHIFT   (8U)
 
#define LPSPI_CFGR1_PCSPOL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSPOL_SHIFT)) & LPSPI_CFGR1_PCSPOL_MASK)
 
#define LPSPI_CFGR1_MATCFG_MASK   (0x70000U)
 
#define LPSPI_CFGR1_MATCFG_SHIFT   (16U)
 
#define LPSPI_CFGR1_MATCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MATCFG_SHIFT)) & LPSPI_CFGR1_MATCFG_MASK)
 
#define LPSPI_CFGR1_PINCFG_MASK   (0x3000000U)
 
#define LPSPI_CFGR1_PINCFG_SHIFT   (24U)
 
#define LPSPI_CFGR1_PINCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PINCFG_SHIFT)) & LPSPI_CFGR1_PINCFG_MASK)
 
#define LPSPI_CFGR1_OUTCFG_MASK   (0x4000000U)
 
#define LPSPI_CFGR1_OUTCFG_SHIFT   (26U)
 
#define LPSPI_CFGR1_OUTCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_OUTCFG_SHIFT)) & LPSPI_CFGR1_OUTCFG_MASK)
 
#define LPSPI_CFGR1_PCSCFG_MASK   (0x8000000U)
 
#define LPSPI_CFGR1_PCSCFG_SHIFT   (27U)
 
#define LPSPI_CFGR1_PCSCFG(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSCFG_SHIFT)) & LPSPI_CFGR1_PCSCFG_MASK)
 

DMR0 - Data Match 0

#define LPSPI_DMR0_MATCH0_MASK   (0xFFFFFFFFU)
 
#define LPSPI_DMR0_MATCH0_SHIFT   (0U)
 
#define LPSPI_DMR0_MATCH0(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR0_MATCH0_SHIFT)) & LPSPI_DMR0_MATCH0_MASK)
 

DMR1 - Data Match 1

#define LPSPI_DMR1_MATCH1_MASK   (0xFFFFFFFFU)
 
#define LPSPI_DMR1_MATCH1_SHIFT   (0U)
 
#define LPSPI_DMR1_MATCH1(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR1_MATCH1_SHIFT)) & LPSPI_DMR1_MATCH1_MASK)
 

CCR - Clock Configuration

#define LPSPI_CCR_SCKDIV_MASK   (0xFFU)
 
#define LPSPI_CCR_SCKDIV_SHIFT   (0U)
 
#define LPSPI_CCR_SCKDIV(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKDIV_SHIFT)) & LPSPI_CCR_SCKDIV_MASK)
 
#define LPSPI_CCR_DBT_MASK   (0xFF00U)
 
#define LPSPI_CCR_DBT_SHIFT   (8U)
 
#define LPSPI_CCR_DBT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_DBT_SHIFT)) & LPSPI_CCR_DBT_MASK)
 
#define LPSPI_CCR_PCSSCK_MASK   (0xFF0000U)
 
#define LPSPI_CCR_PCSSCK_SHIFT   (16U)
 
#define LPSPI_CCR_PCSSCK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_PCSSCK_SHIFT)) & LPSPI_CCR_PCSSCK_MASK)
 
#define LPSPI_CCR_SCKPCS_MASK   (0xFF000000U)
 
#define LPSPI_CCR_SCKPCS_SHIFT   (24U)
 
#define LPSPI_CCR_SCKPCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKPCS_SHIFT)) & LPSPI_CCR_SCKPCS_MASK)
 

FCR - FIFO Control

#define LPSPI_FCR_TXWATER_MASK   (0xFU)
 
#define LPSPI_FCR_TXWATER_SHIFT   (0U)
 
#define LPSPI_FCR_TXWATER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_TXWATER_SHIFT)) & LPSPI_FCR_TXWATER_MASK)
 
#define LPSPI_FCR_RXWATER_MASK   (0xF0000U)
 
#define LPSPI_FCR_RXWATER_SHIFT   (16U)
 
#define LPSPI_FCR_RXWATER(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_RXWATER_SHIFT)) & LPSPI_FCR_RXWATER_MASK)
 

FSR - FIFO Status

#define LPSPI_FSR_TXCOUNT_MASK   (0x1FU)
 
#define LPSPI_FSR_TXCOUNT_SHIFT   (0U)
 
#define LPSPI_FSR_TXCOUNT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_TXCOUNT_SHIFT)) & LPSPI_FSR_TXCOUNT_MASK)
 
#define LPSPI_FSR_RXCOUNT_MASK   (0x1F0000U)
 
#define LPSPI_FSR_RXCOUNT_SHIFT   (16U)
 
#define LPSPI_FSR_RXCOUNT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_RXCOUNT_SHIFT)) & LPSPI_FSR_RXCOUNT_MASK)
 

TCR - Transmit Command

#define LPSPI_TCR_FRAMESZ_MASK   (0xFFFU)
 
#define LPSPI_TCR_FRAMESZ_SHIFT   (0U)
 
#define LPSPI_TCR_FRAMESZ(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_FRAMESZ_SHIFT)) & LPSPI_TCR_FRAMESZ_MASK)
 
#define LPSPI_TCR_WIDTH_MASK   (0x30000U)
 
#define LPSPI_TCR_WIDTH_SHIFT   (16U)
 
#define LPSPI_TCR_WIDTH(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_WIDTH_SHIFT)) & LPSPI_TCR_WIDTH_MASK)
 
#define LPSPI_TCR_TXMSK_MASK   (0x40000U)
 
#define LPSPI_TCR_TXMSK_SHIFT   (18U)
 
#define LPSPI_TCR_TXMSK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_TXMSK_SHIFT)) & LPSPI_TCR_TXMSK_MASK)
 
#define LPSPI_TCR_RXMSK_MASK   (0x80000U)
 
#define LPSPI_TCR_RXMSK_SHIFT   (19U)
 
#define LPSPI_TCR_RXMSK(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_RXMSK_SHIFT)) & LPSPI_TCR_RXMSK_MASK)
 
#define LPSPI_TCR_CONTC_MASK   (0x100000U)
 
#define LPSPI_TCR_CONTC_SHIFT   (20U)
 
#define LPSPI_TCR_CONTC(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONTC_SHIFT)) & LPSPI_TCR_CONTC_MASK)
 
#define LPSPI_TCR_CONT_MASK   (0x200000U)
 
#define LPSPI_TCR_CONT_SHIFT   (21U)
 
#define LPSPI_TCR_CONT(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONT_SHIFT)) & LPSPI_TCR_CONT_MASK)
 
#define LPSPI_TCR_BYSW_MASK   (0x400000U)
 
#define LPSPI_TCR_BYSW_SHIFT   (22U)
 
#define LPSPI_TCR_BYSW(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_BYSW_SHIFT)) & LPSPI_TCR_BYSW_MASK)
 
#define LPSPI_TCR_LSBF_MASK   (0x800000U)
 
#define LPSPI_TCR_LSBF_SHIFT   (23U)
 
#define LPSPI_TCR_LSBF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_LSBF_SHIFT)) & LPSPI_TCR_LSBF_MASK)
 
#define LPSPI_TCR_PCS_MASK   (0x3000000U)
 
#define LPSPI_TCR_PCS_SHIFT   (24U)
 
#define LPSPI_TCR_PCS(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PCS_SHIFT)) & LPSPI_TCR_PCS_MASK)
 
#define LPSPI_TCR_PRESCALE_MASK   (0x38000000U)
 
#define LPSPI_TCR_PRESCALE_SHIFT   (27U)
 
#define LPSPI_TCR_PRESCALE(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PRESCALE_SHIFT)) & LPSPI_TCR_PRESCALE_MASK)
 
#define LPSPI_TCR_CPHA_MASK   (0x40000000U)
 
#define LPSPI_TCR_CPHA_SHIFT   (30U)
 
#define LPSPI_TCR_CPHA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPHA_SHIFT)) & LPSPI_TCR_CPHA_MASK)
 
#define LPSPI_TCR_CPOL_MASK   (0x80000000U)
 
#define LPSPI_TCR_CPOL_SHIFT   (31U)
 
#define LPSPI_TCR_CPOL(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPOL_SHIFT)) & LPSPI_TCR_CPOL_MASK)
 

TDR - Transmit Data

#define LPSPI_TDR_DATA_MASK   (0xFFFFFFFFU)
 
#define LPSPI_TDR_DATA_SHIFT   (0U)
 
#define LPSPI_TDR_DATA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_TDR_DATA_SHIFT)) & LPSPI_TDR_DATA_MASK)
 

RSR - Receive Status

#define LPSPI_RSR_SOF_MASK   (0x1U)
 
#define LPSPI_RSR_SOF_SHIFT   (0U)
 
#define LPSPI_RSR_SOF(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_SOF_SHIFT)) & LPSPI_RSR_SOF_MASK)
 
#define LPSPI_RSR_RXEMPTY_MASK   (0x2U)
 
#define LPSPI_RSR_RXEMPTY_SHIFT   (1U)
 
#define LPSPI_RSR_RXEMPTY(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_RXEMPTY_SHIFT)) & LPSPI_RSR_RXEMPTY_MASK)
 

RDR - Receive Data

#define LPSPI_RDR_DATA_MASK   (0xFFFFFFFFU)
 
#define LPSPI_RDR_DATA_SHIFT   (0U)
 
#define LPSPI_RDR_DATA(x)   (((uint32_t)(((uint32_t)(x)) << LPSPI_RDR_DATA_SHIFT)) & LPSPI_RDR_DATA_MASK)
 

Detailed Description

Macro Definition Documentation

◆ LPSPI_CCR_DBT [1/3]

#define LPSPI_CCR_DBT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_DBT_SHIFT)) & LPSPI_CCR_DBT_MASK)

DBT - Delay Between Transfers

◆ LPSPI_CCR_DBT [2/3]

#define LPSPI_CCR_DBT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_DBT_SHIFT)) & LPSPI_CCR_DBT_MASK)

DBT - Delay Between Transfers

◆ LPSPI_CCR_DBT [3/3]

#define LPSPI_CCR_DBT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_DBT_SHIFT)) & LPSPI_CCR_DBT_MASK)

DBT - Delay Between Transfers

◆ LPSPI_CCR_PCSSCK [1/3]

#define LPSPI_CCR_PCSSCK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_PCSSCK_SHIFT)) & LPSPI_CCR_PCSSCK_MASK)

PCSSCK - PCS-to-SCK Delay

◆ LPSPI_CCR_PCSSCK [2/3]

#define LPSPI_CCR_PCSSCK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_PCSSCK_SHIFT)) & LPSPI_CCR_PCSSCK_MASK)

PCSSCK - PCS-to-SCK Delay

◆ LPSPI_CCR_PCSSCK [3/3]

#define LPSPI_CCR_PCSSCK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_PCSSCK_SHIFT)) & LPSPI_CCR_PCSSCK_MASK)

PCSSCK - PCS-to-SCK Delay

◆ LPSPI_CCR_SCKDIV [1/3]

#define LPSPI_CCR_SCKDIV (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKDIV_SHIFT)) & LPSPI_CCR_SCKDIV_MASK)

SCKDIV - SCK Divider

◆ LPSPI_CCR_SCKDIV [2/3]

#define LPSPI_CCR_SCKDIV (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKDIV_SHIFT)) & LPSPI_CCR_SCKDIV_MASK)

SCKDIV - SCK Divider

◆ LPSPI_CCR_SCKDIV [3/3]

#define LPSPI_CCR_SCKDIV (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKDIV_SHIFT)) & LPSPI_CCR_SCKDIV_MASK)

SCKDIV - SCK Divider

◆ LPSPI_CCR_SCKPCS [1/3]

#define LPSPI_CCR_SCKPCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKPCS_SHIFT)) & LPSPI_CCR_SCKPCS_MASK)

SCKPCS - SCK-to-PCS Delay

◆ LPSPI_CCR_SCKPCS [2/3]

#define LPSPI_CCR_SCKPCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKPCS_SHIFT)) & LPSPI_CCR_SCKPCS_MASK)

SCKPCS - SCK-to-PCS Delay

◆ LPSPI_CCR_SCKPCS [3/3]

#define LPSPI_CCR_SCKPCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKPCS_SHIFT)) & LPSPI_CCR_SCKPCS_MASK)

SCKPCS - SCK-to-PCS Delay

◆ LPSPI_CFGR0_CIRFIFO [1/3]

#define LPSPI_CFGR0_CIRFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_CIRFIFO_SHIFT)) & LPSPI_CFGR0_CIRFIFO_MASK)

CIRFIFO - Circular FIFO Enable 0b0..Circular FIFO is disabled 0b1..Circular FIFO is enabled

◆ LPSPI_CFGR0_CIRFIFO [2/3]

#define LPSPI_CFGR0_CIRFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_CIRFIFO_SHIFT)) & LPSPI_CFGR0_CIRFIFO_MASK)

CIRFIFO - Circular FIFO Enable 0b0..Circular FIFO is disabled 0b1..Circular FIFO is enabled

◆ LPSPI_CFGR0_CIRFIFO [3/3]

#define LPSPI_CFGR0_CIRFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_CIRFIFO_SHIFT)) & LPSPI_CFGR0_CIRFIFO_MASK)

CIRFIFO - Circular FIFO Enable 0b0..Circular FIFO is disabled 0b1..Circular FIFO is enabled

◆ LPSPI_CFGR0_HREN

#define LPSPI_CFGR0_HREN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HREN_SHIFT)) & LPSPI_CFGR0_HREN_MASK)

HREN - Host Request Enable 0b0..Host request is disabled 0b1..Host request is enabled

◆ LPSPI_CFGR0_HRPOL

#define LPSPI_CFGR0_HRPOL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HRPOL_SHIFT)) & LPSPI_CFGR0_HRPOL_MASK)

HRPOL - Host Request Polarity 0b0..LPSPI_HREQ pin is active low 0b1..LPSPI_HREQ pin is active high

◆ LPSPI_CFGR0_HRSEL

#define LPSPI_CFGR0_HRSEL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HRSEL_SHIFT)) & LPSPI_CFGR0_HRSEL_MASK)

HRSEL - Host Request Select 0b0..Host request input is the LPSPI_HREQ pin 0b1..Host request input is the input trigger

◆ LPSPI_CFGR0_RDMO [1/3]

#define LPSPI_CFGR0_RDMO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_RDMO_SHIFT)) & LPSPI_CFGR0_RDMO_MASK)

RDMO - Receive Data Match Only 0b0..Received data is stored in the receive FIFO as in normal operations 0b1..Received data is discarded unless the Data Match Flag (DMF) is set

◆ LPSPI_CFGR0_RDMO [2/3]

#define LPSPI_CFGR0_RDMO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_RDMO_SHIFT)) & LPSPI_CFGR0_RDMO_MASK)

RDMO - Receive Data Match Only 0b0..Received data is stored in the receive FIFO as in normal operations 0b1..Received data is discarded unless the SR[DMF] = 1

◆ LPSPI_CFGR0_RDMO [3/3]

#define LPSPI_CFGR0_RDMO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_RDMO_SHIFT)) & LPSPI_CFGR0_RDMO_MASK)

RDMO - Receive Data Match Only 0b0..Received data is stored in the receive FIFO as in normal operations 0b1..Received data is discarded unless the SR[DMF] = 1

◆ LPSPI_CFGR1_AUTOPCS [1/3]

#define LPSPI_CFGR1_AUTOPCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_AUTOPCS_SHIFT)) & LPSPI_CFGR1_AUTOPCS_MASK)

AUTOPCS - Automatic PCS 0b0..Automatic PCS generation is disabled 0b1..Automatic PCS generation is enabled

◆ LPSPI_CFGR1_AUTOPCS [2/3]

#define LPSPI_CFGR1_AUTOPCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_AUTOPCS_SHIFT)) & LPSPI_CFGR1_AUTOPCS_MASK)

AUTOPCS - Automatic PCS 0b0..Automatic PCS generation is disabled 0b1..Automatic PCS generation is enabled

◆ LPSPI_CFGR1_AUTOPCS [3/3]

#define LPSPI_CFGR1_AUTOPCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_AUTOPCS_SHIFT)) & LPSPI_CFGR1_AUTOPCS_MASK)

AUTOPCS - Automatic PCS 0b0..Automatic PCS generation is disabled 0b1..Automatic PCS generation is enabled

◆ LPSPI_CFGR1_MASTER [1/3]

#define LPSPI_CFGR1_MASTER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MASTER_SHIFT)) & LPSPI_CFGR1_MASTER_MASK)

MASTER - Master Mode 0b0..Slave mode 0b1..Master mode

◆ LPSPI_CFGR1_MASTER [2/3]

#define LPSPI_CFGR1_MASTER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MASTER_SHIFT)) & LPSPI_CFGR1_MASTER_MASK)

MASTER - Master Mode 0b0..Slave mode 0b1..Master mode

◆ LPSPI_CFGR1_MASTER [3/3]

#define LPSPI_CFGR1_MASTER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MASTER_SHIFT)) & LPSPI_CFGR1_MASTER_MASK)

MASTER - Master Mode 0b0..Slave mode 0b1..Master mode

◆ LPSPI_CFGR1_MATCFG [1/3]

#define LPSPI_CFGR1_MATCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MATCFG_SHIFT)) & LPSPI_CFGR1_MATCFG_MASK)

MATCFG - Match Configuration 0b000..Match is disabled 0b001..Reserved 0b010..010b - Match is enabled, if 1st data word equals MATCH0 OR MATCH1, i.e., (1st data word = MATCH0 + MATCH1) 0b011..011b - Match is enabled, if any data word equals MATCH0 OR MATCH1, i.e., (any data word = MATCH0 + MATCH1) 0b100..100b - Match is enabled, if 1st data word equals MATCH0 AND 2nd data word equals MATCH1, i.e., [(1st data word = MATCH0) * (2nd data word = MATCH1)] 0b101..101b - Match is enabled, if any data word equals MATCH0 AND the next data word equals MATCH1, i.e., [(any data word = MATCH0) * (next data word = MATCH1)] 0b110..110b - Match is enabled, if (1st data word AND MATCH1) equals (MATCH0 AND MATCH1), i.e., [(1st data word * MATCH1) = (MATCH0 * MATCH1)] 0b111..111b - Match is enabled, if (any data word AND MATCH1) equals (MATCH0 AND MATCH1), i.e., [(any data word * MATCH1) = (MATCH0 * MATCH1)]

◆ LPSPI_CFGR1_MATCFG [2/3]

#define LPSPI_CFGR1_MATCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MATCFG_SHIFT)) & LPSPI_CFGR1_MATCFG_MASK)

MATCFG - Match Configuration 0b000..Match is disabled 0b001..Reserved 0b010..Match is enabled is 1st data word is MATCH0 or MATCH1 0b011..Match is enabled on any data word equal MATCH0 or MATCH1 0b100..Match is enabled on data match sequence 0b101..Match is enabled on data match sequence 0b110..Match is enabled 0b111..Match is enabled

◆ LPSPI_CFGR1_MATCFG [3/3]

#define LPSPI_CFGR1_MATCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MATCFG_SHIFT)) & LPSPI_CFGR1_MATCFG_MASK)

MATCFG - Match Configuration 0b000..Match is disabled 0b001..Reserved 0b010..Match is enabled is 1st data word is MATCH0 or MATCH1 0b011..Match is enabled on any data word equal MATCH0 or MATCH1 0b100..Match is enabled on data match sequence 0b101..Match is enabled on data match sequence 0b110..Match is enabled 0b111..Match is enabled

◆ LPSPI_CFGR1_NOSTALL [1/3]

#define LPSPI_CFGR1_NOSTALL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_NOSTALL_SHIFT)) & LPSPI_CFGR1_NOSTALL_MASK)

NOSTALL - No Stall 0b0..Transfers will stall when the transmit FIFO is empty 0b1..Transfers will not stall, allowing transmit FIFO underruns to occur

◆ LPSPI_CFGR1_NOSTALL [2/3]

#define LPSPI_CFGR1_NOSTALL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_NOSTALL_SHIFT)) & LPSPI_CFGR1_NOSTALL_MASK)

NOSTALL - No Stall 0b0..Transfers stall when the transmit FIFO is empty 0b1..Transfers do not stall, allowing transmit FIFO underruns to occur

◆ LPSPI_CFGR1_NOSTALL [3/3]

#define LPSPI_CFGR1_NOSTALL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_NOSTALL_SHIFT)) & LPSPI_CFGR1_NOSTALL_MASK)

NOSTALL - No Stall 0b0..Transfers stall when the transmit FIFO is empty 0b1..Transfers do not stall, allowing transmit FIFO underruns to occur

◆ LPSPI_CFGR1_OUTCFG [1/3]

#define LPSPI_CFGR1_OUTCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_OUTCFG_SHIFT)) & LPSPI_CFGR1_OUTCFG_MASK)

OUTCFG - Output Configuration 0b0..Output data retains last value when chip select is negated 0b1..Output data is tristated when chip select is negated

◆ LPSPI_CFGR1_OUTCFG [2/3]

#define LPSPI_CFGR1_OUTCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_OUTCFG_SHIFT)) & LPSPI_CFGR1_OUTCFG_MASK)

OUTCFG - Output Configuration 0b0..Output data retains last value when chip select is negated 0b1..Output data is tristated when chip select is negated

◆ LPSPI_CFGR1_OUTCFG [3/3]

#define LPSPI_CFGR1_OUTCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_OUTCFG_SHIFT)) & LPSPI_CFGR1_OUTCFG_MASK)

OUTCFG - Output Configuration 0b0..Output data retains last value when chip select is negated 0b1..Output data is tristated when chip select is negated

◆ LPSPI_CFGR1_PCSCFG [1/3]

#define LPSPI_CFGR1_PCSCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSCFG_SHIFT)) & LPSPI_CFGR1_PCSCFG_MASK)

PCSCFG - Peripheral Chip Select Configuration 0b0..PCS[3:2] are configured for chip select function 0b1..PCS[3:2] are configured for half-duplex 4-bit transfers (PCS[3:2] = DATA[3:2])

◆ LPSPI_CFGR1_PCSCFG [2/3]

#define LPSPI_CFGR1_PCSCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSCFG_SHIFT)) & LPSPI_CFGR1_PCSCFG_MASK)

PCSCFG - Peripheral Chip Select Configuration 0b0..PCS[3:2] are configured for chip select function 0b1..PCS[3:2] are configured for half-duplex 4-bit transfers (PCS[3:2] = DATA[3:2])

◆ LPSPI_CFGR1_PCSCFG [3/3]

#define LPSPI_CFGR1_PCSCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSCFG_SHIFT)) & LPSPI_CFGR1_PCSCFG_MASK)

PCSCFG - Peripheral Chip Select Configuration 0b0..PCS[3:2] are configured for chip select function 0b1..PCS[3:2] are configured for half-duplex 4-bit transfers (PCS[3:2] = DATA[3:2])

◆ LPSPI_CFGR1_PCSPOL [1/3]

#define LPSPI_CFGR1_PCSPOL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSPOL_SHIFT)) & LPSPI_CFGR1_PCSPOL_MASK)

PCSPOL - Peripheral Chip Select Polarity

◆ LPSPI_CFGR1_PCSPOL [2/3]

#define LPSPI_CFGR1_PCSPOL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSPOL_SHIFT)) & LPSPI_CFGR1_PCSPOL_MASK)

PCSPOL - Peripheral Chip Select Polarity

◆ LPSPI_CFGR1_PCSPOL [3/3]

#define LPSPI_CFGR1_PCSPOL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSPOL_SHIFT)) & LPSPI_CFGR1_PCSPOL_MASK)

PCSPOL - Peripheral Chip Select Polarity

◆ LPSPI_CFGR1_PINCFG [1/3]

#define LPSPI_CFGR1_PINCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PINCFG_SHIFT)) & LPSPI_CFGR1_PINCFG_MASK)

PINCFG - Pin Configuration 0b00..SIN is used for input data and SOUT is used for output data 0b01..SIN is used for both input and output data, only half-duplex serial transfers are supported 0b10..SOUT is used for both input and output data, only half-duplex serial transfers are supported 0b11..SOUT is used for input data and SIN is used for output data

◆ LPSPI_CFGR1_PINCFG [2/3]

#define LPSPI_CFGR1_PINCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PINCFG_SHIFT)) & LPSPI_CFGR1_PINCFG_MASK)

PINCFG - Pin Configuration 0b00..SIN is used for input data and SOUT is used for output data 0b01..SIN is used for both input and output data, only half-duplex serial transfers are supported 0b10..SOUT is used for both input and output data, only half-duplex serial transfers are supported 0b11..SOUT is used for input data and SIN is used for output data

◆ LPSPI_CFGR1_PINCFG [3/3]

#define LPSPI_CFGR1_PINCFG (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PINCFG_SHIFT)) & LPSPI_CFGR1_PINCFG_MASK)

PINCFG - Pin Configuration 0b00..SIN is used for input data and SOUT is used for output data 0b01..SIN is used for both input and output data, only half-duplex serial transfers are supported 0b10..SOUT is used for both input and output data, only half-duplex serial transfers are supported 0b11..SOUT is used for input data and SIN is used for output data

◆ LPSPI_CFGR1_SAMPLE [1/3]

#define LPSPI_CFGR1_SAMPLE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_SAMPLE_SHIFT)) & LPSPI_CFGR1_SAMPLE_MASK)

SAMPLE - Sample Point 0b0..Input data is sampled on SCK edge 0b1..Input data is sampled on delayed SCK edge

◆ LPSPI_CFGR1_SAMPLE [2/3]

#define LPSPI_CFGR1_SAMPLE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_SAMPLE_SHIFT)) & LPSPI_CFGR1_SAMPLE_MASK)

SAMPLE - Sample Point 0b0..Input data is sampled on SCK edge 0b1..Input data is sampled on delayed SCK edge

◆ LPSPI_CFGR1_SAMPLE [3/3]

#define LPSPI_CFGR1_SAMPLE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_SAMPLE_SHIFT)) & LPSPI_CFGR1_SAMPLE_MASK)

SAMPLE - Sample Point 0b0..Input data is sampled on SCK edge 0b1..Input data is sampled on delayed SCK edge

◆ LPSPI_CR_DBGEN [1/3]

#define LPSPI_CR_DBGEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DBGEN_SHIFT)) & LPSPI_CR_DBGEN_MASK)

DBGEN - Debug Enable 0b0..LPSPI module is disabled in debug mode 0b1..LPSPI module is enabled in debug mode

◆ LPSPI_CR_DBGEN [2/3]

#define LPSPI_CR_DBGEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DBGEN_SHIFT)) & LPSPI_CR_DBGEN_MASK)

DBGEN - Debug Enable 0b0..LPSPI module is disabled in debug mode 0b1..LPSPI module is enabled in debug mode

◆ LPSPI_CR_DBGEN [3/3]

#define LPSPI_CR_DBGEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DBGEN_SHIFT)) & LPSPI_CR_DBGEN_MASK)

DBGEN - Debug Enable 0b0..LPSPI module is disabled in debug mode 0b1..LPSPI module is enabled in debug mode

◆ LPSPI_CR_DOZEN [1/3]

#define LPSPI_CR_DOZEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DOZEN_SHIFT)) & LPSPI_CR_DOZEN_MASK)

DOZEN - Doze Mode Enable 0b0..LPSPI module is enabled in Doze mode 0b1..LPSPI module is disabled in Doze mode

◆ LPSPI_CR_DOZEN [2/3]

#define LPSPI_CR_DOZEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DOZEN_SHIFT)) & LPSPI_CR_DOZEN_MASK)

DOZEN - Doze Mode Enable 0b0..LPSPI module is enabled in Doze mode 0b1..LPSPI module is disabled in Doze mode

◆ LPSPI_CR_DOZEN [3/3]

#define LPSPI_CR_DOZEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DOZEN_SHIFT)) & LPSPI_CR_DOZEN_MASK)

DOZEN - Doze Mode Enable 0b0..LPSPI module is enabled in Doze mode 0b1..LPSPI module is disabled in Doze mode

◆ LPSPI_CR_MEN [1/3]

#define LPSPI_CR_MEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_MEN_SHIFT)) & LPSPI_CR_MEN_MASK)

MEN - Module Enable 0b0..Module is disabled 0b1..Module is enabled

◆ LPSPI_CR_MEN [2/3]

#define LPSPI_CR_MEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_MEN_SHIFT)) & LPSPI_CR_MEN_MASK)

MEN - Module Enable 0b0..Module is disabled 0b1..Module is enabled

◆ LPSPI_CR_MEN [3/3]

#define LPSPI_CR_MEN (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_MEN_SHIFT)) & LPSPI_CR_MEN_MASK)

MEN - Module Enable 0b0..Module is disabled 0b1..Module is enabled

◆ LPSPI_CR_RRF [1/3]

#define LPSPI_CR_RRF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RRF_SHIFT)) & LPSPI_CR_RRF_MASK)

RRF - Reset Receive FIFO 0b0..No effect 0b1..Receive FIFO is reset

◆ LPSPI_CR_RRF [2/3]

#define LPSPI_CR_RRF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RRF_SHIFT)) & LPSPI_CR_RRF_MASK)

RRF - Reset Receive FIFO 0b0..No effect 0b1..Reset the Receive FIFO. The register bit always reads zero.

◆ LPSPI_CR_RRF [3/3]

#define LPSPI_CR_RRF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RRF_SHIFT)) & LPSPI_CR_RRF_MASK)

RRF - Reset Receive FIFO 0b0..No effect 0b1..Reset the Receive FIFO. The register bit always reads zero.

◆ LPSPI_CR_RST [1/3]

#define LPSPI_CR_RST (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RST_SHIFT)) & LPSPI_CR_RST_MASK)

RST - Software Reset 0b0..Module is not reset 0b1..Module is reset

◆ LPSPI_CR_RST [2/3]

#define LPSPI_CR_RST (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RST_SHIFT)) & LPSPI_CR_RST_MASK)

RST - Software Reset 0b0..Module is not reset 0b1..Module is reset

◆ LPSPI_CR_RST [3/3]

#define LPSPI_CR_RST (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RST_SHIFT)) & LPSPI_CR_RST_MASK)

RST - Software Reset 0b0..Module is not reset 0b1..Module is reset

◆ LPSPI_CR_RTF [1/3]

#define LPSPI_CR_RTF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RTF_SHIFT)) & LPSPI_CR_RTF_MASK)

RTF - Reset Transmit FIFO 0b0..No effect 0b1..Transmit FIFO is reset

◆ LPSPI_CR_RTF [2/3]

#define LPSPI_CR_RTF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RTF_SHIFT)) & LPSPI_CR_RTF_MASK)

RTF - Reset Transmit FIFO 0b0..No effect 0b1..Reset the Transmit FIFO. The register bit always reads zero.

◆ LPSPI_CR_RTF [3/3]

#define LPSPI_CR_RTF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RTF_SHIFT)) & LPSPI_CR_RTF_MASK)

RTF - Reset Transmit FIFO 0b0..No effect 0b1..Reset the Transmit FIFO. The register bit always reads zero.

◆ LPSPI_DER_RDDE [1/3]

#define LPSPI_DER_RDDE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_RDDE_SHIFT)) & LPSPI_DER_RDDE_MASK)

RDDE - Receive Data DMA Enable 0b0..DMA request is disabled 0b1..DMA request is enabled

◆ LPSPI_DER_RDDE [2/3]

#define LPSPI_DER_RDDE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_RDDE_SHIFT)) & LPSPI_DER_RDDE_MASK)

RDDE - Receive Data DMA Enable 0b0..DMA request is disabled 0b1..DMA request is enabled

◆ LPSPI_DER_RDDE [3/3]

#define LPSPI_DER_RDDE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_RDDE_SHIFT)) & LPSPI_DER_RDDE_MASK)

RDDE - Receive Data DMA Enable 0b0..DMA request is disabled 0b1..DMA request is enabled

◆ LPSPI_DER_TDDE [1/3]

#define LPSPI_DER_TDDE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_TDDE_SHIFT)) & LPSPI_DER_TDDE_MASK)

TDDE - Transmit Data DMA Enable 0b0..DMA request is disabled 0b1..DMA request is enabled

◆ LPSPI_DER_TDDE [2/3]

#define LPSPI_DER_TDDE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_TDDE_SHIFT)) & LPSPI_DER_TDDE_MASK)

TDDE - Transmit Data DMA Enable 0b0..DMA request is disabled 0b1..DMA request is enabled

◆ LPSPI_DER_TDDE [3/3]

#define LPSPI_DER_TDDE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_TDDE_SHIFT)) & LPSPI_DER_TDDE_MASK)

TDDE - Transmit Data DMA Enable 0b0..DMA request is disabled 0b1..DMA request is enabled

◆ LPSPI_DMR0_MATCH0 [1/3]

#define LPSPI_DMR0_MATCH0 (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR0_MATCH0_SHIFT)) & LPSPI_DMR0_MATCH0_MASK)

MATCH0 - Match 0 Value

◆ LPSPI_DMR0_MATCH0 [2/3]

#define LPSPI_DMR0_MATCH0 (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR0_MATCH0_SHIFT)) & LPSPI_DMR0_MATCH0_MASK)

MATCH0 - Match 0 Value

◆ LPSPI_DMR0_MATCH0 [3/3]

#define LPSPI_DMR0_MATCH0 (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR0_MATCH0_SHIFT)) & LPSPI_DMR0_MATCH0_MASK)

MATCH0 - Match 0 Value

◆ LPSPI_DMR1_MATCH1 [1/3]

#define LPSPI_DMR1_MATCH1 (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR1_MATCH1_SHIFT)) & LPSPI_DMR1_MATCH1_MASK)

MATCH1 - Match 1 Value

◆ LPSPI_DMR1_MATCH1 [2/3]

#define LPSPI_DMR1_MATCH1 (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR1_MATCH1_SHIFT)) & LPSPI_DMR1_MATCH1_MASK)

MATCH1 - Match 1 Value

◆ LPSPI_DMR1_MATCH1 [3/3]

#define LPSPI_DMR1_MATCH1 (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR1_MATCH1_SHIFT)) & LPSPI_DMR1_MATCH1_MASK)

MATCH1 - Match 1 Value

◆ LPSPI_FCR_RXWATER [1/3]

#define LPSPI_FCR_RXWATER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_RXWATER_SHIFT)) & LPSPI_FCR_RXWATER_MASK)

RXWATER - Receive FIFO Watermark

◆ LPSPI_FCR_RXWATER [2/3]

#define LPSPI_FCR_RXWATER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_RXWATER_SHIFT)) & LPSPI_FCR_RXWATER_MASK)

RXWATER - Receive FIFO Watermark

◆ LPSPI_FCR_RXWATER [3/3]

#define LPSPI_FCR_RXWATER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_RXWATER_SHIFT)) & LPSPI_FCR_RXWATER_MASK)

RXWATER - Receive FIFO Watermark

◆ LPSPI_FCR_TXWATER [1/3]

#define LPSPI_FCR_TXWATER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_TXWATER_SHIFT)) & LPSPI_FCR_TXWATER_MASK)

TXWATER - Transmit FIFO Watermark

◆ LPSPI_FCR_TXWATER [2/3]

#define LPSPI_FCR_TXWATER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_TXWATER_SHIFT)) & LPSPI_FCR_TXWATER_MASK)

TXWATER - Transmit FIFO Watermark

◆ LPSPI_FCR_TXWATER [3/3]

#define LPSPI_FCR_TXWATER (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_TXWATER_SHIFT)) & LPSPI_FCR_TXWATER_MASK)

TXWATER - Transmit FIFO Watermark

◆ LPSPI_FSR_RXCOUNT [1/3]

#define LPSPI_FSR_RXCOUNT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_RXCOUNT_SHIFT)) & LPSPI_FSR_RXCOUNT_MASK)

RXCOUNT - Receive FIFO Count

◆ LPSPI_FSR_RXCOUNT [2/3]

#define LPSPI_FSR_RXCOUNT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_RXCOUNT_SHIFT)) & LPSPI_FSR_RXCOUNT_MASK)

RXCOUNT - Receive FIFO Count

◆ LPSPI_FSR_RXCOUNT [3/3]

#define LPSPI_FSR_RXCOUNT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_RXCOUNT_SHIFT)) & LPSPI_FSR_RXCOUNT_MASK)

RXCOUNT - Receive FIFO Count

◆ LPSPI_FSR_TXCOUNT [1/3]

#define LPSPI_FSR_TXCOUNT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_TXCOUNT_SHIFT)) & LPSPI_FSR_TXCOUNT_MASK)

TXCOUNT - Transmit FIFO Count

◆ LPSPI_FSR_TXCOUNT [2/3]

#define LPSPI_FSR_TXCOUNT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_TXCOUNT_SHIFT)) & LPSPI_FSR_TXCOUNT_MASK)

TXCOUNT - Transmit FIFO Count

◆ LPSPI_FSR_TXCOUNT [3/3]

#define LPSPI_FSR_TXCOUNT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_TXCOUNT_SHIFT)) & LPSPI_FSR_TXCOUNT_MASK)

TXCOUNT - Transmit FIFO Count

◆ LPSPI_IER_DMIE [1/3]

#define LPSPI_IER_DMIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_DMIE_SHIFT)) & LPSPI_IER_DMIE_MASK)

DMIE - Data Match Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_DMIE [2/3]

#define LPSPI_IER_DMIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_DMIE_SHIFT)) & LPSPI_IER_DMIE_MASK)

DMIE - Data Match Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_DMIE [3/3]

#define LPSPI_IER_DMIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_DMIE_SHIFT)) & LPSPI_IER_DMIE_MASK)

DMIE - Data Match Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_FCIE [1/3]

#define LPSPI_IER_FCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_FCIE_SHIFT)) & LPSPI_IER_FCIE_MASK)

FCIE - Frame Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_FCIE [2/3]

#define LPSPI_IER_FCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_FCIE_SHIFT)) & LPSPI_IER_FCIE_MASK)

FCIE - Frame Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_FCIE [3/3]

#define LPSPI_IER_FCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_FCIE_SHIFT)) & LPSPI_IER_FCIE_MASK)

FCIE - Frame Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_RDIE [1/3]

#define LPSPI_IER_RDIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_RDIE_SHIFT)) & LPSPI_IER_RDIE_MASK)

RDIE - Receive Data Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_RDIE [2/3]

#define LPSPI_IER_RDIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_RDIE_SHIFT)) & LPSPI_IER_RDIE_MASK)

RDIE - Receive Data Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_RDIE [3/3]

#define LPSPI_IER_RDIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_RDIE_SHIFT)) & LPSPI_IER_RDIE_MASK)

RDIE - Receive Data Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_REIE [1/3]

#define LPSPI_IER_REIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_REIE_SHIFT)) & LPSPI_IER_REIE_MASK)

REIE - Receive Error Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_REIE [2/3]

#define LPSPI_IER_REIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_REIE_SHIFT)) & LPSPI_IER_REIE_MASK)

REIE - Receive Error Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_REIE [3/3]

#define LPSPI_IER_REIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_REIE_SHIFT)) & LPSPI_IER_REIE_MASK)

REIE - Receive Error Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TCIE [1/3]

#define LPSPI_IER_TCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TCIE_SHIFT)) & LPSPI_IER_TCIE_MASK)

TCIE - Transfer Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TCIE [2/3]

#define LPSPI_IER_TCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TCIE_SHIFT)) & LPSPI_IER_TCIE_MASK)

TCIE - Transfer Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TCIE [3/3]

#define LPSPI_IER_TCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TCIE_SHIFT)) & LPSPI_IER_TCIE_MASK)

TCIE - Transfer Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TDIE [1/3]

#define LPSPI_IER_TDIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TDIE_SHIFT)) & LPSPI_IER_TDIE_MASK)

TDIE - Transmit Data Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TDIE [2/3]

#define LPSPI_IER_TDIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TDIE_SHIFT)) & LPSPI_IER_TDIE_MASK)

TDIE - Transmit Data Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TDIE [3/3]

#define LPSPI_IER_TDIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TDIE_SHIFT)) & LPSPI_IER_TDIE_MASK)

TDIE - Transmit Data Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TEIE [1/3]

#define LPSPI_IER_TEIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TEIE_SHIFT)) & LPSPI_IER_TEIE_MASK)

TEIE - Transmit Error Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TEIE [2/3]

#define LPSPI_IER_TEIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TEIE_SHIFT)) & LPSPI_IER_TEIE_MASK)

TEIE - Transmit Error Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_TEIE [3/3]

#define LPSPI_IER_TEIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TEIE_SHIFT)) & LPSPI_IER_TEIE_MASK)

TEIE - Transmit Error Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_WCIE [1/3]

#define LPSPI_IER_WCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_WCIE_SHIFT)) & LPSPI_IER_WCIE_MASK)

WCIE - Word Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_WCIE [2/3]

#define LPSPI_IER_WCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_WCIE_SHIFT)) & LPSPI_IER_WCIE_MASK)

WCIE - Word Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_IER_WCIE [3/3]

#define LPSPI_IER_WCIE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_WCIE_SHIFT)) & LPSPI_IER_WCIE_MASK)

WCIE - Word Complete Interrupt Enable 0b0..Disabled 0b1..Enabled

◆ LPSPI_PARAM_PCSNUM [1/2]

#define LPSPI_PARAM_PCSNUM (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_PCSNUM_SHIFT)) & LPSPI_PARAM_PCSNUM_MASK)

PCSNUM - PCS Number

◆ LPSPI_PARAM_PCSNUM [2/2]

#define LPSPI_PARAM_PCSNUM (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_PCSNUM_SHIFT)) & LPSPI_PARAM_PCSNUM_MASK)

PCSNUM - PCS Number

◆ LPSPI_PARAM_RXFIFO [1/3]

#define LPSPI_PARAM_RXFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_RXFIFO_SHIFT)) & LPSPI_PARAM_RXFIFO_MASK)

RXFIFO - Receive FIFO Size

◆ LPSPI_PARAM_RXFIFO [2/3]

#define LPSPI_PARAM_RXFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_RXFIFO_SHIFT)) & LPSPI_PARAM_RXFIFO_MASK)

RXFIFO - Receive FIFO Size

◆ LPSPI_PARAM_RXFIFO [3/3]

#define LPSPI_PARAM_RXFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_RXFIFO_SHIFT)) & LPSPI_PARAM_RXFIFO_MASK)

RXFIFO - Receive FIFO Size

◆ LPSPI_PARAM_TXFIFO [1/3]

#define LPSPI_PARAM_TXFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_TXFIFO_SHIFT)) & LPSPI_PARAM_TXFIFO_MASK)

TXFIFO - Transmit FIFO Size

◆ LPSPI_PARAM_TXFIFO [2/3]

#define LPSPI_PARAM_TXFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_TXFIFO_SHIFT)) & LPSPI_PARAM_TXFIFO_MASK)

TXFIFO - Transmit FIFO Size

◆ LPSPI_PARAM_TXFIFO [3/3]

#define LPSPI_PARAM_TXFIFO (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_TXFIFO_SHIFT)) & LPSPI_PARAM_TXFIFO_MASK)

TXFIFO - Transmit FIFO Size

◆ LPSPI_RDR_DATA [1/3]

#define LPSPI_RDR_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RDR_DATA_SHIFT)) & LPSPI_RDR_DATA_MASK)

DATA - Receive Data

◆ LPSPI_RDR_DATA [2/3]

#define LPSPI_RDR_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RDR_DATA_SHIFT)) & LPSPI_RDR_DATA_MASK)

DATA - Receive Data

◆ LPSPI_RDR_DATA [3/3]

#define LPSPI_RDR_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RDR_DATA_SHIFT)) & LPSPI_RDR_DATA_MASK)

DATA - Receive Data

◆ LPSPI_RSR_RXEMPTY [1/3]

#define LPSPI_RSR_RXEMPTY (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_RXEMPTY_SHIFT)) & LPSPI_RSR_RXEMPTY_MASK)

RXEMPTY - RX FIFO Empty 0b0..RX FIFO is not empty 0b1..RX FIFO is empty

◆ LPSPI_RSR_RXEMPTY [2/3]

#define LPSPI_RSR_RXEMPTY (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_RXEMPTY_SHIFT)) & LPSPI_RSR_RXEMPTY_MASK)

RXEMPTY - RX FIFO Empty 0b0..RX FIFO is not empty 0b1..RX FIFO is empty

◆ LPSPI_RSR_RXEMPTY [3/3]

#define LPSPI_RSR_RXEMPTY (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_RXEMPTY_SHIFT)) & LPSPI_RSR_RXEMPTY_MASK)

RXEMPTY - RX FIFO Empty 0b0..RX FIFO is not empty 0b1..RX FIFO is empty

◆ LPSPI_RSR_SOF [1/3]

#define LPSPI_RSR_SOF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_SOF_SHIFT)) & LPSPI_RSR_SOF_MASK)

SOF - Start Of Frame 0b0..Subsequent data word received after LPSPI_PCS assertion 0b1..First data word received after LPSPI_PCS assertion

◆ LPSPI_RSR_SOF [2/3]

#define LPSPI_RSR_SOF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_SOF_SHIFT)) & LPSPI_RSR_SOF_MASK)

SOF - Start Of Frame 0b0..Subsequent data word received after PCS assertion 0b1..First data word received after PCS assertion

◆ LPSPI_RSR_SOF [3/3]

#define LPSPI_RSR_SOF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_SOF_SHIFT)) & LPSPI_RSR_SOF_MASK)

SOF - Start Of Frame 0b0..Subsequent data word received after PCS assertion 0b1..First data word received after PCS assertion

◆ LPSPI_SR_DMF [1/3]

#define LPSPI_SR_DMF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_DMF_SHIFT)) & LPSPI_SR_DMF_MASK)

DMF - Data Match Flag 0b0..Have not received matching data 0b1..Have received matching data

◆ LPSPI_SR_DMF [2/3]

#define LPSPI_SR_DMF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_DMF_SHIFT)) & LPSPI_SR_DMF_MASK)

DMF - Data Match Flag 0b0..Have not received matching data 0b1..Have received matching data

◆ LPSPI_SR_DMF [3/3]

#define LPSPI_SR_DMF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_DMF_SHIFT)) & LPSPI_SR_DMF_MASK)

DMF - Data Match Flag 0b0..Have not received matching data 0b1..Have received matching data

◆ LPSPI_SR_FCF [1/3]

#define LPSPI_SR_FCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_FCF_SHIFT)) & LPSPI_SR_FCF_MASK)

FCF - Frame Complete Flag 0b0..Frame transfer has not completed 0b1..Frame transfer has completed

◆ LPSPI_SR_FCF [2/3]

#define LPSPI_SR_FCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_FCF_SHIFT)) & LPSPI_SR_FCF_MASK)

FCF - Frame Complete Flag 0b0..Frame transfer has not completed 0b1..Frame transfer has completed

◆ LPSPI_SR_FCF [3/3]

#define LPSPI_SR_FCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_FCF_SHIFT)) & LPSPI_SR_FCF_MASK)

FCF - Frame Complete Flag 0b0..Frame transfer has not completed 0b1..Frame transfer has completed

◆ LPSPI_SR_MBF [1/3]

#define LPSPI_SR_MBF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_MBF_SHIFT)) & LPSPI_SR_MBF_MASK)

MBF - Module Busy Flag 0b0..LPSPI is idle 0b1..LPSPI is busy

◆ LPSPI_SR_MBF [2/3]

#define LPSPI_SR_MBF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_MBF_SHIFT)) & LPSPI_SR_MBF_MASK)

MBF - Module Busy Flag 0b0..LPSPI is idle 0b1..LPSPI is busy

◆ LPSPI_SR_MBF [3/3]

#define LPSPI_SR_MBF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_MBF_SHIFT)) & LPSPI_SR_MBF_MASK)

MBF - Module Busy Flag 0b0..LPSPI is idle 0b1..LPSPI is busy

◆ LPSPI_SR_RDF [1/3]

#define LPSPI_SR_RDF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_RDF_SHIFT)) & LPSPI_SR_RDF_MASK)

RDF - Receive Data Flag 0b0..Receive Data is not ready 0b1..Receive data is ready

◆ LPSPI_SR_RDF [2/3]

#define LPSPI_SR_RDF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_RDF_SHIFT)) & LPSPI_SR_RDF_MASK)

RDF - Receive Data Flag 0b0..Receive Data is not ready 0b1..Receive data is ready

◆ LPSPI_SR_RDF [3/3]

#define LPSPI_SR_RDF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_RDF_SHIFT)) & LPSPI_SR_RDF_MASK)

RDF - Receive Data Flag 0b0..Receive Data is not ready 0b1..Receive data is ready

◆ LPSPI_SR_REF [1/3]

#define LPSPI_SR_REF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_REF_SHIFT)) & LPSPI_SR_REF_MASK)

REF - Receive Error Flag 0b0..Receive FIFO has not overflowed 0b1..Receive FIFO has overflowed

◆ LPSPI_SR_REF [2/3]

#define LPSPI_SR_REF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_REF_SHIFT)) & LPSPI_SR_REF_MASK)

REF - Receive Error Flag 0b0..Receive FIFO has not overflowed 0b1..Receive FIFO has overflowed

◆ LPSPI_SR_REF [3/3]

#define LPSPI_SR_REF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_REF_SHIFT)) & LPSPI_SR_REF_MASK)

REF - Receive Error Flag 0b0..Receive FIFO has not overflowed 0b1..Receive FIFO has overflowed

◆ LPSPI_SR_TCF [1/3]

#define LPSPI_SR_TCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TCF_SHIFT)) & LPSPI_SR_TCF_MASK)

TCF - Transfer Complete Flag 0b0..All transfers have not completed 0b1..All transfers have completed

◆ LPSPI_SR_TCF [2/3]

#define LPSPI_SR_TCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TCF_SHIFT)) & LPSPI_SR_TCF_MASK)

TCF - Transfer Complete Flag 0b0..All transfers have not completed 0b1..All transfers have completed

◆ LPSPI_SR_TCF [3/3]

#define LPSPI_SR_TCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TCF_SHIFT)) & LPSPI_SR_TCF_MASK)

TCF - Transfer Complete Flag 0b0..All transfers have not completed 0b1..All transfers have completed

◆ LPSPI_SR_TDF [1/3]

#define LPSPI_SR_TDF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TDF_SHIFT)) & LPSPI_SR_TDF_MASK)

TDF - Transmit Data Flag 0b0..Transmit data not requested 0b1..Transmit data is requested

◆ LPSPI_SR_TDF [2/3]

#define LPSPI_SR_TDF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TDF_SHIFT)) & LPSPI_SR_TDF_MASK)

TDF - Transmit Data Flag 0b0..Transmit data not requested 0b1..Transmit data is requested

◆ LPSPI_SR_TDF [3/3]

#define LPSPI_SR_TDF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TDF_SHIFT)) & LPSPI_SR_TDF_MASK)

TDF - Transmit Data Flag 0b0..Transmit data not requested 0b1..Transmit data is requested

◆ LPSPI_SR_TEF [1/3]

#define LPSPI_SR_TEF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TEF_SHIFT)) & LPSPI_SR_TEF_MASK)

TEF - Transmit Error Flag 0b0..Transmit FIFO underrun has not occurred 0b1..Transmit FIFO underrun has occurred

◆ LPSPI_SR_TEF [2/3]

#define LPSPI_SR_TEF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TEF_SHIFT)) & LPSPI_SR_TEF_MASK)

TEF - Transmit Error Flag 0b0..Transmit FIFO underrun has not occurred 0b1..Transmit FIFO underrun has occurred

◆ LPSPI_SR_TEF [3/3]

#define LPSPI_SR_TEF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TEF_SHIFT)) & LPSPI_SR_TEF_MASK)

TEF - Transmit Error Flag 0b0..Transmit FIFO underrun has not occurred 0b1..Transmit FIFO underrun has occurred

◆ LPSPI_SR_WCF [1/3]

#define LPSPI_SR_WCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_WCF_SHIFT)) & LPSPI_SR_WCF_MASK)

WCF - Word Complete Flag 0b0..Transfer of a received word has not yet completed 0b1..Transfer of a received word has completed

◆ LPSPI_SR_WCF [2/3]

#define LPSPI_SR_WCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_WCF_SHIFT)) & LPSPI_SR_WCF_MASK)

WCF - Word Complete Flag 0b0..Transfer of a received word has not yet completed 0b1..Transfer of a received word has completed

◆ LPSPI_SR_WCF [3/3]

#define LPSPI_SR_WCF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_WCF_SHIFT)) & LPSPI_SR_WCF_MASK)

WCF - Word Complete Flag 0b0..Transfer of a received word has not yet completed 0b1..Transfer of a received word has completed

◆ LPSPI_TCR_BYSW [1/3]

#define LPSPI_TCR_BYSW (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_BYSW_SHIFT)) & LPSPI_TCR_BYSW_MASK)

BYSW - Byte Swap 0b0..Byte swap is disabled 0b1..Byte swap is enabled

◆ LPSPI_TCR_BYSW [2/3]

#define LPSPI_TCR_BYSW (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_BYSW_SHIFT)) & LPSPI_TCR_BYSW_MASK)

BYSW - Byte Swap 0b0..Byte swap is disabled 0b1..Byte swap is enabled

◆ LPSPI_TCR_BYSW [3/3]

#define LPSPI_TCR_BYSW (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_BYSW_SHIFT)) & LPSPI_TCR_BYSW_MASK)

BYSW - Byte Swap 0b0..Byte swap is disabled 0b1..Byte swap is enabled

◆ LPSPI_TCR_CONT [1/3]

#define LPSPI_TCR_CONT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONT_SHIFT)) & LPSPI_TCR_CONT_MASK)

CONT - Continuous Transfer 0b0..Continuous transfer is disabled 0b1..Continuous transfer is enabled

◆ LPSPI_TCR_CONT [2/3]

#define LPSPI_TCR_CONT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONT_SHIFT)) & LPSPI_TCR_CONT_MASK)

CONT - Continuous Transfer 0b0..Continuous transfer is disabled 0b1..Continuous transfer is enabled

◆ LPSPI_TCR_CONT [3/3]

#define LPSPI_TCR_CONT (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONT_SHIFT)) & LPSPI_TCR_CONT_MASK)

CONT - Continuous Transfer 0b0..Continuous transfer is disabled 0b1..Continuous transfer is enabled

◆ LPSPI_TCR_CONTC [1/3]

#define LPSPI_TCR_CONTC (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONTC_SHIFT)) & LPSPI_TCR_CONTC_MASK)

CONTC - Continuing Command 0b0..Command word for start of new transfer 0b1..Command word for continuing transfer

◆ LPSPI_TCR_CONTC [2/3]

#define LPSPI_TCR_CONTC (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONTC_SHIFT)) & LPSPI_TCR_CONTC_MASK)

CONTC - Continuing Command 0b0..Command word for start of new transfer 0b1..Command word for continuing transfer

◆ LPSPI_TCR_CONTC [3/3]

#define LPSPI_TCR_CONTC (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONTC_SHIFT)) & LPSPI_TCR_CONTC_MASK)

CONTC - Continuing Command 0b0..Command word for start of new transfer 0b1..Command word for continuing transfer

◆ LPSPI_TCR_CPHA [1/3]

#define LPSPI_TCR_CPHA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPHA_SHIFT)) & LPSPI_TCR_CPHA_MASK)

CPHA - Clock Phase 0b0..Data is captured on the leading edge of SCK and changed on the following edge of SCK 0b1..Data is changed on the leading edge of SCK and captured on the following edge of SCK

◆ LPSPI_TCR_CPHA [2/3]

#define LPSPI_TCR_CPHA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPHA_SHIFT)) & LPSPI_TCR_CPHA_MASK)

CPHA - Clock Phase 0b0..Captured 0b1..Changed

◆ LPSPI_TCR_CPHA [3/3]

#define LPSPI_TCR_CPHA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPHA_SHIFT)) & LPSPI_TCR_CPHA_MASK)

CPHA - Clock Phase 0b0..Captured 0b1..Changed

◆ LPSPI_TCR_CPOL [1/3]

#define LPSPI_TCR_CPOL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPOL_SHIFT)) & LPSPI_TCR_CPOL_MASK)

CPOL - Clock Polarity 0b0..The inactive state value of SCK is low 0b1..The inactive state value of SCK is high

◆ LPSPI_TCR_CPOL [2/3]

#define LPSPI_TCR_CPOL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPOL_SHIFT)) & LPSPI_TCR_CPOL_MASK)

CPOL - Clock Polarity 0b0..The inactive state value of SCK is low 0b1..The inactive state value of SCK is high

◆ LPSPI_TCR_CPOL [3/3]

#define LPSPI_TCR_CPOL (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPOL_SHIFT)) & LPSPI_TCR_CPOL_MASK)

CPOL - Clock Polarity 0b0..The inactive state value of SCK is low 0b1..The inactive state value of SCK is high

◆ LPSPI_TCR_FRAMESZ [1/3]

#define LPSPI_TCR_FRAMESZ (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_FRAMESZ_SHIFT)) & LPSPI_TCR_FRAMESZ_MASK)

FRAMESZ - Frame Size

◆ LPSPI_TCR_FRAMESZ [2/3]

#define LPSPI_TCR_FRAMESZ (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_FRAMESZ_SHIFT)) & LPSPI_TCR_FRAMESZ_MASK)

FRAMESZ - Frame Size

◆ LPSPI_TCR_FRAMESZ [3/3]

#define LPSPI_TCR_FRAMESZ (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_FRAMESZ_SHIFT)) & LPSPI_TCR_FRAMESZ_MASK)

FRAMESZ - Frame Size

◆ LPSPI_TCR_LSBF [1/3]

#define LPSPI_TCR_LSBF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_LSBF_SHIFT)) & LPSPI_TCR_LSBF_MASK)

LSBF - LSB First 0b0..Data is transferred MSB first 0b1..Data is transferred LSB first

◆ LPSPI_TCR_LSBF [2/3]

#define LPSPI_TCR_LSBF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_LSBF_SHIFT)) & LPSPI_TCR_LSBF_MASK)

LSBF - LSB First 0b0..Data is transferred MSB first 0b1..Data is transferred LSB first

◆ LPSPI_TCR_LSBF [3/3]

#define LPSPI_TCR_LSBF (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_LSBF_SHIFT)) & LPSPI_TCR_LSBF_MASK)

LSBF - LSB First 0b0..Data is transferred MSB first 0b1..Data is transferred LSB first

◆ LPSPI_TCR_PCS [1/3]

#define LPSPI_TCR_PCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PCS_SHIFT)) & LPSPI_TCR_PCS_MASK)

PCS - Peripheral Chip Select 0b00..Transfer using LPSPI_PCS[0] 0b01..Transfer using LPSPI_PCS[1] 0b10..Transfer using LPSPI_PCS[2] 0b11..Transfer using LPSPI_PCS[3]

◆ LPSPI_TCR_PCS [2/3]

#define LPSPI_TCR_PCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PCS_SHIFT)) & LPSPI_TCR_PCS_MASK)

PCS - Peripheral Chip Select 0b00..Transfer using PCS[0] 0b01..Transfer using PCS[1] 0b10..Transfer using PCS[2] 0b11..Transfer using PCS[3]

◆ LPSPI_TCR_PCS [3/3]

#define LPSPI_TCR_PCS (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PCS_SHIFT)) & LPSPI_TCR_PCS_MASK)

PCS - Peripheral Chip Select 0b00..Transfer using PCS[0] 0b01..Transfer using PCS[1] 0b10..Transfer using PCS[2] 0b11..Transfer using PCS[3]

◆ LPSPI_TCR_PRESCALE [1/3]

#define LPSPI_TCR_PRESCALE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PRESCALE_SHIFT)) & LPSPI_TCR_PRESCALE_MASK)

PRESCALE - Prescaler Value 0b000..Divide by 1 0b001..Divide by 2 0b010..Divide by 4 0b011..Divide by 8 0b100..Divide by 16 0b101..Divide by 32 0b110..Divide by 64 0b111..Divide by 128

◆ LPSPI_TCR_PRESCALE [2/3]

#define LPSPI_TCR_PRESCALE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PRESCALE_SHIFT)) & LPSPI_TCR_PRESCALE_MASK)

PRESCALE - Prescaler Value 0b000..Divide by 1 0b001..Divide by 2 0b010..Divide by 4 0b011..Divide by 8 0b100..Divide by 16 0b101..Divide by 32 0b110..Divide by 64 0b111..Divide by 128

◆ LPSPI_TCR_PRESCALE [3/3]

#define LPSPI_TCR_PRESCALE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PRESCALE_SHIFT)) & LPSPI_TCR_PRESCALE_MASK)

PRESCALE - Prescaler Value 0b000..Divide by 1 0b001..Divide by 2 0b010..Divide by 4 0b011..Divide by 8 0b100..Divide by 16 0b101..Divide by 32 0b110..Divide by 64 0b111..Divide by 128

◆ LPSPI_TCR_RXMSK [1/3]

#define LPSPI_TCR_RXMSK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_RXMSK_SHIFT)) & LPSPI_TCR_RXMSK_MASK)

RXMSK - Receive Data Mask 0b0..Normal transfer 0b1..Receive data is masked

◆ LPSPI_TCR_RXMSK [2/3]

#define LPSPI_TCR_RXMSK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_RXMSK_SHIFT)) & LPSPI_TCR_RXMSK_MASK)

RXMSK - Receive Data Mask 0b0..Normal transfer 0b1..Receive data is masked

◆ LPSPI_TCR_RXMSK [3/3]

#define LPSPI_TCR_RXMSK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_RXMSK_SHIFT)) & LPSPI_TCR_RXMSK_MASK)

RXMSK - Receive Data Mask 0b0..Normal transfer 0b1..Receive data is masked

◆ LPSPI_TCR_TXMSK [1/3]

#define LPSPI_TCR_TXMSK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_TXMSK_SHIFT)) & LPSPI_TCR_TXMSK_MASK)

TXMSK - Transmit Data Mask 0b0..Normal transfer 0b1..Mask transmit data

◆ LPSPI_TCR_TXMSK [2/3]

#define LPSPI_TCR_TXMSK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_TXMSK_SHIFT)) & LPSPI_TCR_TXMSK_MASK)

TXMSK - Transmit Data Mask 0b0..Normal transfer 0b1..Mask transmit data

◆ LPSPI_TCR_TXMSK [3/3]

#define LPSPI_TCR_TXMSK (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_TXMSK_SHIFT)) & LPSPI_TCR_TXMSK_MASK)

TXMSK - Transmit Data Mask 0b0..Normal transfer 0b1..Mask transmit data

◆ LPSPI_TCR_WIDTH [1/3]

#define LPSPI_TCR_WIDTH (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_WIDTH_SHIFT)) & LPSPI_TCR_WIDTH_MASK)

WIDTH - Transfer Width 0b00..1 bit transfer 0b01..2 bit transfer 0b10..4 bit transfer 0b11..Reserved

◆ LPSPI_TCR_WIDTH [2/3]

#define LPSPI_TCR_WIDTH (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_WIDTH_SHIFT)) & LPSPI_TCR_WIDTH_MASK)

WIDTH - Transfer Width 0b00..1 bit transfer 0b01..2 bit transfer 0b10..4 bit transfer 0b11..Reserved

◆ LPSPI_TCR_WIDTH [3/3]

#define LPSPI_TCR_WIDTH (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_WIDTH_SHIFT)) & LPSPI_TCR_WIDTH_MASK)

WIDTH - Transfer Width 0b00..1 bit transfer 0b01..2 bit transfer 0b10..4 bit transfer 0b11..Reserved

◆ LPSPI_TDR_DATA [1/3]

#define LPSPI_TDR_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TDR_DATA_SHIFT)) & LPSPI_TDR_DATA_MASK)

DATA - Transmit Data

◆ LPSPI_TDR_DATA [2/3]

#define LPSPI_TDR_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TDR_DATA_SHIFT)) & LPSPI_TDR_DATA_MASK)

DATA - Transmit Data

◆ LPSPI_TDR_DATA [3/3]

#define LPSPI_TDR_DATA (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_TDR_DATA_SHIFT)) & LPSPI_TDR_DATA_MASK)

DATA - Transmit Data

◆ LPSPI_VERID_FEATURE [1/3]

#define LPSPI_VERID_FEATURE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_FEATURE_SHIFT)) & LPSPI_VERID_FEATURE_MASK)

FEATURE - Module Identification Number 0b0000000000000100..Standard feature set supporting a 32-bit shift register.

◆ LPSPI_VERID_FEATURE [2/3]

#define LPSPI_VERID_FEATURE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_FEATURE_SHIFT)) & LPSPI_VERID_FEATURE_MASK)

FEATURE - Module Identification Number 0b0000000000000100..Standard feature set supporting a 32-bit shift register.

◆ LPSPI_VERID_FEATURE [3/3]

#define LPSPI_VERID_FEATURE (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_FEATURE_SHIFT)) & LPSPI_VERID_FEATURE_MASK)

FEATURE - Module Identification Number 0b0000000000000100..Standard feature set supporting a 32-bit shift register.

◆ LPSPI_VERID_MAJOR [1/3]

#define LPSPI_VERID_MAJOR (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MAJOR_SHIFT)) & LPSPI_VERID_MAJOR_MASK)

MAJOR - Major Version Number

◆ LPSPI_VERID_MAJOR [2/3]

#define LPSPI_VERID_MAJOR (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MAJOR_SHIFT)) & LPSPI_VERID_MAJOR_MASK)

MAJOR - Major Version Number

◆ LPSPI_VERID_MAJOR [3/3]

#define LPSPI_VERID_MAJOR (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MAJOR_SHIFT)) & LPSPI_VERID_MAJOR_MASK)

MAJOR - Major Version Number

◆ LPSPI_VERID_MINOR [1/3]

#define LPSPI_VERID_MINOR (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MINOR_SHIFT)) & LPSPI_VERID_MINOR_MASK)

MINOR - Minor Version Number

◆ LPSPI_VERID_MINOR [2/3]

#define LPSPI_VERID_MINOR (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MINOR_SHIFT)) & LPSPI_VERID_MINOR_MASK)

MINOR - Minor Version Number

◆ LPSPI_VERID_MINOR [3/3]

#define LPSPI_VERID_MINOR (   x)    (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MINOR_SHIFT)) & LPSPI_VERID_MINOR_MASK)

MINOR - Minor Version Number