RTEMS 6.1-rc5
Loading...
Searching...
No Matches
stm32h7a3xx.h
Go to the documentation of this file.
1
33#ifndef STM32H7A3xx_H
34#define STM32H7A3xx_H
35
36#ifdef __cplusplus
37 extern "C" {
38#endif /* __cplusplus */
39
48typedef enum
49{
50/****** Cortex-M Processor Exceptions Numbers *****************************************************************/
60/****** STM32 specific Interrupt Numbers **********************************************************************/
79 ADC_IRQn = 18,
89 TIM2_IRQn = 28,
90 TIM3_IRQn = 29,
91 TIM4_IRQn = 30,
96 SPI1_IRQn = 35,
97 SPI2_IRQn = 36,
109 FMC_IRQn = 48,
138 RNG_IRQn = 80,
139 FPU_IRQn = 81,
152 CEC_IRQn = 94,
167 JPEG_IRQn = 121,
168 MDMA_IRQn = 122,
171 DAC2_IRQn = 127,
181 COMP_IRQn = 137 ,
188 CRS_IRQn = 144,
189 ECC_IRQn = 145,
190 DTS_IRQn = 147,
195} IRQn_Type;
196
211#define __CM7_REV 0x0110U
212#define __MPU_PRESENT 1U
213#define __NVIC_PRIO_BITS 4U
214#define __Vendor_SysTickConfig 0U
215#define __FPU_PRESENT 1U
216#define __ICACHE_PRESENT 1U
217#define __DCACHE_PRESENT 1U
218#include "core_cm7.h"
227#include "system_stm32h7xx.h"
228#include <stdint.h>
229
238typedef struct
239{
240 __IO uint32_t ISR;
241 __IO uint32_t IER;
242 __IO uint32_t CR;
243 __IO uint32_t CFGR;
244 __IO uint32_t CFGR2;
245 __IO uint32_t SMPR1;
246 __IO uint32_t SMPR2;
247 __IO uint32_t PCSEL;
248 __IO uint32_t LTR1;
249 __IO uint32_t HTR1;
250 uint32_t RESERVED1;
251 uint32_t RESERVED2;
252 __IO uint32_t SQR1;
253 __IO uint32_t SQR2;
254 __IO uint32_t SQR3;
255 __IO uint32_t SQR4;
256 __IO uint32_t DR;
257 uint32_t RESERVED3;
258 uint32_t RESERVED4;
259 __IO uint32_t JSQR;
260 uint32_t RESERVED5[4];
261 __IO uint32_t OFR1;
262 __IO uint32_t OFR2;
263 __IO uint32_t OFR3;
264 __IO uint32_t OFR4;
265 uint32_t RESERVED6[4];
266 __IO uint32_t JDR1;
267 __IO uint32_t JDR2;
268 __IO uint32_t JDR3;
269 __IO uint32_t JDR4;
270 uint32_t RESERVED7[4];
271 __IO uint32_t AWD2CR;
272 __IO uint32_t AWD3CR;
273 uint32_t RESERVED8;
274 uint32_t RESERVED9;
275 __IO uint32_t LTR2;
276 __IO uint32_t HTR2;
277 __IO uint32_t LTR3;
278 __IO uint32_t HTR3;
279 __IO uint32_t DIFSEL;
280 __IO uint32_t CALFACT;
281 __IO uint32_t CALFACT2;
283
284
285typedef struct
286{
287__IO uint32_t CSR;
288uint32_t RESERVED;
289__IO uint32_t CCR;
290__IO uint32_t CDR;
291__IO uint32_t CDR2;
294
295
300typedef struct
301{
302 __IO uint32_t CSR;
303 __IO uint32_t CCR;
305
306
311typedef struct
312{
313 __IO uint32_t CREL;
314 __IO uint32_t ENDN;
315 __IO uint32_t RESERVED1;
316 __IO uint32_t DBTP;
317 __IO uint32_t TEST;
318 __IO uint32_t RWD;
319 __IO uint32_t CCCR;
320 __IO uint32_t NBTP;
321 __IO uint32_t TSCC;
322 __IO uint32_t TSCV;
323 __IO uint32_t TOCC;
324 __IO uint32_t TOCV;
325 __IO uint32_t RESERVED2[4];
326 __IO uint32_t ECR;
327 __IO uint32_t PSR;
328 __IO uint32_t TDCR;
329 __IO uint32_t RESERVED3;
330 __IO uint32_t IR;
331 __IO uint32_t IE;
332 __IO uint32_t ILS;
333 __IO uint32_t ILE;
334 __IO uint32_t RESERVED4[8];
335 __IO uint32_t GFC;
336 __IO uint32_t SIDFC;
337 __IO uint32_t XIDFC;
338 __IO uint32_t RESERVED5;
339 __IO uint32_t XIDAM;
340 __IO uint32_t HPMS;
341 __IO uint32_t NDAT1;
342 __IO uint32_t NDAT2;
343 __IO uint32_t RXF0C;
344 __IO uint32_t RXF0S;
345 __IO uint32_t RXF0A;
346 __IO uint32_t RXBC;
347 __IO uint32_t RXF1C;
348 __IO uint32_t RXF1S;
349 __IO uint32_t RXF1A;
350 __IO uint32_t RXESC;
351 __IO uint32_t TXBC;
352 __IO uint32_t TXFQS;
353 __IO uint32_t TXESC;
354 __IO uint32_t TXBRP;
355 __IO uint32_t TXBAR;
356 __IO uint32_t TXBCR;
357 __IO uint32_t TXBTO;
358 __IO uint32_t TXBCF;
359 __IO uint32_t TXBTIE;
360 __IO uint32_t TXBCIE;
361 __IO uint32_t RESERVED6[2];
362 __IO uint32_t TXEFC;
363 __IO uint32_t TXEFS;
364 __IO uint32_t TXEFA;
365 __IO uint32_t RESERVED7;
367
372typedef struct
373{
374 __IO uint32_t TTTMC;
375 __IO uint32_t TTRMC;
376 __IO uint32_t TTOCF;
377 __IO uint32_t TTMLM;
378 __IO uint32_t TURCF;
379 __IO uint32_t TTOCN;
380 __IO uint32_t TTGTP;
381 __IO uint32_t TTTMK;
382 __IO uint32_t TTIR;
383 __IO uint32_t TTIE;
384 __IO uint32_t TTILS;
385 __IO uint32_t TTOST;
386 __IO uint32_t TURNA;
387 __IO uint32_t TTLGT;
388 __IO uint32_t TTCTC;
389 __IO uint32_t TTCPT;
390 __IO uint32_t TTCSM;
391 __IO uint32_t RESERVED1[111];
392 __IO uint32_t TTTS;
394
399typedef struct
400{
401 __IO uint32_t CREL;
402 __IO uint32_t CCFG;
403 __IO uint32_t CSTAT;
404 __IO uint32_t CWD;
405 __IO uint32_t IR;
406 __IO uint32_t IE;
408
409
414typedef struct
415{
416 __IO uint32_t CR;
417 __IO uint32_t CFGR;
418 __IO uint32_t TXDR;
419 __IO uint32_t RXDR;
420 __IO uint32_t ISR;
421 __IO uint32_t IER;
423
428typedef struct
429{
430 __IO uint32_t DR;
431 __IO uint32_t IDR;
432 __IO uint32_t CR;
433 uint32_t RESERVED2;
434 __IO uint32_t INIT;
435 __IO uint32_t POL;
437
438
442typedef struct
443{
444__IO uint32_t CR;
445__IO uint32_t CFGR;
446__IO uint32_t ISR;
447__IO uint32_t ICR;
449
450
455typedef struct
456{
457 __IO uint32_t CR;
458 __IO uint32_t SWTRIGR;
459 __IO uint32_t DHR12R1;
460 __IO uint32_t DHR12L1;
461 __IO uint32_t DHR8R1;
462 __IO uint32_t DHR12R2;
463 __IO uint32_t DHR12L2;
464 __IO uint32_t DHR8R2;
465 __IO uint32_t DHR12RD;
466 __IO uint32_t DHR12LD;
467 __IO uint32_t DHR8RD;
468 __IO uint32_t DOR1;
469 __IO uint32_t DOR2;
470 __IO uint32_t SR;
471 __IO uint32_t CCR;
472 __IO uint32_t MCR;
473 __IO uint32_t SHSR1;
474 __IO uint32_t SHSR2;
475 __IO uint32_t SHHR;
476 __IO uint32_t SHRR;
478
482typedef struct
483{
484 __IO uint32_t FLTCR1;
485 __IO uint32_t FLTCR2;
486 __IO uint32_t FLTISR;
487 __IO uint32_t FLTICR;
488 __IO uint32_t FLTJCHGR;
489 __IO uint32_t FLTFCR;
490 __IO uint32_t FLTJDATAR;
491 __IO uint32_t FLTRDATAR;
492 __IO uint32_t FLTAWHTR;
493 __IO uint32_t FLTAWLTR;
494 __IO uint32_t FLTAWSR;
495 __IO uint32_t FLTAWCFR;
496 __IO uint32_t FLTEXMAX;
497 __IO uint32_t FLTEXMIN;
498 __IO uint32_t FLTCNVTIMR;
500
504typedef struct
505{
506 __IO uint32_t CHCFGR1;
507 __IO uint32_t CHCFGR2;
508 __IO uint32_t CHAWSCDR;
510 __IO uint32_t CHWDATAR;
511 __IO uint32_t CHDATINR;
512 __IO uint32_t CHDLYR;
514
518typedef struct
519{
520 __IO uint32_t IDCODE;
521 __IO uint32_t CR;
522 uint32_t RESERVED4[11];
523 __IO uint32_t APB3FZ1;
524 uint32_t RESERVED5;
525 __IO uint32_t APB1LFZ1;
526 uint32_t RESERVED6;
527 __IO uint32_t APB1HFZ1;
528 uint32_t RESERVED7;
529 __IO uint32_t APB2FZ1;
530 uint32_t RESERVED8;
531 __IO uint32_t APB4FZ1;
537typedef struct
538{
539 __IO uint32_t CR;
540 __IO uint32_t SR;
541 __IO uint32_t RISR;
542 __IO uint32_t IER;
543 __IO uint32_t MISR;
544 __IO uint32_t ICR;
545 __IO uint32_t ESCR;
546 __IO uint32_t ESUR;
547 __IO uint32_t CWSTRTR;
548 __IO uint32_t CWSIZER;
549 __IO uint32_t DR;
551
556typedef struct
557{
558 __IO uint32_t CR;
559 __IO uint32_t SR;
560 __IO uint32_t RIS;
561 __IO uint32_t IER;
562 __IO uint32_t MIS;
563 __IO uint32_t ICR;
564 __IO uint32_t RESERVED1[4];
565 __IO uint32_t DR;
566 __IO uint32_t RESERVED2[241];
567 __IO uint32_t HWCFGR;
568 __IO uint32_t VERR;
569 __IO uint32_t IPIDR;
570 __IO uint32_t SIDR;
572
577typedef struct
578{
579 __IO uint32_t CR;
580 __IO uint32_t NDTR;
581 __IO uint32_t PAR;
582 __IO uint32_t M0AR;
583 __IO uint32_t M1AR;
584 __IO uint32_t FCR;
586
587typedef struct
588{
589 __IO uint32_t LISR;
590 __IO uint32_t HISR;
591 __IO uint32_t LIFCR;
592 __IO uint32_t HIFCR;
594
595typedef struct
596{
597 __IO uint32_t CCR;
598 __IO uint32_t CNDTR;
599 __IO uint32_t CPAR;
600 __IO uint32_t CM0AR;
601 __IO uint32_t CM1AR;
603
604typedef struct
605{
606 __IO uint32_t ISR;
607 __IO uint32_t IFCR;
609
610typedef struct
611{
612 __IO uint32_t CCR;
614
615typedef struct
616{
617 __IO uint32_t CSR;
618 __IO uint32_t CFR;
620
621typedef struct
622{
623 __IO uint32_t RGCR;
625
626typedef struct
627{
628 __IO uint32_t RGSR;
629 __IO uint32_t RGCFR;
631
635typedef struct
636{
637 __IO uint32_t GISR0;
639
640typedef struct
641{
642 __IO uint32_t CISR;
643 __IO uint32_t CIFCR;
644 __IO uint32_t CESR;
645 __IO uint32_t CCR;
646 __IO uint32_t CTCR;
647 __IO uint32_t CBNDTR;
648 __IO uint32_t CSAR;
649 __IO uint32_t CDAR;
650 __IO uint32_t CBRUR;
651 __IO uint32_t CLAR;
652 __IO uint32_t CTBR;
653 uint32_t RESERVED0;
654 __IO uint32_t CMAR;
655 __IO uint32_t CMDR;
657
662typedef struct
663{
664 __IO uint32_t CR;
665 __IO uint32_t ISR;
666 __IO uint32_t IFCR;
667 __IO uint32_t FGMAR;
668 __IO uint32_t FGOR;
669 __IO uint32_t BGMAR;
670 __IO uint32_t BGOR;
671 __IO uint32_t FGPFCCR;
672 __IO uint32_t FGCOLR;
673 __IO uint32_t BGPFCCR;
674 __IO uint32_t BGCOLR;
675 __IO uint32_t FGCMAR;
676 __IO uint32_t BGCMAR;
677 __IO uint32_t OPFCCR;
678 __IO uint32_t OCOLR;
679 __IO uint32_t OMAR;
680 __IO uint32_t OOR;
681 __IO uint32_t NLR;
682 __IO uint32_t LWR;
683 __IO uint32_t AMTCR;
684 uint32_t RESERVED[236];
685 __IO uint32_t FGCLUT[256];
686 __IO uint32_t BGCLUT[256];
688
689
694typedef struct
695{
696__IO uint32_t RTSR1;
697__IO uint32_t FTSR1;
698__IO uint32_t SWIER1;
699__IO uint32_t D3PMR1;
700__IO uint32_t D3PCR1L;
701__IO uint32_t D3PCR1H;
702uint32_t RESERVED1[2];
703__IO uint32_t RTSR2;
704__IO uint32_t FTSR2;
705__IO uint32_t SWIER2;
706__IO uint32_t D3PMR2;
707__IO uint32_t D3PCR2L;
708__IO uint32_t D3PCR2H;
709uint32_t RESERVED2[2];
710__IO uint32_t RTSR3;
711__IO uint32_t FTSR3;
712__IO uint32_t SWIER3;
713__IO uint32_t D3PMR3;
714__IO uint32_t D3PCR3L;
715__IO uint32_t D3PCR3H;
716uint32_t RESERVED3[10];
717__IO uint32_t IMR1;
718__IO uint32_t EMR1;
719__IO uint32_t PR1;
720uint32_t RESERVED4;
721__IO uint32_t IMR2;
722__IO uint32_t EMR2;
723__IO uint32_t PR2;
724uint32_t RESERVED5;
725__IO uint32_t IMR3;
726__IO uint32_t EMR3;
727__IO uint32_t PR3;
729
739typedef struct
740{
741__IO uint32_t IMR1;
742__IO uint32_t EMR1;
743__IO uint32_t PR1;
744uint32_t RESERVED1;
745__IO uint32_t IMR2;
746__IO uint32_t EMR2;
747__IO uint32_t PR2;
748uint32_t RESERVED2;
749__IO uint32_t IMR3;
750__IO uint32_t EMR3;
751__IO uint32_t PR3;
753
754
759typedef struct
760{
761 __IO uint32_t ACR;
762 __IO uint32_t KEYR1;
763 __IO uint32_t OPTKEYR;
764 __IO uint32_t CR1;
765 __IO uint32_t SR1;
766 __IO uint32_t CCR1;
767 __IO uint32_t OPTCR;
768 __IO uint32_t OPTSR_CUR;
769 __IO uint32_t OPTSR_PRG;
770 __IO uint32_t OPTCCR;
771 __IO uint32_t PRAR_CUR1;
772 __IO uint32_t PRAR_PRG1;
773 __IO uint32_t SCAR_CUR1;
774 __IO uint32_t SCAR_PRG1;
775 __IO uint32_t WPSN_CUR1;
776 __IO uint32_t WPSN_PRG1;
777 __IO uint32_t BOOT_CUR;
778 __IO uint32_t BOOT_PRG;
779 uint32_t RESERVED0[2];
780 __IO uint32_t CRCCR1;
781 __IO uint32_t CRCSADD1;
782 __IO uint32_t CRCEADD1;
783 __IO uint32_t CRCDATA;
784 __IO uint32_t ECC_FA1;
785 uint32_t RESERVED;
786 __IO uint32_t OTPBL_CUR;
787 __IO uint32_t OTPBL_PRG;
788 uint32_t RESERVED1[37];
789 __IO uint32_t KEYR2;
790 uint32_t RESERVED2;
791 __IO uint32_t CR2;
792 __IO uint32_t SR2;
793 __IO uint32_t CCR2;
794 uint32_t RESERVED3[4];
795 __IO uint32_t PRAR_CUR2;
796 __IO uint32_t PRAR_PRG2;
797 __IO uint32_t SCAR_CUR2;
798 __IO uint32_t SCAR_PRG2;
799 __IO uint32_t WPSN_CUR2;
800 __IO uint32_t WPSN_PRG2;
801 uint32_t RESERVED4[4];
802 __IO uint32_t CRCCR2;
803 __IO uint32_t CRCSADD2;
804 __IO uint32_t CRCEADD2;
805 __IO uint32_t CRCDATA2;
806 __IO uint32_t ECC_FA2;
808
813typedef struct
814{
815 __IO uint32_t BTCR[8];
817
822typedef struct
823{
824 __IO uint32_t BWTR[7];
826
831typedef struct
832{
833 __IO uint32_t PCR2;
834 __IO uint32_t SR2;
835 __IO uint32_t PMEM2;
836 __IO uint32_t PATT2;
837 uint32_t RESERVED0;
838 __IO uint32_t ECCR2;
840
845typedef struct
846{
847 __IO uint32_t PCR;
848 __IO uint32_t SR;
849 __IO uint32_t PMEM;
850 __IO uint32_t PATT;
851 uint32_t RESERVED;
852 __IO uint32_t ECCR;
854
860typedef struct
861{
862 __IO uint32_t SDCR[2];
863 __IO uint32_t SDTR[2];
864 __IO uint32_t SDCMR;
865 __IO uint32_t SDRTR;
866 __IO uint32_t SDSR;
868
873typedef struct
874{
875 __IO uint32_t CR;
876 __IO uint32_t SR;
877 __IO uint32_t FCR;
878 __IO uint32_t CCR;
879 __IO uint32_t DVR;
880 uint32_t RESERVED1[3];
881 __IO uint32_t B0CR;
882 __IO uint32_t B1CR;
883 __IO uint32_t B2CR;
884 __IO uint32_t B3CR;
885 uint32_t RESERVED2[1012];
886 __IO uint32_t LUT[2048];
893typedef struct
894{
895 __IO uint32_t MODER;
896 __IO uint32_t OTYPER;
897 __IO uint32_t OSPEEDR;
898 __IO uint32_t PUPDR;
899 __IO uint32_t IDR;
900 __IO uint32_t ODR;
901 __IO uint32_t BSRR;
902 __IO uint32_t LCKR;
903 __IO uint32_t AFR[2];
905
910typedef struct
911{
912 __IO uint32_t CSR;
913 __IO uint32_t OTR;
914 __IO uint32_t HSOTR;
916
921typedef struct
922{
923 uint32_t RESERVED1;
924 __IO uint32_t PMCR;
925 __IO uint32_t EXTICR[4];
926 __IO uint32_t CFGR;
927 uint32_t RESERVED2;
928 __IO uint32_t CCCSR;
929 __IO uint32_t CCVR;
930 __IO uint32_t CCCR;
933
938typedef struct
939{
940 __IO uint32_t CR1;
941 __IO uint32_t CR2;
942 __IO uint32_t OAR1;
943 __IO uint32_t OAR2;
944 __IO uint32_t TIMINGR;
945 __IO uint32_t TIMEOUTR;
946 __IO uint32_t ISR;
947 __IO uint32_t ICR;
948 __IO uint32_t PECR;
949 __IO uint32_t RXDR;
950 __IO uint32_t TXDR;
952
957typedef struct
958{
959 __IO uint32_t KR;
960 __IO uint32_t PR;
961 __IO uint32_t RLR;
962 __IO uint32_t SR;
963 __IO uint32_t WINR;
965
966
970typedef struct
971{
972 __IO uint32_t CONFR0;
973 __IO uint32_t CONFR1;
974 __IO uint32_t CONFR2;
975 __IO uint32_t CONFR3;
976 __IO uint32_t CONFR4;
977 __IO uint32_t CONFR5;
978 __IO uint32_t CONFR6;
979 __IO uint32_t CONFR7;
980 uint32_t Reserved20[4]; /* Reserved Address offset: 20h-2Ch */
981 __IO uint32_t CR;
982 __IO uint32_t SR;
983 __IO uint32_t CFR;
984 uint32_t Reserved3c; /* Reserved Address offset: 3Ch */
985 __IO uint32_t DIR;
986 __IO uint32_t DOR;
987 uint32_t Reserved48[2]; /* Reserved Address offset: 48h-4Ch */
988 __IO uint32_t QMEM0[16];
989 __IO uint32_t QMEM1[16];
990 __IO uint32_t QMEM2[16];
991 __IO uint32_t QMEM3[16];
992 __IO uint32_t HUFFMIN[16];
993 __IO uint32_t HUFFBASE[32];
994 __IO uint32_t HUFFSYMB[84];
995 __IO uint32_t DHTMEM[103];
996 uint32_t Reserved4FC; /* Reserved Address offset: 4FCh */
997 __IO uint32_t HUFFENC_AC0[88];
998 __IO uint32_t HUFFENC_AC1[88];
999 __IO uint32_t HUFFENC_DC0[8];
1000 __IO uint32_t HUFFENC_DC1[8];
1002} JPEG_TypeDef;
1003
1008typedef struct
1009{
1010 uint32_t RESERVED0[2];
1011 __IO uint32_t SSCR;
1012 __IO uint32_t BPCR;
1013 __IO uint32_t AWCR;
1014 __IO uint32_t TWCR;
1015 __IO uint32_t GCR;
1016 uint32_t RESERVED1[2];
1017 __IO uint32_t SRCR;
1018 uint32_t RESERVED2[1];
1019 __IO uint32_t BCCR;
1020 uint32_t RESERVED3[1];
1021 __IO uint32_t IER;
1022 __IO uint32_t ISR;
1023 __IO uint32_t ICR;
1024 __IO uint32_t LIPCR;
1025 __IO uint32_t CPSR;
1026 __IO uint32_t CDSR;
1027} LTDC_TypeDef;
1028
1033typedef struct
1034{
1035 __IO uint32_t CR;
1036 __IO uint32_t WHPCR;
1037 __IO uint32_t WVPCR;
1038 __IO uint32_t CKCR;
1039 __IO uint32_t PFCR;
1040 __IO uint32_t CACR;
1041 __IO uint32_t DCCR;
1042 __IO uint32_t BFCR;
1043 uint32_t RESERVED0[2];
1044 __IO uint32_t CFBAR;
1045 __IO uint32_t CFBLR;
1046 __IO uint32_t CFBLNR;
1047 uint32_t RESERVED1[3];
1048 __IO uint32_t CLUTWR;
1051
1056typedef struct
1057{
1058 __IO uint32_t CR1;
1059 __IO uint32_t CSR1;
1060 __IO uint32_t CR2;
1061 __IO uint32_t CR3;
1062 __IO uint32_t CPUCR;
1063 uint32_t RESERVED0;
1064 __IO uint32_t SRDCR;
1065 uint32_t RESERVED1;
1066 __IO uint32_t WKUPCR;
1067 __IO uint32_t WKUPFR;
1068 __IO uint32_t WKUPEPR;
1069} PWR_TypeDef;
1070
1075typedef struct
1076{
1077 __IO uint32_t CR;
1078 __IO uint32_t HSICFGR;
1079 __IO uint32_t CRRCR;
1080 __IO uint32_t CSICFGR;
1081 __IO uint32_t CFGR;
1082 uint32_t RESERVED1;
1083 __IO uint32_t CDCFGR1;
1084 __IO uint32_t CDCFGR2;
1085 __IO uint32_t SRDCFGR;
1086 uint32_t RESERVED2;
1087 __IO uint32_t PLLCKSELR;
1088 __IO uint32_t PLLCFGR;
1089 __IO uint32_t PLL1DIVR;
1090 __IO uint32_t PLL1FRACR;
1091 __IO uint32_t PLL2DIVR;
1092 __IO uint32_t PLL2FRACR;
1093 __IO uint32_t PLL3DIVR;
1094 __IO uint32_t PLL3FRACR;
1095 uint32_t RESERVED3;
1096 __IO uint32_t CDCCIPR;
1097 __IO uint32_t CDCCIP1R;
1098 __IO uint32_t CDCCIP2R;
1099 __IO uint32_t SRDCCIPR;
1100 uint32_t RESERVED4;
1101 __IO uint32_t CIER;
1102 __IO uint32_t CIFR;
1103 __IO uint32_t CICR;
1104 uint32_t RESERVED5;
1105 __IO uint32_t BDCR;
1106 __IO uint32_t CSR;
1107 uint32_t RESERVED6;
1108 __IO uint32_t AHB3RSTR;
1109 __IO uint32_t AHB1RSTR;
1110 __IO uint32_t AHB2RSTR;
1111 __IO uint32_t AHB4RSTR;
1112 __IO uint32_t APB3RSTR;
1113 __IO uint32_t APB1LRSTR;
1114 __IO uint32_t APB1HRSTR;
1115 __IO uint32_t APB2RSTR;
1116 __IO uint32_t APB4RSTR;
1117 uint32_t RESERVED7;
1118 uint32_t RESERVED8;
1119 __IO uint32_t SRDAMR;
1120 uint32_t RESERVED9;
1121 __IO uint32_t CKGAENR;
1122 uint32_t RESERVED10[31];
1123 __IO uint32_t RSR;
1124 __IO uint32_t AHB3ENR;
1125 __IO uint32_t AHB1ENR;
1126 __IO uint32_t AHB2ENR;
1127 __IO uint32_t AHB4ENR;
1128 __IO uint32_t APB3ENR;
1129 __IO uint32_t APB1LENR;
1130 __IO uint32_t APB1HENR;
1131 __IO uint32_t APB2ENR;
1132 __IO uint32_t APB4ENR;
1133 uint32_t RESERVED12;
1134 __IO uint32_t AHB3LPENR;
1135 __IO uint32_t AHB1LPENR;
1136 __IO uint32_t AHB2LPENR;
1137 __IO uint32_t AHB4LPENR;
1138 __IO uint32_t APB3LPENR;
1139 __IO uint32_t APB1LLPENR;
1140 __IO uint32_t APB1HLPENR;
1141 __IO uint32_t APB2LPENR;
1142 __IO uint32_t APB4LPENR;
1143 uint32_t RESERVED13[4];
1145} RCC_TypeDef;
1146
1147
1151typedef struct
1152{
1153 __IO uint32_t TR;
1154 __IO uint32_t DR;
1155 __IO uint32_t SSR;
1156 __IO uint32_t ICSR;
1157 __IO uint32_t PRER;
1158 __IO uint32_t WUTR;
1159 __IO uint32_t CR;
1160 uint32_t RESERVED0;
1161 uint32_t RESERVED1;
1162 __IO uint32_t WPR;
1163 __IO uint32_t CALR;
1164 __IO uint32_t SHIFTR;
1165 __IO uint32_t TSTR;
1166 __IO uint32_t TSDR;
1167 __IO uint32_t TSSSR;
1168 uint32_t RESERVED2;
1169 __IO uint32_t ALRMAR;
1170 __IO uint32_t ALRMASSR;
1171 __IO uint32_t ALRMBR;
1172 __IO uint32_t ALRMBSSR;
1173 __IO uint32_t SR;
1174 __IO uint32_t MISR;
1175 uint32_t RESERVED3;
1176 __IO uint32_t SCR;
1177 __IO uint32_t CFGR;
1178} RTC_TypeDef;
1179
1183typedef struct
1184{
1185 __IO uint32_t CR1;
1186 __IO uint32_t CR2;
1187 uint32_t RESERVED0;
1188 __IO uint32_t FLTCR;
1189 __IO uint32_t ATCR1;
1190 __IO uint32_t ATSEEDR;
1191 __IO uint32_t ATOR;
1192 uint32_t RESERVED1[4];
1193 __IO uint32_t IER;
1194 __IO uint32_t SR;
1195 __IO uint32_t MISR;
1196 uint32_t RESERVED2;
1197 __IO uint32_t SCR;
1198 __IO uint32_t COUNTR;
1199 uint32_t RESERVED3[3];
1200 __IO uint32_t CFGR;
1201 uint32_t RESERVED4[43];
1202 __IO uint32_t BKP0R;
1203 __IO uint32_t BKP1R;
1204 __IO uint32_t BKP2R;
1205 __IO uint32_t BKP3R;
1206 __IO uint32_t BKP4R;
1207 __IO uint32_t BKP5R;
1208 __IO uint32_t BKP6R;
1209 __IO uint32_t BKP7R;
1210 __IO uint32_t BKP8R;
1211 __IO uint32_t BKP9R;
1212 __IO uint32_t BKP10R;
1213 __IO uint32_t BKP11R;
1214 __IO uint32_t BKP12R;
1215 __IO uint32_t BKP13R;
1216 __IO uint32_t BKP14R;
1217 __IO uint32_t BKP15R;
1218 __IO uint32_t BKP16R;
1219 __IO uint32_t BKP17R;
1220 __IO uint32_t BKP18R;
1221 __IO uint32_t BKP19R;
1222 __IO uint32_t BKP20R;
1223 __IO uint32_t BKP21R;
1224 __IO uint32_t BKP22R;
1225 __IO uint32_t BKP23R;
1226 __IO uint32_t BKP24R;
1227 __IO uint32_t BKP25R;
1228 __IO uint32_t BKP26R;
1229 __IO uint32_t BKP27R;
1230 __IO uint32_t BKP28R;
1231 __IO uint32_t BKP29R;
1232 __IO uint32_t BKP30R;
1233 __IO uint32_t BKP31R;
1234} TAMP_TypeDef;
1235
1240typedef struct
1241{
1242 __IO uint32_t GCR;
1243 uint32_t RESERVED0[16];
1244 __IO uint32_t PDMCR;
1245 __IO uint32_t PDMDLY;
1246} SAI_TypeDef;
1247
1248typedef struct
1249{
1250 __IO uint32_t CR1;
1251 __IO uint32_t CR2;
1252 __IO uint32_t FRCR;
1253 __IO uint32_t SLOTR;
1254 __IO uint32_t IMR;
1255 __IO uint32_t SR;
1256 __IO uint32_t CLRFR;
1257 __IO uint32_t DR;
1259
1264typedef struct
1265{
1266 __IO uint32_t CR;
1267 __IO uint32_t IMR;
1268 __IO uint32_t SR;
1269 __IO uint32_t IFCR;
1270 __IO uint32_t DR;
1271 __IO uint32_t CSR;
1272 __IO uint32_t DIR;
1273 uint32_t RESERVED2;
1275
1276
1281typedef struct
1282{
1283 __IO uint32_t POWER;
1284 __IO uint32_t CLKCR;
1285 __IO uint32_t ARG;
1286 __IO uint32_t CMD;
1287 __I uint32_t RESPCMD;
1288 __I uint32_t RESP1;
1289 __I uint32_t RESP2;
1290 __I uint32_t RESP3;
1291 __I uint32_t RESP4;
1292 __IO uint32_t DTIMER;
1293 __IO uint32_t DLEN;
1294 __IO uint32_t DCTRL;
1295 __I uint32_t DCOUNT;
1296 __I uint32_t STA;
1297 __IO uint32_t ICR;
1298 __IO uint32_t MASK;
1299 __IO uint32_t ACKTIME;
1300 uint32_t RESERVED0[3];
1301 __IO uint32_t IDMACTRL;
1302 __IO uint32_t IDMABSIZE;
1303 __IO uint32_t IDMABASE0;
1304 __IO uint32_t IDMABASE1;
1305 uint32_t RESERVED1[8];
1306 __IO uint32_t FIFO;
1307 uint32_t RESERVED2[222];
1308 __IO uint32_t IPVR;
1310
1311
1316typedef struct
1317{
1318 __IO uint32_t CR;
1319 __IO uint32_t CFGR;
1320} DLYB_TypeDef;
1321
1326typedef struct
1327{
1328 __IO uint32_t R[32];
1329 __IO uint32_t RLR[32];
1330 __IO uint32_t C1IER;
1331 __IO uint32_t C1ICR;
1332 __IO uint32_t C1ISR;
1333 __IO uint32_t C1MISR;
1334 uint32_t Reserved[12]; /* Reserved Address offset: 110h-13Ch */
1335 __IO uint32_t CR;
1336 __IO uint32_t KEYR;
1338} HSEM_TypeDef;
1339
1340typedef struct
1341{
1342 __IO uint32_t IER;
1343 __IO uint32_t ICR;
1344 __IO uint32_t ISR;
1345 __IO uint32_t MISR;
1347
1352typedef struct
1353{
1354 __IO uint32_t CR1;
1355 __IO uint32_t CR2;
1356 __IO uint32_t CFG1;
1357 __IO uint32_t CFG2;
1358 __IO uint32_t IER;
1359 __IO uint32_t SR;
1360 __IO uint32_t IFCR;
1361 uint32_t RESERVED0;
1362 __IO uint32_t TXDR;
1363 uint32_t RESERVED1[3];
1364 __IO uint32_t RXDR;
1365 uint32_t RESERVED2[3];
1366 __IO uint32_t CRCPOLY;
1367 __IO uint32_t TXCRC;
1368 __IO uint32_t RXCRC;
1369 __IO uint32_t UDRDR;
1370 __IO uint32_t I2SCFGR;
1372} SPI_TypeDef;
1373
1377typedef struct
1378{
1379 __IO uint32_t CFGR1;
1380 uint32_t RESERVED0;
1381 __IO uint32_t T0VALR1;
1382 uint32_t RESERVED1;
1383 __IO uint32_t RAMPVALR;
1384 __IO uint32_t ITR1;
1385 uint32_t RESERVED2;
1386 __IO uint32_t DR;
1387 __IO uint32_t SR;
1388 __IO uint32_t ITENR;
1389 __IO uint32_t ICIFR;
1390 __IO uint32_t OR;
1391}
1393
1398typedef struct
1399{
1400 __IO uint32_t CR1;
1401 __IO uint32_t CR2;
1402 __IO uint32_t SMCR;
1403 __IO uint32_t DIER;
1404 __IO uint32_t SR;
1405 __IO uint32_t EGR;
1406 __IO uint32_t CCMR1;
1407 __IO uint32_t CCMR2;
1408 __IO uint32_t CCER;
1409 __IO uint32_t CNT;
1410 __IO uint32_t PSC;
1411 __IO uint32_t ARR;
1412 __IO uint32_t RCR;
1413 __IO uint32_t CCR1;
1414 __IO uint32_t CCR2;
1415 __IO uint32_t CCR3;
1416 __IO uint32_t CCR4;
1417 __IO uint32_t BDTR;
1418 __IO uint32_t DCR;
1419 __IO uint32_t DMAR;
1420 uint32_t RESERVED1;
1421 __IO uint32_t CCMR3;
1422 __IO uint32_t CCR5;
1423 __IO uint32_t CCR6;
1424 __IO uint32_t AF1;
1425 __IO uint32_t AF2;
1426 __IO uint32_t TISEL;
1427} TIM_TypeDef;
1428
1432typedef struct
1433{
1434 __IO uint32_t ISR;
1435 __IO uint32_t ICR;
1436 __IO uint32_t IER;
1437 __IO uint32_t CFGR;
1438 __IO uint32_t CR;
1439 __IO uint32_t CMP;
1440 __IO uint32_t ARR;
1441 __IO uint32_t CNT;
1442 uint32_t RESERVED1;
1443 __IO uint32_t CFGR2;
1445
1449typedef struct
1450{
1451 __IO uint32_t SR;
1452 __IO uint32_t ICFR;
1453 __IO uint32_t OR;
1455
1456typedef struct
1457{
1458 __IO uint32_t CFGR;
1459} COMP_TypeDef;
1460
1461typedef struct
1462{
1463 __IO uint32_t CFGR;
1469typedef struct
1470{
1471 __IO uint32_t CR1;
1472 __IO uint32_t CR2;
1473 __IO uint32_t CR3;
1474 __IO uint32_t BRR;
1475 __IO uint32_t GTPR;
1476 __IO uint32_t RTOR;
1477 __IO uint32_t RQR;
1478 __IO uint32_t ISR;
1479 __IO uint32_t ICR;
1480 __IO uint32_t RDR;
1481 __IO uint32_t TDR;
1482 __IO uint32_t PRESC;
1484
1488typedef struct
1489{
1490 __IO uint32_t CR;
1491 __IO uint32_t BRR;
1492 uint32_t RESERVED1;
1493 __IO uint32_t ISR;
1494 __IO uint32_t ICR;
1495 __IO uint32_t IER;
1496 __IO uint32_t RFL;
1497 __IO uint32_t TDR;
1498 __IO uint32_t RDR;
1499 __IO uint32_t OR;
1501
1506typedef struct
1507{
1508 __IO uint32_t CR;
1509 __IO uint32_t CFR;
1510 __IO uint32_t SR;
1511} WWDG_TypeDef;
1512
1513
1517typedef struct
1518{
1519 __IO uint32_t CR;
1520 __IO uint32_t SR;
1521 __IO uint32_t FAR;
1522 __IO uint32_t FDRL;
1523 __IO uint32_t FDRH;
1524 __IO uint32_t FECR;
1526
1527typedef struct
1528{
1529 __IO uint32_t IER;
1541typedef struct
1542{
1543 __IO uint32_t CR;
1544 __IO uint32_t SR;
1545 __IO uint32_t DR;
1546 uint32_t RESERVED;
1547 __IO uint32_t HTCR;
1548} RNG_TypeDef;
1549
1554typedef struct
1555{
1556 __IO uint32_t CR;
1557 __IO uint32_t WRFR;
1558 __IO uint32_t CWRFR;
1559 __IO uint32_t RDFR;
1560 __IO uint32_t CRDFR;
1561 __IO uint32_t SR;
1562 __IO uint32_t CLRFR;
1563 uint32_t RESERVED[57];
1564 __IO uint32_t DINR0;
1565 __IO uint32_t DINR1;
1566 __IO uint32_t DINR2;
1567 __IO uint32_t DINR3;
1568 __IO uint32_t DINR4;
1569 __IO uint32_t DINR5;
1570 __IO uint32_t DINR6;
1571 __IO uint32_t DINR7;
1572 __IO uint32_t DINR8;
1573 __IO uint32_t DINR9;
1574 __IO uint32_t DINR10;
1575 __IO uint32_t DINR11;
1576 __IO uint32_t DINR12;
1577 __IO uint32_t DINR13;
1578 __IO uint32_t DINR14;
1579 __IO uint32_t DINR15;
1580 __IO uint32_t DINR16;
1581 __IO uint32_t DINR17;
1582 __IO uint32_t DINR18;
1583 __IO uint32_t DINR19;
1584 __IO uint32_t DINR20;
1585 __IO uint32_t DINR21;
1586 __IO uint32_t DINR22;
1587 __IO uint32_t DINR23;
1588 __IO uint32_t DINR24;
1589 __IO uint32_t DINR25;
1590 __IO uint32_t DINR26;
1591 __IO uint32_t DINR27;
1592 __IO uint32_t DINR28;
1593 __IO uint32_t DINR29;
1594 __IO uint32_t DINR30;
1595 __IO uint32_t DINR31;
1596 __IO uint32_t DOUTR0;
1597 __IO uint32_t DOUTR1;
1598 __IO uint32_t DOUTR2;
1599 __IO uint32_t DOUTR3;
1600 __IO uint32_t DOUTR4;
1601 __IO uint32_t DOUTR5;
1602 __IO uint32_t DOUTR6;
1603 __IO uint32_t DOUTR7;
1604 __IO uint32_t DOUTR8;
1605 __IO uint32_t DOUTR9;
1606 __IO uint32_t DOUTR10;
1607 __IO uint32_t DOUTR11;
1608 __IO uint32_t DOUTR12;
1609 __IO uint32_t DOUTR13;
1610 __IO uint32_t DOUTR14;
1611 __IO uint32_t DOUTR15;
1612 __IO uint32_t DOUTR16;
1613 __IO uint32_t DOUTR17;
1614 __IO uint32_t DOUTR18;
1615 __IO uint32_t DOUTR19;
1616 __IO uint32_t DOUTR20;
1617 __IO uint32_t DOUTR21;
1618 __IO uint32_t DOUTR22;
1619 __IO uint32_t DOUTR23;
1620 __IO uint32_t DOUTR24;
1621 __IO uint32_t DOUTR25;
1622 __IO uint32_t DOUTR26;
1623 __IO uint32_t DOUTR27;
1624 __IO uint32_t DOUTR28;
1625 __IO uint32_t DOUTR29;
1626 __IO uint32_t DOUTR30;
1627 __IO uint32_t DOUTR31;
1629
1630
1634typedef struct
1635{
1636 __IO uint32_t GOTGCTL;
1637 __IO uint32_t GOTGINT;
1638 __IO uint32_t GAHBCFG;
1639 __IO uint32_t GUSBCFG;
1640 __IO uint32_t GRSTCTL;
1641 __IO uint32_t GINTSTS;
1642 __IO uint32_t GINTMSK;
1643 __IO uint32_t GRXSTSR;
1644 __IO uint32_t GRXSTSP;
1645 __IO uint32_t GRXFSIZ;
1646 __IO uint32_t DIEPTXF0_HNPTXFSIZ;
1647 __IO uint32_t HNPTXSTS;
1648 uint32_t Reserved30[2];
1649 __IO uint32_t GCCFG;
1650 __IO uint32_t CID;
1651 __IO uint32_t GSNPSID; /* USB_OTG core ID 040h*/
1652 __IO uint32_t GHWCFG1; /* User HW config1 044h*/
1653 __IO uint32_t GHWCFG2; /* User HW config2 048h*/
1654 __IO uint32_t GHWCFG3;
1655 uint32_t Reserved6;
1656 __IO uint32_t GLPMCFG;
1657 __IO uint32_t GPWRDN;
1658 __IO uint32_t GDFIFOCFG;
1659 __IO uint32_t GADPCTL;
1660 uint32_t Reserved43[39];
1661 __IO uint32_t HPTXFSIZ;
1662 __IO uint32_t DIEPTXF[0x0F];
1664
1665
1669typedef struct
1670{
1671 __IO uint32_t DCFG;
1672 __IO uint32_t DCTL;
1673 __IO uint32_t DSTS;
1674 uint32_t Reserved0C;
1675 __IO uint32_t DIEPMSK;
1676 __IO uint32_t DOEPMSK;
1677 __IO uint32_t DAINT;
1678 __IO uint32_t DAINTMSK;
1679 uint32_t Reserved20;
1680 uint32_t Reserved9;
1681 __IO uint32_t DVBUSDIS;
1682 __IO uint32_t DVBUSPULSE;
1683 __IO uint32_t DTHRCTL;
1684 __IO uint32_t DIEPEMPMSK;
1685 __IO uint32_t DEACHINT;
1686 __IO uint32_t DEACHMSK;
1687 uint32_t Reserved40;
1688 __IO uint32_t DINEP1MSK;
1689 uint32_t Reserved44[15];
1690 __IO uint32_t DOUTEP1MSK;
1692
1693
1697typedef struct
1698{
1699 __IO uint32_t DIEPCTL;
1700 uint32_t Reserved04;
1701 __IO uint32_t DIEPINT;
1702 uint32_t Reserved0C;
1703 __IO uint32_t DIEPTSIZ;
1704 __IO uint32_t DIEPDMA;
1705 __IO uint32_t DTXFSTS;
1706 uint32_t Reserved18;
1708
1709
1713typedef struct
1714{
1715 __IO uint32_t DOEPCTL;
1716 uint32_t Reserved04;
1717 __IO uint32_t DOEPINT;
1718 uint32_t Reserved0C;
1719 __IO uint32_t DOEPTSIZ;
1720 __IO uint32_t DOEPDMA;
1721 uint32_t Reserved18[2];
1723
1724
1728typedef struct
1729{
1730 __IO uint32_t HCFG;
1731 __IO uint32_t HFIR;
1732 __IO uint32_t HFNUM;
1733 uint32_t Reserved40C;
1734 __IO uint32_t HPTXSTS;
1735 __IO uint32_t HAINT;
1736 __IO uint32_t HAINTMSK;
1738
1742typedef struct
1743{
1744 __IO uint32_t HCCHAR;
1745 __IO uint32_t HCSPLT;
1746 __IO uint32_t HCINT;
1747 __IO uint32_t HCINTMSK;
1748 __IO uint32_t HCTSIZ;
1749 __IO uint32_t HCDMA;
1750 uint32_t Reserved[2];
1760typedef struct
1761{
1762 __IO uint32_t CR;
1763 uint32_t RESERVED;
1764 __IO uint32_t DCR1;
1765 __IO uint32_t DCR2;
1766 __IO uint32_t DCR3;
1767 __IO uint32_t DCR4;
1768 uint32_t RESERVED1[2];
1769 __IO uint32_t SR;
1770 __IO uint32_t FCR;
1771 uint32_t RESERVED2[6];
1772 __IO uint32_t DLR;
1773 uint32_t RESERVED3;
1774 __IO uint32_t AR;
1775 uint32_t RESERVED4;
1776 __IO uint32_t DR;
1777 uint32_t RESERVED5[11];
1778 __IO uint32_t PSMKR;
1779 uint32_t RESERVED6;
1780 __IO uint32_t PSMAR;
1781 uint32_t RESERVED7;
1782 __IO uint32_t PIR;
1783 uint32_t RESERVED8[27];
1784 __IO uint32_t CCR;
1785 uint32_t RESERVED9;
1786 __IO uint32_t TCR;
1787 uint32_t RESERVED10;
1788 __IO uint32_t IR;
1789 uint32_t RESERVED11[3];
1790 __IO uint32_t ABR;
1791 uint32_t RESERVED12[3];
1792 __IO uint32_t LPTR;
1793 uint32_t RESERVED13[3];
1794 __IO uint32_t WPCCR;
1795 uint32_t RESERVED14;
1796 __IO uint32_t WPTCR;
1797 uint32_t RESERVED15;
1798 __IO uint32_t WPIR;
1799 uint32_t RESERVED16[3];
1800 __IO uint32_t WPABR;
1801 uint32_t RESERVED17[7];
1802 __IO uint32_t WCCR;
1803 uint32_t RESERVED18;
1804 __IO uint32_t WTCR;
1805 uint32_t RESERVED19;
1806 __IO uint32_t WIR;
1807 uint32_t RESERVED20[3];
1808 __IO uint32_t WABR;
1809 uint32_t RESERVED21[23];
1810 __IO uint32_t HLCR;
1811 uint32_t RESERVED22[122];
1812 __IO uint32_t HWCFGR;
1813 __IO uint32_t VER;
1814 __IO uint32_t ID;
1815 __IO uint32_t MID;
1817
1825typedef struct
1826{
1827 __IO uint32_t CR;
1828 __IO uint32_t PCR[3];
1830
1839typedef struct
1840{
1841 uint32_t RESERVED0[2036];
1842 __IO uint32_t AXI_PERIPH_ID_4;
1843 uint32_t AXI_PERIPH_ID_5;
1844 uint32_t AXI_PERIPH_ID_6;
1845 uint32_t AXI_PERIPH_ID_7;
1846 __IO uint32_t AXI_PERIPH_ID_0;
1847 __IO uint32_t AXI_PERIPH_ID_1;
1848 __IO uint32_t AXI_PERIPH_ID_2;
1849 __IO uint32_t AXI_PERIPH_ID_3;
1850 __IO uint32_t AXI_COMP_ID_0;
1851 __IO uint32_t AXI_COMP_ID_1;
1852 __IO uint32_t AXI_COMP_ID_2;
1853 __IO uint32_t AXI_COMP_ID_3;
1854 uint32_t RESERVED1[2];
1855 __IO uint32_t AXI_TARG1_FN_MOD_ISS_BM;
1856 uint32_t RESERVED2[6];
1857 __IO uint32_t AXI_TARG1_FN_MOD2;
1858 uint32_t RESERVED3;
1859 __IO uint32_t AXI_TARG1_FN_MOD_LB;
1860 uint32_t RESERVED4[54];
1861 __IO uint32_t AXI_TARG1_FN_MOD;
1862 uint32_t RESERVED5[959];
1863 __IO uint32_t AXI_TARG2_FN_MOD_ISS_BM;
1864 uint32_t RESERVED6[6];
1865 __IO uint32_t AXI_TARG2_FN_MOD2;
1866 uint32_t RESERVED7;
1867 __IO uint32_t AXI_TARG2_FN_MOD_LB;
1868 uint32_t RESERVED8[54];
1869 __IO uint32_t AXI_TARG2_FN_MOD;
1870 uint32_t RESERVED9[959];
1871 __IO uint32_t AXI_TARG3_FN_MOD_ISS_BM;
1872 uint32_t RESERVED10[1023];
1873 __IO uint32_t AXI_TARG4_FN_MOD_ISS_BM;
1874 uint32_t RESERVED11[1023];
1875 __IO uint32_t AXI_TARG5_FN_MOD_ISS_BM;
1876 uint32_t RESERVED12[1023];
1877 __IO uint32_t AXI_TARG6_FN_MOD_ISS_BM;
1878 uint32_t RESERVED13[1023];
1879 __IO uint32_t AXI_TARG7_FN_MOD_ISS_BM;
1880 uint32_t RESERVED14[6];
1881 __IO uint32_t AXI_TARG7_FN_MOD2;
1882 uint32_t RESERVED15;
1883 __IO uint32_t AXI_TARG7_FN_MOD_LB;
1884 uint32_t RESERVED16[54];
1885 __IO uint32_t AXI_TARG7_FN_MOD;
1886 uint32_t RESERVED17[959];
1887 __IO uint32_t AXI_TARG8_FN_MOD_ISS_BM;
1888 uint32_t RESERVED117[6];
1889 __IO uint32_t AXI_TARG8_FN_MOD2;
1890 uint32_t RESERVED118[56];
1891 __IO uint32_t AXI_TARG8_FN_MOD;
1892 uint32_t RESERVED119[959];
1894 uint32_t RESERVED120[6];
1896 uint32_t RESERVED121[56];
1898 uint32_t RESERVED122[959];
1900 uint32_t RESERVED123[6];
1902 uint32_t RESERVED124[56];
1904 uint32_t RESERVED125[968];
1906 uint32_t RESERVED126[55293];
1907 __IO uint32_t AXI_INI1_FN_MOD2;
1908 __IO uint32_t AXI_INI1_FN_MOD_AHB;
1909 uint32_t RESERVED18[53];
1910 __IO uint32_t AXI_INI1_READ_QOS;
1911 __IO uint32_t AXI_INI1_WRITE_QOS;
1912 __IO uint32_t AXI_INI1_FN_MOD;
1913 uint32_t RESERVED19[1021];
1914 __IO uint32_t AXI_INI2_READ_QOS;
1915 __IO uint32_t AXI_INI2_WRITE_QOS;
1916 __IO uint32_t AXI_INI2_FN_MOD;
1917 uint32_t RESERVED20[966];
1918 __IO uint32_t AXI_INI3_FN_MOD2;
1919 __IO uint32_t AXI_INI3_FN_MOD_AHB;
1920 uint32_t RESERVED21[53];
1921 __IO uint32_t AXI_INI3_READ_QOS;
1922 __IO uint32_t AXI_INI3_WRITE_QOS;
1923 __IO uint32_t AXI_INI3_FN_MOD;
1924 uint32_t RESERVED22[1021];
1925 __IO uint32_t AXI_INI4_READ_QOS;
1926 __IO uint32_t AXI_INI4_WRITE_QOS;
1927 __IO uint32_t AXI_INI4_FN_MOD;
1928 uint32_t RESERVED23[1021];
1929 __IO uint32_t AXI_INI5_READ_QOS;
1930 __IO uint32_t AXI_INI5_WRITE_QOS;
1931 __IO uint32_t AXI_INI5_FN_MOD;
1932 uint32_t RESERVED24[1021];
1933 __IO uint32_t AXI_INI6_READ_QOS;
1934 __IO uint32_t AXI_INI6_WRITE_QOS;
1935 __IO uint32_t AXI_INI6_FN_MOD;
1936 uint32_t RESERVED25[966];
1939 uint32_t RESERVED26[53];
1940 __IO uint32_t AXI_INI7_READ_QOS;
1941 __IO uint32_t AXI_INI7_WRITE_QOS;
1942 __IO uint32_t AXI_INI7_FN_MOD;
1944} GPV_TypeDef;
1945
1949#define CD_ITCMRAM_BASE (0x00000000UL)
1950#define CD_DTCMRAM_BASE (0x20000000UL)
1951#define CD_AXIFLASH_BASE (0x08000000UL)
1953#define CD_AXISRAM1_BASE (0x24000000UL)
1954#define CD_AXISRAM2_BASE (0x24040000UL)
1955#define CD_AXISRAM3_BASE (0x240A0000UL)
1956#define CD_AHBSRAM1_BASE (0x30000000UL)
1957#define CD_AHBSRAM2_BASE (0x30010000UL)
1959#define SRD_BKPSRAM_BASE (0x38800000UL)
1960#define SRD_SRAM_BASE (0x38000000UL)
1962#define OCTOSPI1_BASE (0x90000000UL)
1963#define OCTOSPI2_BASE (0x70000000UL)
1965#define FLASH_BANK1_BASE (0x08000000UL)
1966#define FLASH_BANK2_BASE (0x08100000UL)
1967#define FLASH_END (0x081FFFFFUL)
1969/* Legacy define */
1970#define FLASH_BASE FLASH_BANK1_BASE
1971#define D1_AXISRAM_BASE CD_AXISRAM1_BASE
1972
1973#define FLASH_OTP_BASE (0x08FFF000UL)
1974#define FLASH_OTP_END (0x08FFF3FFUL)
1978#define UID_BASE (0x08FFF800UL)
1979#define FLASHSIZE_BASE (0x08FFF80CUL)
1980#define PACKAGE_BASE (0x08FFF80EUL)
1982#define PERIPH_BASE (0x40000000UL)
1984#define CD_APB1PERIPH_BASE PERIPH_BASE
1985#define CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
1986#define CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
1987#define CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL)
1989#define CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL)
1990#define CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL)
1992#define SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL)
1993#define SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL)
1996#define APB1PERIPH_BASE PERIPH_BASE
1997#define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
1998#define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
1999#define AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL)
2000
2002#define MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL)
2003#define DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL)
2004#define FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL)
2005#define JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL)
2006#define FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL)
2007#define OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL)
2008#define DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL)
2009#define SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL)
2010#define DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL)
2011#define RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL)
2012#define OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL)
2013#define DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL)
2014#define OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL)
2015
2018#define DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL)
2019#define DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL)
2020#define DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL)
2021#define ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL)
2022#define ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL)
2023#define ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL)
2024#define CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL)
2025
2027#define USB1_OTG_HS_PERIPH_BASE (0x40040000UL)
2028#define USB_OTG_GLOBAL_BASE (0x000UL)
2029#define USB_OTG_DEVICE_BASE (0x800UL)
2030#define USB_OTG_IN_ENDPOINT_BASE (0x900UL)
2031#define USB_OTG_OUT_ENDPOINT_BASE (0xB00UL)
2032#define USB_OTG_EP_REG_SIZE (0x20UL)
2033#define USB_OTG_HOST_BASE (0x400UL)
2034#define USB_OTG_HOST_PORT_BASE (0x440UL)
2035#define USB_OTG_HOST_CHANNEL_BASE (0x500UL)
2036#define USB_OTG_HOST_CHANNEL_SIZE (0x20UL)
2037#define USB_OTG_PCGCCTL_BASE (0xE00UL)
2038#define USB_OTG_FIFO_BASE (0x1000UL)
2039#define USB_OTG_FIFO_SIZE (0x1000UL)
2040
2043#define DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL)
2044#define PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL)
2045#define HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL)
2046#define RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL)
2047#define SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL)
2048#define DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL)
2049#define BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL)
2050
2052#define GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL)
2053#define GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL)
2054#define GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL)
2055#define GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL)
2056#define GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL)
2057#define GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL)
2058#define GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL)
2059#define GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL)
2060#define GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL)
2061#define GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL)
2062#define GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL)
2063#define RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL)
2064#define PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL)
2065#define BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL)
2066#define DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL)
2067
2069#define LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL)
2070#define LTDC_Layer1_BASE (LTDC_BASE + 0x84UL)
2071#define LTDC_Layer2_BASE (LTDC_BASE + 0x104UL)
2072#define WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL)
2073
2075#define TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL)
2076#define TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL)
2077#define TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL)
2078#define TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL)
2079#define TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL)
2080#define TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL)
2081#define TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL)
2082#define TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL)
2083#define TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL)
2084#define LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL)
2085
2086#define SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL)
2087#define SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL)
2088#define SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL)
2089#define USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL)
2090#define USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL)
2091#define UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL)
2092#define UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL)
2093#define I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL)
2094#define I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL)
2095#define I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL)
2096#define CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL)
2097#define DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL)
2098#define UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL)
2099#define UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL)
2100#define CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL)
2101#define SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL)
2102#define OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL)
2103#define OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL)
2104#define OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL)
2105#define MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL)
2106#define FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL)
2107#define FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL)
2108#define FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL)
2109#define SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL)
2110
2113#define TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL)
2114#define TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL)
2115#define USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL)
2116#define USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL)
2117#define UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL)
2118#define USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL)
2119#define SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL)
2120#define SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL)
2121#define TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL)
2122#define TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL)
2123#define TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL)
2124#define SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL)
2125#define SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL)
2126#define SAI1_Block_A_BASE (SAI1_BASE + 0x004UL)
2127#define SAI1_Block_B_BASE (SAI1_BASE + 0x024UL)
2128#define SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL)
2129#define SAI2_Block_A_BASE (SAI2_BASE + 0x004UL)
2130#define SAI2_Block_B_BASE (SAI2_BASE + 0x024UL)
2131#define DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL)
2132#define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL)
2133#define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL)
2134#define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL)
2135#define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL)
2136#define DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL)
2137#define DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL)
2138#define DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL)
2139#define DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL)
2140#define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL)
2141#define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL)
2142#define DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL)
2143#define DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL)
2144#define DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL)
2145#define DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL)
2146#define DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL)
2147#define DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL)
2149#define EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL)
2150#define EXTI_D1_BASE (EXTI_BASE + 0x0080UL)
2151#define SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL)
2152#define LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL)
2153#define SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL)
2154#define I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL)
2155#define LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL)
2156#define LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL)
2157#define DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL)
2158#define COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL)
2159#define COMP1_BASE (COMP12_BASE + 0x0CUL)
2160#define COMP2_BASE (COMP12_BASE + 0x10UL)
2161#define VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL)
2162#define RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL)
2163#define TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL)
2164#define IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL)
2165
2166#define DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL)
2167
2168#define DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL)
2169#define DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL)
2170#define DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL)
2171#define DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL)
2172
2174#define GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL)
2175
2176#define BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL)
2177#define BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL)
2178#define BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL)
2179#define BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL)
2180#define BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL)
2181#define BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL)
2182#define BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL)
2183#define BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL)
2184
2185#define BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL)
2186#define BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL)
2187#define BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL)
2188#define BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL)
2189#define BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL)
2190#define BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL)
2191#define BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL)
2192#define BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL)
2193
2194
2195#define DMAMUX2_Channel0_BASE (DMAMUX2_BASE)
2196#define DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL)
2197#define DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL)
2198#define DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL)
2199#define DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL)
2200#define DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL)
2201#define DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL)
2202#define DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL)
2203
2204#define DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL)
2205#define DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL)
2206#define DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL)
2207#define DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL)
2208#define DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL)
2209#define DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL)
2210#define DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL)
2211#define DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL)
2212
2213#define DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL)
2214#define DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL)
2215
2216#define DMA1_Stream0_BASE (DMA1_BASE + 0x010UL)
2217#define DMA1_Stream1_BASE (DMA1_BASE + 0x028UL)
2218#define DMA1_Stream2_BASE (DMA1_BASE + 0x040UL)
2219#define DMA1_Stream3_BASE (DMA1_BASE + 0x058UL)
2220#define DMA1_Stream4_BASE (DMA1_BASE + 0x070UL)
2221#define DMA1_Stream5_BASE (DMA1_BASE + 0x088UL)
2222#define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL)
2223#define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL)
2224
2225#define DMA2_Stream0_BASE (DMA2_BASE + 0x010UL)
2226#define DMA2_Stream1_BASE (DMA2_BASE + 0x028UL)
2227#define DMA2_Stream2_BASE (DMA2_BASE + 0x040UL)
2228#define DMA2_Stream3_BASE (DMA2_BASE + 0x058UL)
2229#define DMA2_Stream4_BASE (DMA2_BASE + 0x070UL)
2230#define DMA2_Stream5_BASE (DMA2_BASE + 0x088UL)
2231#define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL)
2232#define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL)
2233
2234
2235#define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
2236#define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL)
2237#define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL)
2238#define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL)
2239#define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL)
2240#define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL)
2241#define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL)
2242#define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL)
2243#define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL)
2244#define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL)
2245#define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL)
2246#define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL)
2247#define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL)
2248#define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL)
2249#define DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL)
2250#define DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL)
2251
2252#define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL)
2253#define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL)
2254#define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL)
2255#define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL)
2256#define DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL)
2257#define DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL)
2258#define DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL)
2259#define DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL)
2260
2261#define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL)
2262#define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL)
2263
2265#define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL)
2266#define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL)
2267#define FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL)
2268#define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL)
2269#define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL)
2270
2271/* Debug MCU registers base address */
2272#define DBGMCU_BASE (0x5C001000UL)
2273
2274#define MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL)
2275#define MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL)
2276#define MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL)
2277#define MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL)
2278#define MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL)
2279#define MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL)
2280#define MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL)
2281#define MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL)
2282#define MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL)
2283#define MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL)
2284#define MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL)
2285#define MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL)
2286#define MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL)
2287#define MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL)
2288#define MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL)
2289#define MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL)
2290
2291/* GFXMMU virtual buffers base address */
2292#define GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL)
2293#define GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE)
2294#define GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL)
2295#define GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL)
2296#define GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL)
2297
2298#define RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL)
2299#define RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL)
2300#define RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL)
2301
2302
2303#define GPV_BASE (PERIPH_BASE + 0x11000000UL)
2312#define TIM2 ((TIM_TypeDef *) TIM2_BASE)
2313#define TIM3 ((TIM_TypeDef *) TIM3_BASE)
2314#define TIM4 ((TIM_TypeDef *) TIM4_BASE)
2315#define TIM5 ((TIM_TypeDef *) TIM5_BASE)
2316#define TIM6 ((TIM_TypeDef *) TIM6_BASE)
2317#define TIM7 ((TIM_TypeDef *) TIM7_BASE)
2318#define TIM13 ((TIM_TypeDef *) TIM13_BASE)
2319#define TIM14 ((TIM_TypeDef *) TIM14_BASE)
2320#define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
2321#define RTC ((RTC_TypeDef *) RTC_BASE)
2322#define TAMP ((TAMP_TypeDef *) TAMP_BASE)
2323#define WWDG1 ((WWDG_TypeDef *) WWDG1_BASE)
2324
2325
2326#define IWDG1 ((IWDG_TypeDef *) IWDG1_BASE)
2327#define SPI2 ((SPI_TypeDef *) SPI2_BASE)
2328#define SPI3 ((SPI_TypeDef *) SPI3_BASE)
2329#define SPI4 ((SPI_TypeDef *) SPI4_BASE)
2330#define SPI5 ((SPI_TypeDef *) SPI5_BASE)
2331#define SPI6 ((SPI_TypeDef *) SPI6_BASE)
2332#define USART2 ((USART_TypeDef *) USART2_BASE)
2333#define USART3 ((USART_TypeDef *) USART3_BASE)
2334#define USART6 ((USART_TypeDef *) USART6_BASE)
2335#define USART10 ((USART_TypeDef *) USART10_BASE)
2336#define UART7 ((USART_TypeDef *) UART7_BASE)
2337#define UART8 ((USART_TypeDef *) UART8_BASE)
2338#define UART9 ((USART_TypeDef *) UART9_BASE)
2339#define CRS ((CRS_TypeDef *) CRS_BASE)
2340#define UART4 ((USART_TypeDef *) UART4_BASE)
2341#define UART5 ((USART_TypeDef *) UART5_BASE)
2342#define I2C1 ((I2C_TypeDef *) I2C1_BASE)
2343#define I2C2 ((I2C_TypeDef *) I2C2_BASE)
2344#define I2C3 ((I2C_TypeDef *) I2C3_BASE)
2345#define I2C4 ((I2C_TypeDef *) I2C4_BASE)
2346#define FDCAN1 ((FDCAN_GlobalTypeDef *) FDCAN1_BASE)
2347#define FDCAN2 ((FDCAN_GlobalTypeDef *) FDCAN2_BASE)
2348#define FDCAN_CCU ((FDCAN_ClockCalibrationUnit_TypeDef *) FDCAN_CCU_BASE)
2349#define CEC ((CEC_TypeDef *) CEC_BASE)
2350#define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
2351#define PWR ((PWR_TypeDef *) PWR_BASE)
2352#define DAC1 ((DAC_TypeDef *) DAC1_BASE)
2353#define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
2354#define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
2355#define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
2356#define LPTIM3 ((LPTIM_TypeDef *) LPTIM3_BASE)
2357#define DTS ((DTS_TypeDef *) DTS_BASE)
2358
2359#define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
2360#define COMP12 ((COMPOPT_TypeDef *) COMP12_BASE)
2361#define COMP1 ((COMP_TypeDef *) COMP1_BASE)
2362#define COMP2 ((COMP_TypeDef *) COMP2_BASE)
2363#define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
2364#define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
2365#define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
2366#define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE)
2367
2368
2369#define EXTI ((EXTI_TypeDef *) EXTI_BASE)
2370#define EXTI_D1 ((EXTI_Core_TypeDef *) EXTI_D1_BASE)
2371#define TIM1 ((TIM_TypeDef *) TIM1_BASE)
2372#define SPI1 ((SPI_TypeDef *) SPI1_BASE)
2373#define TIM8 ((TIM_TypeDef *) TIM8_BASE)
2374#define USART1 ((USART_TypeDef *) USART1_BASE)
2375#define TIM12 ((TIM_TypeDef *) TIM12_BASE)
2376#define TIM15 ((TIM_TypeDef *) TIM15_BASE)
2377#define TIM16 ((TIM_TypeDef *) TIM16_BASE)
2378#define TIM17 ((TIM_TypeDef *) TIM17_BASE)
2379#define SAI1 ((SAI_TypeDef *) SAI1_BASE)
2380#define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
2381#define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
2382#define SAI2 ((SAI_TypeDef *) SAI2_BASE)
2383#define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
2384#define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
2385
2386#define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
2387#define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
2388#define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
2389#define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
2390#define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
2391#define DFSDM1_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
2392#define DFSDM1_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
2393#define DFSDM1_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
2394#define DFSDM1_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
2395#define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
2396#define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
2397#define DFSDM1_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
2398#define DFSDM1_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
2399#define DFSDM1_Filter4 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter4_BASE)
2400#define DFSDM1_Filter5 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter5_BASE)
2401#define DFSDM1_Filter6 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter6_BASE)
2402#define DFSDM1_Filter7 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter7_BASE)
2403#define DFSDM2_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM2_Channel0_BASE)
2404#define DFSDM2_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM2_Channel1_BASE)
2405#define DFSDM2_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM2_FLT0_BASE)
2406#define DMA2D ((DMA2D_TypeDef *) DMA2D_BASE)
2407#define DCMI ((DCMI_TypeDef *) DCMI_BASE)
2408#define PSSI ((PSSI_TypeDef *) PSSI_BASE)
2409#define RCC ((RCC_TypeDef *) RCC_BASE)
2410#define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
2411#define CRC ((CRC_TypeDef *) CRC_BASE)
2412
2413#define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
2414#define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
2415#define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
2416#define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
2417#define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
2418#define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
2419#define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
2420#define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
2421#define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
2422#define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
2423#define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
2424
2425#define ADC1 ((ADC_TypeDef *) ADC1_BASE)
2426#define ADC2 ((ADC_TypeDef *) ADC2_BASE)
2427#define ADC12_COMMON ((ADC_Common_TypeDef *) ADC12_COMMON_BASE)
2428
2429#define RNG ((RNG_TypeDef *) RNG_BASE)
2430#define SDMMC2 ((SDMMC_TypeDef *) SDMMC2_BASE)
2431#define DLYB_SDMMC2 ((DLYB_TypeDef *) DLYB_SDMMC2_BASE)
2432
2433#define BDMA1 ((BDMA_TypeDef *) BDMA1_BASE)
2434#define BDMA1_Channel0 ((BDMA_Channel_TypeDef *) BDMA1_Channel0_BASE)
2435#define BDMA1_Channel1 ((BDMA_Channel_TypeDef *) BDMA1_Channel1_BASE)
2436#define BDMA1_Channel2 ((BDMA_Channel_TypeDef *) BDMA1_Channel2_BASE)
2437#define BDMA1_Channel3 ((BDMA_Channel_TypeDef *) BDMA1_Channel3_BASE)
2438#define BDMA1_Channel4 ((BDMA_Channel_TypeDef *) BDMA1_Channel4_BASE)
2439#define BDMA1_Channel5 ((BDMA_Channel_TypeDef *) BDMA1_Channel5_BASE)
2440#define BDMA1_Channel6 ((BDMA_Channel_TypeDef *) BDMA1_Channel6_BASE)
2441#define BDMA1_Channel7 ((BDMA_Channel_TypeDef *) BDMA1_Channel7_BASE)
2442
2443#define BDMA2 ((BDMA_TypeDef *) BDMA2_BASE)
2444#define BDMA2_Channel0 ((BDMA_Channel_TypeDef *) BDMA2_Channel0_BASE)
2445#define BDMA2_Channel1 ((BDMA_Channel_TypeDef *) BDMA2_Channel1_BASE)
2446#define BDMA2_Channel2 ((BDMA_Channel_TypeDef *) BDMA2_Channel2_BASE)
2447#define BDMA2_Channel3 ((BDMA_Channel_TypeDef *) BDMA2_Channel3_BASE)
2448#define BDMA2_Channel4 ((BDMA_Channel_TypeDef *) BDMA2_Channel4_BASE)
2449#define BDMA2_Channel5 ((BDMA_Channel_TypeDef *) BDMA2_Channel5_BASE)
2450#define BDMA2_Channel6 ((BDMA_Channel_TypeDef *) BDMA2_Channel6_BASE)
2451#define BDMA2_Channel7 ((BDMA_Channel_TypeDef *) BDMA2_Channel7_BASE)
2452
2453#define RAMECC ((RAMECC_TypeDef *)RAMECC_BASE)
2454#define RAMECC_Monitor1 ((RAMECC_MonitorTypeDef *)RAMECC_Monitor1_BASE)
2455#define RAMECC_Monitor2 ((RAMECC_MonitorTypeDef *)RAMECC_Monitor2_BASE)
2456#define RAMECC_Monitor3 ((RAMECC_MonitorTypeDef *)RAMECC_Monitor3_BASE)
2457
2458#define DMAMUX2 ((DMAMUX_Channel_TypeDef *) DMAMUX2_BASE)
2459#define DMAMUX2_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel0_BASE)
2460#define DMAMUX2_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel1_BASE)
2461#define DMAMUX2_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel2_BASE)
2462#define DMAMUX2_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel3_BASE)
2463#define DMAMUX2_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel4_BASE)
2464#define DMAMUX2_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel5_BASE)
2465#define DMAMUX2_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel6_BASE)
2466#define DMAMUX2_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel7_BASE)
2467
2468
2469#define DMAMUX2_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator0_BASE)
2470#define DMAMUX2_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator1_BASE)
2471#define DMAMUX2_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator2_BASE)
2472#define DMAMUX2_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator3_BASE)
2473#define DMAMUX2_RequestGenerator4 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator4_BASE)
2474#define DMAMUX2_RequestGenerator5 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator5_BASE)
2475#define DMAMUX2_RequestGenerator6 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator6_BASE)
2476#define DMAMUX2_RequestGenerator7 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator7_BASE)
2477
2478#define DMAMUX2_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX2_ChannelStatus_BASE)
2479#define DMAMUX2_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX2_RequestGenStatus_BASE)
2480
2481#define DMA2 ((DMA_TypeDef *) DMA2_BASE)
2482#define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
2483#define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
2484#define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
2485#define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
2486#define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
2487#define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
2488#define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
2489#define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
2490
2491#define DMA1 ((DMA_TypeDef *) DMA1_BASE)
2492#define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
2493#define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
2494#define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
2495#define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
2496#define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
2497#define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
2498#define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
2499#define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
2500
2501
2502#define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
2503#define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
2504#define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
2505#define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
2506#define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
2507#define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
2508#define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
2509#define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
2510#define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
2511#define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
2512#define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
2513#define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
2514#define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
2515#define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE)
2516#define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE)
2517#define DMAMUX1_Channel14 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel14_BASE)
2518#define DMAMUX1_Channel15 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel15_BASE)
2519
2520#define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
2521#define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
2522#define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
2523#define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
2524#define DMAMUX1_RequestGenerator4 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator4_BASE)
2525#define DMAMUX1_RequestGenerator5 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator5_BASE)
2526#define DMAMUX1_RequestGenerator6 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator6_BASE)
2527#define DMAMUX1_RequestGenerator7 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator7_BASE)
2528
2529#define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
2530#define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
2531
2532
2533#define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
2534#define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
2535#define FMC_Bank2_R ((FMC_Bank2_TypeDef *) FMC_Bank2_R_BASE)
2536#define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
2537#define FMC_Bank5_6_R ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
2538
2539#define DAC2 ((DAC_TypeDef *) DAC2_BASE)
2540#define OCTOSPI1 ((OCTOSPI_TypeDef *) OCTOSPI1_R_BASE)
2541#define DLYB_OCTOSPI1 ((DLYB_TypeDef *) DLYB_OCTOSPI1_BASE)
2542#define OCTOSPI2 ((OCTOSPI_TypeDef *) OCTOSPI2_R_BASE)
2543#define DLYB_OCTOSPI2 ((DLYB_TypeDef *) DLYB_OCTOSPI2_BASE)
2544#define OCTOSPIM ((OCTOSPIM_TypeDef *) OCTOSPIM_BASE)
2545#define GFXMMU ((GFXMMU_TypeDef *) GFXMMU_BASE)
2546
2547#define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
2548#define DLYB_SDMMC1 ((DLYB_TypeDef *) DLYB_SDMMC1_BASE)
2549
2550#define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
2551
2552#define JPEG ((JPEG_TypeDef *) JPGDEC_BASE)
2553#define HSEM ((HSEM_TypeDef *) HSEM_BASE)
2554#define HSEM_COMMON ((HSEM_Common_TypeDef *) (HSEM_BASE + 0x100UL))
2555
2556#define LTDC ((LTDC_TypeDef *)LTDC_BASE)
2557#define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
2558#define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
2559
2560#define MDIOS ((MDIOS_TypeDef *) MDIOS_BASE)
2561
2562#define MDMA ((MDMA_TypeDef *)MDMA_BASE)
2563#define MDMA_Channel0 ((MDMA_Channel_TypeDef *)MDMA_Channel0_BASE)
2564#define MDMA_Channel1 ((MDMA_Channel_TypeDef *)MDMA_Channel1_BASE)
2565#define MDMA_Channel2 ((MDMA_Channel_TypeDef *)MDMA_Channel2_BASE)
2566#define MDMA_Channel3 ((MDMA_Channel_TypeDef *)MDMA_Channel3_BASE)
2567#define MDMA_Channel4 ((MDMA_Channel_TypeDef *)MDMA_Channel4_BASE)
2568#define MDMA_Channel5 ((MDMA_Channel_TypeDef *)MDMA_Channel5_BASE)
2569#define MDMA_Channel6 ((MDMA_Channel_TypeDef *)MDMA_Channel6_BASE)
2570#define MDMA_Channel7 ((MDMA_Channel_TypeDef *)MDMA_Channel7_BASE)
2571#define MDMA_Channel8 ((MDMA_Channel_TypeDef *)MDMA_Channel8_BASE)
2572#define MDMA_Channel9 ((MDMA_Channel_TypeDef *)MDMA_Channel9_BASE)
2573#define MDMA_Channel10 ((MDMA_Channel_TypeDef *)MDMA_Channel10_BASE)
2574#define MDMA_Channel11 ((MDMA_Channel_TypeDef *)MDMA_Channel11_BASE)
2575#define MDMA_Channel12 ((MDMA_Channel_TypeDef *)MDMA_Channel12_BASE)
2576#define MDMA_Channel13 ((MDMA_Channel_TypeDef *)MDMA_Channel13_BASE)
2577#define MDMA_Channel14 ((MDMA_Channel_TypeDef *)MDMA_Channel14_BASE)
2578#define MDMA_Channel15 ((MDMA_Channel_TypeDef *)MDMA_Channel15_BASE)
2579
2580
2581#define USB1_OTG_HS ((USB_OTG_GlobalTypeDef *) USB1_OTG_HS_PERIPH_BASE)
2582
2583/* Legacy defines */
2584#define USB_OTG_HS USB1_OTG_HS
2585#define USB_OTG_HS_PERIPH_BASE USB1_OTG_HS_PERIPH_BASE
2586
2587#define GPV ((GPV_TypeDef *) GPV_BASE)
2588
2600#define LSI_STARTUP_TIME 130U
2610/******************************************************************************/
2611/* Peripheral Registers_Bits_Definition */
2612/******************************************************************************/
2613
2614/******************************************************************************/
2615/* */
2616/* Analog to Digital Converter */
2617/* */
2618/******************************************************************************/
2619/******************************* ADC VERSION ********************************/
2620#define ADC_VER_V5_3
2621/******************** Bit definition for ADC_ISR register ********************/
2622#define ADC_ISR_ADRDY_Pos (0U)
2623#define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos)
2624#define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk
2625#define ADC_ISR_EOSMP_Pos (1U)
2626#define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos)
2627#define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk
2628#define ADC_ISR_EOC_Pos (2U)
2629#define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos)
2630#define ADC_ISR_EOC ADC_ISR_EOC_Msk
2631#define ADC_ISR_EOS_Pos (3U)
2632#define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos)
2633#define ADC_ISR_EOS ADC_ISR_EOS_Msk
2634#define ADC_ISR_OVR_Pos (4U)
2635#define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos)
2636#define ADC_ISR_OVR ADC_ISR_OVR_Msk
2637#define ADC_ISR_JEOC_Pos (5U)
2638#define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos)
2639#define ADC_ISR_JEOC ADC_ISR_JEOC_Msk
2640#define ADC_ISR_JEOS_Pos (6U)
2641#define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos)
2642#define ADC_ISR_JEOS ADC_ISR_JEOS_Msk
2643#define ADC_ISR_AWD1_Pos (7U)
2644#define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos)
2645#define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk
2646#define ADC_ISR_AWD2_Pos (8U)
2647#define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos)
2648#define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk
2649#define ADC_ISR_AWD3_Pos (9U)
2650#define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos)
2651#define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk
2652#define ADC_ISR_JQOVF_Pos (10U)
2653#define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos)
2654#define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk
2655#define ADC_ISR_LDORDY_Pos (12U)
2656#define ADC_ISR_LDORDY_Msk (0x1UL << ADC_ISR_LDORDY_Pos)
2657#define ADC_ISR_LDORDY ADC_ISR_LDORDY_Msk
2659/******************** Bit definition for ADC_IER register ********************/
2660#define ADC_IER_ADRDYIE_Pos (0U)
2661#define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos)
2662#define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk
2663#define ADC_IER_EOSMPIE_Pos (1U)
2664#define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos)
2665#define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk
2666#define ADC_IER_EOCIE_Pos (2U)
2667#define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos)
2668#define ADC_IER_EOCIE ADC_IER_EOCIE_Msk
2669#define ADC_IER_EOSIE_Pos (3U)
2670#define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos)
2671#define ADC_IER_EOSIE ADC_IER_EOSIE_Msk
2672#define ADC_IER_OVRIE_Pos (4U)
2673#define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos)
2674#define ADC_IER_OVRIE ADC_IER_OVRIE_Msk
2675#define ADC_IER_JEOCIE_Pos (5U)
2676#define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos)
2677#define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk
2678#define ADC_IER_JEOSIE_Pos (6U)
2679#define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos)
2680#define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk
2681#define ADC_IER_AWD1IE_Pos (7U)
2682#define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos)
2683#define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk
2684#define ADC_IER_AWD2IE_Pos (8U)
2685#define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos)
2686#define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk
2687#define ADC_IER_AWD3IE_Pos (9U)
2688#define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos)
2689#define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk
2690#define ADC_IER_JQOVFIE_Pos (10U)
2691#define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos)
2692#define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk
2694/******************** Bit definition for ADC_CR register ********************/
2695#define ADC_CR_ADEN_Pos (0U)
2696#define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos)
2697#define ADC_CR_ADEN ADC_CR_ADEN_Msk
2698#define ADC_CR_ADDIS_Pos (1U)
2699#define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos)
2700#define ADC_CR_ADDIS ADC_CR_ADDIS_Msk
2701#define ADC_CR_ADSTART_Pos (2U)
2702#define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos)
2703#define ADC_CR_ADSTART ADC_CR_ADSTART_Msk
2704#define ADC_CR_JADSTART_Pos (3U)
2705#define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos)
2706#define ADC_CR_JADSTART ADC_CR_JADSTART_Msk
2707#define ADC_CR_ADSTP_Pos (4U)
2708#define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos)
2709#define ADC_CR_ADSTP ADC_CR_ADSTP_Msk
2710#define ADC_CR_JADSTP_Pos (5U)
2711#define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos)
2712#define ADC_CR_JADSTP ADC_CR_JADSTP_Msk
2713#define ADC_CR_BOOST_Pos (8U)
2714#define ADC_CR_BOOST_Msk (0x3UL << ADC_CR_BOOST_Pos)
2715#define ADC_CR_BOOST ADC_CR_BOOST_Msk
2716#define ADC_CR_BOOST_0 (0x1UL << ADC_CR_BOOST_Pos)
2717#define ADC_CR_BOOST_1 (0x2UL << ADC_CR_BOOST_Pos)
2718#define ADC_CR_ADCALLIN_Pos (16U)
2719#define ADC_CR_ADCALLIN_Msk (0x1UL << ADC_CR_ADCALLIN_Pos)
2720#define ADC_CR_ADCALLIN ADC_CR_ADCALLIN_Msk
2721#define ADC_CR_LINCALRDYW1_Pos (22U)
2722#define ADC_CR_LINCALRDYW1_Msk (0x1UL << ADC_CR_LINCALRDYW1_Pos)
2723#define ADC_CR_LINCALRDYW1 ADC_CR_LINCALRDYW1_Msk
2724#define ADC_CR_LINCALRDYW2_Pos (23U)
2725#define ADC_CR_LINCALRDYW2_Msk (0x1UL << ADC_CR_LINCALRDYW2_Pos)
2726#define ADC_CR_LINCALRDYW2 ADC_CR_LINCALRDYW2_Msk
2727#define ADC_CR_LINCALRDYW3_Pos (24U)
2728#define ADC_CR_LINCALRDYW3_Msk (0x1UL << ADC_CR_LINCALRDYW3_Pos)
2729#define ADC_CR_LINCALRDYW3 ADC_CR_LINCALRDYW3_Msk
2730#define ADC_CR_LINCALRDYW4_Pos (25U)
2731#define ADC_CR_LINCALRDYW4_Msk (0x1UL << ADC_CR_LINCALRDYW4_Pos)
2732#define ADC_CR_LINCALRDYW4 ADC_CR_LINCALRDYW4_Msk
2733#define ADC_CR_LINCALRDYW5_Pos (26U)
2734#define ADC_CR_LINCALRDYW5_Msk (0x1UL << ADC_CR_LINCALRDYW5_Pos)
2735#define ADC_CR_LINCALRDYW5 ADC_CR_LINCALRDYW5_Msk
2736#define ADC_CR_LINCALRDYW6_Pos (27U)
2737#define ADC_CR_LINCALRDYW6_Msk (0x1UL << ADC_CR_LINCALRDYW6_Pos)
2738#define ADC_CR_LINCALRDYW6 ADC_CR_LINCALRDYW6_Msk
2739#define ADC_CR_ADVREGEN_Pos (28U)
2740#define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos)
2741#define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk
2742#define ADC_CR_DEEPPWD_Pos (29U)
2743#define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos)
2744#define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk
2745#define ADC_CR_ADCALDIF_Pos (30U)
2746#define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos)
2747#define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk
2748#define ADC_CR_ADCAL_Pos (31U)
2749#define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos)
2750#define ADC_CR_ADCAL ADC_CR_ADCAL_Msk
2752/******************** Bit definition for ADC_CFGR register ********************/
2753#define ADC_CFGR_DMNGT_Pos (0U)
2754#define ADC_CFGR_DMNGT_Msk (0x3UL << ADC_CFGR_DMNGT_Pos)
2755#define ADC_CFGR_DMNGT ADC_CFGR_DMNGT_Msk
2756#define ADC_CFGR_DMNGT_0 (0x1UL << ADC_CFGR_DMNGT_Pos)
2757#define ADC_CFGR_DMNGT_1 (0x2UL << ADC_CFGR_DMNGT_Pos)
2759#define ADC_CFGR_RES_Pos (2U)
2760#define ADC_CFGR_RES_Msk (0x7UL << ADC_CFGR_RES_Pos)
2761#define ADC_CFGR_RES ADC_CFGR_RES_Msk
2762#define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos)
2763#define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos)
2764#define ADC_CFGR_RES_2 (0x4UL << ADC_CFGR_RES_Pos)
2766#define ADC_CFGR_EXTSEL_Pos (5U)
2767#define ADC_CFGR_EXTSEL_Msk (0x1FUL << ADC_CFGR_EXTSEL_Pos)
2768#define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk
2769#define ADC_CFGR_EXTSEL_0 (0x01UL << ADC_CFGR_EXTSEL_Pos)
2770#define ADC_CFGR_EXTSEL_1 (0x02UL << ADC_CFGR_EXTSEL_Pos)
2771#define ADC_CFGR_EXTSEL_2 (0x04UL << ADC_CFGR_EXTSEL_Pos)
2772#define ADC_CFGR_EXTSEL_3 (0x08UL << ADC_CFGR_EXTSEL_Pos)
2773#define ADC_CFGR_EXTSEL_4 (0x10UL << ADC_CFGR_EXTSEL_Pos)
2775#define ADC_CFGR_EXTEN_Pos (10U)
2776#define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos)
2777#define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk
2778#define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos)
2779#define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos)
2781#define ADC_CFGR_OVRMOD_Pos (12U)
2782#define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos)
2783#define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk
2784#define ADC_CFGR_CONT_Pos (13U)
2785#define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos)
2786#define ADC_CFGR_CONT ADC_CFGR_CONT_Msk
2787#define ADC_CFGR_AUTDLY_Pos (14U)
2788#define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos)
2789#define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk
2791#define ADC_CFGR_DISCEN_Pos (16U)
2792#define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos)
2793#define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk
2795#define ADC_CFGR_DISCNUM_Pos (17U)
2796#define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos)
2797#define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk
2798#define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos)
2799#define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos)
2800#define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos)
2802#define ADC_CFGR_JDISCEN_Pos (20U)
2803#define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos)
2804#define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk
2805#define ADC_CFGR_JQM_Pos (21U)
2806#define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos)
2807#define ADC_CFGR_JQM ADC_CFGR_JQM_Msk
2808#define ADC_CFGR_AWD1SGL_Pos (22U)
2809#define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos)
2810#define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk
2811#define ADC_CFGR_AWD1EN_Pos (23U)
2812#define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos)
2813#define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk
2814#define ADC_CFGR_JAWD1EN_Pos (24U)
2815#define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos)
2816#define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk
2817#define ADC_CFGR_JAUTO_Pos (25U)
2818#define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos)
2819#define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk
2821#define ADC_CFGR_AWD1CH_Pos (26U)
2822#define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos)
2823#define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk
2824#define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos)
2825#define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos)
2826#define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos)
2827#define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos)
2828#define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos)
2830#define ADC_CFGR_JQDIS_Pos (31U)
2831#define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos)
2832#define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk
2834/******************** Bit definition for ADC_CFGR2 register ********************/
2835#define ADC_CFGR2_ROVSE_Pos (0U)
2836#define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos)
2837#define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk
2838#define ADC_CFGR2_JOVSE_Pos (1U)
2839#define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos)
2840#define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk
2842#define ADC_CFGR2_OVSS_Pos (5U)
2843#define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos)
2844#define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk
2845#define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos)
2846#define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos)
2847#define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos)
2848#define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos)
2850#define ADC_CFGR2_TROVS_Pos (9U)
2851#define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos)
2852#define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk
2853#define ADC_CFGR2_ROVSM_Pos (10U)
2854#define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos)
2855#define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk
2857#define ADC_CFGR2_RSHIFT1_Pos (11U)
2858#define ADC_CFGR2_RSHIFT1_Msk (0x1UL << ADC_CFGR2_RSHIFT1_Pos)
2859#define ADC_CFGR2_RSHIFT1 ADC_CFGR2_RSHIFT1_Msk
2860#define ADC_CFGR2_RSHIFT2_Pos (12U)
2861#define ADC_CFGR2_RSHIFT2_Msk (0x1UL << ADC_CFGR2_RSHIFT2_Pos)
2862#define ADC_CFGR2_RSHIFT2 ADC_CFGR2_RSHIFT2_Msk
2863#define ADC_CFGR2_RSHIFT3_Pos (13U)
2864#define ADC_CFGR2_RSHIFT3_Msk (0x1UL << ADC_CFGR2_RSHIFT3_Pos)
2865#define ADC_CFGR2_RSHIFT3 ADC_CFGR2_RSHIFT3_Msk
2866#define ADC_CFGR2_RSHIFT4_Pos (14U)
2867#define ADC_CFGR2_RSHIFT4_Msk (0x1UL << ADC_CFGR2_RSHIFT4_Pos)
2868#define ADC_CFGR2_RSHIFT4 ADC_CFGR2_RSHIFT4_Msk
2870#define ADC_CFGR2_OVSR_Pos (16U)
2871#define ADC_CFGR2_OVSR_Msk (0x3FFUL << ADC_CFGR2_OVSR_Pos)
2872#define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk
2873#define ADC_CFGR2_OVSR_0 (0x001UL << ADC_CFGR2_OVSR_Pos)
2874#define ADC_CFGR2_OVSR_1 (0x002UL << ADC_CFGR2_OVSR_Pos)
2875#define ADC_CFGR2_OVSR_2 (0x004UL << ADC_CFGR2_OVSR_Pos)
2876#define ADC_CFGR2_OVSR_3 (0x008UL << ADC_CFGR2_OVSR_Pos)
2877#define ADC_CFGR2_OVSR_4 (0x010UL << ADC_CFGR2_OVSR_Pos)
2878#define ADC_CFGR2_OVSR_5 (0x020UL << ADC_CFGR2_OVSR_Pos)
2879#define ADC_CFGR2_OVSR_6 (0x040UL << ADC_CFGR2_OVSR_Pos)
2880#define ADC_CFGR2_OVSR_7 (0x080UL << ADC_CFGR2_OVSR_Pos)
2881#define ADC_CFGR2_OVSR_8 (0x100UL << ADC_CFGR2_OVSR_Pos)
2882#define ADC_CFGR2_OVSR_9 (0x200UL << ADC_CFGR2_OVSR_Pos)
2884#define ADC_CFGR2_LSHIFT_Pos (28U)
2885#define ADC_CFGR2_LSHIFT_Msk (0xFUL << ADC_CFGR2_LSHIFT_Pos)
2886#define ADC_CFGR2_LSHIFT ADC_CFGR2_LSHIFT_Msk
2887#define ADC_CFGR2_LSHIFT_0 (0x1UL << ADC_CFGR2_LSHIFT_Pos)
2888#define ADC_CFGR2_LSHIFT_1 (0x2UL << ADC_CFGR2_LSHIFT_Pos)
2889#define ADC_CFGR2_LSHIFT_2 (0x4UL << ADC_CFGR2_LSHIFT_Pos)
2890#define ADC_CFGR2_LSHIFT_3 (0x8UL << ADC_CFGR2_LSHIFT_Pos)
2892/******************** Bit definition for ADC_SMPR1 register ********************/
2893#define ADC_SMPR1_SMP0_Pos (0U)
2894#define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos)
2895#define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk
2896#define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos)
2897#define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos)
2898#define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos)
2900#define ADC_SMPR1_SMP1_Pos (3U)
2901#define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos)
2902#define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk
2903#define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos)
2904#define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos)
2905#define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos)
2907#define ADC_SMPR1_SMP2_Pos (6U)
2908#define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos)
2909#define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk
2910#define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos)
2911#define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos)
2912#define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos)
2914#define ADC_SMPR1_SMP3_Pos (9U)
2915#define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos)
2916#define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk
2917#define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos)
2918#define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos)
2919#define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos)
2921#define ADC_SMPR1_SMP4_Pos (12U)
2922#define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos)
2923#define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk
2924#define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos)
2925#define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos)
2926#define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos)
2928#define ADC_SMPR1_SMP5_Pos (15U)
2929#define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos)
2930#define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk
2931#define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos)
2932#define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos)
2933#define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos)
2935#define ADC_SMPR1_SMP6_Pos (18U)
2936#define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos)
2937#define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk
2938#define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos)
2939#define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos)
2940#define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos)
2942#define ADC_SMPR1_SMP7_Pos (21U)
2943#define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos)
2944#define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk
2945#define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos)
2946#define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos)
2947#define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos)
2949#define ADC_SMPR1_SMP8_Pos (24U)
2950#define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos)
2951#define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk
2952#define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos)
2953#define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos)
2954#define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos)
2956#define ADC_SMPR1_SMP9_Pos (27U)
2957#define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos)
2958#define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk
2959#define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos)
2960#define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos)
2961#define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos)
2963/******************** Bit definition for ADC_SMPR2 register ********************/
2964#define ADC_SMPR2_SMP10_Pos (0U)
2965#define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos)
2966#define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk
2967#define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos)
2968#define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos)
2969#define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos)
2971#define ADC_SMPR2_SMP11_Pos (3U)
2972#define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos)
2973#define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk
2974#define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos)
2975#define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos)
2976#define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos)
2978#define ADC_SMPR2_SMP12_Pos (6U)
2979#define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos)
2980#define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk
2981#define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos)
2982#define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos)
2983#define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos)
2985#define ADC_SMPR2_SMP13_Pos (9U)
2986#define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos)
2987#define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk
2988#define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos)
2989#define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos)
2990#define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos)
2992#define ADC_SMPR2_SMP14_Pos (12U)
2993#define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos)
2994#define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk
2995#define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos)
2996#define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos)
2997#define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos)
2999#define ADC_SMPR2_SMP15_Pos (15U)
3000#define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos)
3001#define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk
3002#define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos)
3003#define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos)
3004#define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos)
3006#define ADC_SMPR2_SMP16_Pos (18U)
3007#define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos)
3008#define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk
3009#define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos)
3010#define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos)
3011#define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos)
3013#define ADC_SMPR2_SMP17_Pos (21U)
3014#define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos)
3015#define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk
3016#define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos)
3017#define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos)
3018#define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos)
3020#define ADC_SMPR2_SMP18_Pos (24U)
3021#define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos)
3022#define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk
3023#define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos)
3024#define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos)
3025#define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos)
3027#define ADC_SMPR2_SMP19_Pos (27U)
3028#define ADC_SMPR2_SMP19_Msk (0x7UL << ADC_SMPR2_SMP19_Pos)
3029#define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk
3030#define ADC_SMPR2_SMP19_0 (0x1UL << ADC_SMPR2_SMP19_Pos)
3031#define ADC_SMPR2_SMP19_1 (0x2UL << ADC_SMPR2_SMP19_Pos)
3032#define ADC_SMPR2_SMP19_2 (0x4UL << ADC_SMPR2_SMP19_Pos)
3034/******************** Bit definition for ADC_PCSEL register ********************/
3035#define ADC_PCSEL_PCSEL_Pos (0U)
3036#define ADC_PCSEL_PCSEL_Msk (0xFFFFFUL << ADC_PCSEL_PCSEL_Pos)
3037#define ADC_PCSEL_PCSEL ADC_PCSEL_PCSEL_Msk
3038#define ADC_PCSEL_PCSEL_0 (0x00001UL << ADC_PCSEL_PCSEL_Pos)
3039#define ADC_PCSEL_PCSEL_1 (0x00002UL << ADC_PCSEL_PCSEL_Pos)
3040#define ADC_PCSEL_PCSEL_2 (0x00004UL << ADC_PCSEL_PCSEL_Pos)
3041#define ADC_PCSEL_PCSEL_3 (0x00008UL << ADC_PCSEL_PCSEL_Pos)
3042#define ADC_PCSEL_PCSEL_4 (0x00010UL << ADC_PCSEL_PCSEL_Pos)
3043#define ADC_PCSEL_PCSEL_5 (0x00020UL << ADC_PCSEL_PCSEL_Pos)
3044#define ADC_PCSEL_PCSEL_6 (0x00040UL << ADC_PCSEL_PCSEL_Pos)
3045#define ADC_PCSEL_PCSEL_7 (0x00080UL << ADC_PCSEL_PCSEL_Pos)
3046#define ADC_PCSEL_PCSEL_8 (0x00100UL << ADC_PCSEL_PCSEL_Pos)
3047#define ADC_PCSEL_PCSEL_9 (0x00200UL << ADC_PCSEL_PCSEL_Pos)
3048#define ADC_PCSEL_PCSEL_10 (0x00400UL << ADC_PCSEL_PCSEL_Pos)
3049#define ADC_PCSEL_PCSEL_11 (0x00800UL << ADC_PCSEL_PCSEL_Pos)
3050#define ADC_PCSEL_PCSEL_12 (0x01000UL << ADC_PCSEL_PCSEL_Pos)
3051#define ADC_PCSEL_PCSEL_13 (0x02000UL << ADC_PCSEL_PCSEL_Pos)
3052#define ADC_PCSEL_PCSEL_14 (0x04000UL << ADC_PCSEL_PCSEL_Pos)
3053#define ADC_PCSEL_PCSEL_15 (0x08000UL << ADC_PCSEL_PCSEL_Pos)
3054#define ADC_PCSEL_PCSEL_16 (0x10000UL << ADC_PCSEL_PCSEL_Pos)
3055#define ADC_PCSEL_PCSEL_17 (0x20000UL << ADC_PCSEL_PCSEL_Pos)
3056#define ADC_PCSEL_PCSEL_18 (0x40000UL << ADC_PCSEL_PCSEL_Pos)
3057#define ADC_PCSEL_PCSEL_19 (0x80000UL << ADC_PCSEL_PCSEL_Pos)
3059/***************** Bit definition for ADC_LTR1, 2, 3 registers *****************/
3060#define ADC_LTR_LT_Pos (0U)
3061#define ADC_LTR_LT_Msk (0x3FFFFFFUL << ADC_LTR_LT_Pos)
3062#define ADC_LTR_LT ADC_LTR_LT_Msk
3064/***************** Bit definition for ADC_HTR1, 2, 3 registers ****************/
3065#define ADC_HTR_HT_Pos (0U)
3066#define ADC_HTR_HT_Msk (0x3FFFFFFUL << ADC_HTR_HT_Pos)
3067#define ADC_HTR_HT ADC_HTR_HT_Msk
3070/******************** Bit definition for ADC_SQR1 register ********************/
3071#define ADC_SQR1_L_Pos (0U)
3072#define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos)
3073#define ADC_SQR1_L ADC_SQR1_L_Msk
3074#define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos)
3075#define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos)
3076#define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos)
3077#define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos)
3079#define ADC_SQR1_SQ1_Pos (6U)
3080#define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos)
3081#define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk
3082#define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos)
3083#define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos)
3084#define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos)
3085#define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos)
3086#define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos)
3088#define ADC_SQR1_SQ2_Pos (12U)
3089#define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos)
3090#define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk
3091#define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos)
3092#define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos)
3093#define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos)
3094#define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos)
3095#define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos)
3097#define ADC_SQR1_SQ3_Pos (18U)
3098#define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos)
3099#define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk
3100#define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos)
3101#define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos)
3102#define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos)
3103#define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos)
3104#define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos)
3106#define ADC_SQR1_SQ4_Pos (24U)
3107#define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos)
3108#define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk
3109#define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos)
3110#define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos)
3111#define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos)
3112#define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos)
3113#define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos)
3115/******************** Bit definition for ADC_SQR2 register ********************/
3116#define ADC_SQR2_SQ5_Pos (0U)
3117#define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos)
3118#define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk
3119#define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos)
3120#define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos)
3121#define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos)
3122#define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos)
3123#define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos)
3125#define ADC_SQR2_SQ6_Pos (6U)
3126#define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos)
3127#define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk
3128#define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos)
3129#define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos)
3130#define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos)
3131#define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos)
3132#define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos)
3134#define ADC_SQR2_SQ7_Pos (12U)
3135#define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos)
3136#define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk
3137#define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos)
3138#define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos)
3139#define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos)
3140#define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos)
3141#define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos)
3143#define ADC_SQR2_SQ8_Pos (18U)
3144#define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos)
3145#define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk
3146#define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos)
3147#define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos)
3148#define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos)
3149#define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos)
3150#define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos)
3152#define ADC_SQR2_SQ9_Pos (24U)
3153#define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos)
3154#define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk
3155#define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos)
3156#define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos)
3157#define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos)
3158#define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos)
3159#define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos)
3161/******************** Bit definition for ADC_SQR3 register ********************/
3162#define ADC_SQR3_SQ10_Pos (0U)
3163#define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos)
3164#define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk
3165#define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos)
3166#define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos)
3167#define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos)
3168#define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos)
3169#define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos)
3171#define ADC_SQR3_SQ11_Pos (6U)
3172#define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos)
3173#define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk
3174#define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos)
3175#define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos)
3176#define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos)
3177#define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos)
3178#define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos)
3180#define ADC_SQR3_SQ12_Pos (12U)
3181#define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos)
3182#define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk
3183#define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos)
3184#define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos)
3185#define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos)
3186#define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos)
3187#define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos)
3189#define ADC_SQR3_SQ13_Pos (18U)
3190#define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos)
3191#define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk
3192#define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos)
3193#define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos)
3194#define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos)
3195#define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos)
3196#define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos)
3198#define ADC_SQR3_SQ14_Pos (24U)
3199#define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos)
3200#define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk
3201#define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos)
3202#define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos)
3203#define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos)
3204#define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos)
3205#define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos)
3207/******************** Bit definition for ADC_SQR4 register ********************/
3208#define ADC_SQR4_SQ15_Pos (0U)
3209#define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos)
3210#define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk
3211#define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos)
3212#define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos)
3213#define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos)
3214#define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos)
3215#define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos)
3217#define ADC_SQR4_SQ16_Pos (6U)
3218#define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos)
3219#define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk
3220#define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos)
3221#define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos)
3222#define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos)
3223#define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos)
3224#define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos)
3225/******************** Bit definition for ADC_DR register ********************/
3226#define ADC_DR_RDATA_Pos (0U)
3227#define ADC_DR_RDATA_Msk (0xFFFFFFFFUL << ADC_DR_RDATA_Pos)
3228#define ADC_DR_RDATA ADC_DR_RDATA_Msk
3230/******************** Bit definition for ADC_JSQR register ********************/
3231#define ADC_JSQR_JL_Pos (0U)
3232#define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos)
3233#define ADC_JSQR_JL ADC_JSQR_JL_Msk
3234#define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos)
3235#define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos)
3237#define ADC_JSQR_JEXTSEL_Pos (2U)
3238#define ADC_JSQR_JEXTSEL_Msk (0x1FUL << ADC_JSQR_JEXTSEL_Pos)
3239#define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk
3240#define ADC_JSQR_JEXTSEL_0 (0x01UL << ADC_JSQR_JEXTSEL_Pos)
3241#define ADC_JSQR_JEXTSEL_1 (0x02UL << ADC_JSQR_JEXTSEL_Pos)
3242#define ADC_JSQR_JEXTSEL_2 (0x04UL << ADC_JSQR_JEXTSEL_Pos)
3243#define ADC_JSQR_JEXTSEL_3 (0x08UL << ADC_JSQR_JEXTSEL_Pos)
3244#define ADC_JSQR_JEXTSEL_4 (0x10UL << ADC_JSQR_JEXTSEL_Pos)
3246#define ADC_JSQR_JEXTEN_Pos (7U)
3247#define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos)
3248#define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk
3249#define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos)
3250#define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos)
3252#define ADC_JSQR_JSQ1_Pos (9U)
3253#define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos)
3254#define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk
3255#define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos)
3256#define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos)
3257#define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos)
3258#define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos)
3259#define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos)
3261#define ADC_JSQR_JSQ2_Pos (15U)
3262#define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos)
3263#define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk
3264#define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos)
3265#define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos)
3266#define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos)
3267#define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos)
3268#define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos)
3270#define ADC_JSQR_JSQ3_Pos (21U)
3271#define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos)
3272#define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk
3273#define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos)
3274#define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos)
3275#define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos)
3276#define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos)
3277#define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos)
3279#define ADC_JSQR_JSQ4_Pos (27U)
3280#define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos)
3281#define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk
3282#define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos)
3283#define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos)
3284#define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos)
3285#define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos)
3286#define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos)
3288/******************** Bit definition for ADC_OFR1 register ********************/
3289#define ADC_OFR1_OFFSET1_Pos (0U)
3290#define ADC_OFR1_OFFSET1_Msk (0x3FFFFFFUL << ADC_OFR1_OFFSET1_Pos)
3291#define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk
3292#define ADC_OFR1_OFFSET1_0 (0x0000001UL << ADC_OFR1_OFFSET1_Pos)
3293#define ADC_OFR1_OFFSET1_1 (0x0000002UL << ADC_OFR1_OFFSET1_Pos)
3294#define ADC_OFR1_OFFSET1_2 (0x0000004UL << ADC_OFR1_OFFSET1_Pos)
3295#define ADC_OFR1_OFFSET1_3 (0x0000008UL << ADC_OFR1_OFFSET1_Pos)
3296#define ADC_OFR1_OFFSET1_4 (0x0000010UL << ADC_OFR1_OFFSET1_Pos)
3297#define ADC_OFR1_OFFSET1_5 (0x0000020UL << ADC_OFR1_OFFSET1_Pos)
3298#define ADC_OFR1_OFFSET1_6 (0x0000040UL << ADC_OFR1_OFFSET1_Pos)
3299#define ADC_OFR1_OFFSET1_7 (0x0000080UL << ADC_OFR1_OFFSET1_Pos)
3300#define ADC_OFR1_OFFSET1_8 (0x0000100UL << ADC_OFR1_OFFSET1_Pos)
3301#define ADC_OFR1_OFFSET1_9 (0x0000200UL << ADC_OFR1_OFFSET1_Pos)
3302#define ADC_OFR1_OFFSET1_10 (0x0000400UL << ADC_OFR1_OFFSET1_Pos)
3303#define ADC_OFR1_OFFSET1_11 (0x0000800UL << ADC_OFR1_OFFSET1_Pos)
3304#define ADC_OFR1_OFFSET1_12 (0x0001000UL << ADC_OFR1_OFFSET1_Pos)
3305#define ADC_OFR1_OFFSET1_13 (0x0002000UL << ADC_OFR1_OFFSET1_Pos)
3306#define ADC_OFR1_OFFSET1_14 (0x0004000UL << ADC_OFR1_OFFSET1_Pos)
3307#define ADC_OFR1_OFFSET1_15 (0x0008000UL << ADC_OFR1_OFFSET1_Pos)
3308#define ADC_OFR1_OFFSET1_16 (0x0010000UL << ADC_OFR1_OFFSET1_Pos)
3309#define ADC_OFR1_OFFSET1_17 (0x0020000UL << ADC_OFR1_OFFSET1_Pos)
3310#define ADC_OFR1_OFFSET1_18 (0x0040000UL << ADC_OFR1_OFFSET1_Pos)
3311#define ADC_OFR1_OFFSET1_19 (0x0080000UL << ADC_OFR1_OFFSET1_Pos)
3312#define ADC_OFR1_OFFSET1_20 (0x0100000UL << ADC_OFR1_OFFSET1_Pos)
3313#define ADC_OFR1_OFFSET1_21 (0x0200000UL << ADC_OFR1_OFFSET1_Pos)
3314#define ADC_OFR1_OFFSET1_22 (0x0400000UL << ADC_OFR1_OFFSET1_Pos)
3315#define ADC_OFR1_OFFSET1_23 (0x0800000UL << ADC_OFR1_OFFSET1_Pos)
3316#define ADC_OFR1_OFFSET1_24 (0x1000000UL << ADC_OFR1_OFFSET1_Pos)
3317#define ADC_OFR1_OFFSET1_25 (0x2000000UL << ADC_OFR1_OFFSET1_Pos)
3319#define ADC_OFR1_OFFSET1_CH_Pos (26U)
3320#define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos)
3321#define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk
3322#define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos)
3323#define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos)
3324#define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos)
3325#define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos)
3326#define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos)
3328#define ADC_OFR1_SSATE_Pos (31U)
3329#define ADC_OFR1_SSATE_Msk (0x1UL << ADC_OFR1_SSATE_Pos)
3330#define ADC_OFR1_SSATE ADC_OFR1_SSATE_Msk
3333/******************** Bit definition for ADC_OFR2 register ********************/
3334#define ADC_OFR2_OFFSET2_Pos (0U)
3335#define ADC_OFR2_OFFSET2_Msk (0x3FFFFFFUL << ADC_OFR2_OFFSET2_Pos)
3336#define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk
3337#define ADC_OFR2_OFFSET2_0 (0x0000001UL << ADC_OFR2_OFFSET2_Pos)
3338#define ADC_OFR2_OFFSET2_1 (0x0000002UL << ADC_OFR2_OFFSET2_Pos)
3339#define ADC_OFR2_OFFSET2_2 (0x0000004UL << ADC_OFR2_OFFSET2_Pos)
3340#define ADC_OFR2_OFFSET2_3 (0x0000008UL << ADC_OFR2_OFFSET2_Pos)
3341#define ADC_OFR2_OFFSET2_4 (0x0000010UL << ADC_OFR2_OFFSET2_Pos)
3342#define ADC_OFR2_OFFSET2_5 (0x0000020UL << ADC_OFR2_OFFSET2_Pos)
3343#define ADC_OFR2_OFFSET2_6 (0x0000040UL << ADC_OFR2_OFFSET2_Pos)
3344#define ADC_OFR2_OFFSET2_7 (0x0000080UL << ADC_OFR2_OFFSET2_Pos)
3345#define ADC_OFR2_OFFSET2_8 (0x0000100UL << ADC_OFR2_OFFSET2_Pos)
3346#define ADC_OFR2_OFFSET2_9 (0x0000200UL << ADC_OFR2_OFFSET2_Pos)
3347#define ADC_OFR2_OFFSET2_10 (0x0000400UL << ADC_OFR2_OFFSET2_Pos)
3348#define ADC_OFR2_OFFSET2_11 (0x0000800UL << ADC_OFR2_OFFSET2_Pos)
3349#define ADC_OFR2_OFFSET2_12 (0x0001000UL << ADC_OFR2_OFFSET2_Pos)
3350#define ADC_OFR2_OFFSET2_13 (0x0002000UL << ADC_OFR2_OFFSET2_Pos)
3351#define ADC_OFR2_OFFSET2_14 (0x0004000UL << ADC_OFR2_OFFSET2_Pos)
3352#define ADC_OFR2_OFFSET2_15 (0x0008000UL << ADC_OFR2_OFFSET2_Pos)
3353#define ADC_OFR2_OFFSET2_16 (0x0010000UL << ADC_OFR2_OFFSET2_Pos)
3354#define ADC_OFR2_OFFSET2_17 (0x0020000UL << ADC_OFR2_OFFSET2_Pos)
3355#define ADC_OFR2_OFFSET2_18 (0x0040000UL << ADC_OFR2_OFFSET2_Pos)
3356#define ADC_OFR2_OFFSET2_19 (0x0080000UL << ADC_OFR2_OFFSET2_Pos)
3357#define ADC_OFR2_OFFSET2_20 (0x0100000UL << ADC_OFR2_OFFSET2_Pos)
3358#define ADC_OFR2_OFFSET2_21 (0x0200000UL << ADC_OFR2_OFFSET2_Pos)
3359#define ADC_OFR2_OFFSET2_22 (0x0400000UL << ADC_OFR2_OFFSET2_Pos)
3360#define ADC_OFR2_OFFSET2_23 (0x0800000UL << ADC_OFR2_OFFSET2_Pos)
3361#define ADC_OFR2_OFFSET2_24 (0x1000000UL << ADC_OFR2_OFFSET2_Pos)
3362#define ADC_OFR2_OFFSET2_25 (0x2000000UL << ADC_OFR2_OFFSET2_Pos)
3364#define ADC_OFR2_OFFSET2_CH_Pos (26U)
3365#define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos)
3366#define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk
3367#define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos)
3368#define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos)
3369#define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos)
3370#define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos)
3371#define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos)
3373#define ADC_OFR2_SSATE_Pos (31U)
3374#define ADC_OFR2_SSATE_Msk (0x1UL << ADC_OFR2_SSATE_Pos)
3375#define ADC_OFR2_SSATE ADC_OFR2_SSATE_Msk
3378/******************** Bit definition for ADC_OFR3 register ********************/
3379#define ADC_OFR3_OFFSET3_Pos (0U)
3380#define ADC_OFR3_OFFSET3_Msk (0x3FFFFFFUL << ADC_OFR3_OFFSET3_Pos)
3381#define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk
3382#define ADC_OFR3_OFFSET3_0 (0x0000001UL << ADC_OFR3_OFFSET3_Pos)
3383#define ADC_OFR3_OFFSET3_1 (0x0000002UL << ADC_OFR3_OFFSET3_Pos)
3384#define ADC_OFR3_OFFSET3_2 (0x0000004UL << ADC_OFR3_OFFSET3_Pos)
3385#define ADC_OFR3_OFFSET3_3 (0x0000008UL << ADC_OFR3_OFFSET3_Pos)
3386#define ADC_OFR3_OFFSET3_4 (0x0000010UL << ADC_OFR3_OFFSET3_Pos)
3387#define ADC_OFR3_OFFSET3_5 (0x0000020UL << ADC_OFR3_OFFSET3_Pos)
3388#define ADC_OFR3_OFFSET3_6 (0x0000040UL << ADC_OFR3_OFFSET3_Pos)
3389#define ADC_OFR3_OFFSET3_7 (0x0000080UL << ADC_OFR3_OFFSET3_Pos)
3390#define ADC_OFR3_OFFSET3_8 (0x0000100UL << ADC_OFR3_OFFSET3_Pos)
3391#define ADC_OFR3_OFFSET3_9 (0x0000200UL << ADC_OFR3_OFFSET3_Pos)
3392#define ADC_OFR3_OFFSET3_10 (0x0000400UL << ADC_OFR3_OFFSET3_Pos)
3393#define ADC_OFR3_OFFSET3_11 (0x0000800UL << ADC_OFR3_OFFSET3_Pos)
3394#define ADC_OFR3_OFFSET3_12 (0x0001000UL << ADC_OFR3_OFFSET3_Pos)
3395#define ADC_OFR3_OFFSET3_13 (0x0002000UL << ADC_OFR3_OFFSET3_Pos)
3396#define ADC_OFR3_OFFSET3_14 (0x0004000UL << ADC_OFR3_OFFSET3_Pos)
3397#define ADC_OFR3_OFFSET3_15 (0x0008000UL << ADC_OFR3_OFFSET3_Pos)
3398#define ADC_OFR3_OFFSET3_16 (0x0010000UL << ADC_OFR3_OFFSET3_Pos)
3399#define ADC_OFR3_OFFSET3_17 (0x0020000UL << ADC_OFR3_OFFSET3_Pos)
3400#define ADC_OFR3_OFFSET3_18 (0x0040000UL << ADC_OFR3_OFFSET3_Pos)
3401#define ADC_OFR3_OFFSET3_19 (0x0080000UL << ADC_OFR3_OFFSET3_Pos)
3402#define ADC_OFR3_OFFSET3_20 (0x0100000UL << ADC_OFR3_OFFSET3_Pos)
3403#define ADC_OFR3_OFFSET3_21 (0x0200000UL << ADC_OFR3_OFFSET3_Pos)
3404#define ADC_OFR3_OFFSET3_22 (0x0400000UL << ADC_OFR3_OFFSET3_Pos)
3405#define ADC_OFR3_OFFSET3_23 (0x0800000UL << ADC_OFR3_OFFSET3_Pos)
3406#define ADC_OFR3_OFFSET3_24 (0x1000000UL << ADC_OFR3_OFFSET3_Pos)
3407#define ADC_OFR3_OFFSET3_25 (0x2000000UL << ADC_OFR3_OFFSET3_Pos)
3409#define ADC_OFR3_OFFSET3_CH_Pos (26U)
3410#define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos)
3411#define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk
3412#define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos)
3413#define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos)
3414#define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos)
3415#define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos)
3416#define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos)
3418#define ADC_OFR3_SSATE_Pos (31U)
3419#define ADC_OFR3_SSATE_Msk (0x1UL << ADC_OFR3_SSATE_Pos)
3420#define ADC_OFR3_SSATE ADC_OFR3_SSATE_Msk
3423/******************** Bit definition for ADC_OFR4 register ********************/
3424#define ADC_OFR4_OFFSET4_Pos (0U)
3425#define ADC_OFR4_OFFSET4_Msk (0x3FFFFFFUL << ADC_OFR4_OFFSET4_Pos)
3426#define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk
3427#define ADC_OFR4_OFFSET4_0 (0x0000001UL << ADC_OFR4_OFFSET4_Pos)
3428#define ADC_OFR4_OFFSET4_1 (0x0000002UL << ADC_OFR4_OFFSET4_Pos)
3429#define ADC_OFR4_OFFSET4_2 (0x0000004UL << ADC_OFR4_OFFSET4_Pos)
3430#define ADC_OFR4_OFFSET4_3 (0x0000008UL << ADC_OFR4_OFFSET4_Pos)
3431#define ADC_OFR4_OFFSET4_4 (0x0000010UL << ADC_OFR4_OFFSET4_Pos)
3432#define ADC_OFR4_OFFSET4_5 (0x0000020UL << ADC_OFR4_OFFSET4_Pos)
3433#define ADC_OFR4_OFFSET4_6 (0x0000040UL << ADC_OFR4_OFFSET4_Pos)
3434#define ADC_OFR4_OFFSET4_7 (0x0000080UL << ADC_OFR4_OFFSET4_Pos)
3435#define ADC_OFR4_OFFSET4_8 (0x0000100UL << ADC_OFR4_OFFSET4_Pos)
3436#define ADC_OFR4_OFFSET4_9 (0x0000200UL << ADC_OFR4_OFFSET4_Pos)
3437#define ADC_OFR4_OFFSET4_10 (0x0000400UL << ADC_OFR4_OFFSET4_Pos)
3438#define ADC_OFR4_OFFSET4_11 (0x0000800UL << ADC_OFR4_OFFSET4_Pos)
3439#define ADC_OFR4_OFFSET4_12 (0x0001000UL << ADC_OFR4_OFFSET4_Pos)
3440#define ADC_OFR4_OFFSET4_13 (0x0002000UL << ADC_OFR4_OFFSET4_Pos)
3441#define ADC_OFR4_OFFSET4_14 (0x0004000UL << ADC_OFR4_OFFSET4_Pos)
3442#define ADC_OFR4_OFFSET4_15 (0x0008000UL << ADC_OFR4_OFFSET4_Pos)
3443#define ADC_OFR4_OFFSET4_16 (0x0010000UL << ADC_OFR4_OFFSET4_Pos)
3444#define ADC_OFR4_OFFSET4_17 (0x0020000UL << ADC_OFR4_OFFSET4_Pos)
3445#define ADC_OFR4_OFFSET4_18 (0x0040000UL << ADC_OFR4_OFFSET4_Pos)
3446#define ADC_OFR4_OFFSET4_19 (0x0080000UL << ADC_OFR4_OFFSET4_Pos)
3447#define ADC_OFR4_OFFSET4_20 (0x0100000UL << ADC_OFR4_OFFSET4_Pos)
3448#define ADC_OFR4_OFFSET4_21 (0x0200000UL << ADC_OFR4_OFFSET4_Pos)
3449#define ADC_OFR4_OFFSET4_22 (0x0400000UL << ADC_OFR4_OFFSET4_Pos)
3450#define ADC_OFR4_OFFSET4_23 (0x0800000UL << ADC_OFR4_OFFSET4_Pos)
3451#define ADC_OFR4_OFFSET4_24 (0x1000000UL << ADC_OFR4_OFFSET4_Pos)
3452#define ADC_OFR4_OFFSET4_25 (0x2000000UL << ADC_OFR4_OFFSET4_Pos)
3454#define ADC_OFR4_OFFSET4_CH_Pos (26U)
3455#define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos)
3456#define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk
3457#define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos)
3458#define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos)
3459#define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos)
3460#define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos)
3461#define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos)
3463#define ADC_OFR4_SSATE_Pos (31U)
3464#define ADC_OFR4_SSATE_Msk (0x1UL << ADC_OFR4_SSATE_Pos)
3465#define ADC_OFR4_SSATE ADC_OFR4_SSATE_Msk
3468/******************** Bit definition for ADC_JDR1 register ********************/
3469#define ADC_JDR1_JDATA_Pos (0U)
3470#define ADC_JDR1_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR1_JDATA_Pos)
3471#define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk
3472#define ADC_JDR1_JDATA_0 (0x00000001UL << ADC_JDR1_JDATA_Pos)
3473#define ADC_JDR1_JDATA_1 (0x00000002UL << ADC_JDR1_JDATA_Pos)
3474#define ADC_JDR1_JDATA_2 (0x00000004UL << ADC_JDR1_JDATA_Pos)
3475#define ADC_JDR1_JDATA_3 (0x00000008UL << ADC_JDR1_JDATA_Pos)
3476#define ADC_JDR1_JDATA_4 (0x00000010UL << ADC_JDR1_JDATA_Pos)
3477#define ADC_JDR1_JDATA_5 (0x00000020UL << ADC_JDR1_JDATA_Pos)
3478#define ADC_JDR1_JDATA_6 (0x00000040UL << ADC_JDR1_JDATA_Pos)
3479#define ADC_JDR1_JDATA_7 (0x00000080UL << ADC_JDR1_JDATA_Pos)
3480#define ADC_JDR1_JDATA_8 (0x00000100UL << ADC_JDR1_JDATA_Pos)
3481#define ADC_JDR1_JDATA_9 (0x00000200UL << ADC_JDR1_JDATA_Pos)
3482#define ADC_JDR1_JDATA_10 (0x00000400UL << ADC_JDR1_JDATA_Pos)
3483#define ADC_JDR1_JDATA_11 (0x00000800UL << ADC_JDR1_JDATA_Pos)
3484#define ADC_JDR1_JDATA_12 (0x00001000UL << ADC_JDR1_JDATA_Pos)
3485#define ADC_JDR1_JDATA_13 (0x00002000UL << ADC_JDR1_JDATA_Pos)
3486#define ADC_JDR1_JDATA_14 (0x00004000UL << ADC_JDR1_JDATA_Pos)
3487#define ADC_JDR1_JDATA_15 (0x00008000UL << ADC_JDR1_JDATA_Pos)
3488#define ADC_JDR1_JDATA_16 (0x00010000UL << ADC_JDR1_JDATA_Pos)
3489#define ADC_JDR1_JDATA_17 (0x00020000UL << ADC_JDR1_JDATA_Pos)
3490#define ADC_JDR1_JDATA_18 (0x00040000UL << ADC_JDR1_JDATA_Pos)
3491#define ADC_JDR1_JDATA_19 (0x00080000UL << ADC_JDR1_JDATA_Pos)
3492#define ADC_JDR1_JDATA_20 (0x00100000UL << ADC_JDR1_JDATA_Pos)
3493#define ADC_JDR1_JDATA_21 (0x00200000UL << ADC_JDR1_JDATA_Pos)
3494#define ADC_JDR1_JDATA_22 (0x00400000UL << ADC_JDR1_JDATA_Pos)
3495#define ADC_JDR1_JDATA_23 (0x00800000UL << ADC_JDR1_JDATA_Pos)
3496#define ADC_JDR1_JDATA_24 (0x01000000UL << ADC_JDR1_JDATA_Pos)
3497#define ADC_JDR1_JDATA_25 (0x02000000UL << ADC_JDR1_JDATA_Pos)
3498#define ADC_JDR1_JDATA_26 (0x04000000UL << ADC_JDR1_JDATA_Pos)
3499#define ADC_JDR1_JDATA_27 (0x08000000UL << ADC_JDR1_JDATA_Pos)
3500#define ADC_JDR1_JDATA_28 (0x10000000UL << ADC_JDR1_JDATA_Pos)
3501#define ADC_JDR1_JDATA_29 (0x20000000UL << ADC_JDR1_JDATA_Pos)
3502#define ADC_JDR1_JDATA_30 (0x40000000UL << ADC_JDR1_JDATA_Pos)
3503#define ADC_JDR1_JDATA_31 (0x80000000UL << ADC_JDR1_JDATA_Pos)
3505/******************** Bit definition for ADC_JDR2 register ********************/
3506#define ADC_JDR2_JDATA_Pos (0U)
3507#define ADC_JDR2_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR2_JDATA_Pos)
3508#define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk
3509#define ADC_JDR2_JDATA_0 (0x00000001UL << ADC_JDR2_JDATA_Pos)
3510#define ADC_JDR2_JDATA_1 (0x00000002UL << ADC_JDR2_JDATA_Pos)
3511#define ADC_JDR2_JDATA_2 (0x00000004UL << ADC_JDR2_JDATA_Pos)
3512#define ADC_JDR2_JDATA_3 (0x00000008UL << ADC_JDR2_JDATA_Pos)
3513#define ADC_JDR2_JDATA_4 (0x00000010UL << ADC_JDR2_JDATA_Pos)
3514#define ADC_JDR2_JDATA_5 (0x00000020UL << ADC_JDR2_JDATA_Pos)
3515#define ADC_JDR2_JDATA_6 (0x00000040UL << ADC_JDR2_JDATA_Pos)
3516#define ADC_JDR2_JDATA_7 (0x00000080UL << ADC_JDR2_JDATA_Pos)
3517#define ADC_JDR2_JDATA_8 (0x00000100UL << ADC_JDR2_JDATA_Pos)
3518#define ADC_JDR2_JDATA_9 (0x00000200UL << ADC_JDR2_JDATA_Pos)
3519#define ADC_JDR2_JDATA_10 (0x00000400UL << ADC_JDR2_JDATA_Pos)
3520#define ADC_JDR2_JDATA_11 (0x00000800UL << ADC_JDR2_JDATA_Pos)
3521#define ADC_JDR2_JDATA_12 (0x00001000UL << ADC_JDR2_JDATA_Pos)
3522#define ADC_JDR2_JDATA_13 (0x00002000UL << ADC_JDR2_JDATA_Pos)
3523#define ADC_JDR2_JDATA_14 (0x00004000UL << ADC_JDR2_JDATA_Pos)
3524#define ADC_JDR2_JDATA_15 (0x00008000UL << ADC_JDR2_JDATA_Pos)
3525#define ADC_JDR2_JDATA_16 (0x00010000UL << ADC_JDR2_JDATA_Pos)
3526#define ADC_JDR2_JDATA_17 (0x00020000UL << ADC_JDR2_JDATA_Pos)
3527#define ADC_JDR2_JDATA_18 (0x00040000UL << ADC_JDR2_JDATA_Pos)
3528#define ADC_JDR2_JDATA_19 (0x00080000UL << ADC_JDR2_JDATA_Pos)
3529#define ADC_JDR2_JDATA_20 (0x00100000UL << ADC_JDR2_JDATA_Pos)
3530#define ADC_JDR2_JDATA_21 (0x00200000UL << ADC_JDR2_JDATA_Pos)
3531#define ADC_JDR2_JDATA_22 (0x00400000UL << ADC_JDR2_JDATA_Pos)
3532#define ADC_JDR2_JDATA_23 (0x00800000UL << ADC_JDR2_JDATA_Pos)
3533#define ADC_JDR2_JDATA_24 (0x01000000UL << ADC_JDR2_JDATA_Pos)
3534#define ADC_JDR2_JDATA_25 (0x02000000UL << ADC_JDR2_JDATA_Pos)
3535#define ADC_JDR2_JDATA_26 (0x04000000UL << ADC_JDR2_JDATA_Pos)
3536#define ADC_JDR2_JDATA_27 (0x08000000UL << ADC_JDR2_JDATA_Pos)
3537#define ADC_JDR2_JDATA_28 (0x10000000UL << ADC_JDR2_JDATA_Pos)
3538#define ADC_JDR2_JDATA_29 (0x20000000UL << ADC_JDR2_JDATA_Pos)
3539#define ADC_JDR2_JDATA_30 (0x40000000UL << ADC_JDR2_JDATA_Pos)
3540#define ADC_JDR2_JDATA_31 (0x80000000UL << ADC_JDR2_JDATA_Pos)
3542/******************** Bit definition for ADC_JDR3 register ********************/
3543#define ADC_JDR3_JDATA_Pos (0U)
3544#define ADC_JDR3_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR3_JDATA_Pos)
3545#define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk
3546#define ADC_JDR3_JDATA_0 (0x00000001UL << ADC_JDR3_JDATA_Pos)
3547#define ADC_JDR3_JDATA_1 (0x00000002UL << ADC_JDR3_JDATA_Pos)
3548#define ADC_JDR3_JDATA_2 (0x00000004UL << ADC_JDR3_JDATA_Pos)
3549#define ADC_JDR3_JDATA_3 (0x00000008UL << ADC_JDR3_JDATA_Pos)
3550#define ADC_JDR3_JDATA_4 (0x00000010UL << ADC_JDR3_JDATA_Pos)
3551#define ADC_JDR3_JDATA_5 (0x00000020UL << ADC_JDR3_JDATA_Pos)
3552#define ADC_JDR3_JDATA_6 (0x00000040UL << ADC_JDR3_JDATA_Pos)
3553#define ADC_JDR3_JDATA_7 (0x00000080UL << ADC_JDR3_JDATA_Pos)
3554#define ADC_JDR3_JDATA_8 (0x00000100UL << ADC_JDR3_JDATA_Pos)
3555#define ADC_JDR3_JDATA_9 (0x00000200UL << ADC_JDR3_JDATA_Pos)
3556#define ADC_JDR3_JDATA_10 (0x00000400UL << ADC_JDR3_JDATA_Pos)
3557#define ADC_JDR3_JDATA_11 (0x00000800UL << ADC_JDR3_JDATA_Pos)
3558#define ADC_JDR3_JDATA_12 (0x00001000UL << ADC_JDR3_JDATA_Pos)
3559#define ADC_JDR3_JDATA_13 (0x00002000UL << ADC_JDR3_JDATA_Pos)
3560#define ADC_JDR3_JDATA_14 (0x00004000UL << ADC_JDR3_JDATA_Pos)
3561#define ADC_JDR3_JDATA_15 (0x00008000UL << ADC_JDR3_JDATA_Pos)
3562#define ADC_JDR3_JDATA_16 (0x00010000UL << ADC_JDR3_JDATA_Pos)
3563#define ADC_JDR3_JDATA_17 (0x00020000UL << ADC_JDR3_JDATA_Pos)
3564#define ADC_JDR3_JDATA_18 (0x00040000UL << ADC_JDR3_JDATA_Pos)
3565#define ADC_JDR3_JDATA_19 (0x00080000UL << ADC_JDR3_JDATA_Pos)
3566#define ADC_JDR3_JDATA_20 (0x00100000UL << ADC_JDR3_JDATA_Pos)
3567#define ADC_JDR3_JDATA_21 (0x00200000UL << ADC_JDR3_JDATA_Pos)
3568#define ADC_JDR3_JDATA_22 (0x00400000UL << ADC_JDR3_JDATA_Pos)
3569#define ADC_JDR3_JDATA_23 (0x00800000UL << ADC_JDR3_JDATA_Pos)
3570#define ADC_JDR3_JDATA_24 (0x01000000UL << ADC_JDR3_JDATA_Pos)
3571#define ADC_JDR3_JDATA_25 (0x02000000UL << ADC_JDR3_JDATA_Pos)
3572#define ADC_JDR3_JDATA_26 (0x04000000UL << ADC_JDR3_JDATA_Pos)
3573#define ADC_JDR3_JDATA_27 (0x08000000UL << ADC_JDR3_JDATA_Pos)
3574#define ADC_JDR3_JDATA_28 (0x10000000UL << ADC_JDR3_JDATA_Pos)
3575#define ADC_JDR3_JDATA_29 (0x20000000UL << ADC_JDR3_JDATA_Pos)
3576#define ADC_JDR3_JDATA_30 (0x40000000UL << ADC_JDR3_JDATA_Pos)
3577#define ADC_JDR3_JDATA_31 (0x80000000UL << ADC_JDR3_JDATA_Pos)
3579/******************** Bit definition for ADC_JDR4 register ********************/
3580#define ADC_JDR4_JDATA_Pos (0U)
3581#define ADC_JDR4_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR4_JDATA_Pos)
3582#define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk
3583#define ADC_JDR4_JDATA_0 (0x00000001UL << ADC_JDR4_JDATA_Pos)
3584#define ADC_JDR4_JDATA_1 (0x00000002UL << ADC_JDR4_JDATA_Pos)
3585#define ADC_JDR4_JDATA_2 (0x00000004UL << ADC_JDR4_JDATA_Pos)
3586#define ADC_JDR4_JDATA_3 (0x00000008UL << ADC_JDR4_JDATA_Pos)
3587#define ADC_JDR4_JDATA_4 (0x00000010UL << ADC_JDR4_JDATA_Pos)
3588#define ADC_JDR4_JDATA_5 (0x00000020UL << ADC_JDR4_JDATA_Pos)
3589#define ADC_JDR4_JDATA_6 (0x00000040UL << ADC_JDR4_JDATA_Pos)
3590#define ADC_JDR4_JDATA_7 (0x00000080UL << ADC_JDR4_JDATA_Pos)
3591#define ADC_JDR4_JDATA_8 (0x00000100UL << ADC_JDR4_JDATA_Pos)
3592#define ADC_JDR4_JDATA_9 (0x00000200UL << ADC_JDR4_JDATA_Pos)
3593#define ADC_JDR4_JDATA_10 (0x00000400UL << ADC_JDR4_JDATA_Pos)
3594#define ADC_JDR4_JDATA_11 (0x00000800UL << ADC_JDR4_JDATA_Pos)
3595#define ADC_JDR4_JDATA_12 (0x00001000UL << ADC_JDR4_JDATA_Pos)
3596#define ADC_JDR4_JDATA_13 (0x00002000UL << ADC_JDR4_JDATA_Pos)
3597#define ADC_JDR4_JDATA_14 (0x00004000UL << ADC_JDR4_JDATA_Pos)
3598#define ADC_JDR4_JDATA_15 (0x00008000UL << ADC_JDR4_JDATA_Pos)
3599#define ADC_JDR4_JDATA_16 (0x00010000UL << ADC_JDR4_JDATA_Pos)
3600#define ADC_JDR4_JDATA_17 (0x00020000UL << ADC_JDR4_JDATA_Pos)
3601#define ADC_JDR4_JDATA_18 (0x00040000UL << ADC_JDR4_JDATA_Pos)
3602#define ADC_JDR4_JDATA_19 (0x00080000UL << ADC_JDR4_JDATA_Pos)
3603#define ADC_JDR4_JDATA_20 (0x00100000UL << ADC_JDR4_JDATA_Pos)
3604#define ADC_JDR4_JDATA_21 (0x00200000UL << ADC_JDR4_JDATA_Pos)
3605#define ADC_JDR4_JDATA_22 (0x00400000UL << ADC_JDR4_JDATA_Pos)
3606#define ADC_JDR4_JDATA_23 (0x00800000UL << ADC_JDR4_JDATA_Pos)
3607#define ADC_JDR4_JDATA_24 (0x01000000UL << ADC_JDR4_JDATA_Pos)
3608#define ADC_JDR4_JDATA_25 (0x02000000UL << ADC_JDR4_JDATA_Pos)
3609#define ADC_JDR4_JDATA_26 (0x04000000UL << ADC_JDR4_JDATA_Pos)
3610#define ADC_JDR4_JDATA_27 (0x08000000UL << ADC_JDR4_JDATA_Pos)
3611#define ADC_JDR4_JDATA_28 (0x10000000UL << ADC_JDR4_JDATA_Pos)
3612#define ADC_JDR4_JDATA_29 (0x20000000UL << ADC_JDR4_JDATA_Pos)
3613#define ADC_JDR4_JDATA_30 (0x40000000UL << ADC_JDR4_JDATA_Pos)
3614#define ADC_JDR4_JDATA_31 (0x80000000UL << ADC_JDR4_JDATA_Pos)
3616/******************** Bit definition for ADC_AWD2CR register ********************/
3617#define ADC_AWD2CR_AWD2CH_Pos (0U)
3618#define ADC_AWD2CR_AWD2CH_Msk (0xFFFFFUL << ADC_AWD2CR_AWD2CH_Pos)
3619#define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk
3620#define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos)
3621#define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos)
3622#define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos)
3623#define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos)
3624#define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos)
3625#define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos)
3626#define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos)
3627#define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos)
3628#define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos)
3629#define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos)
3630#define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos)
3631#define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos)
3632#define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos)
3633#define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos)
3634#define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos)
3635#define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos)
3636#define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos)
3637#define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos)
3638#define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos)
3639#define ADC_AWD2CR_AWD2CH_19 (0x80000UL << ADC_AWD2CR_AWD2CH_Pos)
3641/******************** Bit definition for ADC_AWD3CR register ********************/
3642#define ADC_AWD3CR_AWD3CH_Pos (0U)
3643#define ADC_AWD3CR_AWD3CH_Msk (0xFFFFFUL << ADC_AWD3CR_AWD3CH_Pos)
3644#define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk
3645#define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos)
3646#define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos)
3647#define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos)
3648#define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos)
3649#define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos)
3650#define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos)
3651#define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos)
3652#define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos)
3653#define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos)
3654#define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos)
3655#define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos)
3656#define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos)
3657#define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos)
3658#define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos)
3659#define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos)
3660#define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos)
3661#define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos)
3662#define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos)
3663#define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos)
3664#define ADC_AWD3CR_AWD3CH_19 (0x80000UL << ADC_AWD3CR_AWD3CH_Pos)
3666/******************** Bit definition for ADC_DIFSEL register ********************/
3667#define ADC_DIFSEL_DIFSEL_Pos (0U)
3668#define ADC_DIFSEL_DIFSEL_Msk (0xFFFFFUL << ADC_DIFSEL_DIFSEL_Pos)
3669#define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk
3670#define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos)
3671#define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos)
3672#define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos)
3673#define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos)
3674#define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos)
3675#define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos)
3676#define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos)
3677#define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos)
3678#define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos)
3679#define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos)
3680#define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos)
3681#define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos)
3682#define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos)
3683#define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos)
3684#define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos)
3685#define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos)
3686#define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos)
3687#define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos)
3688#define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos)
3689#define ADC_DIFSEL_DIFSEL_19 (0x80000UL << ADC_DIFSEL_DIFSEL_Pos)
3691/******************** Bit definition for ADC_CALFACT register ********************/
3692#define ADC_CALFACT_CALFACT_S_Pos (0U)
3693#define ADC_CALFACT_CALFACT_S_Msk (0x7FFUL << ADC_CALFACT_CALFACT_S_Pos)
3694#define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk
3695#define ADC_CALFACT_CALFACT_S_0 (0x001UL << ADC_CALFACT_CALFACT_S_Pos)
3696#define ADC_CALFACT_CALFACT_S_1 (0x002UL << ADC_CALFACT_CALFACT_S_Pos)
3697#define ADC_CALFACT_CALFACT_S_2 (0x004UL << ADC_CALFACT_CALFACT_S_Pos)
3698#define ADC_CALFACT_CALFACT_S_3 (0x008UL << ADC_CALFACT_CALFACT_S_Pos)
3699#define ADC_CALFACT_CALFACT_S_4 (0x010UL << ADC_CALFACT_CALFACT_S_Pos)
3700#define ADC_CALFACT_CALFACT_S_5 (0x020UL << ADC_CALFACT_CALFACT_S_Pos)
3701#define ADC_CALFACT_CALFACT_S_6 (0x040UL << ADC_CALFACT_CALFACT_S_Pos)
3702#define ADC_CALFACT_CALFACT_S_7 (0x080UL << ADC_CALFACT_CALFACT_S_Pos)
3703#define ADC_CALFACT_CALFACT_S_8 (0x100UL << ADC_CALFACT_CALFACT_S_Pos)
3704#define ADC_CALFACT_CALFACT_S_9 (0x200UL << ADC_CALFACT_CALFACT_S_Pos)
3705#define ADC_CALFACT_CALFACT_S_10 (0x400UL << ADC_CALFACT_CALFACT_S_Pos)
3706#define ADC_CALFACT_CALFACT_D_Pos (16U)
3707#define ADC_CALFACT_CALFACT_D_Msk (0x7FFUL << ADC_CALFACT_CALFACT_D_Pos)
3708#define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk
3709#define ADC_CALFACT_CALFACT_D_0 (0x001UL << ADC_CALFACT_CALFACT_D_Pos)
3710#define ADC_CALFACT_CALFACT_D_1 (0x002UL << ADC_CALFACT_CALFACT_D_Pos)
3711#define ADC_CALFACT_CALFACT_D_2 (0x004UL << ADC_CALFACT_CALFACT_D_Pos)
3712#define ADC_CALFACT_CALFACT_D_3 (0x008UL << ADC_CALFACT_CALFACT_D_Pos)
3713#define ADC_CALFACT_CALFACT_D_4 (0x010UL << ADC_CALFACT_CALFACT_D_Pos)
3714#define ADC_CALFACT_CALFACT_D_5 (0x020UL << ADC_CALFACT_CALFACT_D_Pos)
3715#define ADC_CALFACT_CALFACT_D_6 (0x040UL << ADC_CALFACT_CALFACT_D_Pos)
3716#define ADC_CALFACT_CALFACT_D_7 (0x080UL << ADC_CALFACT_CALFACT_D_Pos)
3717#define ADC_CALFACT_CALFACT_D_8 (0x100UL << ADC_CALFACT_CALFACT_D_Pos)
3718#define ADC_CALFACT_CALFACT_D_9 (0x200UL << ADC_CALFACT_CALFACT_D_Pos)
3719#define ADC_CALFACT_CALFACT_D_10 (0x400UL << ADC_CALFACT_CALFACT_D_Pos)
3721/******************** Bit definition for ADC_CALFACT2 register ********************/
3722#define ADC_CALFACT2_LINCALFACT_Pos (0U)
3723#define ADC_CALFACT2_LINCALFACT_Msk (0x3FFFFFFFUL << ADC_CALFACT2_LINCALFACT_Pos)
3724#define ADC_CALFACT2_LINCALFACT ADC_CALFACT2_LINCALFACT_Msk
3725#define ADC_CALFACT2_LINCALFACT_0 (0x00000001UL << ADC_CALFACT2_LINCALFACT_Pos)
3726#define ADC_CALFACT2_LINCALFACT_1 (0x00000002UL << ADC_CALFACT2_LINCALFACT_Pos)
3727#define ADC_CALFACT2_LINCALFACT_2 (0x00000004UL << ADC_CALFACT2_LINCALFACT_Pos)
3728#define ADC_CALFACT2_LINCALFACT_3 (0x00000008UL << ADC_CALFACT2_LINCALFACT_Pos)
3729#define ADC_CALFACT2_LINCALFACT_4 (0x00000010UL << ADC_CALFACT2_LINCALFACT_Pos)
3730#define ADC_CALFACT2_LINCALFACT_5 (0x00000020UL << ADC_CALFACT2_LINCALFACT_Pos)
3731#define ADC_CALFACT2_LINCALFACT_6 (0x00000040UL << ADC_CALFACT2_LINCALFACT_Pos)
3732#define ADC_CALFACT2_LINCALFACT_7 (0x00000080UL << ADC_CALFACT2_LINCALFACT_Pos)
3733#define ADC_CALFACT2_LINCALFACT_8 (0x00000100UL << ADC_CALFACT2_LINCALFACT_Pos)
3734#define ADC_CALFACT2_LINCALFACT_9 (0x00000200UL << ADC_CALFACT2_LINCALFACT_Pos)
3735#define ADC_CALFACT2_LINCALFACT_10 (0x00000400UL << ADC_CALFACT2_LINCALFACT_Pos)
3736#define ADC_CALFACT2_LINCALFACT_11 (0x00000800UL << ADC_CALFACT2_LINCALFACT_Pos)
3737#define ADC_CALFACT2_LINCALFACT_12 (0x00001000UL << ADC_CALFACT2_LINCALFACT_Pos)
3738#define ADC_CALFACT2_LINCALFACT_13 (0x00002000UL << ADC_CALFACT2_LINCALFACT_Pos)
3739#define ADC_CALFACT2_LINCALFACT_14 (0x00004000UL << ADC_CALFACT2_LINCALFACT_Pos)
3740#define ADC_CALFACT2_LINCALFACT_15 (0x00008000UL << ADC_CALFACT2_LINCALFACT_Pos)
3741#define ADC_CALFACT2_LINCALFACT_16 (0x00010000UL << ADC_CALFACT2_LINCALFACT_Pos)
3742#define ADC_CALFACT2_LINCALFACT_17 (0x00020000UL << ADC_CALFACT2_LINCALFACT_Pos)
3743#define ADC_CALFACT2_LINCALFACT_18 (0x00040000UL << ADC_CALFACT2_LINCALFACT_Pos)
3744#define ADC_CALFACT2_LINCALFACT_19 (0x00080000UL << ADC_CALFACT2_LINCALFACT_Pos)
3745#define ADC_CALFACT2_LINCALFACT_20 (0x00100000UL << ADC_CALFACT2_LINCALFACT_Pos)
3746#define ADC_CALFACT2_LINCALFACT_21 (0x00200000UL << ADC_CALFACT2_LINCALFACT_Pos)
3747#define ADC_CALFACT2_LINCALFACT_22 (0x00400000UL << ADC_CALFACT2_LINCALFACT_Pos)
3748#define ADC_CALFACT2_LINCALFACT_23 (0x00800000UL << ADC_CALFACT2_LINCALFACT_Pos)
3749#define ADC_CALFACT2_LINCALFACT_24 (0x01000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3750#define ADC_CALFACT2_LINCALFACT_25 (0x02000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3751#define ADC_CALFACT2_LINCALFACT_26 (0x04000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3752#define ADC_CALFACT2_LINCALFACT_27 (0x08000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3753#define ADC_CALFACT2_LINCALFACT_28 (0x10000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3754#define ADC_CALFACT2_LINCALFACT_29 (0x20000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3756/************************* ADC Common registers *****************************/
3757/******************** Bit definition for ADC_CSR register ********************/
3758#define ADC_CSR_ADRDY_MST_Pos (0U)
3759#define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos)
3760#define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk
3761#define ADC_CSR_EOSMP_MST_Pos (1U)
3762#define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos)
3763#define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk
3764#define ADC_CSR_EOC_MST_Pos (2U)
3765#define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos)
3766#define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk
3767#define ADC_CSR_EOS_MST_Pos (3U)
3768#define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos)
3769#define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk
3770#define ADC_CSR_OVR_MST_Pos (4U)
3771#define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos)
3772#define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk
3773#define ADC_CSR_JEOC_MST_Pos (5U)
3774#define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos)
3775#define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk
3776#define ADC_CSR_JEOS_MST_Pos (6U)
3777#define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos)
3778#define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk
3779#define ADC_CSR_AWD1_MST_Pos (7U)
3780#define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos)
3781#define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk
3782#define ADC_CSR_AWD2_MST_Pos (8U)
3783#define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos)
3784#define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk
3785#define ADC_CSR_AWD3_MST_Pos (9U)
3786#define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos)
3787#define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk
3788#define ADC_CSR_JQOVF_MST_Pos (10U)
3789#define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos)
3790#define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk
3791#define ADC_CSR_ADRDY_SLV_Pos (16U)
3792#define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos)
3793#define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk
3794#define ADC_CSR_EOSMP_SLV_Pos (17U)
3795#define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos)
3796#define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk
3797#define ADC_CSR_EOC_SLV_Pos (18U)
3798#define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos)
3799#define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk
3800#define ADC_CSR_EOS_SLV_Pos (19U)
3801#define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos)
3802#define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk
3803#define ADC_CSR_OVR_SLV_Pos (20U)
3804#define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos)
3805#define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk
3806#define ADC_CSR_JEOC_SLV_Pos (21U)
3807#define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos)
3808#define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk
3809#define ADC_CSR_JEOS_SLV_Pos (22U)
3810#define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos)
3811#define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk
3812#define ADC_CSR_AWD1_SLV_Pos (23U)
3813#define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos)
3814#define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk
3815#define ADC_CSR_AWD2_SLV_Pos (24U)
3816#define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos)
3817#define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk
3818#define ADC_CSR_AWD3_SLV_Pos (25U)
3819#define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos)
3820#define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk
3821#define ADC_CSR_JQOVF_SLV_Pos (26U)
3822#define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos)
3823#define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk
3825/******************** Bit definition for ADC_CCR register ********************/
3826#define ADC_CCR_DUAL_Pos (0U)
3827#define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos)
3828#define ADC_CCR_DUAL ADC_CCR_DUAL_Msk
3829#define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos)
3830#define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos)
3831#define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos)
3832#define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos)
3833#define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos)
3835#define ADC_CCR_DELAY_Pos (8U)
3836#define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos)
3837#define ADC_CCR_DELAY ADC_CCR_DELAY_Msk
3838#define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos)
3839#define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos)
3840#define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos)
3841#define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos)
3844#define ADC_CCR_DAMDF_Pos (14U)
3845#define ADC_CCR_DAMDF_Msk (0x3UL << ADC_CCR_DAMDF_Pos)
3846#define ADC_CCR_DAMDF ADC_CCR_DAMDF_Msk
3847#define ADC_CCR_DAMDF_0 (0x1UL << ADC_CCR_DAMDF_Pos)
3848#define ADC_CCR_DAMDF_1 (0x2UL << ADC_CCR_DAMDF_Pos)
3850#define ADC_CCR_CKMODE_Pos (16U)
3851#define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos)
3852#define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk
3853#define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos)
3854#define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos)
3856#define ADC_CCR_PRESC_Pos (18U)
3857#define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos)
3858#define ADC_CCR_PRESC ADC_CCR_PRESC_Msk
3859#define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos)
3860#define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos)
3861#define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos)
3862#define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos)
3864#define ADC_CCR_VREFEN_Pos (22U)
3865#define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos)
3866#define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk
3867#define ADC_CCR_TSEN_Pos (23U)
3868#define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos)
3869#define ADC_CCR_TSEN ADC_CCR_TSEN_Msk
3870#define ADC_CCR_VBATEN_Pos (24U)
3871#define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos)
3872#define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk
3874/******************** Bit definition for ADC_CDR register *******************/
3875#define ADC_CDR_RDATA_MST_Pos (0U)
3876#define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos)
3877#define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk
3879#define ADC_CDR_RDATA_SLV_Pos (16U)
3880#define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos)
3881#define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk
3883/******************** Bit definition for ADC_CDR2 register ******************/
3884#define ADC_CDR2_RDATA_ALT_Pos (0U)
3885#define ADC_CDR2_RDATA_ALT_Msk (0xFFFFFFFFUL << ADC_CDR2_RDATA_ALT_Pos)
3886#define ADC_CDR2_RDATA_ALT ADC_CDR2_RDATA_ALT_Msk
3889/******************************************************************************/
3890/* */
3891/* VREFBUF */
3892/* */
3893/******************************************************************************/
3894/******************* Bit definition for VREFBUF_CSR register ****************/
3895#define VREFBUF_CSR_ENVR_Pos (0U)
3896#define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos)
3897#define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk
3898#define VREFBUF_CSR_HIZ_Pos (1U)
3899#define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos)
3900#define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk
3901#define VREFBUF_CSR_VRR_Pos (3U)
3902#define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos)
3903#define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk
3904#define VREFBUF_CSR_VRS_Pos (4U)
3905#define VREFBUF_CSR_VRS_Msk (0x7UL << VREFBUF_CSR_VRS_Pos)
3906#define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk
3908#define VREFBUF_CSR_VRS_OUT1 (0U)
3909#define VREFBUF_CSR_VRS_OUT2_Pos (4U)
3910#define VREFBUF_CSR_VRS_OUT2_Msk (0x1UL << VREFBUF_CSR_VRS_OUT2_Pos)
3911#define VREFBUF_CSR_VRS_OUT2 VREFBUF_CSR_VRS_OUT2_Msk
3912#define VREFBUF_CSR_VRS_OUT3_Pos (5U)
3913#define VREFBUF_CSR_VRS_OUT3_Msk (0x1UL << VREFBUF_CSR_VRS_OUT3_Pos)
3914#define VREFBUF_CSR_VRS_OUT3 VREFBUF_CSR_VRS_OUT3_Msk
3915#define VREFBUF_CSR_VRS_OUT4_Pos (4U)
3916#define VREFBUF_CSR_VRS_OUT4_Msk (0x3UL << VREFBUF_CSR_VRS_OUT4_Pos)
3917#define VREFBUF_CSR_VRS_OUT4 VREFBUF_CSR_VRS_OUT4_Msk
3919/******************* Bit definition for VREFBUF_CCR register ****************/
3920#define VREFBUF_CCR_TRIM_Pos (0U)
3921#define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos)
3922#define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk
3924/******************************************************************************/
3925/* */
3926/* Flexible Datarate Controller Area Network */
3927/* */
3928/******************************************************************************/
3930/***************** Bit definition for FDCAN_CREL register *******************/
3931#define FDCAN_CREL_DAY_Pos (0U)
3932#define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos)
3933#define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk
3934#define FDCAN_CREL_MON_Pos (8U)
3935#define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos)
3936#define FDCAN_CREL_MON FDCAN_CREL_MON_Msk
3937#define FDCAN_CREL_YEAR_Pos (16U)
3938#define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos)
3939#define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk
3940#define FDCAN_CREL_SUBSTEP_Pos (20U)
3941#define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos)
3942#define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk
3943#define FDCAN_CREL_STEP_Pos (24U)
3944#define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos)
3945#define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk
3946#define FDCAN_CREL_REL_Pos (28U)
3947#define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos)
3948#define FDCAN_CREL_REL FDCAN_CREL_REL_Msk
3950/***************** Bit definition for FDCAN_ENDN register *******************/
3951#define FDCAN_ENDN_ETV_Pos (0U)
3952#define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos)
3953#define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk
3955/***************** Bit definition for FDCAN_DBTP register *******************/
3956#define FDCAN_DBTP_DSJW_Pos (0U)
3957#define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos)
3958#define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk
3959#define FDCAN_DBTP_DTSEG2_Pos (4U)
3960#define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos)
3961#define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk
3962#define FDCAN_DBTP_DTSEG1_Pos (8U)
3963#define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos)
3964#define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk
3965#define FDCAN_DBTP_DBRP_Pos (16U)
3966#define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos)
3967#define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk
3968#define FDCAN_DBTP_TDC_Pos (23U)
3969#define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos)
3970#define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk
3972/***************** Bit definition for FDCAN_TEST register *******************/
3973#define FDCAN_TEST_LBCK_Pos (4U)
3974#define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos)
3975#define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk
3976#define FDCAN_TEST_TX_Pos (5U)
3977#define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos)
3978#define FDCAN_TEST_TX FDCAN_TEST_TX_Msk
3979#define FDCAN_TEST_RX_Pos (7U)
3980#define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos)
3981#define FDCAN_TEST_RX FDCAN_TEST_RX_Msk
3983/***************** Bit definition for FDCAN_RWD register ********************/
3984#define FDCAN_RWD_WDC_Pos (0U)
3985#define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos)
3986#define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk
3987#define FDCAN_RWD_WDV_Pos (8U)
3988#define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos)
3989#define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk
3991/***************** Bit definition for FDCAN_CCCR register ********************/
3992#define FDCAN_CCCR_INIT_Pos (0U)
3993#define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos)
3994#define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk
3995#define FDCAN_CCCR_CCE_Pos (1U)
3996#define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos)
3997#define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk
3998#define FDCAN_CCCR_ASM_Pos (2U)
3999#define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos)
4000#define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk
4001#define FDCAN_CCCR_CSA_Pos (3U)
4002#define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos)
4003#define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk
4004#define FDCAN_CCCR_CSR_Pos (4U)
4005#define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos)
4006#define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk
4007#define FDCAN_CCCR_MON_Pos (5U)
4008#define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos)
4009#define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk
4010#define FDCAN_CCCR_DAR_Pos (6U)
4011#define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos)
4012#define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk
4013#define FDCAN_CCCR_TEST_Pos (7U)
4014#define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos)
4015#define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk
4016#define FDCAN_CCCR_FDOE_Pos (8U)
4017#define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos)
4018#define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk
4019#define FDCAN_CCCR_BRSE_Pos (9U)
4020#define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos)
4021#define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk
4022#define FDCAN_CCCR_PXHD_Pos (12U)
4023#define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos)
4024#define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk
4025#define FDCAN_CCCR_EFBI_Pos (13U)
4026#define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos)
4027#define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk
4028#define FDCAN_CCCR_TXP_Pos (14U)
4029#define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos)
4030#define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk
4031#define FDCAN_CCCR_NISO_Pos (15U)
4032#define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos)
4033#define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk
4035/***************** Bit definition for FDCAN_NBTP register ********************/
4036#define FDCAN_NBTP_NTSEG2_Pos (0U)
4037#define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos)
4038#define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk
4039#define FDCAN_NBTP_NTSEG1_Pos (8U)
4040#define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos)
4041#define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk
4042#define FDCAN_NBTP_NBRP_Pos (16U)
4043#define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos)
4044#define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk
4045#define FDCAN_NBTP_NSJW_Pos (25U)
4046#define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos)
4047#define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk
4049/***************** Bit definition for FDCAN_TSCC register ********************/
4050#define FDCAN_TSCC_TSS_Pos (0U)
4051#define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos)
4052#define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk
4053#define FDCAN_TSCC_TCP_Pos (16U)
4054#define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos)
4055#define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk
4057/***************** Bit definition for FDCAN_TSCV register ********************/
4058#define FDCAN_TSCV_TSC_Pos (0U)
4059#define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos)
4060#define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk
4062/***************** Bit definition for FDCAN_TOCC register ********************/
4063#define FDCAN_TOCC_ETOC_Pos (0U)
4064#define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos)
4065#define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk
4066#define FDCAN_TOCC_TOS_Pos (1U)
4067#define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos)
4068#define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk
4069#define FDCAN_TOCC_TOP_Pos (16U)
4070#define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos)
4071#define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk
4073/***************** Bit definition for FDCAN_TOCV register ********************/
4074#define FDCAN_TOCV_TOC_Pos (0U)
4075#define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos)
4076#define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk
4078/***************** Bit definition for FDCAN_ECR register *********************/
4079#define FDCAN_ECR_TEC_Pos (0U)
4080#define FDCAN_ECR_TEC_Msk (0xFFUL << FDCAN_ECR_TEC_Pos)
4081#define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk
4082#define FDCAN_ECR_REC_Pos (8U)
4083#define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos)
4084#define FDCAN_ECR_REC FDCAN_ECR_REC_Msk
4085#define FDCAN_ECR_RP_Pos (15U)
4086#define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos)
4087#define FDCAN_ECR_RP FDCAN_ECR_RP_Msk
4088#define FDCAN_ECR_CEL_Pos (16U)
4089#define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos)
4090#define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk
4092/***************** Bit definition for FDCAN_PSR register *********************/
4093#define FDCAN_PSR_LEC_Pos (0U)
4094#define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos)
4095#define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk
4096#define FDCAN_PSR_ACT_Pos (3U)
4097#define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos)
4098#define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk
4099#define FDCAN_PSR_EP_Pos (5U)
4100#define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos)
4101#define FDCAN_PSR_EP FDCAN_PSR_EP_Msk
4102#define FDCAN_PSR_EW_Pos (6U)
4103#define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos)
4104#define FDCAN_PSR_EW FDCAN_PSR_EW_Msk
4105#define FDCAN_PSR_BO_Pos (7U)
4106#define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos)
4107#define FDCAN_PSR_BO FDCAN_PSR_BO_Msk
4108#define FDCAN_PSR_DLEC_Pos (8U)
4109#define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos)
4110#define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk
4111#define FDCAN_PSR_RESI_Pos (11U)
4112#define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos)
4113#define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk
4114#define FDCAN_PSR_RBRS_Pos (12U)
4115#define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos)
4116#define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk
4117#define FDCAN_PSR_REDL_Pos (13U)
4118#define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos)
4119#define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk
4120#define FDCAN_PSR_PXE_Pos (14U)
4121#define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos)
4122#define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk
4123#define FDCAN_PSR_TDCV_Pos (16U)
4124#define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos)
4125#define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk
4127/***************** Bit definition for FDCAN_TDCR register ********************/
4128#define FDCAN_TDCR_TDCF_Pos (0U)
4129#define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos)
4130#define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk
4131#define FDCAN_TDCR_TDCO_Pos (8U)
4132#define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos)
4133#define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk
4135/***************** Bit definition for FDCAN_IR register **********************/
4136#define FDCAN_IR_RF0N_Pos (0U)
4137#define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos)
4138#define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk
4139#define FDCAN_IR_RF0W_Pos (1U)
4140#define FDCAN_IR_RF0W_Msk (0x1UL << FDCAN_IR_RF0W_Pos)
4141#define FDCAN_IR_RF0W FDCAN_IR_RF0W_Msk
4142#define FDCAN_IR_RF0F_Pos (2U)
4143#define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos)
4144#define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk
4145#define FDCAN_IR_RF0L_Pos (3U)
4146#define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos)
4147#define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk
4148#define FDCAN_IR_RF1N_Pos (4U)
4149#define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos)
4150#define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk
4151#define FDCAN_IR_RF1W_Pos (5U)
4152#define FDCAN_IR_RF1W_Msk (0x1UL << FDCAN_IR_RF1W_Pos)
4153#define FDCAN_IR_RF1W FDCAN_IR_RF1W_Msk
4154#define FDCAN_IR_RF1F_Pos (6U)
4155#define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos)
4156#define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk
4157#define FDCAN_IR_RF1L_Pos (7U)
4158#define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos)
4159#define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk
4160#define FDCAN_IR_HPM_Pos (8U)
4161#define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos)
4162#define FDCAN_IR_HPM FDCAN_IR_HPM_Msk
4163#define FDCAN_IR_TC_Pos (9U)
4164#define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos)
4165#define FDCAN_IR_TC FDCAN_IR_TC_Msk
4166#define FDCAN_IR_TCF_Pos (10U)
4167#define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos)
4168#define FDCAN_IR_TCF FDCAN_IR_TCF_Msk
4169#define FDCAN_IR_TFE_Pos (11U)
4170#define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos)
4171#define FDCAN_IR_TFE FDCAN_IR_TFE_Msk
4172#define FDCAN_IR_TEFN_Pos (12U)
4173#define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos)
4174#define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk
4175#define FDCAN_IR_TEFW_Pos (13U)
4176#define FDCAN_IR_TEFW_Msk (0x1UL << FDCAN_IR_TEFW_Pos)
4177#define FDCAN_IR_TEFW FDCAN_IR_TEFW_Msk
4178#define FDCAN_IR_TEFF_Pos (14U)
4179#define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos)
4180#define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk
4181#define FDCAN_IR_TEFL_Pos (15U)
4182#define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos)
4183#define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk
4184#define FDCAN_IR_TSW_Pos (16U)
4185#define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos)
4186#define FDCAN_IR_TSW FDCAN_IR_TSW_Msk
4187#define FDCAN_IR_MRAF_Pos (17U)
4188#define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos)
4189#define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk
4190#define FDCAN_IR_TOO_Pos (18U)
4191#define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos)
4192#define FDCAN_IR_TOO FDCAN_IR_TOO_Msk
4193#define FDCAN_IR_DRX_Pos (19U)
4194#define FDCAN_IR_DRX_Msk (0x1UL << FDCAN_IR_DRX_Pos)
4195#define FDCAN_IR_DRX FDCAN_IR_DRX_Msk
4196#define FDCAN_IR_ELO_Pos (22U)
4197#define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos)
4198#define FDCAN_IR_ELO FDCAN_IR_ELO_Msk
4199#define FDCAN_IR_EP_Pos (23U)
4200#define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos)
4201#define FDCAN_IR_EP FDCAN_IR_EP_Msk
4202#define FDCAN_IR_EW_Pos (24U)
4203#define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos)
4204#define FDCAN_IR_EW FDCAN_IR_EW_Msk
4205#define FDCAN_IR_BO_Pos (25U)
4206#define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos)
4207#define FDCAN_IR_BO FDCAN_IR_BO_Msk
4208#define FDCAN_IR_WDI_Pos (26U)
4209#define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos)
4210#define FDCAN_IR_WDI FDCAN_IR_WDI_Msk
4211#define FDCAN_IR_PEA_Pos (27U)
4212#define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos)
4213#define FDCAN_IR_PEA FDCAN_IR_PEA_Msk
4214#define FDCAN_IR_PED_Pos (28U)
4215#define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos)
4216#define FDCAN_IR_PED FDCAN_IR_PED_Msk
4217#define FDCAN_IR_ARA_Pos (29U)
4218#define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos)
4219#define FDCAN_IR_ARA FDCAN_IR_ARA_Msk
4221/***************** Bit definition for FDCAN_IE register **********************/
4222#define FDCAN_IE_RF0NE_Pos (0U)
4223#define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos)
4224#define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk
4225#define FDCAN_IE_RF0WE_Pos (1U)
4226#define FDCAN_IE_RF0WE_Msk (0x1UL << FDCAN_IE_RF0WE_Pos)
4227#define FDCAN_IE_RF0WE FDCAN_IE_RF0WE_Msk
4228#define FDCAN_IE_RF0FE_Pos (2U)
4229#define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos)
4230#define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk
4231#define FDCAN_IE_RF0LE_Pos (3U)
4232#define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos)
4233#define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk
4234#define FDCAN_IE_RF1NE_Pos (4U)
4235#define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos)
4236#define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk
4237#define FDCAN_IE_RF1WE_Pos (5U)
4238#define FDCAN_IE_RF1WE_Msk (0x1UL << FDCAN_IE_RF1WE_Pos)
4239#define FDCAN_IE_RF1WE FDCAN_IE_RF1WE_Msk
4240#define FDCAN_IE_RF1FE_Pos (6U)
4241#define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos)
4242#define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk
4243#define FDCAN_IE_RF1LE_Pos (7U)
4244#define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos)
4245#define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk
4246#define FDCAN_IE_HPME_Pos (8U)
4247#define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos)
4248#define FDCAN_IE_HPME FDCAN_IE_HPME_Msk
4249#define FDCAN_IE_TCE_Pos (9U)
4250#define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos)
4251#define FDCAN_IE_TCE FDCAN_IE_TCE_Msk
4252#define FDCAN_IE_TCFE_Pos (10U)
4253#define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos)
4254#define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk
4255#define FDCAN_IE_TFEE_Pos (11U)
4256#define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos)
4257#define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk
4258#define FDCAN_IE_TEFNE_Pos (12U)
4259#define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos)
4260#define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk
4261#define FDCAN_IE_TEFWE_Pos (13U)
4262#define FDCAN_IE_TEFWE_Msk (0x1UL << FDCAN_IE_TEFWE_Pos)
4263#define FDCAN_IE_TEFWE FDCAN_IE_TEFWE_Msk
4264#define FDCAN_IE_TEFFE_Pos (14U)
4265#define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos)
4266#define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk
4267#define FDCAN_IE_TEFLE_Pos (15U)
4268#define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos)
4269#define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk
4270#define FDCAN_IE_TSWE_Pos (16U)
4271#define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos)
4272#define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk
4273#define FDCAN_IE_MRAFE_Pos (17U)
4274#define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos)
4275#define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk
4276#define FDCAN_IE_TOOE_Pos (18U)
4277#define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos)
4278#define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk
4279#define FDCAN_IE_DRXE_Pos (19U)
4280#define FDCAN_IE_DRXE_Msk (0x1UL << FDCAN_IE_DRXE_Pos)
4281#define FDCAN_IE_DRXE FDCAN_IE_DRXE_Msk
4282#define FDCAN_IE_BECE_Pos (20U)
4283#define FDCAN_IE_BECE_Msk (0x1UL << FDCAN_IE_BECE_Pos)
4284#define FDCAN_IE_BECE FDCAN_IE_BECE_Msk
4285#define FDCAN_IE_BEUE_Pos (21U)
4286#define FDCAN_IE_BEUE_Msk (0x1UL << FDCAN_IE_BEUE_Pos)
4287#define FDCAN_IE_BEUE FDCAN_IE_BEUE_Msk
4288#define FDCAN_IE_ELOE_Pos (22U)
4289#define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos)
4290#define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk
4291#define FDCAN_IE_EPE_Pos (23U)
4292#define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos)
4293#define FDCAN_IE_EPE FDCAN_IE_EPE_Msk
4294#define FDCAN_IE_EWE_Pos (24U)
4295#define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos)
4296#define FDCAN_IE_EWE FDCAN_IE_EWE_Msk
4297#define FDCAN_IE_BOE_Pos (25U)
4298#define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos)
4299#define FDCAN_IE_BOE FDCAN_IE_BOE_Msk
4300#define FDCAN_IE_WDIE_Pos (26U)
4301#define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos)
4302#define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk
4303#define FDCAN_IE_PEAE_Pos (27U)
4304#define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos)
4305#define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk
4306#define FDCAN_IE_PEDE_Pos (28U)
4307#define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos)
4308#define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk
4309#define FDCAN_IE_ARAE_Pos (29U)
4310#define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos)
4311#define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk
4313/***************** Bit definition for FDCAN_ILS register **********************/
4314#define FDCAN_ILS_RF0NL_Pos (0U)
4315#define FDCAN_ILS_RF0NL_Msk (0x1UL << FDCAN_ILS_RF0NL_Pos)
4316#define FDCAN_ILS_RF0NL FDCAN_ILS_RF0NL_Msk
4317#define FDCAN_ILS_RF0WL_Pos (1U)
4318#define FDCAN_ILS_RF0WL_Msk (0x1UL << FDCAN_ILS_RF0WL_Pos)
4319#define FDCAN_ILS_RF0WL FDCAN_ILS_RF0WL_Msk
4320#define FDCAN_ILS_RF0FL_Pos (2U)
4321#define FDCAN_ILS_RF0FL_Msk (0x1UL << FDCAN_ILS_RF0FL_Pos)
4322#define FDCAN_ILS_RF0FL FDCAN_ILS_RF0FL_Msk
4323#define FDCAN_ILS_RF0LL_Pos (3U)
4324#define FDCAN_ILS_RF0LL_Msk (0x1UL << FDCAN_ILS_RF0LL_Pos)
4325#define FDCAN_ILS_RF0LL FDCAN_ILS_RF0LL_Msk
4326#define FDCAN_ILS_RF1NL_Pos (4U)
4327#define FDCAN_ILS_RF1NL_Msk (0x1UL << FDCAN_ILS_RF1NL_Pos)
4328#define FDCAN_ILS_RF1NL FDCAN_ILS_RF1NL_Msk
4329#define FDCAN_ILS_RF1WL_Pos (5U)
4330#define FDCAN_ILS_RF1WL_Msk (0x1UL << FDCAN_ILS_RF1WL_Pos)
4331#define FDCAN_ILS_RF1WL FDCAN_ILS_RF1WL_Msk
4332#define FDCAN_ILS_RF1FL_Pos (6U)
4333#define FDCAN_ILS_RF1FL_Msk (0x1UL << FDCAN_ILS_RF1FL_Pos)
4334#define FDCAN_ILS_RF1FL FDCAN_ILS_RF1FL_Msk
4335#define FDCAN_ILS_RF1LL_Pos (7U)
4336#define FDCAN_ILS_RF1LL_Msk (0x1UL << FDCAN_ILS_RF1LL_Pos)
4337#define FDCAN_ILS_RF1LL FDCAN_ILS_RF1LL_Msk
4338#define FDCAN_ILS_HPML_Pos (8U)
4339#define FDCAN_ILS_HPML_Msk (0x1UL << FDCAN_ILS_HPML_Pos)
4340#define FDCAN_ILS_HPML FDCAN_ILS_HPML_Msk
4341#define FDCAN_ILS_TCL_Pos (9U)
4342#define FDCAN_ILS_TCL_Msk (0x1UL << FDCAN_ILS_TCL_Pos)
4343#define FDCAN_ILS_TCL FDCAN_ILS_TCL_Msk
4344#define FDCAN_ILS_TCFL_Pos (10U)
4345#define FDCAN_ILS_TCFL_Msk (0x1UL << FDCAN_ILS_TCFL_Pos)
4346#define FDCAN_ILS_TCFL FDCAN_ILS_TCFL_Msk
4347#define FDCAN_ILS_TFEL_Pos (11U)
4348#define FDCAN_ILS_TFEL_Msk (0x1UL << FDCAN_ILS_TFEL_Pos)
4349#define FDCAN_ILS_TFEL FDCAN_ILS_TFEL_Msk
4350#define FDCAN_ILS_TEFNL_Pos (12U)
4351#define FDCAN_ILS_TEFNL_Msk (0x1UL << FDCAN_ILS_TEFNL_Pos)
4352#define FDCAN_ILS_TEFNL FDCAN_ILS_TEFNL_Msk
4353#define FDCAN_ILS_TEFWL_Pos (13U)
4354#define FDCAN_ILS_TEFWL_Msk (0x1UL << FDCAN_ILS_TEFWL_Pos)
4355#define FDCAN_ILS_TEFWL FDCAN_ILS_TEFWL_Msk
4356#define FDCAN_ILS_TEFFL_Pos (14U)
4357#define FDCAN_ILS_TEFFL_Msk (0x1UL << FDCAN_ILS_TEFFL_Pos)
4358#define FDCAN_ILS_TEFFL FDCAN_ILS_TEFFL_Msk
4359#define FDCAN_ILS_TEFLL_Pos (15U)
4360#define FDCAN_ILS_TEFLL_Msk (0x1UL << FDCAN_ILS_TEFLL_Pos)
4361#define FDCAN_ILS_TEFLL FDCAN_ILS_TEFLL_Msk
4362#define FDCAN_ILS_TSWL_Pos (16U)
4363#define FDCAN_ILS_TSWL_Msk (0x1UL << FDCAN_ILS_TSWL_Pos)
4364#define FDCAN_ILS_TSWL FDCAN_ILS_TSWL_Msk
4365#define FDCAN_ILS_MRAFE_Pos (17U)
4366#define FDCAN_ILS_MRAFE_Msk (0x1UL << FDCAN_ILS_MRAFE_Pos)
4367#define FDCAN_ILS_MRAFE FDCAN_ILS_MRAFE_Msk
4368#define FDCAN_ILS_TOOE_Pos (18U)
4369#define FDCAN_ILS_TOOE_Msk (0x1UL << FDCAN_ILS_TOOE_Pos)
4370#define FDCAN_ILS_TOOE FDCAN_ILS_TOOE_Msk
4371#define FDCAN_ILS_DRXE_Pos (19U)
4372#define FDCAN_ILS_DRXE_Msk (0x1UL << FDCAN_ILS_DRXE_Pos)
4373#define FDCAN_ILS_DRXE FDCAN_ILS_DRXE_Msk
4374#define FDCAN_ILS_BECE_Pos (20U)
4375#define FDCAN_ILS_BECE_Msk (0x1UL << FDCAN_ILS_BECE_Pos)
4376#define FDCAN_ILS_BECE FDCAN_ILS_BECE_Msk
4377#define FDCAN_ILS_BEUE_Pos (21U)
4378#define FDCAN_ILS_BEUE_Msk (0x1UL << FDCAN_ILS_BEUE_Pos)
4379#define FDCAN_ILS_BEUE FDCAN_ILS_BEUE_Msk
4380#define FDCAN_ILS_ELOE_Pos (22U)
4381#define FDCAN_ILS_ELOE_Msk (0x1UL << FDCAN_ILS_ELOE_Pos)
4382#define FDCAN_ILS_ELOE FDCAN_ILS_ELOE_Msk
4383#define FDCAN_ILS_EPE_Pos (23U)
4384#define FDCAN_ILS_EPE_Msk (0x1UL << FDCAN_ILS_EPE_Pos)
4385#define FDCAN_ILS_EPE FDCAN_ILS_EPE_Msk
4386#define FDCAN_ILS_EWE_Pos (24U)
4387#define FDCAN_ILS_EWE_Msk (0x1UL << FDCAN_ILS_EWE_Pos)
4388#define FDCAN_ILS_EWE FDCAN_ILS_EWE_Msk
4389#define FDCAN_ILS_BOE_Pos (25U)
4390#define FDCAN_ILS_BOE_Msk (0x1UL << FDCAN_ILS_BOE_Pos)
4391#define FDCAN_ILS_BOE FDCAN_ILS_BOE_Msk
4392#define FDCAN_ILS_WDIE_Pos (26U)
4393#define FDCAN_ILS_WDIE_Msk (0x1UL << FDCAN_ILS_WDIE_Pos)
4394#define FDCAN_ILS_WDIE FDCAN_ILS_WDIE_Msk
4395#define FDCAN_ILS_PEAE_Pos (27U)
4396#define FDCAN_ILS_PEAE_Msk (0x1UL << FDCAN_ILS_PEAE_Pos)
4397#define FDCAN_ILS_PEAE FDCAN_ILS_PEAE_Msk
4398#define FDCAN_ILS_PEDE_Pos (28U)
4399#define FDCAN_ILS_PEDE_Msk (0x1UL << FDCAN_ILS_PEDE_Pos)
4400#define FDCAN_ILS_PEDE FDCAN_ILS_PEDE_Msk
4401#define FDCAN_ILS_ARAE_Pos (29U)
4402#define FDCAN_ILS_ARAE_Msk (0x1UL << FDCAN_ILS_ARAE_Pos)
4403#define FDCAN_ILS_ARAE FDCAN_ILS_ARAE_Msk
4405/***************** Bit definition for FDCAN_ILE register **********************/
4406#define FDCAN_ILE_EINT0_Pos (0U)
4407#define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos)
4408#define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk
4409#define FDCAN_ILE_EINT1_Pos (1U)
4410#define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos)
4411#define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk
4413/***************** Bit definition for FDCAN_GFC register **********************/
4414#define FDCAN_GFC_RRFE_Pos (0U)
4415#define FDCAN_GFC_RRFE_Msk (0x1UL << FDCAN_GFC_RRFE_Pos)
4416#define FDCAN_GFC_RRFE FDCAN_GFC_RRFE_Msk
4417#define FDCAN_GFC_RRFS_Pos (1U)
4418#define FDCAN_GFC_RRFS_Msk (0x1UL << FDCAN_GFC_RRFS_Pos)
4419#define FDCAN_GFC_RRFS FDCAN_GFC_RRFS_Msk
4420#define FDCAN_GFC_ANFE_Pos (2U)
4421#define FDCAN_GFC_ANFE_Msk (0x3UL << FDCAN_GFC_ANFE_Pos)
4422#define FDCAN_GFC_ANFE FDCAN_GFC_ANFE_Msk
4423#define FDCAN_GFC_ANFS_Pos (4U)
4424#define FDCAN_GFC_ANFS_Msk (0x3UL << FDCAN_GFC_ANFS_Pos)
4425#define FDCAN_GFC_ANFS FDCAN_GFC_ANFS_Msk
4427/***************** Bit definition for FDCAN_SIDFC register ********************/
4428#define FDCAN_SIDFC_FLSSA_Pos (2U)
4429#define FDCAN_SIDFC_FLSSA_Msk (0x3FFFUL << FDCAN_SIDFC_FLSSA_Pos)
4430#define FDCAN_SIDFC_FLSSA FDCAN_SIDFC_FLSSA_Msk
4431#define FDCAN_SIDFC_LSS_Pos (16U)
4432#define FDCAN_SIDFC_LSS_Msk (0xFFUL << FDCAN_SIDFC_LSS_Pos)
4433#define FDCAN_SIDFC_LSS FDCAN_SIDFC_LSS_Msk
4435/***************** Bit definition for FDCAN_XIDFC register ********************/
4436#define FDCAN_XIDFC_FLESA_Pos (2U)
4437#define FDCAN_XIDFC_FLESA_Msk (0x3FFFUL << FDCAN_XIDFC_FLESA_Pos)
4438#define FDCAN_XIDFC_FLESA FDCAN_XIDFC_FLESA_Msk
4439#define FDCAN_XIDFC_LSE_Pos (16U)
4440#define FDCAN_XIDFC_LSE_Msk (0x7FUL << FDCAN_XIDFC_LSE_Pos)
4441#define FDCAN_XIDFC_LSE FDCAN_XIDFC_LSE_Msk
4443/***************** Bit definition for FDCAN_XIDAM register ********************/
4444#define FDCAN_XIDAM_EIDM_Pos (0U)
4445#define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos)
4446#define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk
4448/***************** Bit definition for FDCAN_HPMS register *********************/
4449#define FDCAN_HPMS_BIDX_Pos (0U)
4450#define FDCAN_HPMS_BIDX_Msk (0x3FUL << FDCAN_HPMS_BIDX_Pos)
4451#define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk
4452#define FDCAN_HPMS_MSI_Pos (6U)
4453#define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos)
4454#define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk
4455#define FDCAN_HPMS_FIDX_Pos (8U)
4456#define FDCAN_HPMS_FIDX_Msk (0x7FUL << FDCAN_HPMS_FIDX_Pos)
4457#define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk
4458#define FDCAN_HPMS_FLST_Pos (15U)
4459#define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos)
4460#define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk
4462/***************** Bit definition for FDCAN_NDAT1 register ********************/
4463#define FDCAN_NDAT1_ND0_Pos (0U)
4464#define FDCAN_NDAT1_ND0_Msk (0x1UL << FDCAN_NDAT1_ND0_Pos)
4465#define FDCAN_NDAT1_ND0 FDCAN_NDAT1_ND0_Msk
4466#define FDCAN_NDAT1_ND1_Pos (1U)
4467#define FDCAN_NDAT1_ND1_Msk (0x1UL << FDCAN_NDAT1_ND1_Pos)
4468#define FDCAN_NDAT1_ND1 FDCAN_NDAT1_ND1_Msk
4469#define FDCAN_NDAT1_ND2_Pos (2U)
4470#define FDCAN_NDAT1_ND2_Msk (0x1UL << FDCAN_NDAT1_ND2_Pos)
4471#define FDCAN_NDAT1_ND2 FDCAN_NDAT1_ND2_Msk
4472#define FDCAN_NDAT1_ND3_Pos (3U)
4473#define FDCAN_NDAT1_ND3_Msk (0x1UL << FDCAN_NDAT1_ND3_Pos)
4474#define FDCAN_NDAT1_ND3 FDCAN_NDAT1_ND3_Msk
4475#define FDCAN_NDAT1_ND4_Pos (4U)
4476#define FDCAN_NDAT1_ND4_Msk (0x1UL << FDCAN_NDAT1_ND4_Pos)
4477#define FDCAN_NDAT1_ND4 FDCAN_NDAT1_ND4_Msk
4478#define FDCAN_NDAT1_ND5_Pos (5U)
4479#define FDCAN_NDAT1_ND5_Msk (0x1UL << FDCAN_NDAT1_ND5_Pos)
4480#define FDCAN_NDAT1_ND5 FDCAN_NDAT1_ND5_Msk
4481#define FDCAN_NDAT1_ND6_Pos (6U)
4482#define FDCAN_NDAT1_ND6_Msk (0x1UL << FDCAN_NDAT1_ND6_Pos)
4483#define FDCAN_NDAT1_ND6 FDCAN_NDAT1_ND6_Msk
4484#define FDCAN_NDAT1_ND7_Pos (7U)
4485#define FDCAN_NDAT1_ND7_Msk (0x1UL << FDCAN_NDAT1_ND7_Pos)
4486#define FDCAN_NDAT1_ND7 FDCAN_NDAT1_ND7_Msk
4487#define FDCAN_NDAT1_ND8_Pos (8U)
4488#define FDCAN_NDAT1_ND8_Msk (0x1UL << FDCAN_NDAT1_ND8_Pos)
4489#define FDCAN_NDAT1_ND8 FDCAN_NDAT1_ND8_Msk
4490#define FDCAN_NDAT1_ND9_Pos (9U)
4491#define FDCAN_NDAT1_ND9_Msk (0x1UL << FDCAN_NDAT1_ND9_Pos)
4492#define FDCAN_NDAT1_ND9 FDCAN_NDAT1_ND9_Msk
4493#define FDCAN_NDAT1_ND10_Pos (10U)
4494#define FDCAN_NDAT1_ND10_Msk (0x1UL << FDCAN_NDAT1_ND10_Pos)
4495#define FDCAN_NDAT1_ND10 FDCAN_NDAT1_ND10_Msk
4496#define FDCAN_NDAT1_ND11_Pos (11U)
4497#define FDCAN_NDAT1_ND11_Msk (0x1UL << FDCAN_NDAT1_ND11_Pos)
4498#define FDCAN_NDAT1_ND11 FDCAN_NDAT1_ND11_Msk
4499#define FDCAN_NDAT1_ND12_Pos (12U)
4500#define FDCAN_NDAT1_ND12_Msk (0x1UL << FDCAN_NDAT1_ND12_Pos)
4501#define FDCAN_NDAT1_ND12 FDCAN_NDAT1_ND12_Msk
4502#define FDCAN_NDAT1_ND13_Pos (13U)
4503#define FDCAN_NDAT1_ND13_Msk (0x1UL << FDCAN_NDAT1_ND13_Pos)
4504#define FDCAN_NDAT1_ND13 FDCAN_NDAT1_ND13_Msk
4505#define FDCAN_NDAT1_ND14_Pos (14U)
4506#define FDCAN_NDAT1_ND14_Msk (0x1UL << FDCAN_NDAT1_ND14_Pos)
4507#define FDCAN_NDAT1_ND14 FDCAN_NDAT1_ND14_Msk
4508#define FDCAN_NDAT1_ND15_Pos (15U)
4509#define FDCAN_NDAT1_ND15_Msk (0x1UL << FDCAN_NDAT1_ND15_Pos)
4510#define FDCAN_NDAT1_ND15 FDCAN_NDAT1_ND15_Msk
4511#define FDCAN_NDAT1_ND16_Pos (16U)
4512#define FDCAN_NDAT1_ND16_Msk (0x1UL << FDCAN_NDAT1_ND16_Pos)
4513#define FDCAN_NDAT1_ND16 FDCAN_NDAT1_ND16_Msk
4514#define FDCAN_NDAT1_ND17_Pos (17U)
4515#define FDCAN_NDAT1_ND17_Msk (0x1UL << FDCAN_NDAT1_ND17_Pos)
4516#define FDCAN_NDAT1_ND17 FDCAN_NDAT1_ND17_Msk
4517#define FDCAN_NDAT1_ND18_Pos (18U)
4518#define FDCAN_NDAT1_ND18_Msk (0x1UL << FDCAN_NDAT1_ND18_Pos)
4519#define FDCAN_NDAT1_ND18 FDCAN_NDAT1_ND18_Msk
4520#define FDCAN_NDAT1_ND19_Pos (19U)
4521#define FDCAN_NDAT1_ND19_Msk (0x1UL << FDCAN_NDAT1_ND19_Pos)
4522#define FDCAN_NDAT1_ND19 FDCAN_NDAT1_ND19_Msk
4523#define FDCAN_NDAT1_ND20_Pos (20U)
4524#define FDCAN_NDAT1_ND20_Msk (0x1UL << FDCAN_NDAT1_ND20_Pos)
4525#define FDCAN_NDAT1_ND20 FDCAN_NDAT1_ND20_Msk
4526#define FDCAN_NDAT1_ND21_Pos (21U)
4527#define FDCAN_NDAT1_ND21_Msk (0x1UL << FDCAN_NDAT1_ND21_Pos)
4528#define FDCAN_NDAT1_ND21 FDCAN_NDAT1_ND21_Msk
4529#define FDCAN_NDAT1_ND22_Pos (22U)
4530#define FDCAN_NDAT1_ND22_Msk (0x1UL << FDCAN_NDAT1_ND22_Pos)
4531#define FDCAN_NDAT1_ND22 FDCAN_NDAT1_ND22_Msk
4532#define FDCAN_NDAT1_ND23_Pos (23U)
4533#define FDCAN_NDAT1_ND23_Msk (0x1UL << FDCAN_NDAT1_ND23_Pos)
4534#define FDCAN_NDAT1_ND23 FDCAN_NDAT1_ND23_Msk
4535#define FDCAN_NDAT1_ND24_Pos (24U)
4536#define FDCAN_NDAT1_ND24_Msk (0x1UL << FDCAN_NDAT1_ND24_Pos)
4537#define FDCAN_NDAT1_ND24 FDCAN_NDAT1_ND24_Msk
4538#define FDCAN_NDAT1_ND25_Pos (25U)
4539#define FDCAN_NDAT1_ND25_Msk (0x1UL << FDCAN_NDAT1_ND25_Pos)
4540#define FDCAN_NDAT1_ND25 FDCAN_NDAT1_ND25_Msk
4541#define FDCAN_NDAT1_ND26_Pos (26U)
4542#define FDCAN_NDAT1_ND26_Msk (0x1UL << FDCAN_NDAT1_ND26_Pos)
4543#define FDCAN_NDAT1_ND26 FDCAN_NDAT1_ND26_Msk
4544#define FDCAN_NDAT1_ND27_Pos (27U)
4545#define FDCAN_NDAT1_ND27_Msk (0x1UL << FDCAN_NDAT1_ND27_Pos)
4546#define FDCAN_NDAT1_ND27 FDCAN_NDAT1_ND27_Msk
4547#define FDCAN_NDAT1_ND28_Pos (28U)
4548#define FDCAN_NDAT1_ND28_Msk (0x1UL << FDCAN_NDAT1_ND28_Pos)
4549#define FDCAN_NDAT1_ND28 FDCAN_NDAT1_ND28_Msk
4550#define FDCAN_NDAT1_ND29_Pos (29U)
4551#define FDCAN_NDAT1_ND29_Msk (0x1UL << FDCAN_NDAT1_ND29_Pos)
4552#define FDCAN_NDAT1_ND29 FDCAN_NDAT1_ND29_Msk
4553#define FDCAN_NDAT1_ND30_Pos (30U)
4554#define FDCAN_NDAT1_ND30_Msk (0x1UL << FDCAN_NDAT1_ND30_Pos)
4555#define FDCAN_NDAT1_ND30 FDCAN_NDAT1_ND30_Msk
4556#define FDCAN_NDAT1_ND31_Pos (31U)
4557#define FDCAN_NDAT1_ND31_Msk (0x1UL << FDCAN_NDAT1_ND31_Pos)
4558#define FDCAN_NDAT1_ND31 FDCAN_NDAT1_ND31_Msk
4560/***************** Bit definition for FDCAN_NDAT2 register ********************/
4561#define FDCAN_NDAT2_ND32_Pos (0U)
4562#define FDCAN_NDAT2_ND32_Msk (0x1UL << FDCAN_NDAT2_ND32_Pos)
4563#define FDCAN_NDAT2_ND32 FDCAN_NDAT2_ND32_Msk
4564#define FDCAN_NDAT2_ND33_Pos (1U)
4565#define FDCAN_NDAT2_ND33_Msk (0x1UL << FDCAN_NDAT2_ND33_Pos)
4566#define FDCAN_NDAT2_ND33 FDCAN_NDAT2_ND33_Msk
4567#define FDCAN_NDAT2_ND34_Pos (2U)
4568#define FDCAN_NDAT2_ND34_Msk (0x1UL << FDCAN_NDAT2_ND34_Pos)
4569#define FDCAN_NDAT2_ND34 FDCAN_NDAT2_ND34_Msk
4570#define FDCAN_NDAT2_ND35_Pos (3U)
4571#define FDCAN_NDAT2_ND35_Msk (0x1UL << FDCAN_NDAT2_ND35_Pos)
4572#define FDCAN_NDAT2_ND35 FDCAN_NDAT2_ND35_Msk
4573#define FDCAN_NDAT2_ND36_Pos (4U)
4574#define FDCAN_NDAT2_ND36_Msk (0x1UL << FDCAN_NDAT2_ND36_Pos)
4575#define FDCAN_NDAT2_ND36 FDCAN_NDAT2_ND36_Msk
4576#define FDCAN_NDAT2_ND37_Pos (5U)
4577#define FDCAN_NDAT2_ND37_Msk (0x1UL << FDCAN_NDAT2_ND37_Pos)
4578#define FDCAN_NDAT2_ND37 FDCAN_NDAT2_ND37_Msk
4579#define FDCAN_NDAT2_ND38_Pos (6U)
4580#define FDCAN_NDAT2_ND38_Msk (0x1UL << FDCAN_NDAT2_ND38_Pos)
4581#define FDCAN_NDAT2_ND38 FDCAN_NDAT2_ND38_Msk
4582#define FDCAN_NDAT2_ND39_Pos (7U)
4583#define FDCAN_NDAT2_ND39_Msk (0x1UL << FDCAN_NDAT2_ND39_Pos)
4584#define FDCAN_NDAT2_ND39 FDCAN_NDAT2_ND39_Msk
4585#define FDCAN_NDAT2_ND40_Pos (8U)
4586#define FDCAN_NDAT2_ND40_Msk (0x1UL << FDCAN_NDAT2_ND40_Pos)
4587#define FDCAN_NDAT2_ND40 FDCAN_NDAT2_ND40_Msk
4588#define FDCAN_NDAT2_ND41_Pos (9U)
4589#define FDCAN_NDAT2_ND41_Msk (0x1UL << FDCAN_NDAT2_ND41_Pos)
4590#define FDCAN_NDAT2_ND41 FDCAN_NDAT2_ND41_Msk
4591#define FDCAN_NDAT2_ND42_Pos (10U)
4592#define FDCAN_NDAT2_ND42_Msk (0x1UL << FDCAN_NDAT2_ND42_Pos)
4593#define FDCAN_NDAT2_ND42 FDCAN_NDAT2_ND42_Msk
4594#define FDCAN_NDAT2_ND43_Pos (11U)
4595#define FDCAN_NDAT2_ND43_Msk (0x1UL << FDCAN_NDAT2_ND43_Pos)
4596#define FDCAN_NDAT2_ND43 FDCAN_NDAT2_ND43_Msk
4597#define FDCAN_NDAT2_ND44_Pos (12U)
4598#define FDCAN_NDAT2_ND44_Msk (0x1UL << FDCAN_NDAT2_ND44_Pos)
4599#define FDCAN_NDAT2_ND44 FDCAN_NDAT2_ND44_Msk
4600#define FDCAN_NDAT2_ND45_Pos (13U)
4601#define FDCAN_NDAT2_ND45_Msk (0x1UL << FDCAN_NDAT2_ND45_Pos)
4602#define FDCAN_NDAT2_ND45 FDCAN_NDAT2_ND45_Msk
4603#define FDCAN_NDAT2_ND46_Pos (14U)
4604#define FDCAN_NDAT2_ND46_Msk (0x1UL << FDCAN_NDAT2_ND46_Pos)
4605#define FDCAN_NDAT2_ND46 FDCAN_NDAT2_ND46_Msk
4606#define FDCAN_NDAT2_ND47_Pos (15U)
4607#define FDCAN_NDAT2_ND47_Msk (0x1UL << FDCAN_NDAT2_ND47_Pos)
4608#define FDCAN_NDAT2_ND47 FDCAN_NDAT2_ND47_Msk
4609#define FDCAN_NDAT2_ND48_Pos (16U)
4610#define FDCAN_NDAT2_ND48_Msk (0x1UL << FDCAN_NDAT2_ND48_Pos)
4611#define FDCAN_NDAT2_ND48 FDCAN_NDAT2_ND48_Msk
4612#define FDCAN_NDAT2_ND49_Pos (17U)
4613#define FDCAN_NDAT2_ND49_Msk (0x1UL << FDCAN_NDAT2_ND49_Pos)
4614#define FDCAN_NDAT2_ND49 FDCAN_NDAT2_ND49_Msk
4615#define FDCAN_NDAT2_ND50_Pos (18U)
4616#define FDCAN_NDAT2_ND50_Msk (0x1UL << FDCAN_NDAT2_ND50_Pos)
4617#define FDCAN_NDAT2_ND50 FDCAN_NDAT2_ND50_Msk
4618#define FDCAN_NDAT2_ND51_Pos (19U)
4619#define FDCAN_NDAT2_ND51_Msk (0x1UL << FDCAN_NDAT2_ND51_Pos)
4620#define FDCAN_NDAT2_ND51 FDCAN_NDAT2_ND51_Msk
4621#define FDCAN_NDAT2_ND52_Pos (20U)
4622#define FDCAN_NDAT2_ND52_Msk (0x1UL << FDCAN_NDAT2_ND52_Pos)
4623#define FDCAN_NDAT2_ND52 FDCAN_NDAT2_ND52_Msk
4624#define FDCAN_NDAT2_ND53_Pos (21U)
4625#define FDCAN_NDAT2_ND53_Msk (0x1UL << FDCAN_NDAT2_ND53_Pos)
4626#define FDCAN_NDAT2_ND53 FDCAN_NDAT2_ND53_Msk
4627#define FDCAN_NDAT2_ND54_Pos (22U)
4628#define FDCAN_NDAT2_ND54_Msk (0x1UL << FDCAN_NDAT2_ND54_Pos)
4629#define FDCAN_NDAT2_ND54 FDCAN_NDAT2_ND54_Msk
4630#define FDCAN_NDAT2_ND55_Pos (23U)
4631#define FDCAN_NDAT2_ND55_Msk (0x1UL << FDCAN_NDAT2_ND55_Pos)
4632#define FDCAN_NDAT2_ND55 FDCAN_NDAT2_ND55_Msk
4633#define FDCAN_NDAT2_ND56_Pos (24U)
4634#define FDCAN_NDAT2_ND56_Msk (0x1UL << FDCAN_NDAT2_ND56_Pos)
4635#define FDCAN_NDAT2_ND56 FDCAN_NDAT2_ND56_Msk
4636#define FDCAN_NDAT2_ND57_Pos (25U)
4637#define FDCAN_NDAT2_ND57_Msk (0x1UL << FDCAN_NDAT2_ND57_Pos)
4638#define FDCAN_NDAT2_ND57 FDCAN_NDAT2_ND57_Msk
4639#define FDCAN_NDAT2_ND58_Pos (26U)
4640#define FDCAN_NDAT2_ND58_Msk (0x1UL << FDCAN_NDAT2_ND58_Pos)
4641#define FDCAN_NDAT2_ND58 FDCAN_NDAT2_ND58_Msk
4642#define FDCAN_NDAT2_ND59_Pos (27U)
4643#define FDCAN_NDAT2_ND59_Msk (0x1UL << FDCAN_NDAT2_ND59_Pos)
4644#define FDCAN_NDAT2_ND59 FDCAN_NDAT2_ND59_Msk
4645#define FDCAN_NDAT2_ND60_Pos (28U)
4646#define FDCAN_NDAT2_ND60_Msk (0x1UL << FDCAN_NDAT2_ND60_Pos)
4647#define FDCAN_NDAT2_ND60 FDCAN_NDAT2_ND60_Msk
4648#define FDCAN_NDAT2_ND61_Pos (29U)
4649#define FDCAN_NDAT2_ND61_Msk (0x1UL << FDCAN_NDAT2_ND61_Pos)
4650#define FDCAN_NDAT2_ND61 FDCAN_NDAT2_ND61_Msk
4651#define FDCAN_NDAT2_ND62_Pos (30U)
4652#define FDCAN_NDAT2_ND62_Msk (0x1UL << FDCAN_NDAT2_ND62_Pos)
4653#define FDCAN_NDAT2_ND62 FDCAN_NDAT2_ND62_Msk
4654#define FDCAN_NDAT2_ND63_Pos (31U)
4655#define FDCAN_NDAT2_ND63_Msk (0x1UL << FDCAN_NDAT2_ND63_Pos)
4656#define FDCAN_NDAT2_ND63 FDCAN_NDAT2_ND63_Msk
4658/***************** Bit definition for FDCAN_RXF0C register ********************/
4659#define FDCAN_RXF0C_F0SA_Pos (2U)
4660#define FDCAN_RXF0C_F0SA_Msk (0x3FFFUL << FDCAN_RXF0C_F0SA_Pos)
4661#define FDCAN_RXF0C_F0SA FDCAN_RXF0C_F0SA_Msk
4662#define FDCAN_RXF0C_F0S_Pos (16U)
4663#define FDCAN_RXF0C_F0S_Msk (0x7FUL << FDCAN_RXF0C_F0S_Pos)
4664#define FDCAN_RXF0C_F0S FDCAN_RXF0C_F0S_Msk
4665#define FDCAN_RXF0C_F0WM_Pos (24U)
4666#define FDCAN_RXF0C_F0WM_Msk (0x7FUL << FDCAN_RXF0C_F0WM_Pos)
4667#define FDCAN_RXF0C_F0WM FDCAN_RXF0C_F0WM_Msk
4668#define FDCAN_RXF0C_F0OM_Pos (31U)
4669#define FDCAN_RXF0C_F0OM_Msk (0x1UL << FDCAN_RXF0C_F0OM_Pos)
4670#define FDCAN_RXF0C_F0OM FDCAN_RXF0C_F0OM_Msk
4672/***************** Bit definition for FDCAN_RXF0S register ********************/
4673#define FDCAN_RXF0S_F0FL_Pos (0U)
4674#define FDCAN_RXF0S_F0FL_Msk (0x7FUL << FDCAN_RXF0S_F0FL_Pos)
4675#define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk
4676#define FDCAN_RXF0S_F0GI_Pos (8U)
4677#define FDCAN_RXF0S_F0GI_Msk (0x3FUL << FDCAN_RXF0S_F0GI_Pos)
4678#define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk
4679#define FDCAN_RXF0S_F0PI_Pos (16U)
4680#define FDCAN_RXF0S_F0PI_Msk (0x3FUL << FDCAN_RXF0S_F0PI_Pos)
4681#define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk
4682#define FDCAN_RXF0S_F0F_Pos (24U)
4683#define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos)
4684#define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk
4685#define FDCAN_RXF0S_RF0L_Pos (25U)
4686#define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos)
4687#define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk
4689/***************** Bit definition for FDCAN_RXF0A register ********************/
4690#define FDCAN_RXF0A_F0AI_Pos (0U)
4691#define FDCAN_RXF0A_F0AI_Msk (0x3FUL << FDCAN_RXF0A_F0AI_Pos)
4692#define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk
4694/***************** Bit definition for FDCAN_RXBC register ********************/
4695#define FDCAN_RXBC_RBSA_Pos (2U)
4696#define FDCAN_RXBC_RBSA_Msk (0x3FFFUL << FDCAN_RXBC_RBSA_Pos)
4697#define FDCAN_RXBC_RBSA FDCAN_RXBC_RBSA_Msk
4699/***************** Bit definition for FDCAN_RXF1C register ********************/
4700#define FDCAN_RXF1C_F1SA_Pos (2U)
4701#define FDCAN_RXF1C_F1SA_Msk (0x3FFFUL << FDCAN_RXF1C_F1SA_Pos)
4702#define FDCAN_RXF1C_F1SA FDCAN_RXF1C_F1SA_Msk
4703#define FDCAN_RXF1C_F1S_Pos (16U)
4704#define FDCAN_RXF1C_F1S_Msk (0x7FUL << FDCAN_RXF1C_F1S_Pos)
4705#define FDCAN_RXF1C_F1S FDCAN_RXF1C_F1S_Msk
4706#define FDCAN_RXF1C_F1WM_Pos (24U)
4707#define FDCAN_RXF1C_F1WM_Msk (0x7FUL << FDCAN_RXF1C_F1WM_Pos)
4708#define FDCAN_RXF1C_F1WM FDCAN_RXF1C_F1WM_Msk
4709#define FDCAN_RXF1C_F1OM_Pos (31U)
4710#define FDCAN_RXF1C_F1OM_Msk (0x1UL << FDCAN_RXF1C_F1OM_Pos)
4711#define FDCAN_RXF1C_F1OM FDCAN_RXF1C_F1OM_Msk
4713/***************** Bit definition for FDCAN_RXF1S register ********************/
4714#define FDCAN_RXF1S_F1FL_Pos (0U)
4715#define FDCAN_RXF1S_F1FL_Msk (0x7FUL << FDCAN_RXF1S_F1FL_Pos)
4716#define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk
4717#define FDCAN_RXF1S_F1GI_Pos (8U)
4718#define FDCAN_RXF1S_F1GI_Msk (0x3FUL << FDCAN_RXF1S_F1GI_Pos)
4719#define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk
4720#define FDCAN_RXF1S_F1PI_Pos (16U)
4721#define FDCAN_RXF1S_F1PI_Msk (0x3FUL << FDCAN_RXF1S_F1PI_Pos)
4722#define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk
4723#define FDCAN_RXF1S_F1F_Pos (24U)
4724#define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos)
4725#define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk
4726#define FDCAN_RXF1S_RF1L_Pos (25U)
4727#define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos)
4728#define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk
4730/***************** Bit definition for FDCAN_RXF1A register ********************/
4731#define FDCAN_RXF1A_F1AI_Pos (0U)
4732#define FDCAN_RXF1A_F1AI_Msk (0x3FUL << FDCAN_RXF1A_F1AI_Pos)
4733#define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk
4735/***************** Bit definition for FDCAN_RXESC register ********************/
4736#define FDCAN_RXESC_F0DS_Pos (0U)
4737#define FDCAN_RXESC_F0DS_Msk (0x7UL << FDCAN_RXESC_F0DS_Pos)
4738#define FDCAN_RXESC_F0DS FDCAN_RXESC_F0DS_Msk
4739#define FDCAN_RXESC_F1DS_Pos (4U)
4740#define FDCAN_RXESC_F1DS_Msk (0x7UL << FDCAN_RXESC_F1DS_Pos)
4741#define FDCAN_RXESC_F1DS FDCAN_RXESC_F1DS_Msk
4742#define FDCAN_RXESC_RBDS_Pos (8U)
4743#define FDCAN_RXESC_RBDS_Msk (0x7UL << FDCAN_RXESC_RBDS_Pos)
4744#define FDCAN_RXESC_RBDS FDCAN_RXESC_RBDS_Msk
4746/***************** Bit definition for FDCAN_TXBC register *********************/
4747#define FDCAN_TXBC_TBSA_Pos (2U)
4748#define FDCAN_TXBC_TBSA_Msk (0x3FFFUL << FDCAN_TXBC_TBSA_Pos)
4749#define FDCAN_TXBC_TBSA FDCAN_TXBC_TBSA_Msk
4750#define FDCAN_TXBC_NDTB_Pos (16U)
4751#define FDCAN_TXBC_NDTB_Msk (0x3FUL << FDCAN_TXBC_NDTB_Pos)
4752#define FDCAN_TXBC_NDTB FDCAN_TXBC_NDTB_Msk
4753#define FDCAN_TXBC_TFQS_Pos (24U)
4754#define FDCAN_TXBC_TFQS_Msk (0x3FUL << FDCAN_TXBC_TFQS_Pos)
4755#define FDCAN_TXBC_TFQS FDCAN_TXBC_TFQS_Msk
4756#define FDCAN_TXBC_TFQM_Pos (30U)
4757#define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos)
4758#define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk
4760/***************** Bit definition for FDCAN_TXFQS register *********************/
4761#define FDCAN_TXFQS_TFFL_Pos (0U)
4762#define FDCAN_TXFQS_TFFL_Msk (0x3FUL << FDCAN_TXFQS_TFFL_Pos)
4763#define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk
4764#define FDCAN_TXFQS_TFGI_Pos (8U)
4765#define FDCAN_TXFQS_TFGI_Msk (0x1FUL << FDCAN_TXFQS_TFGI_Pos)
4766#define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk
4767#define FDCAN_TXFQS_TFQPI_Pos (16U)
4768#define FDCAN_TXFQS_TFQPI_Msk (0x1FUL << FDCAN_TXFQS_TFQPI_Pos)
4769#define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk
4770#define FDCAN_TXFQS_TFQF_Pos (21U)
4771#define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos)
4772#define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk
4774/***************** Bit definition for FDCAN_TXESC register *********************/
4775#define FDCAN_TXESC_TBDS_Pos (0U)
4776#define FDCAN_TXESC_TBDS_Msk (0x7UL << FDCAN_TXESC_TBDS_Pos)
4777#define FDCAN_TXESC_TBDS FDCAN_TXESC_TBDS_Msk
4779/***************** Bit definition for FDCAN_TXBRP register *********************/
4780#define FDCAN_TXBRP_TRP_Pos (0U)
4781#define FDCAN_TXBRP_TRP_Msk (0xFFFFFFFFUL << FDCAN_TXBRP_TRP_Pos)
4782#define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk
4784/***************** Bit definition for FDCAN_TXBAR register *********************/
4785#define FDCAN_TXBAR_AR_Pos (0U)
4786#define FDCAN_TXBAR_AR_Msk (0xFFFFFFFFUL << FDCAN_TXBAR_AR_Pos)
4787#define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk
4789/***************** Bit definition for FDCAN_TXBCR register *********************/
4790#define FDCAN_TXBCR_CR_Pos (0U)
4791#define FDCAN_TXBCR_CR_Msk (0xFFFFFFFFUL << FDCAN_TXBCR_CR_Pos)
4792#define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk
4794/***************** Bit definition for FDCAN_TXBTO register *********************/
4795#define FDCAN_TXBTO_TO_Pos (0U)
4796#define FDCAN_TXBTO_TO_Msk (0xFFFFFFFFUL << FDCAN_TXBTO_TO_Pos)
4797#define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk
4799/***************** Bit definition for FDCAN_TXBCF register *********************/
4800#define FDCAN_TXBCF_CF_Pos (0U)
4801#define FDCAN_TXBCF_CF_Msk (0xFFFFFFFFUL << FDCAN_TXBCF_CF_Pos)
4802#define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk
4804/***************** Bit definition for FDCAN_TXBTIE register ********************/
4805#define FDCAN_TXBTIE_TIE_Pos (0U)
4806#define FDCAN_TXBTIE_TIE_Msk (0xFFFFFFFFUL << FDCAN_TXBTIE_TIE_Pos)
4807#define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk
4809/***************** Bit definition for FDCAN_ TXBCIE register *******************/
4810#define FDCAN_TXBCIE_CFIE_Pos (0U)
4811#define FDCAN_TXBCIE_CFIE_Msk (0xFFFFFFFFUL << FDCAN_TXBCIE_CFIE_Pos)
4812#define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk
4814/***************** Bit definition for FDCAN_TXEFC register *********************/
4815#define FDCAN_TXEFC_EFSA_Pos (2U)
4816#define FDCAN_TXEFC_EFSA_Msk (0x3FFFUL << FDCAN_TXEFC_EFSA_Pos)
4817#define FDCAN_TXEFC_EFSA FDCAN_TXEFC_EFSA_Msk
4818#define FDCAN_TXEFC_EFS_Pos (16U)
4819#define FDCAN_TXEFC_EFS_Msk (0x3FUL << FDCAN_TXEFC_EFS_Pos)
4820#define FDCAN_TXEFC_EFS FDCAN_TXEFC_EFS_Msk
4821#define FDCAN_TXEFC_EFWM_Pos (24U)
4822#define FDCAN_TXEFC_EFWM_Msk (0x3FUL << FDCAN_TXEFC_EFWM_Pos)
4823#define FDCAN_TXEFC_EFWM FDCAN_TXEFC_EFWM_Msk
4825/***************** Bit definition for FDCAN_TXEFS register *********************/
4826#define FDCAN_TXEFS_EFFL_Pos (0U)
4827#define FDCAN_TXEFS_EFFL_Msk (0x3FUL << FDCAN_TXEFS_EFFL_Pos)
4828#define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk
4829#define FDCAN_TXEFS_EFGI_Pos (8U)
4830#define FDCAN_TXEFS_EFGI_Msk (0x1FUL << FDCAN_TXEFS_EFGI_Pos)
4831#define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk
4832#define FDCAN_TXEFS_EFPI_Pos (16U)
4833#define FDCAN_TXEFS_EFPI_Msk (0x1FUL << FDCAN_TXEFS_EFPI_Pos)
4834#define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk
4835#define FDCAN_TXEFS_EFF_Pos (24U)
4836#define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos)
4837#define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk
4838#define FDCAN_TXEFS_TEFL_Pos (25U)
4839#define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos)
4840#define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk
4842/***************** Bit definition for FDCAN_TXEFA register *********************/
4843#define FDCAN_TXEFA_EFAI_Pos (0U)
4844#define FDCAN_TXEFA_EFAI_Msk (0x1FUL << FDCAN_TXEFA_EFAI_Pos)
4845#define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk
4847/***************** Bit definition for FDCAN_TTTMC register *********************/
4848#define FDCAN_TTTMC_TMSA_Pos (2U)
4849#define FDCAN_TTTMC_TMSA_Msk (0x3FFFUL << FDCAN_TTTMC_TMSA_Pos)
4850#define FDCAN_TTTMC_TMSA FDCAN_TTTMC_TMSA_Msk
4851#define FDCAN_TTTMC_TME_Pos (16U)
4852#define FDCAN_TTTMC_TME_Msk (0x7FUL << FDCAN_TTTMC_TME_Pos)
4853#define FDCAN_TTTMC_TME FDCAN_TTTMC_TME_Msk
4855/***************** Bit definition for FDCAN_TTRMC register *********************/
4856#define FDCAN_TTRMC_RID_Pos (0U)
4857#define FDCAN_TTRMC_RID_Msk (0x1FFFFFFFUL << FDCAN_TTRMC_RID_Pos)
4858#define FDCAN_TTRMC_RID FDCAN_TTRMC_RID_Msk
4859#define FDCAN_TTRMC_XTD_Pos (30U)
4860#define FDCAN_TTRMC_XTD_Msk (0x1UL << FDCAN_TTRMC_XTD_Pos)
4861#define FDCAN_TTRMC_XTD FDCAN_TTRMC_XTD_Msk
4862#define FDCAN_TTRMC_RMPS_Pos (31U)
4863#define FDCAN_TTRMC_RMPS_Msk (0x1UL << FDCAN_TTRMC_RMPS_Pos)
4864#define FDCAN_TTRMC_RMPS FDCAN_TTRMC_RMPS_Msk
4866/***************** Bit definition for FDCAN_TTOCF register *********************/
4867#define FDCAN_TTOCF_OM_Pos (0U)
4868#define FDCAN_TTOCF_OM_Msk (0x3UL << FDCAN_TTOCF_OM_Pos)
4869#define FDCAN_TTOCF_OM FDCAN_TTOCF_OM_Msk
4870#define FDCAN_TTOCF_GEN_Pos (3U)
4871#define FDCAN_TTOCF_GEN_Msk (0x1UL << FDCAN_TTOCF_GEN_Pos)
4872#define FDCAN_TTOCF_GEN FDCAN_TTOCF_GEN_Msk
4873#define FDCAN_TTOCF_TM_Pos (4U)
4874#define FDCAN_TTOCF_TM_Msk (0x1UL << FDCAN_TTOCF_TM_Pos)
4875#define FDCAN_TTOCF_TM FDCAN_TTOCF_TM_Msk
4876#define FDCAN_TTOCF_LDSDL_Pos (5U)
4877#define FDCAN_TTOCF_LDSDL_Msk (0x7UL << FDCAN_TTOCF_LDSDL_Pos)
4878#define FDCAN_TTOCF_LDSDL FDCAN_TTOCF_LDSDL_Msk
4879#define FDCAN_TTOCF_IRTO_Pos (8U)
4880#define FDCAN_TTOCF_IRTO_Msk (0x7FUL << FDCAN_TTOCF_IRTO_Pos)
4881#define FDCAN_TTOCF_IRTO FDCAN_TTOCF_IRTO_Msk
4882#define FDCAN_TTOCF_EECS_Pos (15U)
4883#define FDCAN_TTOCF_EECS_Msk (0x1UL << FDCAN_TTOCF_EECS_Pos)
4884#define FDCAN_TTOCF_EECS FDCAN_TTOCF_EECS_Msk
4885#define FDCAN_TTOCF_AWL_Pos (16U)
4886#define FDCAN_TTOCF_AWL_Msk (0xFFUL << FDCAN_TTOCF_AWL_Pos)
4887#define FDCAN_TTOCF_AWL FDCAN_TTOCF_AWL_Msk
4888#define FDCAN_TTOCF_EGTF_Pos (24U)
4889#define FDCAN_TTOCF_EGTF_Msk (0x1UL << FDCAN_TTOCF_EGTF_Pos)
4890#define FDCAN_TTOCF_EGTF FDCAN_TTOCF_EGTF_Msk
4891#define FDCAN_TTOCF_ECC_Pos (25U)
4892#define FDCAN_TTOCF_ECC_Msk (0x1UL << FDCAN_TTOCF_ECC_Pos)
4893#define FDCAN_TTOCF_ECC FDCAN_TTOCF_ECC_Msk
4894#define FDCAN_TTOCF_EVTP_Pos (26U)
4895#define FDCAN_TTOCF_EVTP_Msk (0x1UL << FDCAN_TTOCF_EVTP_Pos)
4896#define FDCAN_TTOCF_EVTP FDCAN_TTOCF_EVTP_Msk
4898/***************** Bit definition for FDCAN_TTMLM register *********************/
4899#define FDCAN_TTMLM_CCM_Pos (0U)
4900#define FDCAN_TTMLM_CCM_Msk (0x3FUL << FDCAN_TTMLM_CCM_Pos)
4901#define FDCAN_TTMLM_CCM FDCAN_TTMLM_CCM_Msk
4902#define FDCAN_TTMLM_CSS_Pos (6U)
4903#define FDCAN_TTMLM_CSS_Msk (0x3UL << FDCAN_TTMLM_CSS_Pos)
4904#define FDCAN_TTMLM_CSS FDCAN_TTMLM_CSS_Msk
4905#define FDCAN_TTMLM_TXEW_Pos (8U)
4906#define FDCAN_TTMLM_TXEW_Msk (0xFUL << FDCAN_TTMLM_TXEW_Pos)
4907#define FDCAN_TTMLM_TXEW FDCAN_TTMLM_TXEW_Msk
4908#define FDCAN_TTMLM_ENTT_Pos (16U)
4909#define FDCAN_TTMLM_ENTT_Msk (0xFFFUL << FDCAN_TTMLM_ENTT_Pos)
4910#define FDCAN_TTMLM_ENTT FDCAN_TTMLM_ENTT_Msk
4912/***************** Bit definition for FDCAN_TURCF register *********************/
4913#define FDCAN_TURCF_NCL_Pos (0U)
4914#define FDCAN_TURCF_NCL_Msk (0xFFFFUL << FDCAN_TURCF_NCL_Pos)
4915#define FDCAN_TURCF_NCL FDCAN_TURCF_NCL_Msk
4916#define FDCAN_TURCF_DC_Pos (16U)
4917#define FDCAN_TURCF_DC_Msk (0x3FFFUL << FDCAN_TURCF_DC_Pos)
4918#define FDCAN_TURCF_DC FDCAN_TURCF_DC_Msk
4919#define FDCAN_TURCF_ELT_Pos (31U)
4920#define FDCAN_TURCF_ELT_Msk (0x1UL << FDCAN_TURCF_ELT_Pos)
4921#define FDCAN_TURCF_ELT FDCAN_TURCF_ELT_Msk
4923/***************** Bit definition for FDCAN_TTOCN register ********************/
4924#define FDCAN_TTOCN_SGT_Pos (0U)
4925#define FDCAN_TTOCN_SGT_Msk (0x1UL << FDCAN_TTOCN_SGT_Pos)
4926#define FDCAN_TTOCN_SGT FDCAN_TTOCN_SGT_Msk
4927#define FDCAN_TTOCN_ECS_Pos (1U)
4928#define FDCAN_TTOCN_ECS_Msk (0x1UL << FDCAN_TTOCN_ECS_Pos)
4929#define FDCAN_TTOCN_ECS FDCAN_TTOCN_ECS_Msk
4930#define FDCAN_TTOCN_SWP_Pos (2U)
4931#define FDCAN_TTOCN_SWP_Msk (0x1UL << FDCAN_TTOCN_SWP_Pos)
4932#define FDCAN_TTOCN_SWP FDCAN_TTOCN_SWP_Msk
4933#define FDCAN_TTOCN_SWS_Pos (3U)
4934#define FDCAN_TTOCN_SWS_Msk (0x3UL << FDCAN_TTOCN_SWS_Pos)
4935#define FDCAN_TTOCN_SWS FDCAN_TTOCN_SWS_Msk
4936#define FDCAN_TTOCN_RTIE_Pos (5U)
4937#define FDCAN_TTOCN_RTIE_Msk (0x1UL << FDCAN_TTOCN_RTIE_Pos)
4938#define FDCAN_TTOCN_RTIE FDCAN_TTOCN_RTIE_Msk
4939#define FDCAN_TTOCN_TMC_Pos (6U)
4940#define FDCAN_TTOCN_TMC_Msk (0x3UL << FDCAN_TTOCN_TMC_Pos)
4941#define FDCAN_TTOCN_TMC FDCAN_TTOCN_TMC_Msk
4942#define FDCAN_TTOCN_TTIE_Pos (8U)
4943#define FDCAN_TTOCN_TTIE_Msk (0x1UL << FDCAN_TTOCN_TTIE_Pos)
4944#define FDCAN_TTOCN_TTIE FDCAN_TTOCN_TTIE_Msk
4945#define FDCAN_TTOCN_GCS_Pos (9U)
4946#define FDCAN_TTOCN_GCS_Msk (0x1UL << FDCAN_TTOCN_GCS_Pos)
4947#define FDCAN_TTOCN_GCS FDCAN_TTOCN_GCS_Msk
4948#define FDCAN_TTOCN_FGP_Pos (10U)
4949#define FDCAN_TTOCN_FGP_Msk (0x1UL << FDCAN_TTOCN_FGP_Pos)
4950#define FDCAN_TTOCN_FGP FDCAN_TTOCN_FGP_Msk
4951#define FDCAN_TTOCN_TMG_Pos (11U)
4952#define FDCAN_TTOCN_TMG_Msk (0x1UL << FDCAN_TTOCN_TMG_Pos)
4953#define FDCAN_TTOCN_TMG FDCAN_TTOCN_TMG_Msk
4954#define FDCAN_TTOCN_NIG_Pos (12U)
4955#define FDCAN_TTOCN_NIG_Msk (0x1UL << FDCAN_TTOCN_NIG_Pos)
4956#define FDCAN_TTOCN_NIG FDCAN_TTOCN_NIG_Msk
4957#define FDCAN_TTOCN_ESCN_Pos (13U)
4958#define FDCAN_TTOCN_ESCN_Msk (0x1UL << FDCAN_TTOCN_ESCN_Pos)
4959#define FDCAN_TTOCN_ESCN FDCAN_TTOCN_ESCN_Msk
4960#define FDCAN_TTOCN_LCKC_Pos (15U)
4961#define FDCAN_TTOCN_LCKC_Msk (0x1UL << FDCAN_TTOCN_LCKC_Pos)
4962#define FDCAN_TTOCN_LCKC FDCAN_TTOCN_LCKC_Msk
4964/***************** Bit definition for FDCAN_TTGTP register ********************/
4965#define FDCAN_TTGTP_TP_Pos (0U)
4966#define FDCAN_TTGTP_TP_Msk (0xFFFFUL << FDCAN_TTGTP_TP_Pos)
4967#define FDCAN_TTGTP_TP FDCAN_TTGTP_TP_Msk
4968#define FDCAN_TTGTP_CTP_Pos (16U)
4969#define FDCAN_TTGTP_CTP_Msk (0xFFFFUL << FDCAN_TTGTP_CTP_Pos)
4970#define FDCAN_TTGTP_CTP FDCAN_TTGTP_CTP_Msk
4972/***************** Bit definition for FDCAN_TTTMK register ********************/
4973#define FDCAN_TTTMK_TM_Pos (0U)
4974#define FDCAN_TTTMK_TM_Msk (0xFFFFUL << FDCAN_TTTMK_TM_Pos)
4975#define FDCAN_TTTMK_TM FDCAN_TTTMK_TM_Msk
4976#define FDCAN_TTTMK_TICC_Pos (16U)
4977#define FDCAN_TTTMK_TICC_Msk (0x7FUL << FDCAN_TTTMK_TICC_Pos)
4978#define FDCAN_TTTMK_TICC FDCAN_TTTMK_TICC_Msk
4979#define FDCAN_TTTMK_LCKM_Pos (31U)
4980#define FDCAN_TTTMK_LCKM_Msk (0x1UL << FDCAN_TTTMK_LCKM_Pos)
4981#define FDCAN_TTTMK_LCKM FDCAN_TTTMK_LCKM_Msk
4983/***************** Bit definition for FDCAN_TTIR register ********************/
4984#define FDCAN_TTIR_SBC_Pos (0U)
4985#define FDCAN_TTIR_SBC_Msk (0x1UL << FDCAN_TTIR_SBC_Pos)
4986#define FDCAN_TTIR_SBC FDCAN_TTIR_SBC_Msk
4987#define FDCAN_TTIR_SMC_Pos (1U)
4988#define FDCAN_TTIR_SMC_Msk (0x1UL << FDCAN_TTIR_SMC_Pos)
4989#define FDCAN_TTIR_SMC FDCAN_TTIR_SMC_Msk
4990#define FDCAN_TTIR_CSM_Pos (2U)
4991#define FDCAN_TTIR_CSM_Msk (0x1UL << FDCAN_TTIR_CSM_Pos)
4992#define FDCAN_TTIR_CSM FDCAN_TTIR_CSM_Msk
4993#define FDCAN_TTIR_SOG_Pos (3U)
4994#define FDCAN_TTIR_SOG_Msk (0x1UL << FDCAN_TTIR_SOG_Pos)
4995#define FDCAN_TTIR_SOG FDCAN_TTIR_SOG_Msk
4996#define FDCAN_TTIR_RTMI_Pos (4U)
4997#define FDCAN_TTIR_RTMI_Msk (0x1UL << FDCAN_TTIR_RTMI_Pos)
4998#define FDCAN_TTIR_RTMI FDCAN_TTIR_RTMI_Msk
4999#define FDCAN_TTIR_TTMI_Pos (5U)
5000#define FDCAN_TTIR_TTMI_Msk (0x1UL << FDCAN_TTIR_TTMI_Pos)
5001#define FDCAN_TTIR_TTMI FDCAN_TTIR_TTMI_Msk
5002#define FDCAN_TTIR_SWE_Pos (6U)
5003#define FDCAN_TTIR_SWE_Msk (0x1UL << FDCAN_TTIR_SWE_Pos)
5004#define FDCAN_TTIR_SWE FDCAN_TTIR_SWE_Msk
5005#define FDCAN_TTIR_GTW_Pos (7U)
5006#define FDCAN_TTIR_GTW_Msk (0x1UL << FDCAN_TTIR_GTW_Pos)
5007#define FDCAN_TTIR_GTW FDCAN_TTIR_GTW_Msk
5008#define FDCAN_TTIR_GTD_Pos (8U)
5009#define FDCAN_TTIR_GTD_Msk (0x1UL << FDCAN_TTIR_GTD_Pos)
5010#define FDCAN_TTIR_GTD FDCAN_TTIR_GTD_Msk
5011#define FDCAN_TTIR_GTE_Pos (9U)
5012#define FDCAN_TTIR_GTE_Msk (0x1UL << FDCAN_TTIR_GTE_Pos)
5013#define FDCAN_TTIR_GTE FDCAN_TTIR_GTE_Msk
5014#define FDCAN_TTIR_TXU_Pos (10U)
5015#define FDCAN_TTIR_TXU_Msk (0x1UL << FDCAN_TTIR_TXU_Pos)
5016#define FDCAN_TTIR_TXU FDCAN_TTIR_TXU_Msk
5017#define FDCAN_TTIR_TXO_Pos (11U)
5018#define FDCAN_TTIR_TXO_Msk (0x1UL << FDCAN_TTIR_TXO_Pos)
5019#define FDCAN_TTIR_TXO FDCAN_TTIR_TXO_Msk
5020#define FDCAN_TTIR_SE1_Pos (12U)
5021#define FDCAN_TTIR_SE1_Msk (0x1UL << FDCAN_TTIR_SE1_Pos)
5022#define FDCAN_TTIR_SE1 FDCAN_TTIR_SE1_Msk
5023#define FDCAN_TTIR_SE2_Pos (13U)
5024#define FDCAN_TTIR_SE2_Msk (0x1UL << FDCAN_TTIR_SE2_Pos)
5025#define FDCAN_TTIR_SE2 FDCAN_TTIR_SE2_Msk
5026#define FDCAN_TTIR_ELC_Pos (14U)
5027#define FDCAN_TTIR_ELC_Msk (0x1UL << FDCAN_TTIR_ELC_Pos)
5028#define FDCAN_TTIR_ELC FDCAN_TTIR_ELC_Msk
5029#define FDCAN_TTIR_IWT_Pos (15U)
5030#define FDCAN_TTIR_IWT_Msk (0x1UL << FDCAN_TTIR_IWT_Pos)
5031#define FDCAN_TTIR_IWT FDCAN_TTIR_IWT_Msk
5032#define FDCAN_TTIR_WT_Pos (16U)
5033#define FDCAN_TTIR_WT_Msk (0x1UL << FDCAN_TTIR_WT_Pos)
5034#define FDCAN_TTIR_WT FDCAN_TTIR_WT_Msk
5035#define FDCAN_TTIR_AW_Pos (17U)
5036#define FDCAN_TTIR_AW_Msk (0x1UL << FDCAN_TTIR_AW_Pos)
5037#define FDCAN_TTIR_AW FDCAN_TTIR_AW_Msk
5038#define FDCAN_TTIR_CER_Pos (18U)
5039#define FDCAN_TTIR_CER_Msk (0x1UL << FDCAN_TTIR_CER_Pos)
5040#define FDCAN_TTIR_CER FDCAN_TTIR_CER_Msk
5042/***************** Bit definition for FDCAN_TTIE register ********************/
5043#define FDCAN_TTIE_SBCE_Pos (0U)
5044#define FDCAN_TTIE_SBCE_Msk (0x1UL << FDCAN_TTIE_SBCE_Pos)
5045#define FDCAN_TTIE_SBCE FDCAN_TTIE_SBCE_Msk
5046#define FDCAN_TTIE_SMCE_Pos (1U)
5047#define FDCAN_TTIE_SMCE_Msk (0x1UL << FDCAN_TTIE_SMCE_Pos)
5048#define FDCAN_TTIE_SMCE FDCAN_TTIE_SMCE_Msk
5049#define FDCAN_TTIE_CSME_Pos (2U)
5050#define FDCAN_TTIE_CSME_Msk (0x1UL << FDCAN_TTIE_CSME_Pos)
5051#define FDCAN_TTIE_CSME FDCAN_TTIE_CSME_Msk
5052#define FDCAN_TTIE_SOGE_Pos (3U)
5053#define FDCAN_TTIE_SOGE_Msk (0x1UL << FDCAN_TTIE_SOGE_Pos)
5054#define FDCAN_TTIE_SOGE FDCAN_TTIE_SOGE_Msk
5055#define FDCAN_TTIE_RTMIE_Pos (4U)
5056#define FDCAN_TTIE_RTMIE_Msk (0x1UL << FDCAN_TTIE_RTMIE_Pos)
5057#define FDCAN_TTIE_RTMIE FDCAN_TTIE_RTMIE_Msk
5058#define FDCAN_TTIE_TTMIE_Pos (5U)
5059#define FDCAN_TTIE_TTMIE_Msk (0x1UL << FDCAN_TTIE_TTMIE_Pos)
5060#define FDCAN_TTIE_TTMIE FDCAN_TTIE_TTMIE_Msk
5061#define FDCAN_TTIE_SWEE_Pos (6U)
5062#define FDCAN_TTIE_SWEE_Msk (0x1UL << FDCAN_TTIE_SWEE_Pos)
5063#define FDCAN_TTIE_SWEE FDCAN_TTIE_SWEE_Msk
5064#define FDCAN_TTIE_GTWE_Pos (7U)
5065#define FDCAN_TTIE_GTWE_Msk (0x1UL << FDCAN_TTIE_GTWE_Pos)
5066#define FDCAN_TTIE_GTWE FDCAN_TTIE_GTWE_Msk
5067#define FDCAN_TTIE_GTDE_Pos (8U)
5068#define FDCAN_TTIE_GTDE_Msk (0x1UL << FDCAN_TTIE_GTDE_Pos)
5069#define FDCAN_TTIE_GTDE FDCAN_TTIE_GTDE_Msk
5070#define FDCAN_TTIE_GTEE_Pos (9U)
5071#define FDCAN_TTIE_GTEE_Msk (0x1UL << FDCAN_TTIE_GTEE_Pos)
5072#define FDCAN_TTIE_GTEE FDCAN_TTIE_GTEE_Msk
5073#define FDCAN_TTIE_TXUE_Pos (10U)
5074#define FDCAN_TTIE_TXUE_Msk (0x1UL << FDCAN_TTIE_TXUE_Pos)
5075#define FDCAN_TTIE_TXUE FDCAN_TTIE_TXUE_Msk
5076#define FDCAN_TTIE_TXOE_Pos (11U)
5077#define FDCAN_TTIE_TXOE_Msk (0x1UL << FDCAN_TTIE_TXOE_Pos)
5078#define FDCAN_TTIE_TXOE FDCAN_TTIE_TXOE_Msk
5079#define FDCAN_TTIE_SE1E_Pos (12U)
5080#define FDCAN_TTIE_SE1E_Msk (0x1UL << FDCAN_TTIE_SE1E_Pos)
5081#define FDCAN_TTIE_SE1E FDCAN_TTIE_SE1E_Msk
5082#define FDCAN_TTIE_SE2E_Pos (13U)
5083#define FDCAN_TTIE_SE2E_Msk (0x1UL << FDCAN_TTIE_SE2E_Pos)
5084#define FDCAN_TTIE_SE2E FDCAN_TTIE_SE2E_Msk
5085#define FDCAN_TTIE_ELCE_Pos (14U)
5086#define FDCAN_TTIE_ELCE_Msk (0x1UL << FDCAN_TTIE_ELCE_Pos)
5087#define FDCAN_TTIE_ELCE FDCAN_TTIE_ELCE_Msk
5088#define FDCAN_TTIE_IWTE_Pos (15U)
5089#define FDCAN_TTIE_IWTE_Msk (0x1UL << FDCAN_TTIE_IWTE_Pos)
5090#define FDCAN_TTIE_IWTE FDCAN_TTIE_IWTE_Msk
5091#define FDCAN_TTIE_WTE_Pos (16U)
5092#define FDCAN_TTIE_WTE_Msk (0x1UL << FDCAN_TTIE_WTE_Pos)
5093#define FDCAN_TTIE_WTE FDCAN_TTIE_WTE_Msk
5094#define FDCAN_TTIE_AWE_Pos (17U)
5095#define FDCAN_TTIE_AWE_Msk (0x1UL << FDCAN_TTIE_AWE_Pos)
5096#define FDCAN_TTIE_AWE FDCAN_TTIE_AWE_Msk
5097#define FDCAN_TTIE_CERE_Pos (18U)
5098#define FDCAN_TTIE_CERE_Msk (0x1UL << FDCAN_TTIE_CERE_Pos)
5099#define FDCAN_TTIE_CERE FDCAN_TTIE_CERE_Msk
5101/***************** Bit definition for FDCAN_TTILS register ********************/
5102#define FDCAN_TTILS_SBCS_Pos (0U)
5103#define FDCAN_TTILS_SBCS_Msk (0x1UL << FDCAN_TTILS_SBCS_Pos)
5104#define FDCAN_TTILS_SBCS FDCAN_TTILS_SBCS_Msk
5105#define FDCAN_TTILS_SMCS_Pos (1U)
5106#define FDCAN_TTILS_SMCS_Msk (0x1UL << FDCAN_TTILS_SMCS_Pos)
5107#define FDCAN_TTILS_SMCS FDCAN_TTILS_SMCS_Msk
5108#define FDCAN_TTILS_CSMS_Pos (2U)
5109#define FDCAN_TTILS_CSMS_Msk (0x1UL << FDCAN_TTILS_CSMS_Pos)
5110#define FDCAN_TTILS_CSMS FDCAN_TTILS_CSMS_Msk
5111#define FDCAN_TTILS_SOGS_Pos (3U)
5112#define FDCAN_TTILS_SOGS_Msk (0x1UL << FDCAN_TTILS_SOGS_Pos)
5113#define FDCAN_TTILS_SOGS FDCAN_TTILS_SOGS_Msk
5114#define FDCAN_TTILS_RTMIS_Pos (4U)
5115#define FDCAN_TTILS_RTMIS_Msk (0x1UL << FDCAN_TTILS_RTMIS_Pos)
5116#define FDCAN_TTILS_RTMIS FDCAN_TTILS_RTMIS_Msk
5117#define FDCAN_TTILS_TTMIS_Pos (5U)
5118#define FDCAN_TTILS_TTMIS_Msk (0x1UL << FDCAN_TTILS_TTMIS_Pos)
5119#define FDCAN_TTILS_TTMIS FDCAN_TTILS_TTMIS_Msk
5120#define FDCAN_TTILS_SWES_Pos (6U)
5121#define FDCAN_TTILS_SWES_Msk (0x1UL << FDCAN_TTILS_SWES_Pos)
5122#define FDCAN_TTILS_SWES FDCAN_TTILS_SWES_Msk
5123#define FDCAN_TTILS_GTWS_Pos (7U)
5124#define FDCAN_TTILS_GTWS_Msk (0x1UL << FDCAN_TTILS_GTWS_Pos)
5125#define FDCAN_TTILS_GTWS FDCAN_TTILS_GTWS_Msk
5126#define FDCAN_TTILS_GTDS_Pos (8U)
5127#define FDCAN_TTILS_GTDS_Msk (0x1UL << FDCAN_TTILS_GTDS_Pos)
5128#define FDCAN_TTILS_GTDS FDCAN_TTILS_GTDS_Msk
5129#define FDCAN_TTILS_GTES_Pos (9U)
5130#define FDCAN_TTILS_GTES_Msk (0x1UL << FDCAN_TTILS_GTES_Pos)
5131#define FDCAN_TTILS_GTES FDCAN_TTILS_GTES_Msk
5132#define FDCAN_TTILS_TXUS_Pos (10U)
5133#define FDCAN_TTILS_TXUS_Msk (0x1UL << FDCAN_TTILS_TXUS_Pos)
5134#define FDCAN_TTILS_TXUS FDCAN_TTILS_TXUS_Msk
5135#define FDCAN_TTILS_TXOS_Pos (11U)
5136#define FDCAN_TTILS_TXOS_Msk (0x1UL << FDCAN_TTILS_TXOS_Pos)
5137#define FDCAN_TTILS_TXOS FDCAN_TTILS_TXOS_Msk
5138#define FDCAN_TTILS_SE1S_Pos (12U)
5139#define FDCAN_TTILS_SE1S_Msk (0x1UL << FDCAN_TTILS_SE1S_Pos)
5140#define FDCAN_TTILS_SE1S FDCAN_TTILS_SE1S_Msk
5141#define FDCAN_TTILS_SE2S_Pos (13U)
5142#define FDCAN_TTILS_SE2S_Msk (0x1UL << FDCAN_TTILS_SE2S_Pos)
5143#define FDCAN_TTILS_SE2S FDCAN_TTILS_SE2S_Msk
5144#define FDCAN_TTILS_ELCS_Pos (14U)
5145#define FDCAN_TTILS_ELCS_Msk (0x1UL << FDCAN_TTILS_ELCS_Pos)
5146#define FDCAN_TTILS_ELCS FDCAN_TTILS_ELCS_Msk
5147#define FDCAN_TTILS_IWTS_Pos (15U)
5148#define FDCAN_TTILS_IWTS_Msk (0x1UL << FDCAN_TTILS_IWTS_Pos)
5149#define FDCAN_TTILS_IWTS FDCAN_TTILS_IWTS_Msk
5150#define FDCAN_TTILS_WTS_Pos (16U)
5151#define FDCAN_TTILS_WTS_Msk (0x1UL << FDCAN_TTILS_WTS_Pos)
5152#define FDCAN_TTILS_WTS FDCAN_TTILS_WTS_Msk
5153#define FDCAN_TTILS_AWS_Pos (17U)
5154#define FDCAN_TTILS_AWS_Msk (0x1UL << FDCAN_TTILS_AWS_Pos)
5155#define FDCAN_TTILS_AWS FDCAN_TTILS_AWS_Msk
5156#define FDCAN_TTILS_CERS_Pos (18U)
5157#define FDCAN_TTILS_CERS_Msk (0x1UL << FDCAN_TTILS_CERS_Pos)
5158#define FDCAN_TTILS_CERS FDCAN_TTILS_CERS_Msk
5160/***************** Bit definition for FDCAN_TTOST register ********************/
5161#define FDCAN_TTOST_EL_Pos (0U)
5162#define FDCAN_TTOST_EL_Msk (0x3UL << FDCAN_TTOST_EL_Pos)
5163#define FDCAN_TTOST_EL FDCAN_TTOST_EL_Msk
5164#define FDCAN_TTOST_MS_Pos (2U)
5165#define FDCAN_TTOST_MS_Msk (0x3UL << FDCAN_TTOST_MS_Pos)
5166#define FDCAN_TTOST_MS FDCAN_TTOST_MS_Msk
5167#define FDCAN_TTOST_SYS_Pos (4U)
5168#define FDCAN_TTOST_SYS_Msk (0x3UL << FDCAN_TTOST_SYS_Pos)
5169#define FDCAN_TTOST_SYS FDCAN_TTOST_SYS_Msk
5170#define FDCAN_TTOST_QGTP_Pos (6U)
5171#define FDCAN_TTOST_QGTP_Msk (0x1UL << FDCAN_TTOST_QGTP_Pos)
5172#define FDCAN_TTOST_QGTP FDCAN_TTOST_QGTP_Msk
5173#define FDCAN_TTOST_QCS_Pos (7U)
5174#define FDCAN_TTOST_QCS_Msk (0x1UL << FDCAN_TTOST_QCS_Pos)
5175#define FDCAN_TTOST_QCS FDCAN_TTOST_QCS_Msk
5176#define FDCAN_TTOST_RTO_Pos (8U)
5177#define FDCAN_TTOST_RTO_Msk (0xFFUL << FDCAN_TTOST_RTO_Pos)
5178#define FDCAN_TTOST_RTO FDCAN_TTOST_RTO_Msk
5179#define FDCAN_TTOST_WGTD_Pos (22U)
5180#define FDCAN_TTOST_WGTD_Msk (0x1UL << FDCAN_TTOST_WGTD_Pos)
5181#define FDCAN_TTOST_WGTD FDCAN_TTOST_WGTD_Msk
5182#define FDCAN_TTOST_GFI_Pos (23U)
5183#define FDCAN_TTOST_GFI_Msk (0x1UL << FDCAN_TTOST_GFI_Pos)
5184#define FDCAN_TTOST_GFI FDCAN_TTOST_GFI_Msk
5185#define FDCAN_TTOST_TMP_Pos (24U)
5186#define FDCAN_TTOST_TMP_Msk (0x7UL << FDCAN_TTOST_TMP_Pos)
5187#define FDCAN_TTOST_TMP FDCAN_TTOST_TMP_Msk
5188#define FDCAN_TTOST_GSI_Pos (27U)
5189#define FDCAN_TTOST_GSI_Msk (0x1UL << FDCAN_TTOST_GSI_Pos)
5190#define FDCAN_TTOST_GSI FDCAN_TTOST_GSI_Msk
5191#define FDCAN_TTOST_WFE_Pos (28U)
5192#define FDCAN_TTOST_WFE_Msk (0x1UL << FDCAN_TTOST_WFE_Pos)
5193#define FDCAN_TTOST_WFE FDCAN_TTOST_WFE_Msk
5194#define FDCAN_TTOST_AWE_Pos (29U)
5195#define FDCAN_TTOST_AWE_Msk (0x1UL << FDCAN_TTOST_AWE_Pos)
5196#define FDCAN_TTOST_AWE FDCAN_TTOST_AWE_Msk
5197#define FDCAN_TTOST_WECS_Pos (30U)
5198#define FDCAN_TTOST_WECS_Msk (0x1UL << FDCAN_TTOST_WECS_Pos)
5199#define FDCAN_TTOST_WECS FDCAN_TTOST_WECS_Msk
5200#define FDCAN_TTOST_SPL_Pos (31U)
5201#define FDCAN_TTOST_SPL_Msk (0x1UL << FDCAN_TTOST_SPL_Pos)
5202#define FDCAN_TTOST_SPL FDCAN_TTOST_SPL_Msk
5204/***************** Bit definition for FDCAN_TURNA register ********************/
5205#define FDCAN_TURNA_NAV_Pos (0U)
5206#define FDCAN_TURNA_NAV_Msk (0x3FFFFUL << FDCAN_TURNA_NAV_Pos)
5207#define FDCAN_TURNA_NAV FDCAN_TURNA_NAV_Msk
5209/***************** Bit definition for FDCAN_TTLGT register ********************/
5210#define FDCAN_TTLGT_LT_Pos (0U)
5211#define FDCAN_TTLGT_LT_Msk (0xFFFFUL << FDCAN_TTLGT_LT_Pos)
5212#define FDCAN_TTLGT_LT FDCAN_TTLGT_LT_Msk
5213#define FDCAN_TTLGT_GT_Pos (16U)
5214#define FDCAN_TTLGT_GT_Msk (0xFFFFUL << FDCAN_TTLGT_GT_Pos)
5215#define FDCAN_TTLGT_GT FDCAN_TTLGT_GT_Msk
5217/***************** Bit definition for FDCAN_TTCTC register ********************/
5218#define FDCAN_TTCTC_CT_Pos (0U)
5219#define FDCAN_TTCTC_CT_Msk (0xFFFFUL << FDCAN_TTCTC_CT_Pos)
5220#define FDCAN_TTCTC_CT FDCAN_TTCTC_CT_Msk
5221#define FDCAN_TTCTC_CC_Pos (16U)
5222#define FDCAN_TTCTC_CC_Msk (0x3FUL << FDCAN_TTCTC_CC_Pos)
5223#define FDCAN_TTCTC_CC FDCAN_TTCTC_CC_Msk
5225/***************** Bit definition for FDCAN_TTCPT register ********************/
5226#define FDCAN_TTCPT_CCV_Pos (0U)
5227#define FDCAN_TTCPT_CCV_Msk (0x3FUL << FDCAN_TTCPT_CCV_Pos)
5228#define FDCAN_TTCPT_CCV FDCAN_TTCPT_CCV_Msk
5229#define FDCAN_TTCPT_SWV_Pos (16U)
5230#define FDCAN_TTCPT_SWV_Msk (0xFFFFUL << FDCAN_TTCPT_SWV_Pos)
5231#define FDCAN_TTCPT_SWV FDCAN_TTCPT_SWV_Msk
5233/***************** Bit definition for FDCAN_TTCSM register ********************/
5234#define FDCAN_TTCSM_CSM_Pos (0U)
5235#define FDCAN_TTCSM_CSM_Msk (0xFFFFUL << FDCAN_TTCSM_CSM_Pos)
5236#define FDCAN_TTCSM_CSM FDCAN_TTCSM_CSM_Msk
5238/***************** Bit definition for FDCAN_TTTS register *********************/
5239#define FDCAN_TTTS_SWTSEL_Pos (0U)
5240#define FDCAN_TTTS_SWTSEL_Msk (0x3UL << FDCAN_TTTS_SWTSEL_Pos)
5241#define FDCAN_TTTS_SWTSEL FDCAN_TTTS_SWTSEL_Msk
5242#define FDCAN_TTTS_EVTSEL_Pos (4U)
5243#define FDCAN_TTTS_EVTSEL_Msk (0x3UL << FDCAN_TTTS_EVTSEL_Pos)
5244#define FDCAN_TTTS_EVTSEL FDCAN_TTTS_EVTSEL_Msk
5246/********************************************************************************/
5247/* */
5248/* FDCANCCU (Clock Calibration unit) */
5249/* */
5250/********************************************************************************/
5251
5252/***************** Bit definition for FDCANCCU_CREL register ******************/
5253#define FDCANCCU_CREL_DAY_Pos (0U)
5254#define FDCANCCU_CREL_DAY_Msk (0xFFUL << FDCANCCU_CREL_DAY_Pos)
5255#define FDCANCCU_CREL_DAY FDCANCCU_CREL_DAY_Msk
5256#define FDCANCCU_CREL_MON_Pos (8U)
5257#define FDCANCCU_CREL_MON_Msk (0xFFUL << FDCANCCU_CREL_MON_Pos)
5258#define FDCANCCU_CREL_MON FDCANCCU_CREL_MON_Msk
5259#define FDCANCCU_CREL_YEAR_Pos (16U)
5260#define FDCANCCU_CREL_YEAR_Msk (0xFUL << FDCANCCU_CREL_YEAR_Pos)
5261#define FDCANCCU_CREL_YEAR FDCANCCU_CREL_YEAR_Msk
5262#define FDCANCCU_CREL_SUBSTEP_Pos (20U)
5263#define FDCANCCU_CREL_SUBSTEP_Msk (0xFUL << FDCANCCU_CREL_SUBSTEP_Pos)
5264#define FDCANCCU_CREL_SUBSTEP FDCANCCU_CREL_SUBSTEP_Msk
5265#define FDCANCCU_CREL_STEP_Pos (24U)
5266#define FDCANCCU_CREL_STEP_Msk (0xFUL << FDCANCCU_CREL_STEP_Pos)
5267#define FDCANCCU_CREL_STEP FDCANCCU_CREL_STEP_Msk
5268#define FDCANCCU_CREL_REL_Pos (28U)
5269#define FDCANCCU_CREL_REL_Msk (0xFUL << FDCANCCU_CREL_REL_Pos)
5270#define FDCANCCU_CREL_REL FDCANCCU_CREL_REL_Msk
5272/***************** Bit definition for FDCANCCU_CCFG register ******************/
5273#define FDCANCCU_CCFG_TQBT_Pos (0U)
5274#define FDCANCCU_CCFG_TQBT_Msk (0x1FUL << FDCANCCU_CCFG_TQBT_Pos)
5275#define FDCANCCU_CCFG_TQBT FDCANCCU_CCFG_TQBT_Msk
5276#define FDCANCCU_CCFG_BCC_Pos (6U)
5277#define FDCANCCU_CCFG_BCC_Msk (0x1UL << FDCANCCU_CCFG_BCC_Pos)
5278#define FDCANCCU_CCFG_BCC FDCANCCU_CCFG_BCC_Msk
5279#define FDCANCCU_CCFG_CFL_Pos (7U)
5280#define FDCANCCU_CCFG_CFL_Msk (0x1UL << FDCANCCU_CCFG_CFL_Pos)
5281#define FDCANCCU_CCFG_CFL FDCANCCU_CCFG_CFL_Msk
5282#define FDCANCCU_CCFG_OCPM_Pos (8U)
5283#define FDCANCCU_CCFG_OCPM_Msk (0xFFUL << FDCANCCU_CCFG_OCPM_Pos)
5284#define FDCANCCU_CCFG_OCPM FDCANCCU_CCFG_OCPM_Msk
5285#define FDCANCCU_CCFG_CDIV_Pos (16U)
5286#define FDCANCCU_CCFG_CDIV_Msk (0xFUL << FDCANCCU_CCFG_CDIV_Pos)
5287#define FDCANCCU_CCFG_CDIV FDCANCCU_CCFG_CDIV_Msk
5288#define FDCANCCU_CCFG_SWR_Pos (31U)
5289#define FDCANCCU_CCFG_SWR_Msk (0x1UL << FDCANCCU_CCFG_SWR_Pos)
5290#define FDCANCCU_CCFG_SWR FDCANCCU_CCFG_SWR_Msk
5292/***************** Bit definition for FDCANCCU_CSTAT register *****************/
5293#define FDCANCCU_CSTAT_OCPC_Pos (0U)
5294#define FDCANCCU_CSTAT_OCPC_Msk (0x3FFFFUL << FDCANCCU_CSTAT_OCPC_Pos)
5295#define FDCANCCU_CSTAT_OCPC FDCANCCU_CSTAT_OCPC_Msk
5296#define FDCANCCU_CSTAT_TQC_Pos (18U)
5297#define FDCANCCU_CSTAT_TQC_Msk (0x7FFUL << FDCANCCU_CSTAT_TQC_Pos)
5298#define FDCANCCU_CSTAT_TQC FDCANCCU_CSTAT_TQC_Msk
5299#define FDCANCCU_CSTAT_CALS_Pos (30U)
5300#define FDCANCCU_CSTAT_CALS_Msk (0x3UL << FDCANCCU_CSTAT_CALS_Pos)
5301#define FDCANCCU_CSTAT_CALS FDCANCCU_CSTAT_CALS_Msk
5303/****************** Bit definition for FDCANCCU_CWD register ******************/
5304#define FDCANCCU_CWD_WDC_Pos (0U)
5305#define FDCANCCU_CWD_WDC_Msk (0xFFFFUL << FDCANCCU_CWD_WDC_Pos)
5306#define FDCANCCU_CWD_WDC FDCANCCU_CWD_WDC_Msk
5307#define FDCANCCU_CWD_WDV_Pos (16U)
5308#define FDCANCCU_CWD_WDV_Msk (0xFFFFUL << FDCANCCU_CWD_WDV_Pos)
5309#define FDCANCCU_CWD_WDV FDCANCCU_CWD_WDV_Msk
5311/****************** Bit definition for FDCANCCU_IR register *******************/
5312#define FDCANCCU_IR_CWE_Pos (0U)
5313#define FDCANCCU_IR_CWE_Msk (0x1UL << FDCANCCU_IR_CWE_Pos)
5314#define FDCANCCU_IR_CWE FDCANCCU_IR_CWE_Msk
5315#define FDCANCCU_IR_CSC_Pos (1U)
5316#define FDCANCCU_IR_CSC_Msk (0x1UL << FDCANCCU_IR_CSC_Pos)
5317#define FDCANCCU_IR_CSC FDCANCCU_IR_CSC_Msk
5319/****************** Bit definition for FDCANCCU_IE register *******************/
5320#define FDCANCCU_IE_CWEE_Pos (0U)
5321#define FDCANCCU_IE_CWEE_Msk (0x1UL << FDCANCCU_IE_CWEE_Pos)
5322#define FDCANCCU_IE_CWEE FDCANCCU_IE_CWEE_Msk
5323#define FDCANCCU_IE_CSCE_Pos (1U)
5324#define FDCANCCU_IE_CSCE_Msk (0x1UL << FDCANCCU_IE_CSCE_Pos)
5325#define FDCANCCU_IE_CSCE FDCANCCU_IE_CSCE_Msk
5327/******************************************************************************/
5328/* */
5329/* HDMI-CEC (CEC) */
5330/* */
5331/******************************************************************************/
5332
5333/******************* Bit definition for CEC_CR register *********************/
5334#define CEC_CR_CECEN_Pos (0U)
5335#define CEC_CR_CECEN_Msk (0x1UL << CEC_CR_CECEN_Pos)
5336#define CEC_CR_CECEN CEC_CR_CECEN_Msk
5337#define CEC_CR_TXSOM_Pos (1U)
5338#define CEC_CR_TXSOM_Msk (0x1UL << CEC_CR_TXSOM_Pos)
5339#define CEC_CR_TXSOM CEC_CR_TXSOM_Msk
5340#define CEC_CR_TXEOM_Pos (2U)
5341#define CEC_CR_TXEOM_Msk (0x1UL << CEC_CR_TXEOM_Pos)
5342#define CEC_CR_TXEOM CEC_CR_TXEOM_Msk
5344/******************* Bit definition for CEC_CFGR register *******************/
5345#define CEC_CFGR_SFT_Pos (0U)
5346#define CEC_CFGR_SFT_Msk (0x7UL << CEC_CFGR_SFT_Pos)
5347#define CEC_CFGR_SFT CEC_CFGR_SFT_Msk
5348#define CEC_CFGR_RXTOL_Pos (3U)
5349#define CEC_CFGR_RXTOL_Msk (0x1UL << CEC_CFGR_RXTOL_Pos)
5350#define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk
5351#define CEC_CFGR_BRESTP_Pos (4U)
5352#define CEC_CFGR_BRESTP_Msk (0x1UL << CEC_CFGR_BRESTP_Pos)
5353#define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk
5354#define CEC_CFGR_BREGEN_Pos (5U)
5355#define CEC_CFGR_BREGEN_Msk (0x1UL << CEC_CFGR_BREGEN_Pos)
5356#define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk
5357#define CEC_CFGR_LBPEGEN_Pos (6U)
5358#define CEC_CFGR_LBPEGEN_Msk (0x1UL << CEC_CFGR_LBPEGEN_Pos)
5359#define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk
5360#define CEC_CFGR_SFTOPT_Pos (8U)
5361#define CEC_CFGR_SFTOPT_Msk (0x1UL << CEC_CFGR_SFTOPT_Pos)
5362#define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk
5363#define CEC_CFGR_BRDNOGEN_Pos (7U)
5364#define CEC_CFGR_BRDNOGEN_Msk (0x1UL << CEC_CFGR_BRDNOGEN_Pos)
5365#define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk
5366#define CEC_CFGR_OAR_Pos (16U)
5367#define CEC_CFGR_OAR_Msk (0x7FFFUL << CEC_CFGR_OAR_Pos)
5368#define CEC_CFGR_OAR CEC_CFGR_OAR_Msk
5369#define CEC_CFGR_LSTN_Pos (31U)
5370#define CEC_CFGR_LSTN_Msk (0x1UL << CEC_CFGR_LSTN_Pos)
5371#define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk
5373/******************* Bit definition for CEC_TXDR register *******************/
5374#define CEC_TXDR_TXD_Pos (0U)
5375#define CEC_TXDR_TXD_Msk (0xFFUL << CEC_TXDR_TXD_Pos)
5376#define CEC_TXDR_TXD CEC_TXDR_TXD_Msk
5378/******************* Bit definition for CEC_RXDR register *******************/
5379#define CEC_RXDR_RXD_Pos (0U)
5380#define CEC_RXDR_RXD_Msk (0xFFUL << CEC_RXDR_RXD_Pos)
5381#define CEC_RXDR_RXD CEC_RXDR_RXD_Msk
5383/******************* Bit definition for CEC_ISR register ********************/
5384#define CEC_ISR_RXBR_Pos (0U)
5385#define CEC_ISR_RXBR_Msk (0x1UL << CEC_ISR_RXBR_Pos)
5386#define CEC_ISR_RXBR CEC_ISR_RXBR_Msk
5387#define CEC_ISR_RXEND_Pos (1U)
5388#define CEC_ISR_RXEND_Msk (0x1UL << CEC_ISR_RXEND_Pos)
5389#define CEC_ISR_RXEND CEC_ISR_RXEND_Msk
5390#define CEC_ISR_RXOVR_Pos (2U)
5391#define CEC_ISR_RXOVR_Msk (0x1UL << CEC_ISR_RXOVR_Pos)
5392#define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk
5393#define CEC_ISR_BRE_Pos (3U)
5394#define CEC_ISR_BRE_Msk (0x1UL << CEC_ISR_BRE_Pos)
5395#define CEC_ISR_BRE CEC_ISR_BRE_Msk
5396#define CEC_ISR_SBPE_Pos (4U)
5397#define CEC_ISR_SBPE_Msk (0x1UL << CEC_ISR_SBPE_Pos)
5398#define CEC_ISR_SBPE CEC_ISR_SBPE_Msk
5399#define CEC_ISR_LBPE_Pos (5U)
5400#define CEC_ISR_LBPE_Msk (0x1UL << CEC_ISR_LBPE_Pos)
5401#define CEC_ISR_LBPE CEC_ISR_LBPE_Msk
5402#define CEC_ISR_RXACKE_Pos (6U)
5403#define CEC_ISR_RXACKE_Msk (0x1UL << CEC_ISR_RXACKE_Pos)
5404#define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk
5405#define CEC_ISR_ARBLST_Pos (7U)
5406#define CEC_ISR_ARBLST_Msk (0x1UL << CEC_ISR_ARBLST_Pos)
5407#define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk
5408#define CEC_ISR_TXBR_Pos (8U)
5409#define CEC_ISR_TXBR_Msk (0x1UL << CEC_ISR_TXBR_Pos)
5410#define CEC_ISR_TXBR CEC_ISR_TXBR_Msk
5411#define CEC_ISR_TXEND_Pos (9U)
5412#define CEC_ISR_TXEND_Msk (0x1UL << CEC_ISR_TXEND_Pos)
5413#define CEC_ISR_TXEND CEC_ISR_TXEND_Msk
5414#define CEC_ISR_TXUDR_Pos (10U)
5415#define CEC_ISR_TXUDR_Msk (0x1UL << CEC_ISR_TXUDR_Pos)
5416#define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk
5417#define CEC_ISR_TXERR_Pos (11U)
5418#define CEC_ISR_TXERR_Msk (0x1UL << CEC_ISR_TXERR_Pos)
5419#define CEC_ISR_TXERR CEC_ISR_TXERR_Msk
5420#define CEC_ISR_TXACKE_Pos (12U)
5421#define CEC_ISR_TXACKE_Msk (0x1UL << CEC_ISR_TXACKE_Pos)
5422#define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk
5424/******************* Bit definition for CEC_IER register ********************/
5425#define CEC_IER_RXBRIE_Pos (0U)
5426#define CEC_IER_RXBRIE_Msk (0x1UL << CEC_IER_RXBRIE_Pos)
5427#define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk
5428#define CEC_IER_RXENDIE_Pos (1U)
5429#define CEC_IER_RXENDIE_Msk (0x1UL << CEC_IER_RXENDIE_Pos)
5430#define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk
5431#define CEC_IER_RXOVRIE_Pos (2U)
5432#define CEC_IER_RXOVRIE_Msk (0x1UL << CEC_IER_RXOVRIE_Pos)
5433#define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk
5434#define CEC_IER_BREIE_Pos (3U)
5435#define CEC_IER_BREIE_Msk (0x1UL << CEC_IER_BREIE_Pos)
5436#define CEC_IER_BREIE CEC_IER_BREIE_Msk
5437#define CEC_IER_SBPEIE_Pos (4U)
5438#define CEC_IER_SBPEIE_Msk (0x1UL << CEC_IER_SBPEIE_Pos)
5439#define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk
5440#define CEC_IER_LBPEIE_Pos (5U)
5441#define CEC_IER_LBPEIE_Msk (0x1UL << CEC_IER_LBPEIE_Pos)
5442#define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk
5443#define CEC_IER_RXACKEIE_Pos (6U)
5444#define CEC_IER_RXACKEIE_Msk (0x1UL << CEC_IER_RXACKEIE_Pos)
5445#define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk
5446#define CEC_IER_ARBLSTIE_Pos (7U)
5447#define CEC_IER_ARBLSTIE_Msk (0x1UL << CEC_IER_ARBLSTIE_Pos)
5448#define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk
5449#define CEC_IER_TXBRIE_Pos (8U)
5450#define CEC_IER_TXBRIE_Msk (0x1UL << CEC_IER_TXBRIE_Pos)
5451#define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk
5452#define CEC_IER_TXENDIE_Pos (9U)
5453#define CEC_IER_TXENDIE_Msk (0x1UL << CEC_IER_TXENDIE_Pos)
5454#define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk
5455#define CEC_IER_TXUDRIE_Pos (10U)
5456#define CEC_IER_TXUDRIE_Msk (0x1UL << CEC_IER_TXUDRIE_Pos)
5457#define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk
5458#define CEC_IER_TXERRIE_Pos (11U)
5459#define CEC_IER_TXERRIE_Msk (0x1UL << CEC_IER_TXERRIE_Pos)
5460#define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk
5461#define CEC_IER_TXACKEIE_Pos (12U)
5462#define CEC_IER_TXACKEIE_Msk (0x1UL << CEC_IER_TXACKEIE_Pos)
5463#define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk
5465/******************************************************************************/
5466/* */
5467/* CRC calculation unit */
5468/* */
5469/******************************************************************************/
5470/******************* Bit definition for CRC_DR register *********************/
5471#define CRC_DR_DR_Pos (0U)
5472#define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos)
5473#define CRC_DR_DR CRC_DR_DR_Msk
5475/******************* Bit definition for CRC_IDR register ********************/
5476#define CRC_IDR_IDR_Pos (0U)
5477#define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos)
5478#define CRC_IDR_IDR CRC_IDR_IDR_Msk
5480/******************** Bit definition for CRC_CR register ********************/
5481#define CRC_CR_RESET_Pos (0U)
5482#define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos)
5483#define CRC_CR_RESET CRC_CR_RESET_Msk
5484#define CRC_CR_POLYSIZE_Pos (3U)
5485#define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos)
5486#define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk
5487#define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos)
5488#define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos)
5489#define CRC_CR_REV_IN_Pos (5U)
5490#define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos)
5491#define CRC_CR_REV_IN CRC_CR_REV_IN_Msk
5492#define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos)
5493#define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos)
5494#define CRC_CR_REV_OUT_Pos (7U)
5495#define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos)
5496#define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk
5498/******************* Bit definition for CRC_INIT register *******************/
5499#define CRC_INIT_INIT_Pos (0U)
5500#define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)
5501#define CRC_INIT_INIT CRC_INIT_INIT_Msk
5503/******************* Bit definition for CRC_POL register ********************/
5504#define CRC_POL_POL_Pos (0U)
5505#define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos)
5506#define CRC_POL_POL CRC_POL_POL_Msk
5508/******************************************************************************/
5509/* */
5510/* CRS Clock Recovery System */
5511/******************************************************************************/
5512
5513/******************* Bit definition for CRS_CR register *********************/
5514#define CRS_CR_SYNCOKIE_Pos (0U)
5515#define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos)
5516#define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk
5517#define CRS_CR_SYNCWARNIE_Pos (1U)
5518#define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos)
5519#define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk
5520#define CRS_CR_ERRIE_Pos (2U)
5521#define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos)
5522#define CRS_CR_ERRIE CRS_CR_ERRIE_Msk
5523#define CRS_CR_ESYNCIE_Pos (3U)
5524#define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos)
5525#define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk
5526#define CRS_CR_CEN_Pos (5U)
5527#define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos)
5528#define CRS_CR_CEN CRS_CR_CEN_Msk
5529#define CRS_CR_AUTOTRIMEN_Pos (6U)
5530#define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos)
5531#define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk
5532#define CRS_CR_SWSYNC_Pos (7U)
5533#define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos)
5534#define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk
5535#define CRS_CR_TRIM_Pos (8U)
5536#define CRS_CR_TRIM_Msk (0x3FUL << CRS_CR_TRIM_Pos)
5537#define CRS_CR_TRIM CRS_CR_TRIM_Msk
5539/******************* Bit definition for CRS_CFGR register *********************/
5540#define CRS_CFGR_RELOAD_Pos (0U)
5541#define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos)
5542#define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk
5543#define CRS_CFGR_FELIM_Pos (16U)
5544#define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos)
5545#define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk
5547#define CRS_CFGR_SYNCDIV_Pos (24U)
5548#define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos)
5549#define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk
5550#define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos)
5551#define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos)
5552#define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos)
5554#define CRS_CFGR_SYNCSRC_Pos (28U)
5555#define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos)
5556#define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk
5557#define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos)
5558#define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos)
5560#define CRS_CFGR_SYNCPOL_Pos (31U)
5561#define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos)
5562#define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk
5564/******************* Bit definition for CRS_ISR register *********************/
5565#define CRS_ISR_SYNCOKF_Pos (0U)
5566#define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos)
5567#define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk
5568#define CRS_ISR_SYNCWARNF_Pos (1U)
5569#define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos)
5570#define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk
5571#define CRS_ISR_ERRF_Pos (2U)
5572#define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos)
5573#define CRS_ISR_ERRF CRS_ISR_ERRF_Msk
5574#define CRS_ISR_ESYNCF_Pos (3U)
5575#define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos)
5576#define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk
5577#define CRS_ISR_SYNCERR_Pos (8U)
5578#define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos)
5579#define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk
5580#define CRS_ISR_SYNCMISS_Pos (9U)
5581#define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos)
5582#define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk
5583#define CRS_ISR_TRIMOVF_Pos (10U)
5584#define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos)
5585#define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk
5586#define CRS_ISR_FEDIR_Pos (15U)
5587#define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos)
5588#define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk
5589#define CRS_ISR_FECAP_Pos (16U)
5590#define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos)
5591#define CRS_ISR_FECAP CRS_ISR_FECAP_Msk
5593/******************* Bit definition for CRS_ICR register *********************/
5594#define CRS_ICR_SYNCOKC_Pos (0U)
5595#define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos)
5596#define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk
5597#define CRS_ICR_SYNCWARNC_Pos (1U)
5598#define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos)
5599#define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk
5600#define CRS_ICR_ERRC_Pos (2U)
5601#define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos)
5602#define CRS_ICR_ERRC CRS_ICR_ERRC_Msk
5603#define CRS_ICR_ESYNCC_Pos (3U)
5604#define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos)
5605#define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk
5607/******************************************************************************/
5608/* */
5609/* Digital to Analog Converter */
5610/* */
5611/******************************************************************************/
5612/******************** Bit definition for DAC_CR register ********************/
5613#define DAC_CR_EN1_Pos (0U)
5614#define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos)
5615#define DAC_CR_EN1 DAC_CR_EN1_Msk
5616#define DAC_CR_TEN1_Pos (1U)
5617#define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos)
5618#define DAC_CR_TEN1 DAC_CR_TEN1_Msk
5620#define DAC_CR_TSEL1_Pos (2U)
5621#define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos)
5622#define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk
5623#define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos)
5624#define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos)
5625#define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos)
5626#define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos)
5629#define DAC_CR_WAVE1_Pos (6U)
5630#define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos)
5631#define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk
5632#define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos)
5633#define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos)
5635#define DAC_CR_MAMP1_Pos (8U)
5636#define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos)
5637#define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk
5638#define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos)
5639#define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos)
5640#define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos)
5641#define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos)
5643#define DAC_CR_DMAEN1_Pos (12U)
5644#define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos)
5645#define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk
5646#define DAC_CR_DMAUDRIE1_Pos (13U)
5647#define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos)
5648#define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk
5649#define DAC_CR_CEN1_Pos (14U)
5650#define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos)
5651#define DAC_CR_CEN1 DAC_CR_CEN1_Msk
5653#define DAC_CR_EN2_Pos (16U)
5654#define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos)
5655#define DAC_CR_EN2 DAC_CR_EN2_Msk
5656#define DAC_CR_TEN2_Pos (17U)
5657#define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos)
5658#define DAC_CR_TEN2 DAC_CR_TEN2_Msk
5660#define DAC_CR_TSEL2_Pos (18U)
5661#define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos)
5662#define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk
5663#define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos)
5664#define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos)
5665#define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos)
5666#define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos)
5669#define DAC_CR_WAVE2_Pos (22U)
5670#define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos)
5671#define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk
5672#define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos)
5673#define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos)
5675#define DAC_CR_MAMP2_Pos (24U)
5676#define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos)
5677#define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk
5678#define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos)
5679#define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos)
5680#define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos)
5681#define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos)
5683#define DAC_CR_DMAEN2_Pos (28U)
5684#define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos)
5685#define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk
5686#define DAC_CR_DMAUDRIE2_Pos (29U)
5687#define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos)
5688#define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk
5689#define DAC_CR_CEN2_Pos (30U)
5690#define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos)
5691#define DAC_CR_CEN2 DAC_CR_CEN2_Msk
5693/***************** Bit definition for DAC_SWTRIGR register ******************/
5694#define DAC_SWTRIGR_SWTRIG1_Pos (0U)
5695#define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)
5696#define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk
5697#define DAC_SWTRIGR_SWTRIG2_Pos (1U)
5698#define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)
5699#define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk
5701/***************** Bit definition for DAC_DHR12R1 register ******************/
5702#define DAC_DHR12R1_DACC1DHR_Pos (0U)
5703#define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)
5704#define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk
5706/***************** Bit definition for DAC_DHR12L1 register ******************/
5707#define DAC_DHR12L1_DACC1DHR_Pos (4U)
5708#define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)
5709#define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk
5711/****************** Bit definition for DAC_DHR8R1 register ******************/
5712#define DAC_DHR8R1_DACC1DHR_Pos (0U)
5713#define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)
5714#define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk
5716/***************** Bit definition for DAC_DHR12R2 register ******************/
5717#define DAC_DHR12R2_DACC2DHR_Pos (0U)
5718#define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)
5719#define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk
5721/***************** Bit definition for DAC_DHR12L2 register ******************/
5722#define DAC_DHR12L2_DACC2DHR_Pos (4U)
5723#define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)
5724#define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk
5726/****************** Bit definition for DAC_DHR8R2 register ******************/
5727#define DAC_DHR8R2_DACC2DHR_Pos (0U)
5728#define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)
5729#define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk
5731/***************** Bit definition for DAC_DHR12RD register ******************/
5732#define DAC_DHR12RD_DACC1DHR_Pos (0U)
5733#define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)
5734#define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk
5735#define DAC_DHR12RD_DACC2DHR_Pos (16U)
5736#define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)
5737#define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk
5739/***************** Bit definition for DAC_DHR12LD register ******************/
5740#define DAC_DHR12LD_DACC1DHR_Pos (4U)
5741#define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)
5742#define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk
5743#define DAC_DHR12LD_DACC2DHR_Pos (20U)
5744#define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)
5745#define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk
5747/****************** Bit definition for DAC_DHR8RD register ******************/
5748#define DAC_DHR8RD_DACC1DHR_Pos (0U)
5749#define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)
5750#define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk
5751#define DAC_DHR8RD_DACC2DHR_Pos (8U)
5752#define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)
5753#define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk
5755/******************* Bit definition for DAC_DOR1 register *******************/
5756#define DAC_DOR1_DACC1DOR_Pos (0U)
5757#define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)
5758#define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk
5760/******************* Bit definition for DAC_DOR2 register *******************/
5761#define DAC_DOR2_DACC2DOR_Pos (0U)
5762#define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)
5763#define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk
5765/******************** Bit definition for DAC_SR register ********************/
5766#define DAC_SR_DMAUDR1_Pos (13U)
5767#define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos)
5768#define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk
5769#define DAC_SR_CAL_FLAG1_Pos (14U)
5770#define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos)
5771#define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk
5772#define DAC_SR_BWST1_Pos (15U)
5773#define DAC_SR_BWST1_Msk (0x4001UL << DAC_SR_BWST1_Pos)
5774#define DAC_SR_BWST1 DAC_SR_BWST1_Msk
5776#define DAC_SR_DMAUDR2_Pos (29U)
5777#define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos)
5778#define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk
5779#define DAC_SR_CAL_FLAG2_Pos (30U)
5780#define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos)
5781#define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk
5782#define DAC_SR_BWST2_Pos (31U)
5783#define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos)
5784#define DAC_SR_BWST2 DAC_SR_BWST2_Msk
5786/******************* Bit definition for DAC_CCR register ********************/
5787#define DAC_CCR_OTRIM1_Pos (0U)
5788#define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos)
5789#define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk
5790#define DAC_CCR_OTRIM2_Pos (16U)
5791#define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos)
5792#define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk
5794/******************* Bit definition for DAC_MCR register *******************/
5795#define DAC_MCR_MODE1_Pos (0U)
5796#define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos)
5797#define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk
5798#define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos)
5799#define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos)
5800#define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos)
5802#define DAC_MCR_MODE2_Pos (16U)
5803#define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos)
5804#define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk
5805#define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos)
5806#define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos)
5807#define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos)
5809/****************** Bit definition for DAC_SHSR1 register ******************/
5810#define DAC_SHSR1_TSAMPLE1_Pos (0U)
5811#define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos)
5812#define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk
5814/****************** Bit definition for DAC_SHSR2 register ******************/
5815#define DAC_SHSR2_TSAMPLE2_Pos (0U)
5816#define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos)
5817#define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk
5819/****************** Bit definition for DAC_SHHR register ******************/
5820#define DAC_SHHR_THOLD1_Pos (0U)
5821#define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos)
5822#define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk
5823#define DAC_SHHR_THOLD2_Pos (16U)
5824#define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos)
5825#define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk
5827/****************** Bit definition for DAC_SHRR register ******************/
5828#define DAC_SHRR_TREFRESH1_Pos (0U)
5829#define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos)
5830#define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk
5831#define DAC_SHRR_TREFRESH2_Pos (16U)
5832#define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos)
5833#define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk
5835/******************************************************************************/
5836/* */
5837/* DCMI */
5838/* */
5839/******************************************************************************/
5840/******************** Bits definition for DCMI_CR register ******************/
5841#define DCMI_CR_CAPTURE_Pos (0U)
5842#define DCMI_CR_CAPTURE_Msk (0x1UL << DCMI_CR_CAPTURE_Pos)
5843#define DCMI_CR_CAPTURE DCMI_CR_CAPTURE_Msk
5844#define DCMI_CR_CM_Pos (1U)
5845#define DCMI_CR_CM_Msk (0x1UL << DCMI_CR_CM_Pos)
5846#define DCMI_CR_CM DCMI_CR_CM_Msk
5847#define DCMI_CR_CROP_Pos (2U)
5848#define DCMI_CR_CROP_Msk (0x1UL << DCMI_CR_CROP_Pos)
5849#define DCMI_CR_CROP DCMI_CR_CROP_Msk
5850#define DCMI_CR_JPEG_Pos (3U)
5851#define DCMI_CR_JPEG_Msk (0x1UL << DCMI_CR_JPEG_Pos)
5852#define DCMI_CR_JPEG DCMI_CR_JPEG_Msk
5853#define DCMI_CR_ESS_Pos (4U)
5854#define DCMI_CR_ESS_Msk (0x1UL << DCMI_CR_ESS_Pos)
5855#define DCMI_CR_ESS DCMI_CR_ESS_Msk
5856#define DCMI_CR_PCKPOL_Pos (5U)
5857#define DCMI_CR_PCKPOL_Msk (0x1UL << DCMI_CR_PCKPOL_Pos)
5858#define DCMI_CR_PCKPOL DCMI_CR_PCKPOL_Msk
5859#define DCMI_CR_HSPOL_Pos (6U)
5860#define DCMI_CR_HSPOL_Msk (0x1UL << DCMI_CR_HSPOL_Pos)
5861#define DCMI_CR_HSPOL DCMI_CR_HSPOL_Msk
5862#define DCMI_CR_VSPOL_Pos (7U)
5863#define DCMI_CR_VSPOL_Msk (0x1UL << DCMI_CR_VSPOL_Pos)
5864#define DCMI_CR_VSPOL DCMI_CR_VSPOL_Msk
5865#define DCMI_CR_FCRC_0 (0x00000100U)
5866#define DCMI_CR_FCRC_1 (0x00000200U)
5867#define DCMI_CR_EDM_0 (0x00000400U)
5868#define DCMI_CR_EDM_1 (0x00000800U)
5869#define DCMI_CR_CRE_Pos (12U)
5870#define DCMI_CR_CRE_Msk (0x1UL << DCMI_CR_CRE_Pos)
5871#define DCMI_CR_CRE DCMI_CR_CRE_Msk
5872#define DCMI_CR_ENABLE_Pos (14U)
5873#define DCMI_CR_ENABLE_Msk (0x1UL << DCMI_CR_ENABLE_Pos)
5874#define DCMI_CR_ENABLE DCMI_CR_ENABLE_Msk
5875#define DCMI_CR_BSM_Pos (16U)
5876#define DCMI_CR_BSM_Msk (0x3UL << DCMI_CR_BSM_Pos)
5877#define DCMI_CR_BSM DCMI_CR_BSM_Msk
5878#define DCMI_CR_BSM_0 (0x1UL << DCMI_CR_BSM_Pos)
5879#define DCMI_CR_BSM_1 (0x2UL << DCMI_CR_BSM_Pos)
5880#define DCMI_CR_OEBS_Pos (18U)
5881#define DCMI_CR_OEBS_Msk (0x1UL << DCMI_CR_OEBS_Pos)
5882#define DCMI_CR_OEBS DCMI_CR_OEBS_Msk
5883#define DCMI_CR_LSM_Pos (19U)
5884#define DCMI_CR_LSM_Msk (0x1UL << DCMI_CR_LSM_Pos)
5885#define DCMI_CR_LSM DCMI_CR_LSM_Msk
5886#define DCMI_CR_OELS_Pos (20U)
5887#define DCMI_CR_OELS_Msk (0x1UL << DCMI_CR_OELS_Pos)
5888#define DCMI_CR_OELS DCMI_CR_OELS_Msk
5889
5890/******************** Bits definition for DCMI_SR register ******************/
5891#define DCMI_SR_HSYNC_Pos (0U)
5892#define DCMI_SR_HSYNC_Msk (0x1UL << DCMI_SR_HSYNC_Pos)
5893#define DCMI_SR_HSYNC DCMI_SR_HSYNC_Msk
5894#define DCMI_SR_VSYNC_Pos (1U)
5895#define DCMI_SR_VSYNC_Msk (0x1UL << DCMI_SR_VSYNC_Pos)
5896#define DCMI_SR_VSYNC DCMI_SR_VSYNC_Msk
5897#define DCMI_SR_FNE_Pos (2U)
5898#define DCMI_SR_FNE_Msk (0x1UL << DCMI_SR_FNE_Pos)
5899#define DCMI_SR_FNE DCMI_SR_FNE_Msk
5900
5901/******************** Bits definition for DCMI_RIS register ****************/
5902#define DCMI_RIS_FRAME_RIS_Pos (0U)
5903#define DCMI_RIS_FRAME_RIS_Msk (0x1UL << DCMI_RIS_FRAME_RIS_Pos)
5904#define DCMI_RIS_FRAME_RIS DCMI_RIS_FRAME_RIS_Msk
5905#define DCMI_RIS_OVR_RIS_Pos (1U)
5906#define DCMI_RIS_OVR_RIS_Msk (0x1UL << DCMI_RIS_OVR_RIS_Pos)
5907#define DCMI_RIS_OVR_RIS DCMI_RIS_OVR_RIS_Msk
5908#define DCMI_RIS_ERR_RIS_Pos (2U)
5909#define DCMI_RIS_ERR_RIS_Msk (0x1UL << DCMI_RIS_ERR_RIS_Pos)
5910#define DCMI_RIS_ERR_RIS DCMI_RIS_ERR_RIS_Msk
5911#define DCMI_RIS_VSYNC_RIS_Pos (3U)
5912#define DCMI_RIS_VSYNC_RIS_Msk (0x1UL << DCMI_RIS_VSYNC_RIS_Pos)
5913#define DCMI_RIS_VSYNC_RIS DCMI_RIS_VSYNC_RIS_Msk
5914#define DCMI_RIS_LINE_RIS_Pos (4U)
5915#define DCMI_RIS_LINE_RIS_Msk (0x1UL << DCMI_RIS_LINE_RIS_Pos)
5916#define DCMI_RIS_LINE_RIS DCMI_RIS_LINE_RIS_Msk
5917
5918/******************** Bits definition for DCMI_IER register *****************/
5919#define DCMI_IER_FRAME_IE_Pos (0U)
5920#define DCMI_IER_FRAME_IE_Msk (0x1UL << DCMI_IER_FRAME_IE_Pos)
5921#define DCMI_IER_FRAME_IE DCMI_IER_FRAME_IE_Msk
5922#define DCMI_IER_OVR_IE_Pos (1U)
5923#define DCMI_IER_OVR_IE_Msk (0x1UL << DCMI_IER_OVR_IE_Pos)
5924#define DCMI_IER_OVR_IE DCMI_IER_OVR_IE_Msk
5925#define DCMI_IER_ERR_IE_Pos (2U)
5926#define DCMI_IER_ERR_IE_Msk (0x1UL << DCMI_IER_ERR_IE_Pos)
5927#define DCMI_IER_ERR_IE DCMI_IER_ERR_IE_Msk
5928#define DCMI_IER_VSYNC_IE_Pos (3U)
5929#define DCMI_IER_VSYNC_IE_Msk (0x1UL << DCMI_IER_VSYNC_IE_Pos)
5930#define DCMI_IER_VSYNC_IE DCMI_IER_VSYNC_IE_Msk
5931#define DCMI_IER_LINE_IE_Pos (4U)
5932#define DCMI_IER_LINE_IE_Msk (0x1UL << DCMI_IER_LINE_IE_Pos)
5933#define DCMI_IER_LINE_IE DCMI_IER_LINE_IE_Msk
5934
5935
5936/******************** Bits definition for DCMI_MIS register *****************/
5937#define DCMI_MIS_FRAME_MIS_Pos (0U)
5938#define DCMI_MIS_FRAME_MIS_Msk (0x1UL << DCMI_MIS_FRAME_MIS_Pos)
5939#define DCMI_MIS_FRAME_MIS DCMI_MIS_FRAME_MIS_Msk
5940#define DCMI_MIS_OVR_MIS_Pos (1U)
5941#define DCMI_MIS_OVR_MIS_Msk (0x1UL << DCMI_MIS_OVR_MIS_Pos)
5942#define DCMI_MIS_OVR_MIS DCMI_MIS_OVR_MIS_Msk
5943#define DCMI_MIS_ERR_MIS_Pos (2U)
5944#define DCMI_MIS_ERR_MIS_Msk (0x1UL << DCMI_MIS_ERR_MIS_Pos)
5945#define DCMI_MIS_ERR_MIS DCMI_MIS_ERR_MIS_Msk
5946#define DCMI_MIS_VSYNC_MIS_Pos (3U)
5947#define DCMI_MIS_VSYNC_MIS_Msk (0x1UL << DCMI_MIS_VSYNC_MIS_Pos)
5948#define DCMI_MIS_VSYNC_MIS DCMI_MIS_VSYNC_MIS_Msk
5949#define DCMI_MIS_LINE_MIS_Pos (4U)
5950#define DCMI_MIS_LINE_MIS_Msk (0x1UL << DCMI_MIS_LINE_MIS_Pos)
5951#define DCMI_MIS_LINE_MIS DCMI_MIS_LINE_MIS_Msk
5952
5953
5954/******************** Bits definition for DCMI_ICR register *****************/
5955#define DCMI_ICR_FRAME_ISC_Pos (0U)
5956#define DCMI_ICR_FRAME_ISC_Msk (0x1UL << DCMI_ICR_FRAME_ISC_Pos)
5957#define DCMI_ICR_FRAME_ISC DCMI_ICR_FRAME_ISC_Msk
5958#define DCMI_ICR_OVR_ISC_Pos (1U)
5959#define DCMI_ICR_OVR_ISC_Msk (0x1UL << DCMI_ICR_OVR_ISC_Pos)
5960#define DCMI_ICR_OVR_ISC DCMI_ICR_OVR_ISC_Msk
5961#define DCMI_ICR_ERR_ISC_Pos (2U)
5962#define DCMI_ICR_ERR_ISC_Msk (0x1UL << DCMI_ICR_ERR_ISC_Pos)
5963#define DCMI_ICR_ERR_ISC DCMI_ICR_ERR_ISC_Msk
5964#define DCMI_ICR_VSYNC_ISC_Pos (3U)
5965#define DCMI_ICR_VSYNC_ISC_Msk (0x1UL << DCMI_ICR_VSYNC_ISC_Pos)
5966#define DCMI_ICR_VSYNC_ISC DCMI_ICR_VSYNC_ISC_Msk
5967#define DCMI_ICR_LINE_ISC_Pos (4U)
5968#define DCMI_ICR_LINE_ISC_Msk (0x1UL << DCMI_ICR_LINE_ISC_Pos)
5969#define DCMI_ICR_LINE_ISC DCMI_ICR_LINE_ISC_Msk
5970
5971
5972/******************** Bits definition for DCMI_ESCR register ******************/
5973#define DCMI_ESCR_FSC_Pos (0U)
5974#define DCMI_ESCR_FSC_Msk (0xFFUL << DCMI_ESCR_FSC_Pos)
5975#define DCMI_ESCR_FSC DCMI_ESCR_FSC_Msk
5976#define DCMI_ESCR_LSC_Pos (8U)
5977#define DCMI_ESCR_LSC_Msk (0xFFUL << DCMI_ESCR_LSC_Pos)
5978#define DCMI_ESCR_LSC DCMI_ESCR_LSC_Msk
5979#define DCMI_ESCR_LEC_Pos (16U)
5980#define DCMI_ESCR_LEC_Msk (0xFFUL << DCMI_ESCR_LEC_Pos)
5981#define DCMI_ESCR_LEC DCMI_ESCR_LEC_Msk
5982#define DCMI_ESCR_FEC_Pos (24U)
5983#define DCMI_ESCR_FEC_Msk (0xFFUL << DCMI_ESCR_FEC_Pos)
5984#define DCMI_ESCR_FEC DCMI_ESCR_FEC_Msk
5985
5986/******************** Bits definition for DCMI_ESUR register ******************/
5987#define DCMI_ESUR_FSU_Pos (0U)
5988#define DCMI_ESUR_FSU_Msk (0xFFUL << DCMI_ESUR_FSU_Pos)
5989#define DCMI_ESUR_FSU DCMI_ESUR_FSU_Msk
5990#define DCMI_ESUR_LSU_Pos (8U)
5991#define DCMI_ESUR_LSU_Msk (0xFFUL << DCMI_ESUR_LSU_Pos)
5992#define DCMI_ESUR_LSU DCMI_ESUR_LSU_Msk
5993#define DCMI_ESUR_LEU_Pos (16U)
5994#define DCMI_ESUR_LEU_Msk (0xFFUL << DCMI_ESUR_LEU_Pos)
5995#define DCMI_ESUR_LEU DCMI_ESUR_LEU_Msk
5996#define DCMI_ESUR_FEU_Pos (24U)
5997#define DCMI_ESUR_FEU_Msk (0xFFUL << DCMI_ESUR_FEU_Pos)
5998#define DCMI_ESUR_FEU DCMI_ESUR_FEU_Msk
5999
6000/******************** Bits definition for DCMI_CWSTRT register ******************/
6001#define DCMI_CWSTRT_HOFFCNT_Pos (0U)
6002#define DCMI_CWSTRT_HOFFCNT_Msk (0x3FFFUL << DCMI_CWSTRT_HOFFCNT_Pos)
6003#define DCMI_CWSTRT_HOFFCNT DCMI_CWSTRT_HOFFCNT_Msk
6004#define DCMI_CWSTRT_VST_Pos (16U)
6005#define DCMI_CWSTRT_VST_Msk (0x1FFFUL << DCMI_CWSTRT_VST_Pos)
6006#define DCMI_CWSTRT_VST DCMI_CWSTRT_VST_Msk
6007
6008/******************** Bits definition for DCMI_CWSIZE register ******************/
6009#define DCMI_CWSIZE_CAPCNT_Pos (0U)
6010#define DCMI_CWSIZE_CAPCNT_Msk (0x3FFFUL << DCMI_CWSIZE_CAPCNT_Pos)
6011#define DCMI_CWSIZE_CAPCNT DCMI_CWSIZE_CAPCNT_Msk
6012#define DCMI_CWSIZE_VLINE_Pos (16U)
6013#define DCMI_CWSIZE_VLINE_Msk (0x3FFFUL << DCMI_CWSIZE_VLINE_Pos)
6014#define DCMI_CWSIZE_VLINE DCMI_CWSIZE_VLINE_Msk
6015
6016/******************** Bits definition for DCMI_DR register ******************/
6017#define DCMI_DR_BYTE0_Pos (0U)
6018#define DCMI_DR_BYTE0_Msk (0xFFUL << DCMI_DR_BYTE0_Pos)
6019#define DCMI_DR_BYTE0 DCMI_DR_BYTE0_Msk
6020#define DCMI_DR_BYTE1_Pos (8U)
6021#define DCMI_DR_BYTE1_Msk (0xFFUL << DCMI_DR_BYTE1_Pos)
6022#define DCMI_DR_BYTE1 DCMI_DR_BYTE1_Msk
6023#define DCMI_DR_BYTE2_Pos (16U)
6024#define DCMI_DR_BYTE2_Msk (0xFFUL << DCMI_DR_BYTE2_Pos)
6025#define DCMI_DR_BYTE2 DCMI_DR_BYTE2_Msk
6026#define DCMI_DR_BYTE3_Pos (24U)
6027#define DCMI_DR_BYTE3_Msk (0xFFUL << DCMI_DR_BYTE3_Pos)
6028#define DCMI_DR_BYTE3 DCMI_DR_BYTE3_Msk
6029
6030/******************************************************************************/
6031/* */
6032/* Digital Filter for Sigma Delta Modulators */
6033/* */
6034/******************************************************************************/
6035
6036/**************** DFSDM channel configuration registers ********************/
6037
6038/*************** Bit definition for DFSDM_CHCFGR1 register ******************/
6039#define DFSDM_CHCFGR1_DFSDMEN_Pos (31U)
6040#define DFSDM_CHCFGR1_DFSDMEN_Msk (0x1UL << DFSDM_CHCFGR1_DFSDMEN_Pos)
6041#define DFSDM_CHCFGR1_DFSDMEN DFSDM_CHCFGR1_DFSDMEN_Msk
6042#define DFSDM_CHCFGR1_CKOUTSRC_Pos (30U)
6043#define DFSDM_CHCFGR1_CKOUTSRC_Msk (0x1UL << DFSDM_CHCFGR1_CKOUTSRC_Pos)
6044#define DFSDM_CHCFGR1_CKOUTSRC DFSDM_CHCFGR1_CKOUTSRC_Msk
6045#define DFSDM_CHCFGR1_CKOUTDIV_Pos (16U)
6046#define DFSDM_CHCFGR1_CKOUTDIV_Msk (0xFFUL << DFSDM_CHCFGR1_CKOUTDIV_Pos)
6047#define DFSDM_CHCFGR1_CKOUTDIV DFSDM_CHCFGR1_CKOUTDIV_Msk
6048#define DFSDM_CHCFGR1_DATPACK_Pos (14U)
6049#define DFSDM_CHCFGR1_DATPACK_Msk (0x3UL << DFSDM_CHCFGR1_DATPACK_Pos)
6050#define DFSDM_CHCFGR1_DATPACK DFSDM_CHCFGR1_DATPACK_Msk
6051#define DFSDM_CHCFGR1_DATPACK_1 (0x2UL << DFSDM_CHCFGR1_DATPACK_Pos)
6052#define DFSDM_CHCFGR1_DATPACK_0 (0x1UL << DFSDM_CHCFGR1_DATPACK_Pos)
6053#define DFSDM_CHCFGR1_DATMPX_Pos (12U)
6054#define DFSDM_CHCFGR1_DATMPX_Msk (0x3UL << DFSDM_CHCFGR1_DATMPX_Pos)
6055#define DFSDM_CHCFGR1_DATMPX DFSDM_CHCFGR1_DATMPX_Msk
6056#define DFSDM_CHCFGR1_DATMPX_1 (0x2UL << DFSDM_CHCFGR1_DATMPX_Pos)
6057#define DFSDM_CHCFGR1_DATMPX_0 (0x1UL << DFSDM_CHCFGR1_DATMPX_Pos)
6058#define DFSDM_CHCFGR1_CHINSEL_Pos (8U)
6059#define DFSDM_CHCFGR1_CHINSEL_Msk (0x1UL << DFSDM_CHCFGR1_CHINSEL_Pos)
6060#define DFSDM_CHCFGR1_CHINSEL DFSDM_CHCFGR1_CHINSEL_Msk
6061#define DFSDM_CHCFGR1_CHEN_Pos (7U)
6062#define DFSDM_CHCFGR1_CHEN_Msk (0x1UL << DFSDM_CHCFGR1_CHEN_Pos)
6063#define DFSDM_CHCFGR1_CHEN DFSDM_CHCFGR1_CHEN_Msk
6064#define DFSDM_CHCFGR1_CKABEN_Pos (6U)
6065#define DFSDM_CHCFGR1_CKABEN_Msk (0x1UL << DFSDM_CHCFGR1_CKABEN_Pos)
6066#define DFSDM_CHCFGR1_CKABEN DFSDM_CHCFGR1_CKABEN_Msk
6067#define DFSDM_CHCFGR1_SCDEN_Pos (5U)
6068#define DFSDM_CHCFGR1_SCDEN_Msk (0x1UL << DFSDM_CHCFGR1_SCDEN_Pos)
6069#define DFSDM_CHCFGR1_SCDEN DFSDM_CHCFGR1_SCDEN_Msk
6070#define DFSDM_CHCFGR1_SPICKSEL_Pos (2U)
6071#define DFSDM_CHCFGR1_SPICKSEL_Msk (0x3UL << DFSDM_CHCFGR1_SPICKSEL_Pos)
6072#define DFSDM_CHCFGR1_SPICKSEL DFSDM_CHCFGR1_SPICKSEL_Msk
6073#define DFSDM_CHCFGR1_SPICKSEL_1 (0x2UL << DFSDM_CHCFGR1_SPICKSEL_Pos)
6074#define DFSDM_CHCFGR1_SPICKSEL_0 (0x1UL << DFSDM_CHCFGR1_SPICKSEL_Pos)
6075#define DFSDM_CHCFGR1_SITP_Pos (0U)
6076#define DFSDM_CHCFGR1_SITP_Msk (0x3UL << DFSDM_CHCFGR1_SITP_Pos)
6077#define DFSDM_CHCFGR1_SITP DFSDM_CHCFGR1_SITP_Msk
6078#define DFSDM_CHCFGR1_SITP_1 (0x2UL << DFSDM_CHCFGR1_SITP_Pos)
6079#define DFSDM_CHCFGR1_SITP_0 (0x1UL << DFSDM_CHCFGR1_SITP_Pos)
6081/*************** Bit definition for DFSDM_CHCFGR2 register ******************/
6082#define DFSDM_CHCFGR2_OFFSET_Pos (8U)
6083#define DFSDM_CHCFGR2_OFFSET_Msk (0xFFFFFFUL << DFSDM_CHCFGR2_OFFSET_Pos)
6084#define DFSDM_CHCFGR2_OFFSET DFSDM_CHCFGR2_OFFSET_Msk
6085#define DFSDM_CHCFGR2_DTRBS_Pos (3U)
6086#define DFSDM_CHCFGR2_DTRBS_Msk (0x1FUL << DFSDM_CHCFGR2_DTRBS_Pos)
6087#define DFSDM_CHCFGR2_DTRBS DFSDM_CHCFGR2_DTRBS_Msk
6089/****************** Bit definition for DFSDM_CHAWSCDR register *****************/
6090#define DFSDM_CHAWSCDR_AWFORD_Pos (22U)
6091#define DFSDM_CHAWSCDR_AWFORD_Msk (0x3UL << DFSDM_CHAWSCDR_AWFORD_Pos)
6092#define DFSDM_CHAWSCDR_AWFORD DFSDM_CHAWSCDR_AWFORD_Msk
6093#define DFSDM_CHAWSCDR_AWFORD_1 (0x2UL << DFSDM_CHAWSCDR_AWFORD_Pos)
6094#define DFSDM_CHAWSCDR_AWFORD_0 (0x1UL << DFSDM_CHAWSCDR_AWFORD_Pos)
6095#define DFSDM_CHAWSCDR_AWFOSR_Pos (16U)
6096#define DFSDM_CHAWSCDR_AWFOSR_Msk (0x1FUL << DFSDM_CHAWSCDR_AWFOSR_Pos)
6097#define DFSDM_CHAWSCDR_AWFOSR DFSDM_CHAWSCDR_AWFOSR_Msk
6098#define DFSDM_CHAWSCDR_BKSCD_Pos (12U)
6099#define DFSDM_CHAWSCDR_BKSCD_Msk (0xFUL << DFSDM_CHAWSCDR_BKSCD_Pos)
6100#define DFSDM_CHAWSCDR_BKSCD DFSDM_CHAWSCDR_BKSCD_Msk
6101#define DFSDM_CHAWSCDR_SCDT_Pos (0U)
6102#define DFSDM_CHAWSCDR_SCDT_Msk (0xFFUL << DFSDM_CHAWSCDR_SCDT_Pos)
6103#define DFSDM_CHAWSCDR_SCDT DFSDM_CHAWSCDR_SCDT_Msk
6105/**************** Bit definition for DFSDM_CHWDATR register *******************/
6106#define DFSDM_CHWDATR_WDATA_Pos (0U)
6107#define DFSDM_CHWDATR_WDATA_Msk (0xFFFFUL << DFSDM_CHWDATR_WDATA_Pos)
6108#define DFSDM_CHWDATR_WDATA DFSDM_CHWDATR_WDATA_Msk
6110/**************** Bit definition for DFSDM_CHDATINR register *****************/
6111#define DFSDM_CHDATINR_INDAT0_Pos (0U)
6112#define DFSDM_CHDATINR_INDAT0_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT0_Pos)
6113#define DFSDM_CHDATINR_INDAT0 DFSDM_CHDATINR_INDAT0_Msk
6114#define DFSDM_CHDATINR_INDAT1_Pos (16U)
6115#define DFSDM_CHDATINR_INDAT1_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT1_Pos)
6116#define DFSDM_CHDATINR_INDAT1 DFSDM_CHDATINR_INDAT1_Msk
6118/**************** Bit definition for DFSDM_CHDLYR register *****************/
6119#define DFSDM_CHDLYR_PLSSKP_Pos (0U)
6120#define DFSDM_CHDLYR_PLSSKP_Msk (0x3FUL << DFSDM_CHDLYR_PLSSKP_Pos)
6121#define DFSDM_CHDLYR_PLSSKP DFSDM_CHDLYR_PLSSKP_Msk
6122/************************ DFSDM module registers ****************************/
6123
6124/******************** Bit definition for DFSDM_FLTCR1 register *******************/
6125#define DFSDM_FLTCR1_AWFSEL_Pos (30U)
6126#define DFSDM_FLTCR1_AWFSEL_Msk (0x1UL << DFSDM_FLTCR1_AWFSEL_Pos)
6127#define DFSDM_FLTCR1_AWFSEL DFSDM_FLTCR1_AWFSEL_Msk
6128#define DFSDM_FLTCR1_FAST_Pos (29U)
6129#define DFSDM_FLTCR1_FAST_Msk (0x1UL << DFSDM_FLTCR1_FAST_Pos)
6130#define DFSDM_FLTCR1_FAST DFSDM_FLTCR1_FAST_Msk
6131#define DFSDM_FLTCR1_RCH_Pos (24U)
6132#define DFSDM_FLTCR1_RCH_Msk (0x7UL << DFSDM_FLTCR1_RCH_Pos)
6133#define DFSDM_FLTCR1_RCH DFSDM_FLTCR1_RCH_Msk
6134#define DFSDM_FLTCR1_RDMAEN_Pos (21U)
6135#define DFSDM_FLTCR1_RDMAEN_Msk (0x1UL << DFSDM_FLTCR1_RDMAEN_Pos)
6136#define DFSDM_FLTCR1_RDMAEN DFSDM_FLTCR1_RDMAEN_Msk
6137#define DFSDM_FLTCR1_RSYNC_Pos (19U)
6138#define DFSDM_FLTCR1_RSYNC_Msk (0x1UL << DFSDM_FLTCR1_RSYNC_Pos)
6139#define DFSDM_FLTCR1_RSYNC DFSDM_FLTCR1_RSYNC_Msk
6140#define DFSDM_FLTCR1_RCONT_Pos (18U)
6141#define DFSDM_FLTCR1_RCONT_Msk (0x1UL << DFSDM_FLTCR1_RCONT_Pos)
6142#define DFSDM_FLTCR1_RCONT DFSDM_FLTCR1_RCONT_Msk
6143#define DFSDM_FLTCR1_RSWSTART_Pos (17U)
6144#define DFSDM_FLTCR1_RSWSTART_Msk (0x1UL << DFSDM_FLTCR1_RSWSTART_Pos)
6145#define DFSDM_FLTCR1_RSWSTART DFSDM_FLTCR1_RSWSTART_Msk
6146#define DFSDM_FLTCR1_JEXTEN_Pos (13U)
6147#define DFSDM_FLTCR1_JEXTEN_Msk (0x3UL << DFSDM_FLTCR1_JEXTEN_Pos)
6148#define DFSDM_FLTCR1_JEXTEN DFSDM_FLTCR1_JEXTEN_Msk
6149#define DFSDM_FLTCR1_JEXTEN_1 (0x2UL << DFSDM_FLTCR1_JEXTEN_Pos)
6150#define DFSDM_FLTCR1_JEXTEN_0 (0x1UL << DFSDM_FLTCR1_JEXTEN_Pos)
6151#define DFSDM_FLTCR1_JEXTSEL_Pos (8U)
6152#define DFSDM_FLTCR1_JEXTSEL_Msk (0x1FUL << DFSDM_FLTCR1_JEXTSEL_Pos)
6153#define DFSDM_FLTCR1_JEXTSEL DFSDM_FLTCR1_JEXTSEL_Msk
6154#define DFSDM_FLTCR1_JEXTSEL_0 (0x01UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6155#define DFSDM_FLTCR1_JEXTSEL_1 (0x02UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6156#define DFSDM_FLTCR1_JEXTSEL_2 (0x04UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6157#define DFSDM_FLTCR1_JEXTSEL_3 (0x08UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6158#define DFSDM_FLTCR1_JEXTSEL_4 (0x10UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6160#define DFSDM_FLTCR1_JDMAEN_Pos (5U)
6161#define DFSDM_FLTCR1_JDMAEN_Msk (0x1UL << DFSDM_FLTCR1_JDMAEN_Pos)
6162#define DFSDM_FLTCR1_JDMAEN DFSDM_FLTCR1_JDMAEN_Msk
6163#define DFSDM_FLTCR1_JSCAN_Pos (4U)
6164#define DFSDM_FLTCR1_JSCAN_Msk (0x1UL << DFSDM_FLTCR1_JSCAN_Pos)
6165#define DFSDM_FLTCR1_JSCAN DFSDM_FLTCR1_JSCAN_Msk
6166#define DFSDM_FLTCR1_JSYNC_Pos (3U)
6167#define DFSDM_FLTCR1_JSYNC_Msk (0x1UL << DFSDM_FLTCR1_JSYNC_Pos)
6168#define DFSDM_FLTCR1_JSYNC DFSDM_FLTCR1_JSYNC_Msk
6169#define DFSDM_FLTCR1_JSWSTART_Pos (1U)
6170#define DFSDM_FLTCR1_JSWSTART_Msk (0x1UL << DFSDM_FLTCR1_JSWSTART_Pos)
6171#define DFSDM_FLTCR1_JSWSTART DFSDM_FLTCR1_JSWSTART_Msk
6172#define DFSDM_FLTCR1_DFEN_Pos (0U)
6173#define DFSDM_FLTCR1_DFEN_Msk (0x1UL << DFSDM_FLTCR1_DFEN_Pos)
6174#define DFSDM_FLTCR1_DFEN DFSDM_FLTCR1_DFEN_Msk
6176/******************** Bit definition for DFSDM_FLTCR2 register *******************/
6177#define DFSDM_FLTCR2_AWDCH_Pos (16U)
6178#define DFSDM_FLTCR2_AWDCH_Msk (0xFFUL << DFSDM_FLTCR2_AWDCH_Pos)
6179#define DFSDM_FLTCR2_AWDCH DFSDM_FLTCR2_AWDCH_Msk
6180#define DFSDM_FLTCR2_EXCH_Pos (8U)
6181#define DFSDM_FLTCR2_EXCH_Msk (0xFFUL << DFSDM_FLTCR2_EXCH_Pos)
6182#define DFSDM_FLTCR2_EXCH DFSDM_FLTCR2_EXCH_Msk
6183#define DFSDM_FLTCR2_CKABIE_Pos (6U)
6184#define DFSDM_FLTCR2_CKABIE_Msk (0x1UL << DFSDM_FLTCR2_CKABIE_Pos)
6185#define DFSDM_FLTCR2_CKABIE DFSDM_FLTCR2_CKABIE_Msk
6186#define DFSDM_FLTCR2_SCDIE_Pos (5U)
6187#define DFSDM_FLTCR2_SCDIE_Msk (0x1UL << DFSDM_FLTCR2_SCDIE_Pos)
6188#define DFSDM_FLTCR2_SCDIE DFSDM_FLTCR2_SCDIE_Msk
6189#define DFSDM_FLTCR2_AWDIE_Pos (4U)
6190#define DFSDM_FLTCR2_AWDIE_Msk (0x1UL << DFSDM_FLTCR2_AWDIE_Pos)
6191#define DFSDM_FLTCR2_AWDIE DFSDM_FLTCR2_AWDIE_Msk
6192#define DFSDM_FLTCR2_ROVRIE_Pos (3U)
6193#define DFSDM_FLTCR2_ROVRIE_Msk (0x1UL << DFSDM_FLTCR2_ROVRIE_Pos)
6194#define DFSDM_FLTCR2_ROVRIE DFSDM_FLTCR2_ROVRIE_Msk
6195#define DFSDM_FLTCR2_JOVRIE_Pos (2U)
6196#define DFSDM_FLTCR2_JOVRIE_Msk (0x1UL << DFSDM_FLTCR2_JOVRIE_Pos)
6197#define DFSDM_FLTCR2_JOVRIE DFSDM_FLTCR2_JOVRIE_Msk
6198#define DFSDM_FLTCR2_REOCIE_Pos (1U)
6199#define DFSDM_FLTCR2_REOCIE_Msk (0x1UL << DFSDM_FLTCR2_REOCIE_Pos)
6200#define DFSDM_FLTCR2_REOCIE DFSDM_FLTCR2_REOCIE_Msk
6201#define DFSDM_FLTCR2_JEOCIE_Pos (0U)
6202#define DFSDM_FLTCR2_JEOCIE_Msk (0x1UL << DFSDM_FLTCR2_JEOCIE_Pos)
6203#define DFSDM_FLTCR2_JEOCIE DFSDM_FLTCR2_JEOCIE_Msk
6205/******************** Bit definition for DFSDM_FLTISR register *******************/
6206#define DFSDM_FLTISR_SCDF_Pos (24U)
6207#define DFSDM_FLTISR_SCDF_Msk (0xFFUL << DFSDM_FLTISR_SCDF_Pos)
6208#define DFSDM_FLTISR_SCDF DFSDM_FLTISR_SCDF_Msk
6209#define DFSDM_FLTISR_CKABF_Pos (16U)
6210#define DFSDM_FLTISR_CKABF_Msk (0xFFUL << DFSDM_FLTISR_CKABF_Pos)
6211#define DFSDM_FLTISR_CKABF DFSDM_FLTISR_CKABF_Msk
6212#define DFSDM_FLTISR_RCIP_Pos (14U)
6213#define DFSDM_FLTISR_RCIP_Msk (0x1UL << DFSDM_FLTISR_RCIP_Pos)
6214#define DFSDM_FLTISR_RCIP DFSDM_FLTISR_RCIP_Msk
6215#define DFSDM_FLTISR_JCIP_Pos (13U)
6216#define DFSDM_FLTISR_JCIP_Msk (0x1UL << DFSDM_FLTISR_JCIP_Pos)
6217#define DFSDM_FLTISR_JCIP DFSDM_FLTISR_JCIP_Msk
6218#define DFSDM_FLTISR_AWDF_Pos (4U)
6219#define DFSDM_FLTISR_AWDF_Msk (0x1UL << DFSDM_FLTISR_AWDF_Pos)
6220#define DFSDM_FLTISR_AWDF DFSDM_FLTISR_AWDF_Msk
6221#define DFSDM_FLTISR_ROVRF_Pos (3U)
6222#define DFSDM_FLTISR_ROVRF_Msk (0x1UL << DFSDM_FLTISR_ROVRF_Pos)
6223#define DFSDM_FLTISR_ROVRF DFSDM_FLTISR_ROVRF_Msk
6224#define DFSDM_FLTISR_JOVRF_Pos (2U)
6225#define DFSDM_FLTISR_JOVRF_Msk (0x1UL << DFSDM_FLTISR_JOVRF_Pos)
6226#define DFSDM_FLTISR_JOVRF DFSDM_FLTISR_JOVRF_Msk
6227#define DFSDM_FLTISR_REOCF_Pos (1U)
6228#define DFSDM_FLTISR_REOCF_Msk (0x1UL << DFSDM_FLTISR_REOCF_Pos)
6229#define DFSDM_FLTISR_REOCF DFSDM_FLTISR_REOCF_Msk
6230#define DFSDM_FLTISR_JEOCF_Pos (0U)
6231#define DFSDM_FLTISR_JEOCF_Msk (0x1UL << DFSDM_FLTISR_JEOCF_Pos)
6232#define DFSDM_FLTISR_JEOCF DFSDM_FLTISR_JEOCF_Msk
6234/******************** Bit definition for DFSDM_FLTICR register *******************/
6235#define DFSDM_FLTICR_CLRSCDF_Pos (24U)
6236#define DFSDM_FLTICR_CLRSCDF_Msk (0xFFUL << DFSDM_FLTICR_CLRSCDF_Pos)
6237#define DFSDM_FLTICR_CLRSCDF DFSDM_FLTICR_CLRSCDF_Msk
6238#define DFSDM_FLTICR_CLRCKABF_Pos (16U)
6239#define DFSDM_FLTICR_CLRCKABF_Msk (0xFFUL << DFSDM_FLTICR_CLRCKABF_Pos)
6240#define DFSDM_FLTICR_CLRCKABF DFSDM_FLTICR_CLRCKABF_Msk
6241#define DFSDM_FLTICR_CLRROVRF_Pos (3U)
6242#define DFSDM_FLTICR_CLRROVRF_Msk (0x1UL << DFSDM_FLTICR_CLRROVRF_Pos)
6243#define DFSDM_FLTICR_CLRROVRF DFSDM_FLTICR_CLRROVRF_Msk
6244#define DFSDM_FLTICR_CLRJOVRF_Pos (2U)
6245#define DFSDM_FLTICR_CLRJOVRF_Msk (0x1UL << DFSDM_FLTICR_CLRJOVRF_Pos)
6246#define DFSDM_FLTICR_CLRJOVRF DFSDM_FLTICR_CLRJOVRF_Msk
6248/******************* Bit definition for DFSDM_FLTJCHGR register ******************/
6249#define DFSDM_FLTJCHGR_JCHG_Pos (0U)
6250#define DFSDM_FLTJCHGR_JCHG_Msk (0xFFUL << DFSDM_FLTJCHGR_JCHG_Pos)
6251#define DFSDM_FLTJCHGR_JCHG DFSDM_FLTJCHGR_JCHG_Msk
6253/******************** Bit definition for DFSDM_FLTFCR register *******************/
6254#define DFSDM_FLTFCR_FORD_Pos (29U)
6255#define DFSDM_FLTFCR_FORD_Msk (0x7UL << DFSDM_FLTFCR_FORD_Pos)
6256#define DFSDM_FLTFCR_FORD DFSDM_FLTFCR_FORD_Msk
6257#define DFSDM_FLTFCR_FORD_2 (0x4UL << DFSDM_FLTFCR_FORD_Pos)
6258#define DFSDM_FLTFCR_FORD_1 (0x2UL << DFSDM_FLTFCR_FORD_Pos)
6259#define DFSDM_FLTFCR_FORD_0 (0x1UL << DFSDM_FLTFCR_FORD_Pos)
6260#define DFSDM_FLTFCR_FOSR_Pos (16U)
6261#define DFSDM_FLTFCR_FOSR_Msk (0x3FFUL << DFSDM_FLTFCR_FOSR_Pos)
6262#define DFSDM_FLTFCR_FOSR DFSDM_FLTFCR_FOSR_Msk
6263#define DFSDM_FLTFCR_IOSR_Pos (0U)
6264#define DFSDM_FLTFCR_IOSR_Msk (0xFFUL << DFSDM_FLTFCR_IOSR_Pos)
6265#define DFSDM_FLTFCR_IOSR DFSDM_FLTFCR_IOSR_Msk
6267/****************** Bit definition for DFSDM_FLTJDATAR register *****************/
6268#define DFSDM_FLTJDATAR_JDATA_Pos (8U)
6269#define DFSDM_FLTJDATAR_JDATA_Msk (0xFFFFFFUL << DFSDM_FLTJDATAR_JDATA_Pos)
6270#define DFSDM_FLTJDATAR_JDATA DFSDM_FLTJDATAR_JDATA_Msk
6271#define DFSDM_FLTJDATAR_JDATACH_Pos (0U)
6272#define DFSDM_FLTJDATAR_JDATACH_Msk (0x7UL << DFSDM_FLTJDATAR_JDATACH_Pos)
6273#define DFSDM_FLTJDATAR_JDATACH DFSDM_FLTJDATAR_JDATACH_Msk
6275/****************** Bit definition for DFSDM_FLTRDATAR register *****************/
6276#define DFSDM_FLTRDATAR_RDATA_Pos (8U)
6277#define DFSDM_FLTRDATAR_RDATA_Msk (0xFFFFFFUL << DFSDM_FLTRDATAR_RDATA_Pos)
6278#define DFSDM_FLTRDATAR_RDATA DFSDM_FLTRDATAR_RDATA_Msk
6279#define DFSDM_FLTRDATAR_RPEND_Pos (4U)
6280#define DFSDM_FLTRDATAR_RPEND_Msk (0x1UL << DFSDM_FLTRDATAR_RPEND_Pos)
6281#define DFSDM_FLTRDATAR_RPEND DFSDM_FLTRDATAR_RPEND_Msk
6282#define DFSDM_FLTRDATAR_RDATACH_Pos (0U)
6283#define DFSDM_FLTRDATAR_RDATACH_Msk (0x7UL << DFSDM_FLTRDATAR_RDATACH_Pos)
6284#define DFSDM_FLTRDATAR_RDATACH DFSDM_FLTRDATAR_RDATACH_Msk
6286/****************** Bit definition for DFSDM_FLTAWHTR register ******************/
6287#define DFSDM_FLTAWHTR_AWHT_Pos (8U)
6288#define DFSDM_FLTAWHTR_AWHT_Msk (0xFFFFFFUL << DFSDM_FLTAWHTR_AWHT_Pos)
6289#define DFSDM_FLTAWHTR_AWHT DFSDM_FLTAWHTR_AWHT_Msk
6290#define DFSDM_FLTAWHTR_BKAWH_Pos (0U)
6291#define DFSDM_FLTAWHTR_BKAWH_Msk (0xFUL << DFSDM_FLTAWHTR_BKAWH_Pos)
6292#define DFSDM_FLTAWHTR_BKAWH DFSDM_FLTAWHTR_BKAWH_Msk
6294/****************** Bit definition for DFSDM_FLTAWLTR register ******************/
6295#define DFSDM_FLTAWLTR_AWLT_Pos (8U)
6296#define DFSDM_FLTAWLTR_AWLT_Msk (0xFFFFFFUL << DFSDM_FLTAWLTR_AWLT_Pos)
6297#define DFSDM_FLTAWLTR_AWLT DFSDM_FLTAWLTR_AWLT_Msk
6298#define DFSDM_FLTAWLTR_BKAWL_Pos (0U)
6299#define DFSDM_FLTAWLTR_BKAWL_Msk (0xFUL << DFSDM_FLTAWLTR_BKAWL_Pos)
6300#define DFSDM_FLTAWLTR_BKAWL DFSDM_FLTAWLTR_BKAWL_Msk
6302/****************** Bit definition for DFSDM_FLTAWSR register ******************/
6303#define DFSDM_FLTAWSR_AWHTF_Pos (8U)
6304#define DFSDM_FLTAWSR_AWHTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWHTF_Pos)
6305#define DFSDM_FLTAWSR_AWHTF DFSDM_FLTAWSR_AWHTF_Msk
6306#define DFSDM_FLTAWSR_AWLTF_Pos (0U)
6307#define DFSDM_FLTAWSR_AWLTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWLTF_Pos)
6308#define DFSDM_FLTAWSR_AWLTF DFSDM_FLTAWSR_AWLTF_Msk
6310/****************** Bit definition for DFSDM_FLTAWCFR) register *****************/
6311#define DFSDM_FLTAWCFR_CLRAWHTF_Pos (8U)
6312#define DFSDM_FLTAWCFR_CLRAWHTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWHTF_Pos)
6313#define DFSDM_FLTAWCFR_CLRAWHTF DFSDM_FLTAWCFR_CLRAWHTF_Msk
6314#define DFSDM_FLTAWCFR_CLRAWLTF_Pos (0U)
6315#define DFSDM_FLTAWCFR_CLRAWLTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWLTF_Pos)
6316#define DFSDM_FLTAWCFR_CLRAWLTF DFSDM_FLTAWCFR_CLRAWLTF_Msk
6318/****************** Bit definition for DFSDM_FLTEXMAX register ******************/
6319#define DFSDM_FLTEXMAX_EXMAX_Pos (8U)
6320#define DFSDM_FLTEXMAX_EXMAX_Msk (0xFFFFFFUL << DFSDM_FLTEXMAX_EXMAX_Pos)
6321#define DFSDM_FLTEXMAX_EXMAX DFSDM_FLTEXMAX_EXMAX_Msk
6322#define DFSDM_FLTEXMAX_EXMAXCH_Pos (0U)
6323#define DFSDM_FLTEXMAX_EXMAXCH_Msk (0x7UL << DFSDM_FLTEXMAX_EXMAXCH_Pos)
6324#define DFSDM_FLTEXMAX_EXMAXCH DFSDM_FLTEXMAX_EXMAXCH_Msk
6326/****************** Bit definition for DFSDM_FLTEXMIN register ******************/
6327#define DFSDM_FLTEXMIN_EXMIN_Pos (8U)
6328#define DFSDM_FLTEXMIN_EXMIN_Msk (0xFFFFFFUL << DFSDM_FLTEXMIN_EXMIN_Pos)
6329#define DFSDM_FLTEXMIN_EXMIN DFSDM_FLTEXMIN_EXMIN_Msk
6330#define DFSDM_FLTEXMIN_EXMINCH_Pos (0U)
6331#define DFSDM_FLTEXMIN_EXMINCH_Msk (0x7UL << DFSDM_FLTEXMIN_EXMINCH_Pos)
6332#define DFSDM_FLTEXMIN_EXMINCH DFSDM_FLTEXMIN_EXMINCH_Msk
6334/****************** Bit definition for DFSDM_FLTCNVTIMR register ******************/
6335#define DFSDM_FLTCNVTIMR_CNVCNT_Pos (4U)
6336#define DFSDM_FLTCNVTIMR_CNVCNT_Msk (0xFFFFFFFUL << DFSDM_FLTCNVTIMR_CNVCNT_Pos)
6337#define DFSDM_FLTCNVTIMR_CNVCNT DFSDM_FLTCNVTIMR_CNVCNT_Msk
6339/******************************************************************************/
6340/* */
6341/* BDMA Controller */
6342/* */
6343/******************************************************************************/
6344
6345/******************* Bit definition for BDMA_ISR register ********************/
6346#define BDMA_ISR_GIF0_Pos (0U)
6347#define BDMA_ISR_GIF0_Msk (0x1UL << BDMA_ISR_GIF0_Pos)
6348#define BDMA_ISR_GIF0 BDMA_ISR_GIF0_Msk
6349#define BDMA_ISR_TCIF0_Pos (1U)
6350#define BDMA_ISR_TCIF0_Msk (0x1UL << BDMA_ISR_TCIF0_Pos)
6351#define BDMA_ISR_TCIF0 BDMA_ISR_TCIF0_Msk
6352#define BDMA_ISR_HTIF0_Pos (2U)
6353#define BDMA_ISR_HTIF0_Msk (0x1UL << BDMA_ISR_HTIF0_Pos)
6354#define BDMA_ISR_HTIF0 BDMA_ISR_HTIF0_Msk
6355#define BDMA_ISR_TEIF0_Pos (3U)
6356#define BDMA_ISR_TEIF0_Msk (0x1UL << BDMA_ISR_TEIF0_Pos)
6357#define BDMA_ISR_TEIF0 BDMA_ISR_TEIF0_Msk
6358#define BDMA_ISR_GIF1_Pos (4U)
6359#define BDMA_ISR_GIF1_Msk (0x1UL << BDMA_ISR_GIF1_Pos)
6360#define BDMA_ISR_GIF1 BDMA_ISR_GIF1_Msk
6361#define BDMA_ISR_TCIF1_Pos (5U)
6362#define BDMA_ISR_TCIF1_Msk (0x1UL << BDMA_ISR_TCIF1_Pos)
6363#define BDMA_ISR_TCIF1 BDMA_ISR_TCIF1_Msk
6364#define BDMA_ISR_HTIF1_Pos (6U)
6365#define BDMA_ISR_HTIF1_Msk (0x1UL << BDMA_ISR_HTIF1_Pos)
6366#define BDMA_ISR_HTIF1 BDMA_ISR_HTIF1_Msk
6367#define BDMA_ISR_TEIF1_Pos (7U)
6368#define BDMA_ISR_TEIF1_Msk (0x1UL << BDMA_ISR_TEIF1_Pos)
6369#define BDMA_ISR_TEIF1 BDMA_ISR_TEIF1_Msk
6370#define BDMA_ISR_GIF2_Pos (8U)
6371#define BDMA_ISR_GIF2_Msk (0x1UL << BDMA_ISR_GIF2_Pos)
6372#define BDMA_ISR_GIF2 BDMA_ISR_GIF2_Msk
6373#define BDMA_ISR_TCIF2_Pos (9U)
6374#define BDMA_ISR_TCIF2_Msk (0x1UL << BDMA_ISR_TCIF2_Pos)
6375#define BDMA_ISR_TCIF2 BDMA_ISR_TCIF2_Msk
6376#define BDMA_ISR_HTIF2_Pos (10U)
6377#define BDMA_ISR_HTIF2_Msk (0x1UL << BDMA_ISR_HTIF2_Pos)
6378#define BDMA_ISR_HTIF2 BDMA_ISR_HTIF2_Msk
6379#define BDMA_ISR_TEIF2_Pos (11U)
6380#define BDMA_ISR_TEIF2_Msk (0x1UL << BDMA_ISR_TEIF2_Pos)
6381#define BDMA_ISR_TEIF2 BDMA_ISR_TEIF2_Msk
6382#define BDMA_ISR_GIF3_Pos (12U)
6383#define BDMA_ISR_GIF3_Msk (0x1UL << BDMA_ISR_GIF3_Pos)
6384#define BDMA_ISR_GIF3 BDMA_ISR_GIF3_Msk
6385#define BDMA_ISR_TCIF3_Pos (13U)
6386#define BDMA_ISR_TCIF3_Msk (0x1UL << BDMA_ISR_TCIF3_Pos)
6387#define BDMA_ISR_TCIF3 BDMA_ISR_TCIF3_Msk
6388#define BDMA_ISR_HTIF3_Pos (14U)
6389#define BDMA_ISR_HTIF3_Msk (0x1UL << BDMA_ISR_HTIF3_Pos)
6390#define BDMA_ISR_HTIF3 BDMA_ISR_HTIF3_Msk
6391#define BDMA_ISR_TEIF3_Pos (15U)
6392#define BDMA_ISR_TEIF3_Msk (0x1UL << BDMA_ISR_TEIF3_Pos)
6393#define BDMA_ISR_TEIF3 BDMA_ISR_TEIF3_Msk
6394#define BDMA_ISR_GIF4_Pos (16U)
6395#define BDMA_ISR_GIF4_Msk (0x1UL << BDMA_ISR_GIF4_Pos)
6396#define BDMA_ISR_GIF4 BDMA_ISR_GIF4_Msk
6397#define BDMA_ISR_TCIF4_Pos (17U)
6398#define BDMA_ISR_TCIF4_Msk (0x1UL << BDMA_ISR_TCIF4_Pos)
6399#define BDMA_ISR_TCIF4 BDMA_ISR_TCIF4_Msk
6400#define BDMA_ISR_HTIF4_Pos (18U)
6401#define BDMA_ISR_HTIF4_Msk (0x1UL << BDMA_ISR_HTIF4_Pos)
6402#define BDMA_ISR_HTIF4 BDMA_ISR_HTIF4_Msk
6403#define BDMA_ISR_TEIF4_Pos (19U)
6404#define BDMA_ISR_TEIF4_Msk (0x1UL << BDMA_ISR_TEIF4_Pos)
6405#define BDMA_ISR_TEIF4 BDMA_ISR_TEIF4_Msk
6406#define BDMA_ISR_GIF5_Pos (20U)
6407#define BDMA_ISR_GIF5_Msk (0x1UL << BDMA_ISR_GIF5_Pos)
6408#define BDMA_ISR_GIF5 BDMA_ISR_GIF5_Msk
6409#define BDMA_ISR_TCIF5_Pos (21U)
6410#define BDMA_ISR_TCIF5_Msk (0x1UL << BDMA_ISR_TCIF5_Pos)
6411#define BDMA_ISR_TCIF5 BDMA_ISR_TCIF5_Msk
6412#define BDMA_ISR_HTIF5_Pos (22U)
6413#define BDMA_ISR_HTIF5_Msk (0x1UL << BDMA_ISR_HTIF5_Pos)
6414#define BDMA_ISR_HTIF5 BDMA_ISR_HTIF5_Msk
6415#define BDMA_ISR_TEIF5_Pos (23U)
6416#define BDMA_ISR_TEIF5_Msk (0x1UL << BDMA_ISR_TEIF5_Pos)
6417#define BDMA_ISR_TEIF5 BDMA_ISR_TEIF5_Msk
6418#define BDMA_ISR_GIF6_Pos (24U)
6419#define BDMA_ISR_GIF6_Msk (0x1UL << BDMA_ISR_GIF6_Pos)
6420#define BDMA_ISR_GIF6 BDMA_ISR_GIF6_Msk
6421#define BDMA_ISR_TCIF6_Pos (25U)
6422#define BDMA_ISR_TCIF6_Msk (0x1UL << BDMA_ISR_TCIF6_Pos)
6423#define BDMA_ISR_TCIF6 BDMA_ISR_TCIF6_Msk
6424#define BDMA_ISR_HTIF6_Pos (26U)
6425#define BDMA_ISR_HTIF6_Msk (0x1UL << BDMA_ISR_HTIF6_Pos)
6426#define BDMA_ISR_HTIF6 BDMA_ISR_HTIF6_Msk
6427#define BDMA_ISR_TEIF6_Pos (27U)
6428#define BDMA_ISR_TEIF6_Msk (0x1UL << BDMA_ISR_TEIF6_Pos)
6429#define BDMA_ISR_TEIF6 BDMA_ISR_TEIF6_Msk
6430#define BDMA_ISR_GIF7_Pos (28U)
6431#define BDMA_ISR_GIF7_Msk (0x1UL << BDMA_ISR_GIF7_Pos)
6432#define BDMA_ISR_GIF7 BDMA_ISR_GIF7_Msk
6433#define BDMA_ISR_TCIF7_Pos (29U)
6434#define BDMA_ISR_TCIF7_Msk (0x1UL << BDMA_ISR_TCIF7_Pos)
6435#define BDMA_ISR_TCIF7 BDMA_ISR_TCIF7_Msk
6436#define BDMA_ISR_HTIF7_Pos (30U)
6437#define BDMA_ISR_HTIF7_Msk (0x1UL << BDMA_ISR_HTIF7_Pos)
6438#define BDMA_ISR_HTIF7 BDMA_ISR_HTIF7_Msk
6439#define BDMA_ISR_TEIF7_Pos (31U)
6440#define BDMA_ISR_TEIF7_Msk (0x1UL << BDMA_ISR_TEIF7_Pos)
6441#define BDMA_ISR_TEIF7 BDMA_ISR_TEIF7_Msk
6443/******************* Bit definition for BDMA_IFCR register *******************/
6444#define BDMA_IFCR_CGIF0_Pos (0U)
6445#define BDMA_IFCR_CGIF0_Msk (0x1UL << BDMA_IFCR_CGIF0_Pos)
6446#define BDMA_IFCR_CGIF0 BDMA_IFCR_CGIF0_Msk
6447#define BDMA_IFCR_CTCIF0_Pos (1U)
6448#define BDMA_IFCR_CTCIF0_Msk (0x1UL << BDMA_IFCR_CTCIF0_Pos)
6449#define BDMA_IFCR_CTCIF0 BDMA_IFCR_CTCIF0_Msk
6450#define BDMA_IFCR_CHTIF0_Pos (2U)
6451#define BDMA_IFCR_CHTIF0_Msk (0x1UL << BDMA_IFCR_CHTIF0_Pos)
6452#define BDMA_IFCR_CHTIF0 BDMA_IFCR_CHTIF0_Msk
6453#define BDMA_IFCR_CTEIF0_Pos (3U)
6454#define BDMA_IFCR_CTEIF0_Msk (0x1UL << BDMA_IFCR_CTEIF0_Pos)
6455#define BDMA_IFCR_CTEIF0 BDMA_IFCR_CTEIF0_Msk
6456#define BDMA_IFCR_CGIF1_Pos (4U)
6457#define BDMA_IFCR_CGIF1_Msk (0x1UL << BDMA_IFCR_CGIF1_Pos)
6458#define BDMA_IFCR_CGIF1 BDMA_IFCR_CGIF1_Msk
6459#define BDMA_IFCR_CTCIF1_Pos (5U)
6460#define BDMA_IFCR_CTCIF1_Msk (0x1UL << BDMA_IFCR_CTCIF1_Pos)
6461#define BDMA_IFCR_CTCIF1 BDMA_IFCR_CTCIF1_Msk
6462#define BDMA_IFCR_CHTIF1_Pos (6U)
6463#define BDMA_IFCR_CHTIF1_Msk (0x1UL << BDMA_IFCR_CHTIF1_Pos)
6464#define BDMA_IFCR_CHTIF1 BDMA_IFCR_CHTIF1_Msk
6465#define BDMA_IFCR_CTEIF1_Pos (7U)
6466#define BDMA_IFCR_CTEIF1_Msk (0x1UL << BDMA_IFCR_CTEIF1_Pos)
6467#define BDMA_IFCR_CTEIF1 BDMA_IFCR_CTEIF1_Msk
6468#define BDMA_IFCR_CGIF2_Pos (8U)
6469#define BDMA_IFCR_CGIF2_Msk (0x1UL << BDMA_IFCR_CGIF2_Pos)
6470#define BDMA_IFCR_CGIF2 BDMA_IFCR_CGIF2_Msk
6471#define BDMA_IFCR_CTCIF2_Pos (9U)
6472#define BDMA_IFCR_CTCIF2_Msk (0x1UL << BDMA_IFCR_CTCIF2_Pos)
6473#define BDMA_IFCR_CTCIF2 BDMA_IFCR_CTCIF2_Msk
6474#define BDMA_IFCR_CHTIF2_Pos (10U)
6475#define BDMA_IFCR_CHTIF2_Msk (0x1UL << BDMA_IFCR_CHTIF2_Pos)
6476#define BDMA_IFCR_CHTIF2 BDMA_IFCR_CHTIF2_Msk
6477#define BDMA_IFCR_CTEIF2_Pos (11U)
6478#define BDMA_IFCR_CTEIF2_Msk (0x1UL << BDMA_IFCR_CTEIF2_Pos)
6479#define BDMA_IFCR_CTEIF2 BDMA_IFCR_CTEIF2_Msk
6480#define BDMA_IFCR_CGIF3_Pos (12U)
6481#define BDMA_IFCR_CGIF3_Msk (0x1UL << BDMA_IFCR_CGIF3_Pos)
6482#define BDMA_IFCR_CGIF3 BDMA_IFCR_CGIF3_Msk
6483#define BDMA_IFCR_CTCIF3_Pos (13U)
6484#define BDMA_IFCR_CTCIF3_Msk (0x1UL << BDMA_IFCR_CTCIF3_Pos)
6485#define BDMA_IFCR_CTCIF3 BDMA_IFCR_CTCIF3_Msk
6486#define BDMA_IFCR_CHTIF3_Pos (14U)
6487#define BDMA_IFCR_CHTIF3_Msk (0x1UL << BDMA_IFCR_CHTIF3_Pos)
6488#define BDMA_IFCR_CHTIF3 BDMA_IFCR_CHTIF3_Msk
6489#define BDMA_IFCR_CTEIF3_Pos (15U)
6490#define BDMA_IFCR_CTEIF3_Msk (0x1UL << BDMA_IFCR_CTEIF3_Pos)
6491#define BDMA_IFCR_CTEIF3 BDMA_IFCR_CTEIF3_Msk
6492#define BDMA_IFCR_CGIF4_Pos (16U)
6493#define BDMA_IFCR_CGIF4_Msk (0x1UL << BDMA_IFCR_CGIF4_Pos)
6494#define BDMA_IFCR_CGIF4 BDMA_IFCR_CGIF4_Msk
6495#define BDMA_IFCR_CTCIF4_Pos (17U)
6496#define BDMA_IFCR_CTCIF4_Msk (0x1UL << BDMA_IFCR_CTCIF4_Pos)
6497#define BDMA_IFCR_CTCIF4 BDMA_IFCR_CTCIF4_Msk
6498#define BDMA_IFCR_CHTIF4_Pos (18U)
6499#define BDMA_IFCR_CHTIF4_Msk (0x1UL << BDMA_IFCR_CHTIF4_Pos)
6500#define BDMA_IFCR_CHTIF4 BDMA_IFCR_CHTIF4_Msk
6501#define BDMA_IFCR_CTEIF4_Pos (19U)
6502#define BDMA_IFCR_CTEIF4_Msk (0x1UL << BDMA_IFCR_CTEIF4_Pos)
6503#define BDMA_IFCR_CTEIF4 BDMA_IFCR_CTEIF4_Msk
6504#define BDMA_IFCR_CGIF5_Pos (20U)
6505#define BDMA_IFCR_CGIF5_Msk (0x1UL << BDMA_IFCR_CGIF5_Pos)
6506#define BDMA_IFCR_CGIF5 BDMA_IFCR_CGIF5_Msk
6507#define BDMA_IFCR_CTCIF5_Pos (21U)
6508#define BDMA_IFCR_CTCIF5_Msk (0x1UL << BDMA_IFCR_CTCIF5_Pos)
6509#define BDMA_IFCR_CTCIF5 BDMA_IFCR_CTCIF5_Msk
6510#define BDMA_IFCR_CHTIF5_Pos (22U)
6511#define BDMA_IFCR_CHTIF5_Msk (0x1UL << BDMA_IFCR_CHTIF5_Pos)
6512#define BDMA_IFCR_CHTIF5 BDMA_IFCR_CHTIF5_Msk
6513#define BDMA_IFCR_CTEIF5_Pos (23U)
6514#define BDMA_IFCR_CTEIF5_Msk (0x1UL << BDMA_IFCR_CTEIF5_Pos)
6515#define BDMA_IFCR_CTEIF5 BDMA_IFCR_CTEIF5_Msk
6516#define BDMA_IFCR_CGIF6_Pos (24U)
6517#define BDMA_IFCR_CGIF6_Msk (0x1UL << BDMA_IFCR_CGIF6_Pos)
6518#define BDMA_IFCR_CGIF6 BDMA_IFCR_CGIF6_Msk
6519#define BDMA_IFCR_CTCIF6_Pos (25U)
6520#define BDMA_IFCR_CTCIF6_Msk (0x1UL << BDMA_IFCR_CTCIF6_Pos)
6521#define BDMA_IFCR_CTCIF6 BDMA_IFCR_CTCIF6_Msk
6522#define BDMA_IFCR_CHTIF6_Pos (26U)
6523#define BDMA_IFCR_CHTIF6_Msk (0x1UL << BDMA_IFCR_CHTIF6_Pos)
6524#define BDMA_IFCR_CHTIF6 BDMA_IFCR_CHTIF6_Msk
6525#define BDMA_IFCR_CTEIF6_Pos (27U)
6526#define BDMA_IFCR_CTEIF6_Msk (0x1UL << BDMA_IFCR_CTEIF6_Pos)
6527#define BDMA_IFCR_CTEIF6 BDMA_IFCR_CTEIF6_Msk
6528#define BDMA_IFCR_CGIF7_Pos (28U)
6529#define BDMA_IFCR_CGIF7_Msk (0x1UL << BDMA_IFCR_CGIF7_Pos)
6530#define BDMA_IFCR_CGIF7 BDMA_IFCR_CGIF7_Msk
6531#define BDMA_IFCR_CTCIF7_Pos (29U)
6532#define BDMA_IFCR_CTCIF7_Msk (0x1UL << BDMA_IFCR_CTCIF7_Pos)
6533#define BDMA_IFCR_CTCIF7 BDMA_IFCR_CTCIF7_Msk
6534#define BDMA_IFCR_CHTIF7_Pos (30U)
6535#define BDMA_IFCR_CHTIF7_Msk (0x1UL << BDMA_IFCR_CHTIF7_Pos)
6536#define BDMA_IFCR_CHTIF7 BDMA_IFCR_CHTIF7_Msk
6537#define BDMA_IFCR_CTEIF7_Pos (31U)
6538#define BDMA_IFCR_CTEIF7_Msk (0x1UL << BDMA_IFCR_CTEIF7_Pos)
6539#define BDMA_IFCR_CTEIF7 BDMA_IFCR_CTEIF7_Msk
6541/******************* Bit definition for BDMA_CCR register ********************/
6542#define BDMA_CCR_EN_Pos (0U)
6543#define BDMA_CCR_EN_Msk (0x1UL << BDMA_CCR_EN_Pos)
6544#define BDMA_CCR_EN BDMA_CCR_EN_Msk
6545#define BDMA_CCR_TCIE_Pos (1U)
6546#define BDMA_CCR_TCIE_Msk (0x1UL << BDMA_CCR_TCIE_Pos)
6547#define BDMA_CCR_TCIE BDMA_CCR_TCIE_Msk
6548#define BDMA_CCR_HTIE_Pos (2U)
6549#define BDMA_CCR_HTIE_Msk (0x1UL << BDMA_CCR_HTIE_Pos)
6550#define BDMA_CCR_HTIE BDMA_CCR_HTIE_Msk
6551#define BDMA_CCR_TEIE_Pos (3U)
6552#define BDMA_CCR_TEIE_Msk (0x1UL << BDMA_CCR_TEIE_Pos)
6553#define BDMA_CCR_TEIE BDMA_CCR_TEIE_Msk
6554#define BDMA_CCR_DIR_Pos (4U)
6555#define BDMA_CCR_DIR_Msk (0x1UL << BDMA_CCR_DIR_Pos)
6556#define BDMA_CCR_DIR BDMA_CCR_DIR_Msk
6557#define BDMA_CCR_CIRC_Pos (5U)
6558#define BDMA_CCR_CIRC_Msk (0x1UL << BDMA_CCR_CIRC_Pos)
6559#define BDMA_CCR_CIRC BDMA_CCR_CIRC_Msk
6560#define BDMA_CCR_PINC_Pos (6U)
6561#define BDMA_CCR_PINC_Msk (0x1UL << BDMA_CCR_PINC_Pos)
6562#define BDMA_CCR_PINC BDMA_CCR_PINC_Msk
6563#define BDMA_CCR_MINC_Pos (7U)
6564#define BDMA_CCR_MINC_Msk (0x1UL << BDMA_CCR_MINC_Pos)
6565#define BDMA_CCR_MINC BDMA_CCR_MINC_Msk
6567#define BDMA_CCR_PSIZE_Pos (8U)
6568#define BDMA_CCR_PSIZE_Msk (0x3UL << BDMA_CCR_PSIZE_Pos)
6569#define BDMA_CCR_PSIZE BDMA_CCR_PSIZE_Msk
6570#define BDMA_CCR_PSIZE_0 (0x1UL << BDMA_CCR_PSIZE_Pos)
6571#define BDMA_CCR_PSIZE_1 (0x2UL << BDMA_CCR_PSIZE_Pos)
6573#define BDMA_CCR_MSIZE_Pos (10U)
6574#define BDMA_CCR_MSIZE_Msk (0x3UL << BDMA_CCR_MSIZE_Pos)
6575#define BDMA_CCR_MSIZE BDMA_CCR_MSIZE_Msk
6576#define BDMA_CCR_MSIZE_0 (0x1UL << BDMA_CCR_MSIZE_Pos)
6577#define BDMA_CCR_MSIZE_1 (0x2UL << BDMA_CCR_MSIZE_Pos)
6579#define BDMA_CCR_PL_Pos (12U)
6580#define BDMA_CCR_PL_Msk (0x3UL << BDMA_CCR_PL_Pos)
6581#define BDMA_CCR_PL BDMA_CCR_PL_Msk
6582#define BDMA_CCR_PL_0 (0x1UL << BDMA_CCR_PL_Pos)
6583#define BDMA_CCR_PL_1 (0x2UL << BDMA_CCR_PL_Pos)
6585#define BDMA_CCR_MEM2MEM_Pos (14U)
6586#define BDMA_CCR_MEM2MEM_Msk (0x1UL << BDMA_CCR_MEM2MEM_Pos)
6587#define BDMA_CCR_MEM2MEM BDMA_CCR_MEM2MEM_Msk
6588#define BDMA_CCR_DBM_Pos (15U)
6589#define BDMA_CCR_DBM_Msk (0x1UL << BDMA_CCR_DBM_Pos)
6590#define BDMA_CCR_DBM BDMA_CCR_DBM_Msk
6591#define BDMA_CCR_CT_Pos (16U)
6592#define BDMA_CCR_CT_Msk (0x1UL << BDMA_CCR_CT_Pos)
6593#define BDMA_CCR_CT BDMA_CCR_CT_Msk
6595/****************** Bit definition for BDMA_CNDTR register *******************/
6596#define BDMA_CNDTR_NDT_Pos (0U)
6597#define BDMA_CNDTR_NDT_Msk (0xFFFFUL << BDMA_CNDTR_NDT_Pos)
6598#define BDMA_CNDTR_NDT BDMA_CNDTR_NDT_Msk
6600/****************** Bit definition for BDMA_CPAR register ********************/
6601#define BDMA_CPAR_PA_Pos (0U)
6602#define BDMA_CPAR_PA_Msk (0xFFFFFFFFUL << BDMA_CPAR_PA_Pos)
6603#define BDMA_CPAR_PA BDMA_CPAR_PA_Msk
6605/****************** Bit definition for BDMA_CM0AR register ********************/
6606#define BDMA_CM0AR_MA_Pos (0U)
6607#define BDMA_CM0AR_MA_Msk (0xFFFFFFFFUL << BDMA_CM0AR_MA_Pos)
6608#define BDMA_CM0AR_MA BDMA_CM0AR_MA_Msk
6610/****************** Bit definition for BDMA_CM1AR register ********************/
6611#define BDMA_CM1AR_MA_Pos (0U)
6612#define BDMA_CM1AR_MA_Msk (0xFFFFFFFFUL << BDMA_CM1AR_MA_Pos)
6613#define BDMA_CM1AR_MA BDMA_CM1AR_MA_Msk
6615/******************************************************************************/
6616/* */
6617/* DMA Controller */
6618/* */
6619/******************************************************************************/
6620/******************** Bits definition for DMA_SxCR register *****************/
6621#define DMA_SxCR_MBURST_Pos (23U)
6622#define DMA_SxCR_MBURST_Msk (0x3UL << DMA_SxCR_MBURST_Pos)
6623#define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk
6624#define DMA_SxCR_MBURST_0 (0x1UL << DMA_SxCR_MBURST_Pos)
6625#define DMA_SxCR_MBURST_1 (0x2UL << DMA_SxCR_MBURST_Pos)
6626#define DMA_SxCR_PBURST_Pos (21U)
6627#define DMA_SxCR_PBURST_Msk (0x3UL << DMA_SxCR_PBURST_Pos)
6628#define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk
6629#define DMA_SxCR_PBURST_0 (0x1UL << DMA_SxCR_PBURST_Pos)
6630#define DMA_SxCR_PBURST_1 (0x2UL << DMA_SxCR_PBURST_Pos)
6631#define DMA_SxCR_TRBUFF_Pos (20U)
6632#define DMA_SxCR_TRBUFF_Msk (0x1UL << DMA_SxCR_TRBUFF_Pos)
6633#define DMA_SxCR_TRBUFF DMA_SxCR_TRBUFF_Msk
6634#define DMA_SxCR_CT_Pos (19U)
6635#define DMA_SxCR_CT_Msk (0x1UL << DMA_SxCR_CT_Pos)
6636#define DMA_SxCR_CT DMA_SxCR_CT_Msk
6637#define DMA_SxCR_DBM_Pos (18U)
6638#define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos)
6639#define DMA_SxCR_DBM DMA_SxCR_DBM_Msk
6640#define DMA_SxCR_PL_Pos (16U)
6641#define DMA_SxCR_PL_Msk (0x3UL << DMA_SxCR_PL_Pos)
6642#define DMA_SxCR_PL DMA_SxCR_PL_Msk
6643#define DMA_SxCR_PL_0 (0x1UL << DMA_SxCR_PL_Pos)
6644#define DMA_SxCR_PL_1 (0x2UL << DMA_SxCR_PL_Pos)
6645#define DMA_SxCR_PINCOS_Pos (15U)
6646#define DMA_SxCR_PINCOS_Msk (0x1UL << DMA_SxCR_PINCOS_Pos)
6647#define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk
6648#define DMA_SxCR_MSIZE_Pos (13U)
6649#define DMA_SxCR_MSIZE_Msk (0x3UL << DMA_SxCR_MSIZE_Pos)
6650#define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk
6651#define DMA_SxCR_MSIZE_0 (0x1UL << DMA_SxCR_MSIZE_Pos)
6652#define DMA_SxCR_MSIZE_1 (0x2UL << DMA_SxCR_MSIZE_Pos)
6653#define DMA_SxCR_PSIZE_Pos (11U)
6654#define DMA_SxCR_PSIZE_Msk (0x3UL << DMA_SxCR_PSIZE_Pos)
6655#define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk /*< Peripheral data size */
6656#define DMA_SxCR_PSIZE_0 (0x1UL << DMA_SxCR_PSIZE_Pos)
6657#define DMA_SxCR_PSIZE_1 (0x2UL << DMA_SxCR_PSIZE_Pos)
6658#define DMA_SxCR_MINC_Pos (10U)
6659#define DMA_SxCR_MINC_Msk (0x1UL << DMA_SxCR_MINC_Pos)
6660#define DMA_SxCR_MINC DMA_SxCR_MINC_Msk
6661#define DMA_SxCR_PINC_Pos (9U)
6662#define DMA_SxCR_PINC_Msk (0x1UL << DMA_SxCR_PINC_Pos)
6663#define DMA_SxCR_PINC DMA_SxCR_PINC_Msk
6664#define DMA_SxCR_CIRC_Pos (8U)
6665#define DMA_SxCR_CIRC_Msk (0x1UL << DMA_SxCR_CIRC_Pos)
6666#define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk
6667#define DMA_SxCR_DIR_Pos (6U)
6668#define DMA_SxCR_DIR_Msk (0x3UL << DMA_SxCR_DIR_Pos)
6669#define DMA_SxCR_DIR DMA_SxCR_DIR_Msk
6670#define DMA_SxCR_DIR_0 (0x1UL << DMA_SxCR_DIR_Pos)
6671#define DMA_SxCR_DIR_1 (0x2UL << DMA_SxCR_DIR_Pos)
6672#define DMA_SxCR_PFCTRL_Pos (5U)
6673#define DMA_SxCR_PFCTRL_Msk (0x1UL << DMA_SxCR_PFCTRL_Pos)
6674#define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk
6675#define DMA_SxCR_TCIE_Pos (4U)
6676#define DMA_SxCR_TCIE_Msk (0x1UL << DMA_SxCR_TCIE_Pos)
6677#define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk
6678#define DMA_SxCR_HTIE_Pos (3U)
6679#define DMA_SxCR_HTIE_Msk (0x1UL << DMA_SxCR_HTIE_Pos)
6680#define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk
6681#define DMA_SxCR_TEIE_Pos (2U)
6682#define DMA_SxCR_TEIE_Msk (0x1UL << DMA_SxCR_TEIE_Pos)
6683#define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk
6684#define DMA_SxCR_DMEIE_Pos (1U)
6685#define DMA_SxCR_DMEIE_Msk (0x1UL << DMA_SxCR_DMEIE_Pos)
6686#define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk
6687#define DMA_SxCR_EN_Pos (0U)
6688#define DMA_SxCR_EN_Msk (0x1UL << DMA_SxCR_EN_Pos)
6689#define DMA_SxCR_EN DMA_SxCR_EN_Msk
6691/******************** Bits definition for DMA_SxCNDTR register **************/
6692#define DMA_SxNDT_Pos (0U)
6693#define DMA_SxNDT_Msk (0xFFFFUL << DMA_SxNDT_Pos)
6694#define DMA_SxNDT DMA_SxNDT_Msk
6695#define DMA_SxNDT_0 (0x0001UL << DMA_SxNDT_Pos)
6696#define DMA_SxNDT_1 (0x0002UL << DMA_SxNDT_Pos)
6697#define DMA_SxNDT_2 (0x0004UL << DMA_SxNDT_Pos)
6698#define DMA_SxNDT_3 (0x0008UL << DMA_SxNDT_Pos)
6699#define DMA_SxNDT_4 (0x0010UL << DMA_SxNDT_Pos)
6700#define DMA_SxNDT_5 (0x0020UL << DMA_SxNDT_Pos)
6701#define DMA_SxNDT_6 (0x0040UL << DMA_SxNDT_Pos)
6702#define DMA_SxNDT_7 (0x0080UL << DMA_SxNDT_Pos)
6703#define DMA_SxNDT_8 (0x0100UL << DMA_SxNDT_Pos)
6704#define DMA_SxNDT_9 (0x0200UL << DMA_SxNDT_Pos)
6705#define DMA_SxNDT_10 (0x0400UL << DMA_SxNDT_Pos)
6706#define DMA_SxNDT_11 (0x0800UL << DMA_SxNDT_Pos)
6707#define DMA_SxNDT_12 (0x1000UL << DMA_SxNDT_Pos)
6708#define DMA_SxNDT_13 (0x2000UL << DMA_SxNDT_Pos)
6709#define DMA_SxNDT_14 (0x4000UL << DMA_SxNDT_Pos)
6710#define DMA_SxNDT_15 (0x8000UL << DMA_SxNDT_Pos)
6712/******************** Bits definition for DMA_SxFCR register ****************/
6713#define DMA_SxFCR_FEIE_Pos (7U)
6714#define DMA_SxFCR_FEIE_Msk (0x1UL << DMA_SxFCR_FEIE_Pos)
6715#define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk
6716#define DMA_SxFCR_FS_Pos (3U)
6717#define DMA_SxFCR_FS_Msk (0x7UL << DMA_SxFCR_FS_Pos)
6718#define DMA_SxFCR_FS DMA_SxFCR_FS_Msk
6719#define DMA_SxFCR_FS_0 (0x1UL << DMA_SxFCR_FS_Pos)
6720#define DMA_SxFCR_FS_1 (0x2UL << DMA_SxFCR_FS_Pos)
6721#define DMA_SxFCR_FS_2 (0x4UL << DMA_SxFCR_FS_Pos)
6722#define DMA_SxFCR_DMDIS_Pos (2U)
6723#define DMA_SxFCR_DMDIS_Msk (0x1UL << DMA_SxFCR_DMDIS_Pos)
6724#define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk
6725#define DMA_SxFCR_FTH_Pos (0U)
6726#define DMA_SxFCR_FTH_Msk (0x3UL << DMA_SxFCR_FTH_Pos)
6727#define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk
6728#define DMA_SxFCR_FTH_0 (0x1UL << DMA_SxFCR_FTH_Pos)
6729#define DMA_SxFCR_FTH_1 (0x2UL << DMA_SxFCR_FTH_Pos)
6731/******************** Bits definition for DMA_LISR register *****************/
6732#define DMA_LISR_TCIF3_Pos (27U)
6733#define DMA_LISR_TCIF3_Msk (0x1UL << DMA_LISR_TCIF3_Pos)
6734#define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk
6735#define DMA_LISR_HTIF3_Pos (26U)
6736#define DMA_LISR_HTIF3_Msk (0x1UL << DMA_LISR_HTIF3_Pos)
6737#define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk
6738#define DMA_LISR_TEIF3_Pos (25U)
6739#define DMA_LISR_TEIF3_Msk (0x1UL << DMA_LISR_TEIF3_Pos)
6740#define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk
6741#define DMA_LISR_DMEIF3_Pos (24U)
6742#define DMA_LISR_DMEIF3_Msk (0x1UL << DMA_LISR_DMEIF3_Pos)
6743#define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk
6744#define DMA_LISR_FEIF3_Pos (22U)
6745#define DMA_LISR_FEIF3_Msk (0x1UL << DMA_LISR_FEIF3_Pos)
6746#define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk
6747#define DMA_LISR_TCIF2_Pos (21U)
6748#define DMA_LISR_TCIF2_Msk (0x1UL << DMA_LISR_TCIF2_Pos)
6749#define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk
6750#define DMA_LISR_HTIF2_Pos (20U)
6751#define DMA_LISR_HTIF2_Msk (0x1UL << DMA_LISR_HTIF2_Pos)
6752#define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk
6753#define DMA_LISR_TEIF2_Pos (19U)
6754#define DMA_LISR_TEIF2_Msk (0x1UL << DMA_LISR_TEIF2_Pos)
6755#define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk
6756#define DMA_LISR_DMEIF2_Pos (18U)
6757#define DMA_LISR_DMEIF2_Msk (0x1UL << DMA_LISR_DMEIF2_Pos)
6758#define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk
6759#define DMA_LISR_FEIF2_Pos (16U)
6760#define DMA_LISR_FEIF2_Msk (0x1UL << DMA_LISR_FEIF2_Pos)
6761#define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk
6762#define DMA_LISR_TCIF1_Pos (11U)
6763#define DMA_LISR_TCIF1_Msk (0x1UL << DMA_LISR_TCIF1_Pos)
6764#define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk
6765#define DMA_LISR_HTIF1_Pos (10U)
6766#define DMA_LISR_HTIF1_Msk (0x1UL << DMA_LISR_HTIF1_Pos)
6767#define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk
6768#define DMA_LISR_TEIF1_Pos (9U)
6769#define DMA_LISR_TEIF1_Msk (0x1UL << DMA_LISR_TEIF1_Pos)
6770#define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk
6771#define DMA_LISR_DMEIF1_Pos (8U)
6772#define DMA_LISR_DMEIF1_Msk (0x1UL << DMA_LISR_DMEIF1_Pos)
6773#define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk
6774#define DMA_LISR_FEIF1_Pos (6U)
6775#define DMA_LISR_FEIF1_Msk (0x1UL << DMA_LISR_FEIF1_Pos)
6776#define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk
6777#define DMA_LISR_TCIF0_Pos (5U)
6778#define DMA_LISR_TCIF0_Msk (0x1UL << DMA_LISR_TCIF0_Pos)
6779#define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk
6780#define DMA_LISR_HTIF0_Pos (4U)
6781#define DMA_LISR_HTIF0_Msk (0x1UL << DMA_LISR_HTIF0_Pos)
6782#define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk
6783#define DMA_LISR_TEIF0_Pos (3U)
6784#define DMA_LISR_TEIF0_Msk (0x1UL << DMA_LISR_TEIF0_Pos)
6785#define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk
6786#define DMA_LISR_DMEIF0_Pos (2U)
6787#define DMA_LISR_DMEIF0_Msk (0x1UL << DMA_LISR_DMEIF0_Pos)
6788#define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk
6789#define DMA_LISR_FEIF0_Pos (0U)
6790#define DMA_LISR_FEIF0_Msk (0x1UL << DMA_LISR_FEIF0_Pos)
6791#define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk
6793/******************** Bits definition for DMA_HISR register *****************/
6794#define DMA_HISR_TCIF7_Pos (27U)
6795#define DMA_HISR_TCIF7_Msk (0x1UL << DMA_HISR_TCIF7_Pos)
6796#define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk
6797#define DMA_HISR_HTIF7_Pos (26U)
6798#define DMA_HISR_HTIF7_Msk (0x1UL << DMA_HISR_HTIF7_Pos)
6799#define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk
6800#define DMA_HISR_TEIF7_Pos (25U)
6801#define DMA_HISR_TEIF7_Msk (0x1UL << DMA_HISR_TEIF7_Pos)
6802#define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk
6803#define DMA_HISR_DMEIF7_Pos (24U)
6804#define DMA_HISR_DMEIF7_Msk (0x1UL << DMA_HISR_DMEIF7_Pos)
6805#define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk
6806#define DMA_HISR_FEIF7_Pos (22U)
6807#define DMA_HISR_FEIF7_Msk (0x1UL << DMA_HISR_FEIF7_Pos)
6808#define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk
6809#define DMA_HISR_TCIF6_Pos (21U)
6810#define DMA_HISR_TCIF6_Msk (0x1UL << DMA_HISR_TCIF6_Pos)
6811#define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk
6812#define DMA_HISR_HTIF6_Pos (20U)
6813#define DMA_HISR_HTIF6_Msk (0x1UL << DMA_HISR_HTIF6_Pos)
6814#define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk
6815#define DMA_HISR_TEIF6_Pos (19U)
6816#define DMA_HISR_TEIF6_Msk (0x1UL << DMA_HISR_TEIF6_Pos)
6817#define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk
6818#define DMA_HISR_DMEIF6_Pos (18U)
6819#define DMA_HISR_DMEIF6_Msk (0x1UL << DMA_HISR_DMEIF6_Pos)
6820#define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk
6821#define DMA_HISR_FEIF6_Pos (16U)
6822#define DMA_HISR_FEIF6_Msk (0x1UL << DMA_HISR_FEIF6_Pos)
6823#define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk
6824#define DMA_HISR_TCIF5_Pos (11U)
6825#define DMA_HISR_TCIF5_Msk (0x1UL << DMA_HISR_TCIF5_Pos)
6826#define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk
6827#define DMA_HISR_HTIF5_Pos (10U)
6828#define DMA_HISR_HTIF5_Msk (0x1UL << DMA_HISR_HTIF5_Pos)
6829#define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk
6830#define DMA_HISR_TEIF5_Pos (9U)
6831#define DMA_HISR_TEIF5_Msk (0x1UL << DMA_HISR_TEIF5_Pos)
6832#define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk
6833#define DMA_HISR_DMEIF5_Pos (8U)
6834#define DMA_HISR_DMEIF5_Msk (0x1UL << DMA_HISR_DMEIF5_Pos)
6835#define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk
6836#define DMA_HISR_FEIF5_Pos (6U)
6837#define DMA_HISR_FEIF5_Msk (0x1UL << DMA_HISR_FEIF5_Pos)
6838#define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk
6839#define DMA_HISR_TCIF4_Pos (5U)
6840#define DMA_HISR_TCIF4_Msk (0x1UL << DMA_HISR_TCIF4_Pos)
6841#define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk
6842#define DMA_HISR_HTIF4_Pos (4U)
6843#define DMA_HISR_HTIF4_Msk (0x1UL << DMA_HISR_HTIF4_Pos)
6844#define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk
6845#define DMA_HISR_TEIF4_Pos (3U)
6846#define DMA_HISR_TEIF4_Msk (0x1UL << DMA_HISR_TEIF4_Pos)
6847#define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk
6848#define DMA_HISR_DMEIF4_Pos (2U)
6849#define DMA_HISR_DMEIF4_Msk (0x1UL << DMA_HISR_DMEIF4_Pos)
6850#define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk
6851#define DMA_HISR_FEIF4_Pos (0U)
6852#define DMA_HISR_FEIF4_Msk (0x1UL << DMA_HISR_FEIF4_Pos)
6853#define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk
6855/******************** Bits definition for DMA_LIFCR register ****************/
6856#define DMA_LIFCR_CTCIF3_Pos (27U)
6857#define DMA_LIFCR_CTCIF3_Msk (0x1UL << DMA_LIFCR_CTCIF3_Pos)
6858#define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk
6859#define DMA_LIFCR_CHTIF3_Pos (26U)
6860#define DMA_LIFCR_CHTIF3_Msk (0x1UL << DMA_LIFCR_CHTIF3_Pos)
6861#define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk
6862#define DMA_LIFCR_CTEIF3_Pos (25U)
6863#define DMA_LIFCR_CTEIF3_Msk (0x1UL << DMA_LIFCR_CTEIF3_Pos)
6864#define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk
6865#define DMA_LIFCR_CDMEIF3_Pos (24U)
6866#define DMA_LIFCR_CDMEIF3_Msk (0x1UL << DMA_LIFCR_CDMEIF3_Pos)
6867#define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk
6868#define DMA_LIFCR_CFEIF3_Pos (22U)
6869#define DMA_LIFCR_CFEIF3_Msk (0x1UL << DMA_LIFCR_CFEIF3_Pos)
6870#define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk
6871#define DMA_LIFCR_CTCIF2_Pos (21U)
6872#define DMA_LIFCR_CTCIF2_Msk (0x1UL << DMA_LIFCR_CTCIF2_Pos)
6873#define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk
6874#define DMA_LIFCR_CHTIF2_Pos (20U)
6875#define DMA_LIFCR_CHTIF2_Msk (0x1UL << DMA_LIFCR_CHTIF2_Pos)
6876#define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk
6877#define DMA_LIFCR_CTEIF2_Pos (19U)
6878#define DMA_LIFCR_CTEIF2_Msk (0x1UL << DMA_LIFCR_CTEIF2_Pos)
6879#define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk
6880#define DMA_LIFCR_CDMEIF2_Pos (18U)
6881#define DMA_LIFCR_CDMEIF2_Msk (0x1UL << DMA_LIFCR_CDMEIF2_Pos)
6882#define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk
6883#define DMA_LIFCR_CFEIF2_Pos (16U)
6884#define DMA_LIFCR_CFEIF2_Msk (0x1UL << DMA_LIFCR_CFEIF2_Pos)
6885#define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk
6886#define DMA_LIFCR_CTCIF1_Pos (11U)
6887#define DMA_LIFCR_CTCIF1_Msk (0x1UL << DMA_LIFCR_CTCIF1_Pos)
6888#define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk
6889#define DMA_LIFCR_CHTIF1_Pos (10U)
6890#define DMA_LIFCR_CHTIF1_Msk (0x1UL << DMA_LIFCR_CHTIF1_Pos)
6891#define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk
6892#define DMA_LIFCR_CTEIF1_Pos (9U)
6893#define DMA_LIFCR_CTEIF1_Msk (0x1UL << DMA_LIFCR_CTEIF1_Pos)
6894#define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk
6895#define DMA_LIFCR_CDMEIF1_Pos (8U)
6896#define DMA_LIFCR_CDMEIF1_Msk (0x1UL << DMA_LIFCR_CDMEIF1_Pos)
6897#define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk
6898#define DMA_LIFCR_CFEIF1_Pos (6U)
6899#define DMA_LIFCR_CFEIF1_Msk (0x1UL << DMA_LIFCR_CFEIF1_Pos)
6900#define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk
6901#define DMA_LIFCR_CTCIF0_Pos (5U)
6902#define DMA_LIFCR_CTCIF0_Msk (0x1UL << DMA_LIFCR_CTCIF0_Pos)
6903#define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk
6904#define DMA_LIFCR_CHTIF0_Pos (4U)
6905#define DMA_LIFCR_CHTIF0_Msk (0x1UL << DMA_LIFCR_CHTIF0_Pos)
6906#define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk
6907#define DMA_LIFCR_CTEIF0_Pos (3U)
6908#define DMA_LIFCR_CTEIF0_Msk (0x1UL << DMA_LIFCR_CTEIF0_Pos)
6909#define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk
6910#define DMA_LIFCR_CDMEIF0_Pos (2U)
6911#define DMA_LIFCR_CDMEIF0_Msk (0x1UL << DMA_LIFCR_CDMEIF0_Pos)
6912#define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk
6913#define DMA_LIFCR_CFEIF0_Pos (0U)
6914#define DMA_LIFCR_CFEIF0_Msk (0x1UL << DMA_LIFCR_CFEIF0_Pos)
6915#define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk
6917/******************** Bits definition for DMA_HIFCR register ****************/
6918#define DMA_HIFCR_CTCIF7_Pos (27U)
6919#define DMA_HIFCR_CTCIF7_Msk (0x1UL << DMA_HIFCR_CTCIF7_Pos)
6920#define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk
6921#define DMA_HIFCR_CHTIF7_Pos (26U)
6922#define DMA_HIFCR_CHTIF7_Msk (0x1UL << DMA_HIFCR_CHTIF7_Pos)
6923#define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk
6924#define DMA_HIFCR_CTEIF7_Pos (25U)
6925#define DMA_HIFCR_CTEIF7_Msk (0x1UL << DMA_HIFCR_CTEIF7_Pos)
6926#define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk
6927#define DMA_HIFCR_CDMEIF7_Pos (24U)
6928#define DMA_HIFCR_CDMEIF7_Msk (0x1UL << DMA_HIFCR_CDMEIF7_Pos)
6929#define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk
6930#define DMA_HIFCR_CFEIF7_Pos (22U)
6931#define DMA_HIFCR_CFEIF7_Msk (0x1UL << DMA_HIFCR_CFEIF7_Pos)
6932#define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk
6933#define DMA_HIFCR_CTCIF6_Pos (21U)
6934#define DMA_HIFCR_CTCIF6_Msk (0x1UL << DMA_HIFCR_CTCIF6_Pos)
6935#define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk
6936#define DMA_HIFCR_CHTIF6_Pos (20U)
6937#define DMA_HIFCR_CHTIF6_Msk (0x1UL << DMA_HIFCR_CHTIF6_Pos)
6938#define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk
6939#define DMA_HIFCR_CTEIF6_Pos (19U)
6940#define DMA_HIFCR_CTEIF6_Msk (0x1UL << DMA_HIFCR_CTEIF6_Pos)
6941#define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk
6942#define DMA_HIFCR_CDMEIF6_Pos (18U)
6943#define DMA_HIFCR_CDMEIF6_Msk (0x1UL << DMA_HIFCR_CDMEIF6_Pos)
6944#define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk
6945#define DMA_HIFCR_CFEIF6_Pos (16U)
6946#define DMA_HIFCR_CFEIF6_Msk (0x1UL << DMA_HIFCR_CFEIF6_Pos)
6947#define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk
6948#define DMA_HIFCR_CTCIF5_Pos (11U)
6949#define DMA_HIFCR_CTCIF5_Msk (0x1UL << DMA_HIFCR_CTCIF5_Pos)
6950#define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk
6951#define DMA_HIFCR_CHTIF5_Pos (10U)
6952#define DMA_HIFCR_CHTIF5_Msk (0x1UL << DMA_HIFCR_CHTIF5_Pos)
6953#define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk
6954#define DMA_HIFCR_CTEIF5_Pos (9U)
6955#define DMA_HIFCR_CTEIF5_Msk (0x1UL << DMA_HIFCR_CTEIF5_Pos)
6956#define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk
6957#define DMA_HIFCR_CDMEIF5_Pos (8U)
6958#define DMA_HIFCR_CDMEIF5_Msk (0x1UL << DMA_HIFCR_CDMEIF5_Pos)
6959#define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk
6960#define DMA_HIFCR_CFEIF5_Pos (6U)
6961#define DMA_HIFCR_CFEIF5_Msk (0x1UL << DMA_HIFCR_CFEIF5_Pos)
6962#define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk
6963#define DMA_HIFCR_CTCIF4_Pos (5U)
6964#define DMA_HIFCR_CTCIF4_Msk (0x1UL << DMA_HIFCR_CTCIF4_Pos)
6965#define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk
6966#define DMA_HIFCR_CHTIF4_Pos (4U)
6967#define DMA_HIFCR_CHTIF4_Msk (0x1UL << DMA_HIFCR_CHTIF4_Pos)
6968#define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk
6969#define DMA_HIFCR_CTEIF4_Pos (3U)
6970#define DMA_HIFCR_CTEIF4_Msk (0x1UL << DMA_HIFCR_CTEIF4_Pos)
6971#define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk
6972#define DMA_HIFCR_CDMEIF4_Pos (2U)
6973#define DMA_HIFCR_CDMEIF4_Msk (0x1UL << DMA_HIFCR_CDMEIF4_Pos)
6974#define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk
6975#define DMA_HIFCR_CFEIF4_Pos (0U)
6976#define DMA_HIFCR_CFEIF4_Msk (0x1UL << DMA_HIFCR_CFEIF4_Pos)
6977#define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk
6979/****************** Bit definition for DMA_SxPAR register ********************/
6980#define DMA_SxPAR_PA_Pos (0U)
6981#define DMA_SxPAR_PA_Msk (0xFFFFFFFFUL << DMA_SxPAR_PA_Pos)
6982#define DMA_SxPAR_PA DMA_SxPAR_PA_Msk
6984/****************** Bit definition for DMA_SxM0AR register ********************/
6985#define DMA_SxM0AR_M0A_Pos (0U)
6986#define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFUL << DMA_SxM0AR_M0A_Pos)
6987#define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk
6989/****************** Bit definition for DMA_SxM1AR register ********************/
6990#define DMA_SxM1AR_M1A_Pos (0U)
6991#define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFUL << DMA_SxM1AR_M1A_Pos)
6992#define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk
6994/******************************************************************************/
6995/* */
6996/* DMAMUX Controller */
6997/* */
6998/******************************************************************************/
6999/******************** Bits definition for DMAMUX_CxCR register **************/
7000#define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
7001#define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7002#define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk
7003#define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7004#define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7005#define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7006#define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7007#define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7008#define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7009#define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7010#define DMAMUX_CxCR_DMAREQ_ID_7 (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
7011#define DMAMUX_CxCR_SOIE_Pos (8U)
7012#define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos)
7013#define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk
7014#define DMAMUX_CxCR_EGE_Pos (9U)
7015#define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos)
7016#define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk
7017#define DMAMUX_CxCR_SE_Pos (16U)
7018#define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos)
7019#define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk
7020#define DMAMUX_CxCR_SPOL_Pos (17U)
7021#define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos)
7022#define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk
7023#define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos)
7024#define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos)
7025#define DMAMUX_CxCR_NBREQ_Pos (19U)
7026#define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos)
7027#define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk
7028#define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos)
7029#define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos)
7030#define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos)
7031#define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos)
7032#define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos)
7033#define DMAMUX_CxCR_SYNC_ID_Pos (24U)
7034#define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos)
7035#define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk
7036#define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos)
7037#define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos)
7038#define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos)
7039#define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos)
7040#define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos)
7042/******************** Bits definition for DMAMUX_CSR register **************/
7043#define DMAMUX_CSR_SOF0_Pos (0U)
7044#define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos)
7045#define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk
7046#define DMAMUX_CSR_SOF1_Pos (1U)
7047#define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos)
7048#define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk
7049#define DMAMUX_CSR_SOF2_Pos (2U)
7050#define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos)
7051#define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk
7052#define DMAMUX_CSR_SOF3_Pos (3U)
7053#define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos)
7054#define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk
7055#define DMAMUX_CSR_SOF4_Pos (4U)
7056#define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos)
7057#define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk
7058#define DMAMUX_CSR_SOF5_Pos (5U)
7059#define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos)
7060#define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk
7061#define DMAMUX_CSR_SOF6_Pos (6U)
7062#define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos)
7063#define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk
7064#define DMAMUX_CSR_SOF7_Pos (7U)
7065#define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos)
7066#define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk
7067#define DMAMUX_CSR_SOF8_Pos (8U)
7068#define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos)
7069#define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk
7070#define DMAMUX_CSR_SOF9_Pos (9U)
7071#define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos)
7072#define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk
7073#define DMAMUX_CSR_SOF10_Pos (10U)
7074#define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos)
7075#define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk
7076#define DMAMUX_CSR_SOF11_Pos (11U)
7077#define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos)
7078#define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk
7079#define DMAMUX_CSR_SOF12_Pos (12U)
7080#define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos)
7081#define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk
7082#define DMAMUX_CSR_SOF13_Pos (13U)
7083#define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos)
7084#define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk
7085#define DMAMUX_CSR_SOF14_Pos (14U)
7086#define DMAMUX_CSR_SOF14_Msk (0x1UL << DMAMUX_CSR_SOF14_Pos)
7087#define DMAMUX_CSR_SOF14 DMAMUX_CSR_SOF14_Msk
7088#define DMAMUX_CSR_SOF15_Pos (15U)
7089#define DMAMUX_CSR_SOF15_Msk (0x1UL << DMAMUX_CSR_SOF15_Pos)
7090#define DMAMUX_CSR_SOF15 DMAMUX_CSR_SOF15_Msk
7092/******************** Bits definition for DMAMUX_CFR register **************/
7093#define DMAMUX_CFR_CSOF0_Pos (0U)
7094#define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos)
7095#define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk
7096#define DMAMUX_CFR_CSOF1_Pos (1U)
7097#define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos)
7098#define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk
7099#define DMAMUX_CFR_CSOF2_Pos (2U)
7100#define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos)
7101#define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk
7102#define DMAMUX_CFR_CSOF3_Pos (3U)
7103#define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos)
7104#define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk
7105#define DMAMUX_CFR_CSOF4_Pos (4U)
7106#define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos)
7107#define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk
7108#define DMAMUX_CFR_CSOF5_Pos (5U)
7109#define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos)
7110#define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk
7111#define DMAMUX_CFR_CSOF6_Pos (6U)
7112#define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos)
7113#define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk
7114#define DMAMUX_CFR_CSOF7_Pos (7U)
7115#define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos)
7116#define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk
7117#define DMAMUX_CFR_CSOF8_Pos (8U)
7118#define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos)
7119#define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk
7120#define DMAMUX_CFR_CSOF9_Pos (9U)
7121#define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos)
7122#define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk
7123#define DMAMUX_CFR_CSOF10_Pos (10U)
7124#define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos)
7125#define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk
7126#define DMAMUX_CFR_CSOF11_Pos (11U)
7127#define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos)
7128#define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk
7129#define DMAMUX_CFR_CSOF12_Pos (12U)
7130#define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos)
7131#define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk
7132#define DMAMUX_CFR_CSOF13_Pos (13U)
7133#define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos)
7134#define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk
7135#define DMAMUX_CFR_CSOF14_Pos (14U)
7136#define DMAMUX_CFR_CSOF14_Msk (0x1UL << DMAMUX_CFR_CSOF14_Pos)
7137#define DMAMUX_CFR_CSOF14 DMAMUX_CFR_CSOF14_Msk
7138#define DMAMUX_CFR_CSOF15_Pos (15U)
7139#define DMAMUX_CFR_CSOF15_Msk (0x1UL << DMAMUX_CFR_CSOF15_Pos)
7140#define DMAMUX_CFR_CSOF15 DMAMUX_CFR_CSOF15_Msk
7142/******************** Bits definition for DMAMUX_RGxCR register ************/
7143#define DMAMUX_RGxCR_SIG_ID_Pos (0U)
7144#define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos)
7145#define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk
7146#define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos)
7147#define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos)
7148#define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos)
7149#define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos)
7150#define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos)
7151#define DMAMUX_RGxCR_OIE_Pos (8U)
7152#define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos)
7153#define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk
7154#define DMAMUX_RGxCR_GE_Pos (16U)
7155#define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos)
7156#define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk
7157#define DMAMUX_RGxCR_GPOL_Pos (17U)
7158#define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos)
7159#define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk
7160#define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos)
7161#define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos)
7162#define DMAMUX_RGxCR_GNBREQ_Pos (19U)
7163#define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos)
7164#define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk
7165#define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos)
7166#define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos)
7167#define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos)
7168#define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos)
7169#define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos)
7171/******************** Bits definition for DMAMUX_RGSR register **************/
7172#define DMAMUX_RGSR_OF0_Pos (0U)
7173#define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos)
7174#define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk
7175#define DMAMUX_RGSR_OF1_Pos (1U)
7176#define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos)
7177#define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk
7178#define DMAMUX_RGSR_OF2_Pos (2U)
7179#define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos)
7180#define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk
7181#define DMAMUX_RGSR_OF3_Pos (3U)
7182#define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos)
7183#define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk
7184#define DMAMUX_RGSR_OF4_Pos (4U)
7185#define DMAMUX_RGSR_OF4_Msk (0x1UL << DMAMUX_RGSR_OF4_Pos)
7186#define DMAMUX_RGSR_OF4 DMAMUX_RGSR_OF4_Msk
7187#define DMAMUX_RGSR_OF5_Pos (5U)
7188#define DMAMUX_RGSR_OF5_Msk (0x1UL << DMAMUX_RGSR_OF5_Pos)
7189#define DMAMUX_RGSR_OF5 DMAMUX_RGSR_OF5_Msk
7190#define DMAMUX_RGSR_OF6_Pos (6U)
7191#define DMAMUX_RGSR_OF6_Msk (0x1UL << DMAMUX_RGSR_OF6_Pos)
7192#define DMAMUX_RGSR_OF6 DMAMUX_RGSR_OF6_Msk
7193#define DMAMUX_RGSR_OF7_Pos (7U)
7194#define DMAMUX_RGSR_OF7_Msk (0x1UL << DMAMUX_RGSR_OF7_Pos)
7195#define DMAMUX_RGSR_OF7 DMAMUX_RGSR_OF7_Msk
7197/******************** Bits definition for DMAMUX_RGCFR register **************/
7198#define DMAMUX_RGCFR_COF0_Pos (0U)
7199#define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos)
7200#define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk
7201#define DMAMUX_RGCFR_COF1_Pos (1U)
7202#define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos)
7203#define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk
7204#define DMAMUX_RGCFR_COF2_Pos (2U)
7205#define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos)
7206#define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk
7207#define DMAMUX_RGCFR_COF3_Pos (3U)
7208#define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos)
7209#define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk
7210#define DMAMUX_RGCFR_COF4_Pos (4U)
7211#define DMAMUX_RGCFR_COF4_Msk (0x1UL << DMAMUX_RGCFR_COF4_Pos)
7212#define DMAMUX_RGCFR_COF4 DMAMUX_RGCFR_COF4_Msk
7213#define DMAMUX_RGCFR_COF5_Pos (5U)
7214#define DMAMUX_RGCFR_COF5_Msk (0x1UL << DMAMUX_RGCFR_COF5_Pos)
7215#define DMAMUX_RGCFR_COF5 DMAMUX_RGCFR_COF5_Msk
7216#define DMAMUX_RGCFR_COF6_Pos (6U)
7217#define DMAMUX_RGCFR_COF6_Msk (0x1UL << DMAMUX_RGCFR_COF6_Pos)
7218#define DMAMUX_RGCFR_COF6 DMAMUX_RGCFR_COF6_Msk
7219#define DMAMUX_RGCFR_COF7_Pos (7U)
7220#define DMAMUX_RGCFR_COF7_Msk (0x1UL << DMAMUX_RGCFR_COF7_Pos)
7221#define DMAMUX_RGCFR_COF7 DMAMUX_RGCFR_COF7_Msk
7223/******************************************************************************/
7224/* */
7225/* AHB Master DMA2D Controller (DMA2D) */
7226/* */
7227/******************************************************************************/
7228
7229/******************** Bit definition for DMA2D_CR register ******************/
7230
7231#define DMA2D_CR_START_Pos (0U)
7232#define DMA2D_CR_START_Msk (0x1UL << DMA2D_CR_START_Pos)
7233#define DMA2D_CR_START DMA2D_CR_START_Msk
7234#define DMA2D_CR_SUSP_Pos (1U)
7235#define DMA2D_CR_SUSP_Msk (0x1UL << DMA2D_CR_SUSP_Pos)
7236#define DMA2D_CR_SUSP DMA2D_CR_SUSP_Msk
7237#define DMA2D_CR_ABORT_Pos (2U)
7238#define DMA2D_CR_ABORT_Msk (0x1UL << DMA2D_CR_ABORT_Pos)
7239#define DMA2D_CR_ABORT DMA2D_CR_ABORT_Msk
7240#define DMA2D_CR_LOM_Pos (6U)
7241#define DMA2D_CR_LOM_Msk (0x1UL << DMA2D_CR_LOM_Pos)
7242#define DMA2D_CR_LOM DMA2D_CR_LOM_Msk
7243#define DMA2D_CR_TEIE_Pos (8U)
7244#define DMA2D_CR_TEIE_Msk (0x1UL << DMA2D_CR_TEIE_Pos)
7245#define DMA2D_CR_TEIE DMA2D_CR_TEIE_Msk
7246#define DMA2D_CR_TCIE_Pos (9U)
7247#define DMA2D_CR_TCIE_Msk (0x1UL << DMA2D_CR_TCIE_Pos)
7248#define DMA2D_CR_TCIE DMA2D_CR_TCIE_Msk
7249#define DMA2D_CR_TWIE_Pos (10U)
7250#define DMA2D_CR_TWIE_Msk (0x1UL << DMA2D_CR_TWIE_Pos)
7251#define DMA2D_CR_TWIE DMA2D_CR_TWIE_Msk
7252#define DMA2D_CR_CAEIE_Pos (11U)
7253#define DMA2D_CR_CAEIE_Msk (0x1UL << DMA2D_CR_CAEIE_Pos)
7254#define DMA2D_CR_CAEIE DMA2D_CR_CAEIE_Msk
7255#define DMA2D_CR_CTCIE_Pos (12U)
7256#define DMA2D_CR_CTCIE_Msk (0x1UL << DMA2D_CR_CTCIE_Pos)
7257#define DMA2D_CR_CTCIE DMA2D_CR_CTCIE_Msk
7258#define DMA2D_CR_CEIE_Pos (13U)
7259#define DMA2D_CR_CEIE_Msk (0x1UL << DMA2D_CR_CEIE_Pos)
7260#define DMA2D_CR_CEIE DMA2D_CR_CEIE_Msk
7261#define DMA2D_CR_MODE_Pos (16U)
7262#define DMA2D_CR_MODE_Msk (0x7UL << DMA2D_CR_MODE_Pos)
7263#define DMA2D_CR_MODE DMA2D_CR_MODE_Msk
7264#define DMA2D_CR_MODE_0 (0x1UL << DMA2D_CR_MODE_Pos)
7265#define DMA2D_CR_MODE_1 (0x2UL << DMA2D_CR_MODE_Pos)
7266#define DMA2D_CR_MODE_2 (0x4UL << DMA2D_CR_MODE_Pos)
7268/******************** Bit definition for DMA2D_ISR register *****************/
7269
7270#define DMA2D_ISR_TEIF_Pos (0U)
7271#define DMA2D_ISR_TEIF_Msk (0x1UL << DMA2D_ISR_TEIF_Pos)
7272#define DMA2D_ISR_TEIF DMA2D_ISR_TEIF_Msk
7273#define DMA2D_ISR_TCIF_Pos (1U)
7274#define DMA2D_ISR_TCIF_Msk (0x1UL << DMA2D_ISR_TCIF_Pos)
7275#define DMA2D_ISR_TCIF DMA2D_ISR_TCIF_Msk
7276#define DMA2D_ISR_TWIF_Pos (2U)
7277#define DMA2D_ISR_TWIF_Msk (0x1UL << DMA2D_ISR_TWIF_Pos)
7278#define DMA2D_ISR_TWIF DMA2D_ISR_TWIF_Msk
7279#define DMA2D_ISR_CAEIF_Pos (3U)
7280#define DMA2D_ISR_CAEIF_Msk (0x1UL << DMA2D_ISR_CAEIF_Pos)
7281#define DMA2D_ISR_CAEIF DMA2D_ISR_CAEIF_Msk
7282#define DMA2D_ISR_CTCIF_Pos (4U)
7283#define DMA2D_ISR_CTCIF_Msk (0x1UL << DMA2D_ISR_CTCIF_Pos)
7284#define DMA2D_ISR_CTCIF DMA2D_ISR_CTCIF_Msk
7285#define DMA2D_ISR_CEIF_Pos (5U)
7286#define DMA2D_ISR_CEIF_Msk (0x1UL << DMA2D_ISR_CEIF_Pos)
7287#define DMA2D_ISR_CEIF DMA2D_ISR_CEIF_Msk
7289/******************** Bit definition for DMA2D_IFCR register ****************/
7290
7291#define DMA2D_IFCR_CTEIF_Pos (0U)
7292#define DMA2D_IFCR_CTEIF_Msk (0x1UL << DMA2D_IFCR_CTEIF_Pos)
7293#define DMA2D_IFCR_CTEIF DMA2D_IFCR_CTEIF_Msk
7294#define DMA2D_IFCR_CTCIF_Pos (1U)
7295#define DMA2D_IFCR_CTCIF_Msk (0x1UL << DMA2D_IFCR_CTCIF_Pos)
7296#define DMA2D_IFCR_CTCIF DMA2D_IFCR_CTCIF_Msk
7297#define DMA2D_IFCR_CTWIF_Pos (2U)
7298#define DMA2D_IFCR_CTWIF_Msk (0x1UL << DMA2D_IFCR_CTWIF_Pos)
7299#define DMA2D_IFCR_CTWIF DMA2D_IFCR_CTWIF_Msk
7300#define DMA2D_IFCR_CAECIF_Pos (3U)
7301#define DMA2D_IFCR_CAECIF_Msk (0x1UL << DMA2D_IFCR_CAECIF_Pos)
7302#define DMA2D_IFCR_CAECIF DMA2D_IFCR_CAECIF_Msk
7303#define DMA2D_IFCR_CCTCIF_Pos (4U)
7304#define DMA2D_IFCR_CCTCIF_Msk (0x1UL << DMA2D_IFCR_CCTCIF_Pos)
7305#define DMA2D_IFCR_CCTCIF DMA2D_IFCR_CCTCIF_Msk
7306#define DMA2D_IFCR_CCEIF_Pos (5U)
7307#define DMA2D_IFCR_CCEIF_Msk (0x1UL << DMA2D_IFCR_CCEIF_Pos)
7308#define DMA2D_IFCR_CCEIF DMA2D_IFCR_CCEIF_Msk
7310/******************** Bit definition for DMA2D_FGMAR register ***************/
7311
7312#define DMA2D_FGMAR_MA_Pos (0U)
7313#define DMA2D_FGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGMAR_MA_Pos)
7314#define DMA2D_FGMAR_MA DMA2D_FGMAR_MA_Msk
7316/******************** Bit definition for DMA2D_FGOR register ****************/
7317
7318#define DMA2D_FGOR_LO_Pos (0U)
7319#define DMA2D_FGOR_LO_Msk (0xFFFFUL << DMA2D_FGOR_LO_Pos)
7320#define DMA2D_FGOR_LO DMA2D_FGOR_LO_Msk
7322/******************** Bit definition for DMA2D_BGMAR register ***************/
7323
7324#define DMA2D_BGMAR_MA_Pos (0U)
7325#define DMA2D_BGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGMAR_MA_Pos)
7326#define DMA2D_BGMAR_MA DMA2D_BGMAR_MA_Msk
7328/******************** Bit definition for DMA2D_BGOR register ****************/
7329
7330#define DMA2D_BGOR_LO_Pos (0U)
7331#define DMA2D_BGOR_LO_Msk (0xFFFFUL << DMA2D_BGOR_LO_Pos)
7332#define DMA2D_BGOR_LO DMA2D_BGOR_LO_Msk
7334/******************** Bit definition for DMA2D_FGPFCCR register *************/
7335
7336#define DMA2D_FGPFCCR_CM_Pos (0U)
7337#define DMA2D_FGPFCCR_CM_Msk (0xFUL << DMA2D_FGPFCCR_CM_Pos)
7338#define DMA2D_FGPFCCR_CM DMA2D_FGPFCCR_CM_Msk
7339#define DMA2D_FGPFCCR_CM_0 (0x1UL << DMA2D_FGPFCCR_CM_Pos)
7340#define DMA2D_FGPFCCR_CM_1 (0x2UL << DMA2D_FGPFCCR_CM_Pos)
7341#define DMA2D_FGPFCCR_CM_2 (0x4UL << DMA2D_FGPFCCR_CM_Pos)
7342#define DMA2D_FGPFCCR_CM_3 (0x8UL << DMA2D_FGPFCCR_CM_Pos)
7343#define DMA2D_FGPFCCR_CCM_Pos (4U)
7344#define DMA2D_FGPFCCR_CCM_Msk (0x1UL << DMA2D_FGPFCCR_CCM_Pos)
7345#define DMA2D_FGPFCCR_CCM DMA2D_FGPFCCR_CCM_Msk
7346#define DMA2D_FGPFCCR_START_Pos (5U)
7347#define DMA2D_FGPFCCR_START_Msk (0x1UL << DMA2D_FGPFCCR_START_Pos)
7348#define DMA2D_FGPFCCR_START DMA2D_FGPFCCR_START_Msk
7349#define DMA2D_FGPFCCR_CS_Pos (8U)
7350#define DMA2D_FGPFCCR_CS_Msk (0xFFUL << DMA2D_FGPFCCR_CS_Pos)
7351#define DMA2D_FGPFCCR_CS DMA2D_FGPFCCR_CS_Msk
7352#define DMA2D_FGPFCCR_AM_Pos (16U)
7353#define DMA2D_FGPFCCR_AM_Msk (0x3UL << DMA2D_FGPFCCR_AM_Pos)
7354#define DMA2D_FGPFCCR_AM DMA2D_FGPFCCR_AM_Msk
7355#define DMA2D_FGPFCCR_AM_0 (0x1UL << DMA2D_FGPFCCR_AM_Pos)
7356#define DMA2D_FGPFCCR_AM_1 (0x2UL << DMA2D_FGPFCCR_AM_Pos)
7357#define DMA2D_FGPFCCR_CSS_Pos (18U)
7358#define DMA2D_FGPFCCR_CSS_Msk (0x3UL << DMA2D_FGPFCCR_CSS_Pos)
7359#define DMA2D_FGPFCCR_CSS DMA2D_FGPFCCR_CSS_Msk /* !< Chroma Sub-Sampling */
7360#define DMA2D_FGPFCCR_CSS_0 (0x1UL << DMA2D_FGPFCCR_CSS_Pos)
7361#define DMA2D_FGPFCCR_CSS_1 (0x2UL << DMA2D_FGPFCCR_CSS_Pos)
7362#define DMA2D_FGPFCCR_AI_Pos (20U)
7363#define DMA2D_FGPFCCR_AI_Msk (0x1UL << DMA2D_FGPFCCR_AI_Pos)
7364#define DMA2D_FGPFCCR_AI DMA2D_FGPFCCR_AI_Msk
7365#define DMA2D_FGPFCCR_RBS_Pos (21U)
7366#define DMA2D_FGPFCCR_RBS_Msk (0x1UL << DMA2D_FGPFCCR_RBS_Pos)
7367#define DMA2D_FGPFCCR_RBS DMA2D_FGPFCCR_RBS_Msk
7368#define DMA2D_FGPFCCR_ALPHA_Pos (24U)
7369#define DMA2D_FGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_FGPFCCR_ALPHA_Pos)
7370#define DMA2D_FGPFCCR_ALPHA DMA2D_FGPFCCR_ALPHA_Msk
7372/******************** Bit definition for DMA2D_FGCOLR register **************/
7373
7374#define DMA2D_FGCOLR_BLUE_Pos (0U)
7375#define DMA2D_FGCOLR_BLUE_Msk (0xFFUL << DMA2D_FGCOLR_BLUE_Pos)
7376#define DMA2D_FGCOLR_BLUE DMA2D_FGCOLR_BLUE_Msk
7377#define DMA2D_FGCOLR_GREEN_Pos (8U)
7378#define DMA2D_FGCOLR_GREEN_Msk (0xFFUL << DMA2D_FGCOLR_GREEN_Pos)
7379#define DMA2D_FGCOLR_GREEN DMA2D_FGCOLR_GREEN_Msk
7380#define DMA2D_FGCOLR_RED_Pos (16U)
7381#define DMA2D_FGCOLR_RED_Msk (0xFFUL << DMA2D_FGCOLR_RED_Pos)
7382#define DMA2D_FGCOLR_RED DMA2D_FGCOLR_RED_Msk
7384/******************** Bit definition for DMA2D_BGPFCCR register *************/
7385
7386#define DMA2D_BGPFCCR_CM_Pos (0U)
7387#define DMA2D_BGPFCCR_CM_Msk (0xFUL << DMA2D_BGPFCCR_CM_Pos)
7388#define DMA2D_BGPFCCR_CM DMA2D_BGPFCCR_CM_Msk
7389#define DMA2D_BGPFCCR_CM_0 (0x1UL << DMA2D_BGPFCCR_CM_Pos)
7390#define DMA2D_BGPFCCR_CM_1 (0x2UL << DMA2D_BGPFCCR_CM_Pos)
7391#define DMA2D_BGPFCCR_CM_2 (0x4UL << DMA2D_BGPFCCR_CM_Pos)
7392#define DMA2D_BGPFCCR_CM_3 (0x8UL << DMA2D_BGPFCCR_CM_Pos)
7393#define DMA2D_BGPFCCR_CCM_Pos (4U)
7394#define DMA2D_BGPFCCR_CCM_Msk (0x1UL << DMA2D_BGPFCCR_CCM_Pos)
7395#define DMA2D_BGPFCCR_CCM DMA2D_BGPFCCR_CCM_Msk
7396#define DMA2D_BGPFCCR_START_Pos (5U)
7397#define DMA2D_BGPFCCR_START_Msk (0x1UL << DMA2D_BGPFCCR_START_Pos)
7398#define DMA2D_BGPFCCR_START DMA2D_BGPFCCR_START_Msk
7399#define DMA2D_BGPFCCR_CS_Pos (8U)
7400#define DMA2D_BGPFCCR_CS_Msk (0xFFUL << DMA2D_BGPFCCR_CS_Pos)
7401#define DMA2D_BGPFCCR_CS DMA2D_BGPFCCR_CS_Msk
7402#define DMA2D_BGPFCCR_AM_Pos (16U)
7403#define DMA2D_BGPFCCR_AM_Msk (0x3UL << DMA2D_BGPFCCR_AM_Pos)
7404#define DMA2D_BGPFCCR_AM DMA2D_BGPFCCR_AM_Msk
7405#define DMA2D_BGPFCCR_AM_0 (0x1UL << DMA2D_BGPFCCR_AM_Pos)
7406#define DMA2D_BGPFCCR_AM_1 (0x2UL << DMA2D_BGPFCCR_AM_Pos)
7407#define DMA2D_BGPFCCR_AI_Pos (20U)
7408#define DMA2D_BGPFCCR_AI_Msk (0x1UL << DMA2D_BGPFCCR_AI_Pos)
7409#define DMA2D_BGPFCCR_AI DMA2D_BGPFCCR_AI_Msk
7410#define DMA2D_BGPFCCR_RBS_Pos (21U)
7411#define DMA2D_BGPFCCR_RBS_Msk (0x1UL << DMA2D_BGPFCCR_RBS_Pos)
7412#define DMA2D_BGPFCCR_RBS DMA2D_BGPFCCR_RBS_Msk
7413#define DMA2D_BGPFCCR_ALPHA_Pos (24U)
7414#define DMA2D_BGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_BGPFCCR_ALPHA_Pos)
7415#define DMA2D_BGPFCCR_ALPHA DMA2D_BGPFCCR_ALPHA_Msk
7417/******************** Bit definition for DMA2D_BGCOLR register **************/
7418
7419#define DMA2D_BGCOLR_BLUE_Pos (0U)
7420#define DMA2D_BGCOLR_BLUE_Msk (0xFFUL << DMA2D_BGCOLR_BLUE_Pos)
7421#define DMA2D_BGCOLR_BLUE DMA2D_BGCOLR_BLUE_Msk
7422#define DMA2D_BGCOLR_GREEN_Pos (8U)
7423#define DMA2D_BGCOLR_GREEN_Msk (0xFFUL << DMA2D_BGCOLR_GREEN_Pos)
7424#define DMA2D_BGCOLR_GREEN DMA2D_BGCOLR_GREEN_Msk
7425#define DMA2D_BGCOLR_RED_Pos (16U)
7426#define DMA2D_BGCOLR_RED_Msk (0xFFUL << DMA2D_BGCOLR_RED_Pos)
7427#define DMA2D_BGCOLR_RED DMA2D_BGCOLR_RED_Msk
7429/******************** Bit definition for DMA2D_FGCMAR register **************/
7430
7431#define DMA2D_FGCMAR_MA_Pos (0U)
7432#define DMA2D_FGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGCMAR_MA_Pos)
7433#define DMA2D_FGCMAR_MA DMA2D_FGCMAR_MA_Msk
7435/******************** Bit definition for DMA2D_BGCMAR register **************/
7436
7437#define DMA2D_BGCMAR_MA_Pos (0U)
7438#define DMA2D_BGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGCMAR_MA_Pos)
7439#define DMA2D_BGCMAR_MA DMA2D_BGCMAR_MA_Msk
7441/******************** Bit definition for DMA2D_OPFCCR register **************/
7442
7443#define DMA2D_OPFCCR_CM_Pos (0U)
7444#define DMA2D_OPFCCR_CM_Msk (0x7UL << DMA2D_OPFCCR_CM_Pos)
7445#define DMA2D_OPFCCR_CM DMA2D_OPFCCR_CM_Msk
7446#define DMA2D_OPFCCR_CM_0 (0x1UL << DMA2D_OPFCCR_CM_Pos)
7447#define DMA2D_OPFCCR_CM_1 (0x2UL << DMA2D_OPFCCR_CM_Pos)
7448#define DMA2D_OPFCCR_CM_2 (0x4UL << DMA2D_OPFCCR_CM_Pos)
7449#define DMA2D_OPFCCR_SB_Pos (8U)
7450#define DMA2D_OPFCCR_SB_Msk (0x1UL << DMA2D_OPFCCR_SB_Pos)
7451#define DMA2D_OPFCCR_SB DMA2D_OPFCCR_SB_Msk
7452#define DMA2D_OPFCCR_AI_Pos (20U)
7453#define DMA2D_OPFCCR_AI_Msk (0x1UL << DMA2D_OPFCCR_AI_Pos)
7454#define DMA2D_OPFCCR_AI DMA2D_OPFCCR_AI_Msk
7455#define DMA2D_OPFCCR_RBS_Pos (21U)
7456#define DMA2D_OPFCCR_RBS_Msk (0x1UL << DMA2D_OPFCCR_RBS_Pos)
7457#define DMA2D_OPFCCR_RBS DMA2D_OPFCCR_RBS_Msk
7459/******************** Bit definition for DMA2D_OCOLR register ***************/
7460
7463#define DMA2D_OCOLR_BLUE_1_Pos (0U)
7464#define DMA2D_OCOLR_BLUE_1_Msk (0xFFUL <<DMA2D_OCOLR_BLUE_1_Pos) /*0x000000FFU*/
7465#define DMA2D_OCOLR_BLUE_1 DMA2D_OCOLR_BLUE_1_Msk
7466#define DMA2D_OCOLR_GREEN_1_Pos (8U)
7467#define DMA2D_OCOLR_GREEN_1_Msk (0xFFUL<<DMA2D_OCOLR_GREEN_1_Pos) /*0x0000FF00U)*/
7468#define DMA2D_OCOLR_GREEN_1 DMA2D_OCOLR_GREEN_1_Msk
7469#define DMA2D_OCOLR_RED_1_Pos (16U)
7470#define DMA2D_OCOLR_RED_1_Msk (0xFFUL << DMA2D_OCOLR_RED_1_Pos) /*0x00FF0000U */
7471#define DMA2D_OCOLR_RED_1 DMA2D_OCOLR_RED_1_Msk
7472#define DMA2D_OCOLR_ALPHA_1_Pos (24U)
7473#define DMA2D_OCOLR_ALPHA_1_Msk (0xFFUL << DMA2D_OCOLR_ALPHA_1_Pos) /*0xFF000000U*/
7474#define DMA2D_OCOLR_ALPHA_1 DMA2D_OCOLR_ALPHA_1_Msk
7477#define DMA2D_OCOLR_BLUE_2_Pos (0U)
7478#define DMA2D_OCOLR_BLUE_2_Msk (0x1FUL <<DMA2D_OCOLR_BLUE_2_Pos) /*0x0000001FU*/
7479#define DMA2D_OCOLR_BLUE_2 DMA2D_OCOLR_BLUE_2_Msk
7480#define DMA2D_OCOLR_GREEN_2_Pos (5U)
7481#define DMA2D_OCOLR_GREEN_2_Msk (0x7EUL << DMA2D_OCOLR_GREEN_2_Pos) /* 0x000007E0U */
7482#define DMA2D_OCOLR_GREEN_2 DMA2D_OCOLR_GREEN_2_Msk
7483#define DMA2D_OCOLR_RED_2_Pos (11U)
7484#define DMA2D_OCOLR_RED_2_Msk (0xF8UL<<DMA2D_OCOLR_RED_2_Pos) /*0x0000F800U*/
7485#define DMA2D_OCOLR_RED_2 DMA2D_OCOLR_RED_2_Msk
7488#define DMA2D_OCOLR_BLUE_3_Pos (0U)
7489#define DMA2D_OCOLR_BLUE_3_Msk (0x1FUL << DMA2D_OCOLR_BLUE_3_Pos) /*0x0000001FU*/
7490#define DMA2D_OCOLR_BLUE_3 DMA2D_OCOLR_BLUE_3_Msk
7491#define DMA2D_OCOLR_GREEN_3_Pos (5U)
7492#define DMA2D_OCOLR_GREEN_3_Msk (0x3EUL << DMA2D_OCOLR_GREEN_3_Pos) /*0x000003E0U*/
7493#define DMA2D_OCOLR_GREEN_3 DMA2D_OCOLR_GREEN_3_Msk
7494#define DMA2D_OCOLR_RED_3_Pos (10U)
7495#define DMA2D_OCOLR_RED_3_Msk (0x7CUL << DMA2D_OCOLR_RED_3_Pos) /* 0x00007C00U*/
7496#define DMA2D_OCOLR_RED_3 DMA2D_OCOLR_RED_3_Msk
7497#define DMA2D_OCOLR_ALPHA_3_Pos (15U)
7498#define DMA2D_OCOLR_ALPHA_3_Msk (0x1UL << DMA2D_OCOLR_ALPHA_3_Pos) /*0x00008000U*/
7499#define DMA2D_OCOLR_ALPHA_3 DMA2D_OCOLR_ALPHA_3_Msk
7502#define DMA2D_OCOLR_BLUE_4_Pos (0U)
7503#define DMA2D_OCOLR_BLUE_4_Msk (0xFUL << DMA2D_OCOLR_BLUE_4_Pos) /*0x0000000FU*/
7504#define DMA2D_OCOLR_BLUE_4 DMA2D_OCOLR_BLUE_4_Msk
7505#define DMA2D_OCOLR_GREEN_4_Pos (4U)
7506#define DMA2D_OCOLR_GREEN_4_Msk (0xFUL << DMA2D_OCOLR_GREEN_4_Pos) /*0x000000F0U*/
7507#define DMA2D_OCOLR_GREEN_4 DMA2D_OCOLR_GREEN_4_Msk
7508#define DMA2D_OCOLR_RED_4_Pos (8U)
7509#define DMA2D_OCOLR_RED_4_Msk (0xFUL << DMA2D_OCOLR_RED_4_Pos) /*0x00000F00U*/
7510#define DMA2D_OCOLR_RED_4 DMA2D_OCOLR_RED_4_Msk
7511#define DMA2D_OCOLR_ALPHA_4_Pos (12U)
7512#define DMA2D_OCOLR_ALPHA_4_Msk (0xFUL << DMA2D_OCOLR_ALPHA_4_Pos) /*0x0000F000U*/
7513#define DMA2D_OCOLR_ALPHA_4 DMA2D_OCOLR_ALPHA_4_Msk
7515/******************** Bit definition for DMA2D_OMAR register ****************/
7516
7517#define DMA2D_OMAR_MA_Pos (0U)
7518#define DMA2D_OMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_OMAR_MA_Pos)
7519#define DMA2D_OMAR_MA DMA2D_OMAR_MA_Msk
7521/******************** Bit definition for DMA2D_OOR register *****************/
7522
7523#define DMA2D_OOR_LO_Pos (0U)
7524#define DMA2D_OOR_LO_Msk (0xFFFFUL << DMA2D_OOR_LO_Pos)
7525#define DMA2D_OOR_LO DMA2D_OOR_LO_Msk
7527/******************** Bit definition for DMA2D_NLR register *****************/
7528
7529#define DMA2D_NLR_NL_Pos (0U)
7530#define DMA2D_NLR_NL_Msk (0xFFFFUL << DMA2D_NLR_NL_Pos)
7531#define DMA2D_NLR_NL DMA2D_NLR_NL_Msk
7532#define DMA2D_NLR_PL_Pos (16U)
7533#define DMA2D_NLR_PL_Msk (0x3FFFUL << DMA2D_NLR_PL_Pos)
7534#define DMA2D_NLR_PL DMA2D_NLR_PL_Msk
7536/******************** Bit definition for DMA2D_LWR register *****************/
7537
7538#define DMA2D_LWR_LW_Pos (0U)
7539#define DMA2D_LWR_LW_Msk (0xFFFFUL << DMA2D_LWR_LW_Pos)
7540#define DMA2D_LWR_LW DMA2D_LWR_LW_Msk
7542/******************** Bit definition for DMA2D_AMTCR register ***************/
7543
7544#define DMA2D_AMTCR_EN_Pos (0U)
7545#define DMA2D_AMTCR_EN_Msk (0x1UL << DMA2D_AMTCR_EN_Pos)
7546#define DMA2D_AMTCR_EN DMA2D_AMTCR_EN_Msk
7547#define DMA2D_AMTCR_DT_Pos (8U)
7548#define DMA2D_AMTCR_DT_Msk (0xFFUL << DMA2D_AMTCR_DT_Pos)
7549#define DMA2D_AMTCR_DT DMA2D_AMTCR_DT_Msk
7552/******************** Bit definition for DMA2D_FGCLUT register **************/
7553
7554/******************** Bit definition for DMA2D_BGCLUT register **************/
7555
7556
7557/******************************************************************************/
7558/* */
7559/* External Interrupt/Event Controller */
7560/* */
7561/******************************************************************************/
7562/****************** Bit definition for EXTI_RTSR1 register *******************/
7563#define EXTI_RTSR1_TR_Pos (0U)
7564#define EXTI_RTSR1_TR_Msk (0x3FFFFFUL << EXTI_RTSR1_TR_Pos)
7565#define EXTI_RTSR1_TR EXTI_RTSR1_TR_Msk
7566#define EXTI_RTSR1_TR0_Pos (0U)
7567#define EXTI_RTSR1_TR0_Msk (0x1UL << EXTI_RTSR1_TR0_Pos)
7568#define EXTI_RTSR1_TR0 EXTI_RTSR1_TR0_Msk
7569#define EXTI_RTSR1_TR1_Pos (1U)
7570#define EXTI_RTSR1_TR1_Msk (0x1UL << EXTI_RTSR1_TR1_Pos)
7571#define EXTI_RTSR1_TR1 EXTI_RTSR1_TR1_Msk
7572#define EXTI_RTSR1_TR2_Pos (2U)
7573#define EXTI_RTSR1_TR2_Msk (0x1UL << EXTI_RTSR1_TR2_Pos)
7574#define EXTI_RTSR1_TR2 EXTI_RTSR1_TR2_Msk
7575#define EXTI_RTSR1_TR3_Pos (3U)
7576#define EXTI_RTSR1_TR3_Msk (0x1UL << EXTI_RTSR1_TR3_Pos)
7577#define EXTI_RTSR1_TR3 EXTI_RTSR1_TR3_Msk
7578#define EXTI_RTSR1_TR4_Pos (4U)
7579#define EXTI_RTSR1_TR4_Msk (0x1UL << EXTI_RTSR1_TR4_Pos)
7580#define EXTI_RTSR1_TR4 EXTI_RTSR1_TR4_Msk
7581#define EXTI_RTSR1_TR5_Pos (5U)
7582#define EXTI_RTSR1_TR5_Msk (0x1UL << EXTI_RTSR1_TR5_Pos)
7583#define EXTI_RTSR1_TR5 EXTI_RTSR1_TR5_Msk
7584#define EXTI_RTSR1_TR6_Pos (6U)
7585#define EXTI_RTSR1_TR6_Msk (0x1UL << EXTI_RTSR1_TR6_Pos)
7586#define EXTI_RTSR1_TR6 EXTI_RTSR1_TR6_Msk
7587#define EXTI_RTSR1_TR7_Pos (7U)
7588#define EXTI_RTSR1_TR7_Msk (0x1UL << EXTI_RTSR1_TR7_Pos)
7589#define EXTI_RTSR1_TR7 EXTI_RTSR1_TR7_Msk
7590#define EXTI_RTSR1_TR8_Pos (8U)
7591#define EXTI_RTSR1_TR8_Msk (0x1UL << EXTI_RTSR1_TR8_Pos)
7592#define EXTI_RTSR1_TR8 EXTI_RTSR1_TR8_Msk
7593#define EXTI_RTSR1_TR9_Pos (9U)
7594#define EXTI_RTSR1_TR9_Msk (0x1UL << EXTI_RTSR1_TR9_Pos)
7595#define EXTI_RTSR1_TR9 EXTI_RTSR1_TR9_Msk
7596#define EXTI_RTSR1_TR10_Pos (10U)
7597#define EXTI_RTSR1_TR10_Msk (0x1UL << EXTI_RTSR1_TR10_Pos)
7598#define EXTI_RTSR1_TR10 EXTI_RTSR1_TR10_Msk
7599#define EXTI_RTSR1_TR11_Pos (11U)
7600#define EXTI_RTSR1_TR11_Msk (0x1UL << EXTI_RTSR1_TR11_Pos)
7601#define EXTI_RTSR1_TR11 EXTI_RTSR1_TR11_Msk
7602#define EXTI_RTSR1_TR12_Pos (12U)
7603#define EXTI_RTSR1_TR12_Msk (0x1UL << EXTI_RTSR1_TR12_Pos)
7604#define EXTI_RTSR1_TR12 EXTI_RTSR1_TR12_Msk
7605#define EXTI_RTSR1_TR13_Pos (13U)
7606#define EXTI_RTSR1_TR13_Msk (0x1UL << EXTI_RTSR1_TR13_Pos)
7607#define EXTI_RTSR1_TR13 EXTI_RTSR1_TR13_Msk
7608#define EXTI_RTSR1_TR14_Pos (14U)
7609#define EXTI_RTSR1_TR14_Msk (0x1UL << EXTI_RTSR1_TR14_Pos)
7610#define EXTI_RTSR1_TR14 EXTI_RTSR1_TR14_Msk
7611#define EXTI_RTSR1_TR15_Pos (15U)
7612#define EXTI_RTSR1_TR15_Msk (0x1UL << EXTI_RTSR1_TR15_Pos)
7613#define EXTI_RTSR1_TR15 EXTI_RTSR1_TR15_Msk
7614#define EXTI_RTSR1_TR16_Pos (16U)
7615#define EXTI_RTSR1_TR16_Msk (0x1UL << EXTI_RTSR1_TR16_Pos)
7616#define EXTI_RTSR1_TR16 EXTI_RTSR1_TR16_Msk
7617#define EXTI_RTSR1_TR17_Pos (17U)
7618#define EXTI_RTSR1_TR17_Msk (0x1UL << EXTI_RTSR1_TR17_Pos)
7619#define EXTI_RTSR1_TR17 EXTI_RTSR1_TR17_Msk
7620#define EXTI_RTSR1_TR18_Pos (18U)
7621#define EXTI_RTSR1_TR18_Msk (0x1UL << EXTI_RTSR1_TR18_Pos)
7622#define EXTI_RTSR1_TR18 EXTI_RTSR1_TR18_Msk
7623#define EXTI_RTSR1_TR19_Pos (19U)
7624#define EXTI_RTSR1_TR19_Msk (0x1UL << EXTI_RTSR1_TR19_Pos)
7625#define EXTI_RTSR1_TR19 EXTI_RTSR1_TR19_Msk
7626#define EXTI_RTSR1_TR20_Pos (20U)
7627#define EXTI_RTSR1_TR20_Msk (0x1UL << EXTI_RTSR1_TR20_Pos)
7628#define EXTI_RTSR1_TR20 EXTI_RTSR1_TR20_Msk
7629#define EXTI_RTSR1_TR21_Pos (21U)
7630#define EXTI_RTSR1_TR21_Msk (0x1UL << EXTI_RTSR1_TR21_Pos)
7631#define EXTI_RTSR1_TR21 EXTI_RTSR1_TR21_Msk
7633/****************** Bit definition for EXTI_FTSR1 register *******************/
7634#define EXTI_FTSR1_TR_Pos (0U)
7635#define EXTI_FTSR1_TR_Msk (0x3FFFFFUL << EXTI_FTSR1_TR_Pos)
7636#define EXTI_FTSR1_TR EXTI_FTSR1_TR_Msk
7637#define EXTI_FTSR1_TR0_Pos (0U)
7638#define EXTI_FTSR1_TR0_Msk (0x1UL << EXTI_FTSR1_TR0_Pos)
7639#define EXTI_FTSR1_TR0 EXTI_FTSR1_TR0_Msk
7640#define EXTI_FTSR1_TR1_Pos (1U)
7641#define EXTI_FTSR1_TR1_Msk (0x1UL << EXTI_FTSR1_TR1_Pos)
7642#define EXTI_FTSR1_TR1 EXTI_FTSR1_TR1_Msk
7643#define EXTI_FTSR1_TR2_Pos (2U)
7644#define EXTI_FTSR1_TR2_Msk (0x1UL << EXTI_FTSR1_TR2_Pos)
7645#define EXTI_FTSR1_TR2 EXTI_FTSR1_TR2_Msk
7646#define EXTI_FTSR1_TR3_Pos (3U)
7647#define EXTI_FTSR1_TR3_Msk (0x1UL << EXTI_FTSR1_TR3_Pos)
7648#define EXTI_FTSR1_TR3 EXTI_FTSR1_TR3_Msk
7649#define EXTI_FTSR1_TR4_Pos (4U)
7650#define EXTI_FTSR1_TR4_Msk (0x1UL << EXTI_FTSR1_TR4_Pos)
7651#define EXTI_FTSR1_TR4 EXTI_FTSR1_TR4_Msk
7652#define EXTI_FTSR1_TR5_Pos (5U)
7653#define EXTI_FTSR1_TR5_Msk (0x1UL << EXTI_FTSR1_TR5_Pos)
7654#define EXTI_FTSR1_TR5 EXTI_FTSR1_TR5_Msk
7655#define EXTI_FTSR1_TR6_Pos (6U)
7656#define EXTI_FTSR1_TR6_Msk (0x1UL << EXTI_FTSR1_TR6_Pos)
7657#define EXTI_FTSR1_TR6 EXTI_FTSR1_TR6_Msk
7658#define EXTI_FTSR1_TR7_Pos (7U)
7659#define EXTI_FTSR1_TR7_Msk (0x1UL << EXTI_FTSR1_TR7_Pos)
7660#define EXTI_FTSR1_TR7 EXTI_FTSR1_TR7_Msk
7661#define EXTI_FTSR1_TR8_Pos (8U)
7662#define EXTI_FTSR1_TR8_Msk (0x1UL << EXTI_FTSR1_TR8_Pos)
7663#define EXTI_FTSR1_TR8 EXTI_FTSR1_TR8_Msk
7664#define EXTI_FTSR1_TR9_Pos (9U)
7665#define EXTI_FTSR1_TR9_Msk (0x1UL << EXTI_FTSR1_TR9_Pos)
7666#define EXTI_FTSR1_TR9 EXTI_FTSR1_TR9_Msk
7667#define EXTI_FTSR1_TR10_Pos (10U)
7668#define EXTI_FTSR1_TR10_Msk (0x1UL << EXTI_FTSR1_TR10_Pos)
7669#define EXTI_FTSR1_TR10 EXTI_FTSR1_TR10_Msk
7670#define EXTI_FTSR1_TR11_Pos (11U)
7671#define EXTI_FTSR1_TR11_Msk (0x1UL << EXTI_FTSR1_TR11_Pos)
7672#define EXTI_FTSR1_TR11 EXTI_FTSR1_TR11_Msk
7673#define EXTI_FTSR1_TR12_Pos (12U)
7674#define EXTI_FTSR1_TR12_Msk (0x1UL << EXTI_FTSR1_TR12_Pos)
7675#define EXTI_FTSR1_TR12 EXTI_FTSR1_TR12_Msk
7676#define EXTI_FTSR1_TR13_Pos (13U)
7677#define EXTI_FTSR1_TR13_Msk (0x1UL << EXTI_FTSR1_TR13_Pos)
7678#define EXTI_FTSR1_TR13 EXTI_FTSR1_TR13_Msk
7679#define EXTI_FTSR1_TR14_Pos (14U)
7680#define EXTI_FTSR1_TR14_Msk (0x1UL << EXTI_FTSR1_TR14_Pos)
7681#define EXTI_FTSR1_TR14 EXTI_FTSR1_TR14_Msk
7682#define EXTI_FTSR1_TR15_Pos (15U)
7683#define EXTI_FTSR1_TR15_Msk (0x1UL << EXTI_FTSR1_TR15_Pos)
7684#define EXTI_FTSR1_TR15 EXTI_FTSR1_TR15_Msk
7685#define EXTI_FTSR1_TR16_Pos (16U)
7686#define EXTI_FTSR1_TR16_Msk (0x1UL << EXTI_FTSR1_TR16_Pos)
7687#define EXTI_FTSR1_TR16 EXTI_FTSR1_TR16_Msk
7688#define EXTI_FTSR1_TR17_Pos (17U)
7689#define EXTI_FTSR1_TR17_Msk (0x1UL << EXTI_FTSR1_TR17_Pos)
7690#define EXTI_FTSR1_TR17 EXTI_FTSR1_TR17_Msk
7691#define EXTI_FTSR1_TR18_Pos (18U)
7692#define EXTI_FTSR1_TR18_Msk (0x1UL << EXTI_FTSR1_TR18_Pos)
7693#define EXTI_FTSR1_TR18 EXTI_FTSR1_TR18_Msk
7694#define EXTI_FTSR1_TR19_Pos (19U)
7695#define EXTI_FTSR1_TR19_Msk (0x1UL << EXTI_FTSR1_TR19_Pos)
7696#define EXTI_FTSR1_TR19 EXTI_FTSR1_TR19_Msk
7697#define EXTI_FTSR1_TR20_Pos (20U)
7698#define EXTI_FTSR1_TR20_Msk (0x1UL << EXTI_FTSR1_TR20_Pos)
7699#define EXTI_FTSR1_TR20 EXTI_FTSR1_TR20_Msk
7700#define EXTI_FTSR1_TR21_Pos (21U)
7701#define EXTI_FTSR1_TR21_Msk (0x1UL << EXTI_FTSR1_TR21_Pos)
7702#define EXTI_FTSR1_TR21 EXTI_FTSR1_TR21_Msk
7704/****************** Bit definition for EXTI_SWIER1 register ******************/
7705#define EXTI_SWIER1_SWIER0_Pos (0U)
7706#define EXTI_SWIER1_SWIER0_Msk (0x1UL << EXTI_SWIER1_SWIER0_Pos)
7707#define EXTI_SWIER1_SWIER0 EXTI_SWIER1_SWIER0_Msk
7708#define EXTI_SWIER1_SWIER1_Pos (1U)
7709#define EXTI_SWIER1_SWIER1_Msk (0x1UL << EXTI_SWIER1_SWIER1_Pos)
7710#define EXTI_SWIER1_SWIER1 EXTI_SWIER1_SWIER1_Msk
7711#define EXTI_SWIER1_SWIER2_Pos (2U)
7712#define EXTI_SWIER1_SWIER2_Msk (0x1UL << EXTI_SWIER1_SWIER2_Pos)
7713#define EXTI_SWIER1_SWIER2 EXTI_SWIER1_SWIER2_Msk
7714#define EXTI_SWIER1_SWIER3_Pos (3U)
7715#define EXTI_SWIER1_SWIER3_Msk (0x1UL << EXTI_SWIER1_SWIER3_Pos)
7716#define EXTI_SWIER1_SWIER3 EXTI_SWIER1_SWIER3_Msk
7717#define EXTI_SWIER1_SWIER4_Pos (4U)
7718#define EXTI_SWIER1_SWIER4_Msk (0x1UL << EXTI_SWIER1_SWIER4_Pos)
7719#define EXTI_SWIER1_SWIER4 EXTI_SWIER1_SWIER4_Msk
7720#define EXTI_SWIER1_SWIER5_Pos (5U)
7721#define EXTI_SWIER1_SWIER5_Msk (0x1UL << EXTI_SWIER1_SWIER5_Pos)
7722#define EXTI_SWIER1_SWIER5 EXTI_SWIER1_SWIER5_Msk
7723#define EXTI_SWIER1_SWIER6_Pos (6U)
7724#define EXTI_SWIER1_SWIER6_Msk (0x1UL << EXTI_SWIER1_SWIER6_Pos)
7725#define EXTI_SWIER1_SWIER6 EXTI_SWIER1_SWIER6_Msk
7726#define EXTI_SWIER1_SWIER7_Pos (7U)
7727#define EXTI_SWIER1_SWIER7_Msk (0x1UL << EXTI_SWIER1_SWIER7_Pos)
7728#define EXTI_SWIER1_SWIER7 EXTI_SWIER1_SWIER7_Msk
7729#define EXTI_SWIER1_SWIER8_Pos (8U)
7730#define EXTI_SWIER1_SWIER8_Msk (0x1UL << EXTI_SWIER1_SWIER8_Pos)
7731#define EXTI_SWIER1_SWIER8 EXTI_SWIER1_SWIER8_Msk
7732#define EXTI_SWIER1_SWIER9_Pos (9U)
7733#define EXTI_SWIER1_SWIER9_Msk (0x1UL << EXTI_SWIER1_SWIER9_Pos)
7734#define EXTI_SWIER1_SWIER9 EXTI_SWIER1_SWIER9_Msk
7735#define EXTI_SWIER1_SWIER10_Pos (10U)
7736#define EXTI_SWIER1_SWIER10_Msk (0x1UL << EXTI_SWIER1_SWIER10_Pos)
7737#define EXTI_SWIER1_SWIER10 EXTI_SWIER1_SWIER10_Msk
7738#define EXTI_SWIER1_SWIER11_Pos (11U)
7739#define EXTI_SWIER1_SWIER11_Msk (0x1UL << EXTI_SWIER1_SWIER11_Pos)
7740#define EXTI_SWIER1_SWIER11 EXTI_SWIER1_SWIER11_Msk
7741#define EXTI_SWIER1_SWIER12_Pos (12U)
7742#define EXTI_SWIER1_SWIER12_Msk (0x1UL << EXTI_SWIER1_SWIER12_Pos)
7743#define EXTI_SWIER1_SWIER12 EXTI_SWIER1_SWIER12_Msk
7744#define EXTI_SWIER1_SWIER13_Pos (13U)
7745#define EXTI_SWIER1_SWIER13_Msk (0x1UL << EXTI_SWIER1_SWIER13_Pos)
7746#define EXTI_SWIER1_SWIER13 EXTI_SWIER1_SWIER13_Msk
7747#define EXTI_SWIER1_SWIER14_Pos (14U)
7748#define EXTI_SWIER1_SWIER14_Msk (0x1UL << EXTI_SWIER1_SWIER14_Pos)
7749#define EXTI_SWIER1_SWIER14 EXTI_SWIER1_SWIER14_Msk
7750#define EXTI_SWIER1_SWIER15_Pos (15U)
7751#define EXTI_SWIER1_SWIER15_Msk (0x1UL << EXTI_SWIER1_SWIER15_Pos)
7752#define EXTI_SWIER1_SWIER15 EXTI_SWIER1_SWIER15_Msk
7753#define EXTI_SWIER1_SWIER16_Pos (16U)
7754#define EXTI_SWIER1_SWIER16_Msk (0x1UL << EXTI_SWIER1_SWIER16_Pos)
7755#define EXTI_SWIER1_SWIER16 EXTI_SWIER1_SWIER16_Msk
7756#define EXTI_SWIER1_SWIER17_Pos (17U)
7757#define EXTI_SWIER1_SWIER17_Msk (0x1UL << EXTI_SWIER1_SWIER17_Pos)
7758#define EXTI_SWIER1_SWIER17 EXTI_SWIER1_SWIER17_Msk
7759#define EXTI_SWIER1_SWIER18_Pos (18U)
7760#define EXTI_SWIER1_SWIER18_Msk (0x1UL << EXTI_SWIER1_SWIER18_Pos)
7761#define EXTI_SWIER1_SWIER18 EXTI_SWIER1_SWIER18_Msk
7762#define EXTI_SWIER1_SWIER19_Pos (19U)
7763#define EXTI_SWIER1_SWIER19_Msk (0x1UL << EXTI_SWIER1_SWIER19_Pos)
7764#define EXTI_SWIER1_SWIER19 EXTI_SWIER1_SWIER19_Msk
7765#define EXTI_SWIER1_SWIER20_Pos (20U)
7766#define EXTI_SWIER1_SWIER20_Msk (0x1UL << EXTI_SWIER1_SWIER20_Pos)
7767#define EXTI_SWIER1_SWIER20 EXTI_SWIER1_SWIER20_Msk
7768#define EXTI_SWIER1_SWIER21_Pos (21U)
7769#define EXTI_SWIER1_SWIER21_Msk (0x1UL << EXTI_SWIER1_SWIER21_Pos)
7770#define EXTI_SWIER1_SWIER21 EXTI_SWIER1_SWIER21_Msk
7772/****************** Bit definition for EXTI_D3PMR1 register ******************/
7773#define EXTI_D3PMR1_MR0_Pos (0U)
7774#define EXTI_D3PMR1_MR0_Msk (0x1UL << EXTI_D3PMR1_MR0_Pos)
7775#define EXTI_D3PMR1_MR0 EXTI_D3PMR1_MR0_Msk
7776#define EXTI_D3PMR1_MR1_Pos (1U)
7777#define EXTI_D3PMR1_MR1_Msk (0x1UL << EXTI_D3PMR1_MR1_Pos)
7778#define EXTI_D3PMR1_MR1 EXTI_D3PMR1_MR1_Msk
7779#define EXTI_D3PMR1_MR2_Pos (2U)
7780#define EXTI_D3PMR1_MR2_Msk (0x1UL << EXTI_D3PMR1_MR2_Pos)
7781#define EXTI_D3PMR1_MR2 EXTI_D3PMR1_MR2_Msk
7782#define EXTI_D3PMR1_MR3_Pos (3U)
7783#define EXTI_D3PMR1_MR3_Msk (0x1UL << EXTI_D3PMR1_MR3_Pos)
7784#define EXTI_D3PMR1_MR3 EXTI_D3PMR1_MR3_Msk
7785#define EXTI_D3PMR1_MR4_Pos (4U)
7786#define EXTI_D3PMR1_MR4_Msk (0x1UL << EXTI_D3PMR1_MR4_Pos)
7787#define EXTI_D3PMR1_MR4 EXTI_D3PMR1_MR4_Msk
7788#define EXTI_D3PMR1_MR5_Pos (5U)
7789#define EXTI_D3PMR1_MR5_Msk (0x1UL << EXTI_D3PMR1_MR5_Pos)
7790#define EXTI_D3PMR1_MR5 EXTI_D3PMR1_MR5_Msk
7791#define EXTI_D3PMR1_MR6_Pos (6U)
7792#define EXTI_D3PMR1_MR6_Msk (0x1UL << EXTI_D3PMR1_MR6_Pos)
7793#define EXTI_D3PMR1_MR6 EXTI_D3PMR1_MR6_Msk
7794#define EXTI_D3PMR1_MR7_Pos (7U)
7795#define EXTI_D3PMR1_MR7_Msk (0x1UL << EXTI_D3PMR1_MR7_Pos)
7796#define EXTI_D3PMR1_MR7 EXTI_D3PMR1_MR7_Msk
7797#define EXTI_D3PMR1_MR8_Pos (8U)
7798#define EXTI_D3PMR1_MR8_Msk (0x1UL << EXTI_D3PMR1_MR8_Pos)
7799#define EXTI_D3PMR1_MR8 EXTI_D3PMR1_MR8_Msk
7800#define EXTI_D3PMR1_MR9_Pos (9U)
7801#define EXTI_D3PMR1_MR9_Msk (0x1UL << EXTI_D3PMR1_MR9_Pos)
7802#define EXTI_D3PMR1_MR9 EXTI_D3PMR1_MR9_Msk
7803#define EXTI_D3PMR1_MR10_Pos (10U)
7804#define EXTI_D3PMR1_MR10_Msk (0x1UL << EXTI_D3PMR1_MR10_Pos)
7805#define EXTI_D3PMR1_MR10 EXTI_D3PMR1_MR10_Msk
7806#define EXTI_D3PMR1_MR11_Pos (11U)
7807#define EXTI_D3PMR1_MR11_Msk (0x1UL << EXTI_D3PMR1_MR11_Pos)
7808#define EXTI_D3PMR1_MR11 EXTI_D3PMR1_MR11_Msk
7809#define EXTI_D3PMR1_MR12_Pos (12U)
7810#define EXTI_D3PMR1_MR12_Msk (0x1UL << EXTI_D3PMR1_MR12_Pos)
7811#define EXTI_D3PMR1_MR12 EXTI_D3PMR1_MR12_Msk
7812#define EXTI_D3PMR1_MR13_Pos (13U)
7813#define EXTI_D3PMR1_MR13_Msk (0x1UL << EXTI_D3PMR1_MR13_Pos)
7814#define EXTI_D3PMR1_MR13 EXTI_D3PMR1_MR13_Msk
7815#define EXTI_D3PMR1_MR14_Pos (14U)
7816#define EXTI_D3PMR1_MR14_Msk (0x1UL << EXTI_D3PMR1_MR14_Pos)
7817#define EXTI_D3PMR1_MR14 EXTI_D3PMR1_MR14_Msk
7818#define EXTI_D3PMR1_MR15_Pos (15U)
7819#define EXTI_D3PMR1_MR15_Msk (0x1UL << EXTI_D3PMR1_MR15_Pos)
7820#define EXTI_D3PMR1_MR15 EXTI_D3PMR1_MR15_Msk
7821#define EXTI_D3PMR1_MR19_Pos (19U)
7822#define EXTI_D3PMR1_MR19_Msk (0x1UL << EXTI_D3PMR1_MR19_Pos)
7823#define EXTI_D3PMR1_MR19 EXTI_D3PMR1_MR19_Msk
7824#define EXTI_D3PMR1_MR20_Pos (20U)
7825#define EXTI_D3PMR1_MR20_Msk (0x1UL << EXTI_D3PMR1_MR20_Pos)
7826#define EXTI_D3PMR1_MR20 EXTI_D3PMR1_MR20_Msk
7827#define EXTI_D3PMR1_MR21_Pos (21U)
7828#define EXTI_D3PMR1_MR21_Msk (0x1UL << EXTI_D3PMR1_MR21_Pos)
7829#define EXTI_D3PMR1_MR21 EXTI_D3PMR1_MR21_Msk
7830#define EXTI_D3PMR1_MR25_Pos (24U)
7831#define EXTI_D3PMR1_MR25_Msk (0x1UL << EXTI_D3PMR1_MR25_Pos)
7832#define EXTI_D3PMR1_MR25 EXTI_D3PMR1_MR25_Msk
7834/******************* Bit definition for EXTI_D3PCR1L register ****************/
7835#define EXTI_D3PCR1L_PCS0_Pos (0U)
7836#define EXTI_D3PCR1L_PCS0_Msk (0x3UL << EXTI_D3PCR1L_PCS0_Pos)
7837#define EXTI_D3PCR1L_PCS0 EXTI_D3PCR1L_PCS0_Msk
7838#define EXTI_D3PCR1L_PCS1_Pos (2U)
7839#define EXTI_D3PCR1L_PCS1_Msk (0x3UL << EXTI_D3PCR1L_PCS1_Pos)
7840#define EXTI_D3PCR1L_PCS1 EXTI_D3PCR1L_PCS1_Msk
7841#define EXTI_D3PCR1L_PCS2_Pos (4U)
7842#define EXTI_D3PCR1L_PCS2_Msk (0x3UL << EXTI_D3PCR1L_PCS2_Pos)
7843#define EXTI_D3PCR1L_PCS2 EXTI_D3PCR1L_PCS2_Msk
7844#define EXTI_D3PCR1L_PCS3_Pos (6U)
7845#define EXTI_D3PCR1L_PCS3_Msk (0x3UL << EXTI_D3PCR1L_PCS3_Pos)
7846#define EXTI_D3PCR1L_PCS3 EXTI_D3PCR1L_PCS3_Msk
7847#define EXTI_D3PCR1L_PCS4_Pos (8U)
7848#define EXTI_D3PCR1L_PCS4_Msk (0x3UL << EXTI_D3PCR1L_PCS4_Pos)
7849#define EXTI_D3PCR1L_PCS4 EXTI_D3PCR1L_PCS4_Msk
7850#define EXTI_D3PCR1L_PCS5_Pos (10U)
7851#define EXTI_D3PCR1L_PCS5_Msk (0x3UL << EXTI_D3PCR1L_PCS5_Pos)
7852#define EXTI_D3PCR1L_PCS5 EXTI_D3PCR1L_PCS5_Msk
7853#define EXTI_D3PCR1L_PCS6_Pos (12U)
7854#define EXTI_D3PCR1L_PCS6_Msk (0x3UL << EXTI_D3PCR1L_PCS6_Pos)
7855#define EXTI_D3PCR1L_PCS6 EXTI_D3PCR1L_PCS6_Msk
7856#define EXTI_D3PCR1L_PCS7_Pos (14U)
7857#define EXTI_D3PCR1L_PCS7_Msk (0x3UL << EXTI_D3PCR1L_PCS7_Pos)
7858#define EXTI_D3PCR1L_PCS7 EXTI_D3PCR1L_PCS7_Msk
7859#define EXTI_D3PCR1L_PCS8_Pos (16U)
7860#define EXTI_D3PCR1L_PCS8_Msk (0x3UL << EXTI_D3PCR1L_PCS8_Pos)
7861#define EXTI_D3PCR1L_PCS8 EXTI_D3PCR1L_PCS8_Msk
7862#define EXTI_D3PCR1L_PCS9_Pos (18U)
7863#define EXTI_D3PCR1L_PCS9_Msk (0x3UL << EXTI_D3PCR1L_PCS9_Pos)
7864#define EXTI_D3PCR1L_PCS9 EXTI_D3PCR1L_PCS9_Msk
7865#define EXTI_D3PCR1L_PCS10_Pos (20U)
7866#define EXTI_D3PCR1L_PCS10_Msk (0x3UL << EXTI_D3PCR1L_PCS10_Pos)
7867#define EXTI_D3PCR1L_PCS10 EXTI_D3PCR1L_PCS10_Msk
7868#define EXTI_D3PCR1L_PCS11_Pos (22U)
7869#define EXTI_D3PCR1L_PCS11_Msk (0x3UL << EXTI_D3PCR1L_PCS11_Pos)
7870#define EXTI_D3PCR1L_PCS11 EXTI_D3PCR1L_PCS11_Msk
7871#define EXTI_D3PCR1L_PCS12_Pos (24U)
7872#define EXTI_D3PCR1L_PCS12_Msk (0x3UL << EXTI_D3PCR1L_PCS12_Pos)
7873#define EXTI_D3PCR1L_PCS12 EXTI_D3PCR1L_PCS12_Msk
7874#define EXTI_D3PCR1L_PCS13_Pos (26U)
7875#define EXTI_D3PCR1L_PCS13_Msk (0x3UL << EXTI_D3PCR1L_PCS13_Pos)
7876#define EXTI_D3PCR1L_PCS13 EXTI_D3PCR1L_PCS13_Msk
7877#define EXTI_D3PCR1L_PCS14_Pos (28U)
7878#define EXTI_D3PCR1L_PCS14_Msk (0x3UL << EXTI_D3PCR1L_PCS14_Pos)
7879#define EXTI_D3PCR1L_PCS14 EXTI_D3PCR1L_PCS14_Msk
7880#define EXTI_D3PCR1L_PCS15_Pos (30U)
7881#define EXTI_D3PCR1L_PCS15_Msk (0x3UL << EXTI_D3PCR1L_PCS15_Pos)
7882#define EXTI_D3PCR1L_PCS15 EXTI_D3PCR1L_PCS15_Msk
7884/******************* Bit definition for EXTI_D3PCR1H register ****************/
7885#define EXTI_D3PCR1H_PCS19_Pos (6U)
7886#define EXTI_D3PCR1H_PCS19_Msk (0x3UL << EXTI_D3PCR1H_PCS19_Pos)
7887#define EXTI_D3PCR1H_PCS19 EXTI_D3PCR1H_PCS19_Msk
7888#define EXTI_D3PCR1H_PCS20_Pos (8U)
7889#define EXTI_D3PCR1H_PCS20_Msk (0x3UL << EXTI_D3PCR1H_PCS20_Pos)
7890#define EXTI_D3PCR1H_PCS20 EXTI_D3PCR1H_PCS20_Msk
7891#define EXTI_D3PCR1H_PCS21_Pos (10U)
7892#define EXTI_D3PCR1H_PCS21_Msk (0x3UL << EXTI_D3PCR1H_PCS21_Pos)
7893#define EXTI_D3PCR1H_PCS21 EXTI_D3PCR1H_PCS21_Msk
7894#define EXTI_D3PCR1H_PCS25_Pos (18U)
7895#define EXTI_D3PCR1H_PCS25_Msk (0x3UL << EXTI_D3PCR1H_PCS25_Pos)
7896#define EXTI_D3PCR1H_PCS25 EXTI_D3PCR1H_PCS25_Msk
7898/****************** Bit definition for EXTI_RTSR2 register *******************/
7899#define EXTI_RTSR2_TR_Pos (17U)
7900#define EXTI_RTSR2_TR_Msk (0x5UL << EXTI_RTSR2_TR_Pos)
7901#define EXTI_RTSR2_TR EXTI_RTSR2_TR_Msk
7902#define EXTI_RTSR2_TR49_Pos (17U)
7903#define EXTI_RTSR2_TR49_Msk (0x1UL << EXTI_RTSR2_TR49_Pos)
7904#define EXTI_RTSR2_TR49 EXTI_RTSR2_TR49_Msk
7905#define EXTI_RTSR2_TR51_Pos (19U)
7906#define EXTI_RTSR2_TR51_Msk (0x1UL << EXTI_RTSR2_TR51_Pos)
7907#define EXTI_RTSR2_TR51 EXTI_RTSR2_TR51_Msk
7909/****************** Bit definition for EXTI_FTSR2 register *******************/
7910#define EXTI_FTSR2_TR_Pos (17U)
7911#define EXTI_FTSR2_TR_Msk (0x5UL << EXTI_FTSR2_TR_Pos)
7912#define EXTI_FTSR2_TR EXTI_FTSR2_TR_Msk
7913#define EXTI_FTSR2_TR49_Pos (17U)
7914#define EXTI_FTSR2_TR49_Msk (0x1UL << EXTI_FTSR2_TR49_Pos)
7915#define EXTI_FTSR2_TR49 EXTI_FTSR2_TR49_Msk
7916#define EXTI_FTSR2_TR51_Pos (19U)
7917#define EXTI_FTSR2_TR51_Msk (0x1UL << EXTI_FTSR2_TR51_Pos)
7918#define EXTI_FTSR2_TR51 EXTI_FTSR2_TR51_Msk
7920/****************** Bit definition for EXTI_SWIER2 register ******************/
7921#define EXTI_SWIER2_SWIER49_Pos (17U)
7922#define EXTI_SWIER2_SWIER49_Msk (0x1UL << EXTI_SWIER2_SWIER49_Pos)
7923#define EXTI_SWIER2_SWIER49 EXTI_SWIER2_SWIER49_Msk
7924#define EXTI_SWIER2_SWIER51_Pos (19U)
7925#define EXTI_SWIER2_SWIER51_Msk (0x1UL << EXTI_SWIER2_SWIER51_Pos)
7926#define EXTI_SWIER2_SWIER51 EXTI_SWIER2_SWIER51_Msk
7928/****************** Bit definition for EXTI_D3PMR2 register ******************/
7929#define EXTI_D3PMR2_MR34_Pos (2U)
7930#define EXTI_D3PMR2_MR34_Msk (0x1UL << EXTI_D3PMR2_MR34_Pos)
7931#define EXTI_D3PMR2_MR34 EXTI_D3PMR2_MR34_Msk
7932#define EXTI_D3PMR2_MR35_Pos (3U)
7933#define EXTI_D3PMR2_MR35_Msk (0x1UL << EXTI_D3PMR2_MR35_Pos)
7934#define EXTI_D3PMR2_MR35 EXTI_D3PMR2_MR35_Msk
7935#define EXTI_D3PMR2_MR41_Pos (9U)
7936#define EXTI_D3PMR2_MR41_Msk (0x1UL << EXTI_D3PMR2_MR41_Pos)
7937#define EXTI_D3PMR2_MR41 EXTI_D3PMR2_MR41_Msk
7938#define EXTI_D3PMR2_MR48_Pos (16U)
7939#define EXTI_D3PMR2_MR48_Msk (0x1UL << EXTI_D3PMR2_MR48_Pos)
7940#define EXTI_D3PMR2_MR48 EXTI_D3PMR2_MR48_Msk
7941#define EXTI_D3PMR2_MR49_Pos (17U)
7942#define EXTI_D3PMR2_MR49_Msk (0x1UL << EXTI_D3PMR2_MR49_Pos)
7943#define EXTI_D3PMR2_MR49 EXTI_D3PMR2_MR49_Msk
7944#define EXTI_D3PMR2_MR50_Pos (18U)
7945#define EXTI_D3PMR2_MR50_Msk (0x1UL << EXTI_D3PMR2_MR50_Pos)
7946#define EXTI_D3PMR2_MR50 EXTI_D3PMR2_MR50_Msk
7947#define EXTI_D3PMR2_MR51_Pos (19U)
7948#define EXTI_D3PMR2_MR51_Msk (0x1UL << EXTI_D3PMR2_MR51_Pos)
7949#define EXTI_D3PMR2_MR51 EXTI_D3PMR2_MR51_Msk
7950/******************* Bit definition for EXTI_D3PCR2L register ****************/
7951#define EXTI_D3PCR2L_PCS34_Pos (4U)
7952#define EXTI_D3PCR2L_PCS34_Msk (0x3UL << EXTI_D3PCR2L_PCS34_Pos)
7953#define EXTI_D3PCR2L_PCS34 EXTI_D3PCR2L_PCS34_Msk
7954#define EXTI_D3PCR2L_PCS35_Pos (6U)
7955#define EXTI_D3PCR2L_PCS35_Msk (0x3UL << EXTI_D3PCR2L_PCS35_Pos)
7956#define EXTI_D3PCR2L_PCS35 EXTI_D3PCR2L_PCS35_Msk
7957#define EXTI_D3PCR2L_PCS41_Pos (18U)
7958#define EXTI_D3PCR2L_PCS41_Msk (0x3UL << EXTI_D3PCR2L_PCS41_Pos)
7959#define EXTI_D3PCR2L_PCS41 EXTI_D3PCR2L_PCS41_Msk
7962/******************* Bit definition for EXTI_D3PCR2H register ****************/
7963#define EXTI_D3PCR2H_PCS48_Pos (0U)
7964#define EXTI_D3PCR2H_PCS48_Msk (0x3UL << EXTI_D3PCR2H_PCS48_Pos)
7965#define EXTI_D3PCR2H_PCS48 EXTI_D3PCR2H_PCS48_Msk
7966#define EXTI_D3PCR2H_PCS49_Pos (2U)
7967#define EXTI_D3PCR2H_PCS49_Msk (0x3UL << EXTI_D3PCR2H_PCS49_Pos)
7968#define EXTI_D3PCR2H_PCS49 EXTI_D3PCR2H_PCS49_Msk
7969#define EXTI_D3PCR2H_PCS50_Pos (4U)
7970#define EXTI_D3PCR2H_PCS50_Msk (0x3UL << EXTI_D3PCR2H_PCS50_Pos)
7971#define EXTI_D3PCR2H_PCS50 EXTI_D3PCR2H_PCS50_Msk
7972#define EXTI_D3PCR2H_PCS51_Pos (6U)
7973#define EXTI_D3PCR2H_PCS51_Msk (0x3UL << EXTI_D3PCR2H_PCS51_Pos)
7974#define EXTI_D3PCR2H_PCS51 EXTI_D3PCR2H_PCS51_Msk
7975/****************** Bit definition for EXTI_RTSR3 register *******************/
7976#define EXTI_RTSR3_TR_Pos (18U)
7977#define EXTI_RTSR3_TR_Msk (0x9UL << EXTI_RTSR3_TR_Pos)
7978#define EXTI_RTSR3_TR EXTI_RTSR3_TR_Msk
7979#define EXTI_RTSR3_TR82_Pos (18U)
7980#define EXTI_RTSR3_TR82_Msk (0x1UL << EXTI_RTSR3_TR82_Pos)
7981#define EXTI_RTSR3_TR82 EXTI_RTSR3_TR82_Msk
7982#define EXTI_RTSR3_TR85_Pos (21U)
7983#define EXTI_RTSR3_TR85_Msk (0x1UL << EXTI_RTSR3_TR85_Pos)
7984#define EXTI_RTSR3_TR85 EXTI_RTSR3_TR85_Msk
7986/****************** Bit definition for EXTI_FTSR3 register *******************/
7987#define EXTI_FTSR3_TR_Pos (18U)
7988#define EXTI_FTSR3_TR_Msk (0x9UL << EXTI_FTSR3_TR_Pos)
7989#define EXTI_FTSR3_TR EXTI_FTSR3_TR_Msk
7990#define EXTI_FTSR3_TR82_Pos (18U)
7991#define EXTI_FTSR3_TR82_Msk (0x1UL << EXTI_FTSR3_TR82_Pos)
7992#define EXTI_FTSR3_TR82 EXTI_FTSR3_TR82_Msk
7993#define EXTI_FTSR3_TR85_Pos (21U)
7994#define EXTI_FTSR3_TR85_Msk (0x1UL << EXTI_FTSR3_TR85_Pos)
7995#define EXTI_FTSR3_TR85 EXTI_FTSR3_TR85_Msk
7997/****************** Bit definition for EXTI_SWIER3 register ******************/
7998#define EXTI_SWIER3_SWI_Pos (18U)
7999#define EXTI_SWIER3_SWI_Msk (0x9UL << EXTI_SWIER3_SWI_Pos)
8000#define EXTI_SWIER3_SWI EXTI_SWIER3_SWI_Msk
8001#define EXTI_SWIER3_SWIER82_Pos (18U)
8002#define EXTI_SWIER3_SWIER82_Msk (0x1UL << EXTI_SWIER3_SWIER82_Pos)
8003#define EXTI_SWIER3_SWIER82 EXTI_SWIER3_SWIER82_Msk
8004#define EXTI_SWIER3_SWIER85_Pos (21U)
8005#define EXTI_SWIER3_SWIER85_Msk (0x1UL << EXTI_SWIER3_SWIER85_Pos)
8006#define EXTI_SWIER3_SWIER85 EXTI_SWIER3_SWIER85_Msk
8008/****************** Bit definition for EXTI_D3PMR3 register ******************/
8009#define EXTI_D3PMR3_MR88_Pos (24U)
8010#define EXTI_D3PMR3_MR88_Msk (0x1UL << EXTI_D3PMR3_MR88_Pos)
8011#define EXTI_D3PMR3_MR88 EXTI_D3PMR3_MR88_Msk
8013/******************* Bit definition for EXTI_D3PCR3H register ****************/
8014#define EXTI_D3PCR3H_PCS88_Pos (16U)
8015#define EXTI_D3PCR3H_PCS88_Msk (0x3UL << EXTI_D3PCR3H_PCS88_Pos)
8016#define EXTI_D3PCR3H_PCS88 EXTI_D3PCR3H_PCS88_Msk
8018/******************* Bit definition for EXTI_IMR1 register *******************/
8019#define EXTI_IMR1_IM_Pos (0U)
8020#define EXTI_IMR1_IM_Msk (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos)
8021#define EXTI_IMR1_IM EXTI_IMR1_IM_Msk
8022#define EXTI_IMR1_IM0_Pos (0U)
8023#define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos)
8024#define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk
8025#define EXTI_IMR1_IM1_Pos (1U)
8026#define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos)
8027#define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk
8028#define EXTI_IMR1_IM2_Pos (2U)
8029#define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos)
8030#define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk
8031#define EXTI_IMR1_IM3_Pos (3U)
8032#define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos)
8033#define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk
8034#define EXTI_IMR1_IM4_Pos (4U)
8035#define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos)
8036#define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk
8037#define EXTI_IMR1_IM5_Pos (5U)
8038#define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos)
8039#define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk
8040#define EXTI_IMR1_IM6_Pos (6U)
8041#define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos)
8042#define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk
8043#define EXTI_IMR1_IM7_Pos (7U)
8044#define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos)
8045#define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk
8046#define EXTI_IMR1_IM8_Pos (8U)
8047#define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos)
8048#define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk
8049#define EXTI_IMR1_IM9_Pos (9U)
8050#define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos)
8051#define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk
8052#define EXTI_IMR1_IM10_Pos (10U)
8053#define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos)
8054#define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk
8055#define EXTI_IMR1_IM11_Pos (11U)
8056#define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos)
8057#define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk
8058#define EXTI_IMR1_IM12_Pos (12U)
8059#define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos)
8060#define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk
8061#define EXTI_IMR1_IM13_Pos (13U)
8062#define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos)
8063#define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk
8064#define EXTI_IMR1_IM14_Pos (14U)
8065#define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos)
8066#define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk
8067#define EXTI_IMR1_IM15_Pos (15U)
8068#define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos)
8069#define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk
8070#define EXTI_IMR1_IM16_Pos (16U)
8071#define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos)
8072#define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk
8073#define EXTI_IMR1_IM17_Pos (17U)
8074#define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos)
8075#define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk
8076#define EXTI_IMR1_IM18_Pos (18U)
8077#define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos)
8078#define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk
8079#define EXTI_IMR1_IM19_Pos (19U)
8080#define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos)
8081#define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk
8082#define EXTI_IMR1_IM20_Pos (20U)
8083#define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos)
8084#define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk
8085#define EXTI_IMR1_IM21_Pos (21U)
8086#define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos)
8087#define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk
8088#define EXTI_IMR1_IM22_Pos (22U)
8089#define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos)
8090#define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk
8091#define EXTI_IMR1_IM23_Pos (23U)
8092#define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos)
8093#define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk
8094#define EXTI_IMR1_IM24_Pos (24U)
8095#define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos)
8096#define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk
8097#define EXTI_IMR1_IM25_Pos (25U)
8098#define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos)
8099#define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk
8100#define EXTI_IMR1_IM26_Pos (26U)
8101#define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos)
8102#define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk
8103#define EXTI_IMR1_IM27_Pos (27U)
8104#define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos)
8105#define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk
8106#define EXTI_IMR1_IM28_Pos (28U)
8107#define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos)
8108#define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk
8109#define EXTI_IMR1_IM29_Pos (29U)
8110#define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos)
8111#define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk
8112#define EXTI_IMR1_IM30_Pos (30U)
8113#define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos)
8114#define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk
8115#define EXTI_IMR1_IM31_Pos (31U)
8116#define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos)
8117#define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk
8119/******************* Bit definition for EXTI_EMR1 register *******************/
8120#define EXTI_EMR1_EM_Pos (0U)
8121#define EXTI_EMR1_EM_Msk (0xFFFFFFFFUL << EXTI_EMR1_EM_Pos)
8122#define EXTI_EMR1_EM EXTI_EMR1_EM_Msk
8123#define EXTI_EMR1_EM0_Pos (0U)
8124#define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos)
8125#define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk
8126#define EXTI_EMR1_EM1_Pos (1U)
8127#define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos)
8128#define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk
8129#define EXTI_EMR1_EM2_Pos (2U)
8130#define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos)
8131#define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk
8132#define EXTI_EMR1_EM3_Pos (3U)
8133#define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos)
8134#define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk
8135#define EXTI_EMR1_EM4_Pos (4U)
8136#define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos)
8137#define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk
8138#define EXTI_EMR1_EM5_Pos (5U)
8139#define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos)
8140#define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk
8141#define EXTI_EMR1_EM6_Pos (6U)
8142#define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos)
8143#define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk
8144#define EXTI_EMR1_EM7_Pos (7U)
8145#define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos)
8146#define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk
8147#define EXTI_EMR1_EM8_Pos (8U)
8148#define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos)
8149#define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk
8150#define EXTI_EMR1_EM9_Pos (9U)
8151#define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos)
8152#define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk
8153#define EXTI_EMR1_EM10_Pos (10U)
8154#define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos)
8155#define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk
8156#define EXTI_EMR1_EM11_Pos (11U)
8157#define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos)
8158#define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk
8159#define EXTI_EMR1_EM12_Pos (12U)
8160#define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos)
8161#define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk
8162#define EXTI_EMR1_EM13_Pos (13U)
8163#define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos)
8164#define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk
8165#define EXTI_EMR1_EM14_Pos (14U)
8166#define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos)
8167#define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk
8168#define EXTI_EMR1_EM15_Pos (15U)
8169#define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos)
8170#define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk
8171#define EXTI_EMR1_EM16_Pos (16U)
8172#define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos)
8173#define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk
8174#define EXTI_EMR1_EM17_Pos (17U)
8175#define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos)
8176#define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk
8177#define EXTI_EMR1_EM18_Pos (18U)
8178#define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos)
8179#define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk
8180#define EXTI_EMR1_EM20_Pos (20U)
8181#define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos)
8182#define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk
8183#define EXTI_EMR1_EM21_Pos (21U)
8184#define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos)
8185#define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk
8186#define EXTI_EMR1_EM22_Pos (22U)
8187#define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos)
8188#define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk
8189#define EXTI_EMR1_EM23_Pos (23U)
8190#define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos)
8191#define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk
8192#define EXTI_EMR1_EM24_Pos (24U)
8193#define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos)
8194#define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk
8195#define EXTI_EMR1_EM25_Pos (25U)
8196#define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos)
8197#define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk
8198#define EXTI_EMR1_EM26_Pos (26U)
8199#define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos)
8200#define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk
8201#define EXTI_EMR1_EM27_Pos (27U)
8202#define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos)
8203#define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk
8204#define EXTI_EMR1_EM28_Pos (28U)
8205#define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos)
8206#define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk
8207#define EXTI_EMR1_EM29_Pos (29U)
8208#define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos)
8209#define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk
8210#define EXTI_EMR1_EM30_Pos (30U)
8211#define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos)
8212#define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk
8213#define EXTI_EMR1_EM31_Pos (31U)
8214#define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos)
8215#define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk
8217/******************* Bit definition for EXTI_PR1 register ********************/
8218#define EXTI_PR1_PR_Pos (0U)
8219#define EXTI_PR1_PR_Msk (0x3FFFFFUL << EXTI_PR1_PR_Pos)
8220#define EXTI_PR1_PR EXTI_PR1_PR_Msk
8221#define EXTI_PR1_PR0_Pos (0U)
8222#define EXTI_PR1_PR0_Msk (0x1UL << EXTI_PR1_PR0_Pos)
8223#define EXTI_PR1_PR0 EXTI_PR1_PR0_Msk
8224#define EXTI_PR1_PR1_Pos (1U)
8225#define EXTI_PR1_PR1_Msk (0x1UL << EXTI_PR1_PR1_Pos)
8226#define EXTI_PR1_PR1 EXTI_PR1_PR1_Msk
8227#define EXTI_PR1_PR2_Pos (2U)
8228#define EXTI_PR1_PR2_Msk (0x1UL << EXTI_PR1_PR2_Pos)
8229#define EXTI_PR1_PR2 EXTI_PR1_PR2_Msk
8230#define EXTI_PR1_PR3_Pos (3U)
8231#define EXTI_PR1_PR3_Msk (0x1UL << EXTI_PR1_PR3_Pos)
8232#define EXTI_PR1_PR3 EXTI_PR1_PR3_Msk
8233#define EXTI_PR1_PR4_Pos (4U)
8234#define EXTI_PR1_PR4_Msk (0x1UL << EXTI_PR1_PR4_Pos)
8235#define EXTI_PR1_PR4 EXTI_PR1_PR4_Msk
8236#define EXTI_PR1_PR5_Pos (5U)
8237#define EXTI_PR1_PR5_Msk (0x1UL << EXTI_PR1_PR5_Pos)
8238#define EXTI_PR1_PR5 EXTI_PR1_PR5_Msk
8239#define EXTI_PR1_PR6_Pos (6U)
8240#define EXTI_PR1_PR6_Msk (0x1UL << EXTI_PR1_PR6_Pos)
8241#define EXTI_PR1_PR6 EXTI_PR1_PR6_Msk
8242#define EXTI_PR1_PR7_Pos (7U)
8243#define EXTI_PR1_PR7_Msk (0x1UL << EXTI_PR1_PR7_Pos)
8244#define EXTI_PR1_PR7 EXTI_PR1_PR7_Msk
8245#define EXTI_PR1_PR8_Pos (8U)
8246#define EXTI_PR1_PR8_Msk (0x1UL << EXTI_PR1_PR8_Pos)
8247#define EXTI_PR1_PR8 EXTI_PR1_PR8_Msk
8248#define EXTI_PR1_PR9_Pos (9U)
8249#define EXTI_PR1_PR9_Msk (0x1UL << EXTI_PR1_PR9_Pos)
8250#define EXTI_PR1_PR9 EXTI_PR1_PR9_Msk
8251#define EXTI_PR1_PR10_Pos (10U)
8252#define EXTI_PR1_PR10_Msk (0x1UL << EXTI_PR1_PR10_Pos)
8253#define EXTI_PR1_PR10 EXTI_PR1_PR10_Msk
8254#define EXTI_PR1_PR11_Pos (11U)
8255#define EXTI_PR1_PR11_Msk (0x1UL << EXTI_PR1_PR11_Pos)
8256#define EXTI_PR1_PR11 EXTI_PR1_PR11_Msk
8257#define EXTI_PR1_PR12_Pos (12U)
8258#define EXTI_PR1_PR12_Msk (0x1UL << EXTI_PR1_PR12_Pos)
8259#define EXTI_PR1_PR12 EXTI_PR1_PR12_Msk
8260#define EXTI_PR1_PR13_Pos (13U)
8261#define EXTI_PR1_PR13_Msk (0x1UL << EXTI_PR1_PR13_Pos)
8262#define EXTI_PR1_PR13 EXTI_PR1_PR13_Msk
8263#define EXTI_PR1_PR14_Pos (14U)
8264#define EXTI_PR1_PR14_Msk (0x1UL << EXTI_PR1_PR14_Pos)
8265#define EXTI_PR1_PR14 EXTI_PR1_PR14_Msk
8266#define EXTI_PR1_PR15_Pos (15U)
8267#define EXTI_PR1_PR15_Msk (0x1UL << EXTI_PR1_PR15_Pos)
8268#define EXTI_PR1_PR15 EXTI_PR1_PR15_Msk
8269#define EXTI_PR1_PR16_Pos (16U)
8270#define EXTI_PR1_PR16_Msk (0x1UL << EXTI_PR1_PR16_Pos)
8271#define EXTI_PR1_PR16 EXTI_PR1_PR16_Msk
8272#define EXTI_PR1_PR17_Pos (17U)
8273#define EXTI_PR1_PR17_Msk (0x1UL << EXTI_PR1_PR17_Pos)
8274#define EXTI_PR1_PR17 EXTI_PR1_PR17_Msk
8275#define EXTI_PR1_PR18_Pos (18U)
8276#define EXTI_PR1_PR18_Msk (0x1UL << EXTI_PR1_PR18_Pos)
8277#define EXTI_PR1_PR18 EXTI_PR1_PR18_Msk
8278#define EXTI_PR1_PR19_Pos (19U)
8279#define EXTI_PR1_PR19_Msk (0x1UL << EXTI_PR1_PR19_Pos)
8280#define EXTI_PR1_PR19 EXTI_PR1_PR19_Msk
8281#define EXTI_PR1_PR20_Pos (20U)
8282#define EXTI_PR1_PR20_Msk (0x1UL << EXTI_PR1_PR20_Pos)
8283#define EXTI_PR1_PR20 EXTI_PR1_PR20_Msk
8284#define EXTI_PR1_PR21_Pos (21U)
8285#define EXTI_PR1_PR21_Msk (0x1UL << EXTI_PR1_PR21_Pos)
8286#define EXTI_PR1_PR21 EXTI_PR1_PR21_Msk
8288/******************* Bit definition for EXTI_IMR2 register *******************/
8289#define EXTI_IMR2_IM_Pos (0U)
8290#define EXTI_IMR2_IM_Msk (0xFFFF8FFFUL << EXTI_IMR2_IM_Pos)
8291#define EXTI_IMR2_IM EXTI_IMR2_IM_Msk
8292#define EXTI_IMR2_IM32_Pos (0U)
8293#define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos)
8294#define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk
8295#define EXTI_IMR2_IM33_Pos (1U)
8296#define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos)
8297#define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk
8298#define EXTI_IMR2_IM34_Pos (2U)
8299#define EXTI_IMR2_IM34_Msk (0x1UL << EXTI_IMR2_IM34_Pos)
8300#define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk
8301#define EXTI_IMR2_IM35_Pos (3U)
8302#define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos)
8303#define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk
8304#define EXTI_IMR2_IM36_Pos (4U)
8305#define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos)
8306#define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk
8307#define EXTI_IMR2_IM37_Pos (5U)
8308#define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos)
8309#define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk
8310#define EXTI_IMR2_IM38_Pos (6U)
8311#define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos)
8312#define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk
8313#define EXTI_IMR2_IM39_Pos (7U)
8314#define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos)
8315#define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk
8316#define EXTI_IMR2_IM40_Pos (8U)
8317#define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos)
8318#define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk
8319#define EXTI_IMR2_IM41_Pos (9U)
8320#define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos)
8321#define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk
8322#define EXTI_IMR2_IM42_Pos (10U)
8323#define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos)
8324#define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk
8325#define EXTI_IMR2_IM43_Pos (11U)
8326#define EXTI_IMR2_IM43_Msk (0x1UL << EXTI_IMR2_IM43_Pos)
8327#define EXTI_IMR2_IM43 EXTI_IMR2_IM43_Msk
8328#define EXTI_IMR2_IM47_Pos (15U)
8329#define EXTI_IMR2_IM47_Msk (0x1UL << EXTI_IMR2_IM47_Pos)
8330#define EXTI_IMR2_IM47 EXTI_IMR2_IM47_Msk
8331#define EXTI_IMR2_IM48_Pos (16U)
8332#define EXTI_IMR2_IM48_Msk (0x1UL << EXTI_IMR2_IM48_Pos)
8333#define EXTI_IMR2_IM48 EXTI_IMR2_IM48_Msk
8334#define EXTI_IMR2_IM49_Pos (17U)
8335#define EXTI_IMR2_IM49_Msk (0x1UL << EXTI_IMR2_IM49_Pos)
8336#define EXTI_IMR2_IM49 EXTI_IMR2_IM49_Msk
8337#define EXTI_IMR2_IM50_Pos (18U)
8338#define EXTI_IMR2_IM50_Msk (0x1UL << EXTI_IMR2_IM50_Pos)
8339#define EXTI_IMR2_IM50 EXTI_IMR2_IM50_Msk
8340#define EXTI_IMR2_IM51_Pos (19U)
8341#define EXTI_IMR2_IM51_Msk (0x1UL << EXTI_IMR2_IM51_Pos)
8342#define EXTI_IMR2_IM51 EXTI_IMR2_IM51_Msk
8343#define EXTI_IMR2_IM52_Pos (20U)
8344#define EXTI_IMR2_IM52_Msk (0x1UL << EXTI_IMR2_IM52_Pos)
8345#define EXTI_IMR2_IM52 EXTI_IMR2_IM52_Msk
8346#define EXTI_IMR2_IM53_Pos (21U)
8347#define EXTI_IMR2_IM53_Msk (0x1UL << EXTI_IMR2_IM53_Pos)
8348#define EXTI_IMR2_IM53 EXTI_IMR2_IM53_Msk
8349#define EXTI_IMR2_IM54_Pos (22U)
8350#define EXTI_IMR2_IM54_Msk (0x1UL << EXTI_IMR2_IM54_Pos)
8351#define EXTI_IMR2_IM54 EXTI_IMR2_IM54_Msk
8352#define EXTI_IMR2_IM55_Pos (23U)
8353#define EXTI_IMR2_IM55_Msk (0x1UL << EXTI_IMR2_IM55_Pos)
8354#define EXTI_IMR2_IM55 EXTI_IMR2_IM55_Msk
8355#define EXTI_IMR2_IM56_Pos (24U)
8356#define EXTI_IMR2_IM56_Msk (0x1UL << EXTI_IMR2_IM56_Pos)
8357#define EXTI_IMR2_IM56 EXTI_IMR2_IM56_Msk
8358#define EXTI_IMR2_IM57_Pos (25U)
8359#define EXTI_IMR2_IM57_Msk (0x1UL << EXTI_IMR2_IM57_Pos)
8360#define EXTI_IMR2_IM57 EXTI_IMR2_IM57_Msk
8361#define EXTI_IMR2_IM58_Pos (26U)
8362#define EXTI_IMR2_IM58_Msk (0x1UL << EXTI_IMR2_IM58_Pos)
8363#define EXTI_IMR2_IM58 EXTI_IMR2_IM58_Msk
8364#define EXTI_IMR2_IM59_Pos (27U)
8365#define EXTI_IMR2_IM59_Msk (0x1UL << EXTI_IMR2_IM59_Pos)
8366#define EXTI_IMR2_IM59 EXTI_IMR2_IM59_Msk
8367#define EXTI_IMR2_IM60_Pos (28U)
8368#define EXTI_IMR2_IM60_Msk (0x1UL << EXTI_IMR2_IM60_Pos)
8369#define EXTI_IMR2_IM60 EXTI_IMR2_IM60_Msk
8370#define EXTI_IMR2_IM61_Pos (29U)
8371#define EXTI_IMR2_IM61_Msk (0x1UL << EXTI_IMR2_IM61_Pos)
8372#define EXTI_IMR2_IM61 EXTI_IMR2_IM61_Msk
8373#define EXTI_IMR2_IM62_Pos (30U)
8374#define EXTI_IMR2_IM62_Msk (0x1UL << EXTI_IMR2_IM62_Pos)
8375#define EXTI_IMR2_IM62 EXTI_IMR2_IM62_Msk
8376#define EXTI_IMR2_IM63_Pos (31U)
8377#define EXTI_IMR2_IM63_Msk (0x1UL << EXTI_IMR2_IM63_Pos)
8378#define EXTI_IMR2_IM63 EXTI_IMR2_IM63_Msk
8380/******************* Bit definition for EXTI_EMR2 register *******************/
8381#define EXTI_EMR2_EM_Pos (0U)
8382#define EXTI_EMR2_EM_Msk (0xFFFF8FFFUL << EXTI_EMR2_EM_Pos)
8383#define EXTI_EMR2_EM EXTI_EMR2_EM_Msk
8384#define EXTI_EMR2_EM32_Pos (0U)
8385#define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos)
8386#define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk
8387#define EXTI_EMR2_EM33_Pos (1U)
8388#define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos)
8389#define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk
8390#define EXTI_EMR2_EM34_Pos (2U)
8391#define EXTI_EMR2_EM34_Msk (0x1UL << EXTI_EMR2_EM34_Pos)
8392#define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk
8393#define EXTI_EMR2_EM35_Pos (3U)
8394#define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos)
8395#define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk
8396#define EXTI_EMR2_EM36_Pos (4U)
8397#define EXTI_EMR2_EM36_Msk (0x1UL << EXTI_EMR2_EM36_Pos)
8398#define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk
8399#define EXTI_EMR2_EM37_Pos (5U)
8400#define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos)
8401#define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk
8402#define EXTI_EMR2_EM38_Pos (6U)
8403#define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos)
8404#define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk
8405#define EXTI_EMR2_EM39_Pos (7U)
8406#define EXTI_EMR2_EM39_Msk (0x1UL << EXTI_EMR2_EM39_Pos)
8407#define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk
8408#define EXTI_EMR2_EM40_Pos (8U)
8409#define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos)
8410#define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk
8411#define EXTI_EMR2_EM41_Pos (9U)
8412#define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos)
8413#define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk
8414#define EXTI_EMR2_EM42_Pos (10U)
8415#define EXTI_EMR2_EM42_Msk (0x1UL << EXTI_EMR2_EM42_Pos)
8416#define EXTI_EMR2_EM42 EXTI_EMR2_EM42_Msk
8417#define EXTI_EMR2_EM43_Pos (11U)
8418#define EXTI_EMR2_EM43_Msk (0x1UL << EXTI_EMR2_EM43_Pos)
8419#define EXTI_EMR2_EM43 EXTI_EMR2_EM43_Msk
8420#define EXTI_EMR2_EM47_Pos (15U)
8421#define EXTI_EMR2_EM47_Msk (0x1UL << EXTI_EMR2_EM47_Pos)
8422#define EXTI_EMR2_EM47 EXTI_EMR2_EM47_Msk
8423#define EXTI_EMR2_EM48_Pos (16U)
8424#define EXTI_EMR2_EM48_Msk (0x1UL << EXTI_EMR2_EM48_Pos)
8425#define EXTI_EMR2_EM48 EXTI_EMR2_EM48_Msk
8426#define EXTI_EMR2_EM49_Pos (17U)
8427#define EXTI_EMR2_EM49_Msk (0x1UL << EXTI_EMR2_EM49_Pos)
8428#define EXTI_EMR2_EM49 EXTI_EMR2_EM49_Msk
8429#define EXTI_EMR2_EM50_Pos (18U)
8430#define EXTI_EMR2_EM50_Msk (0x1UL << EXTI_EMR2_EM50_Pos)
8431#define EXTI_EMR2_EM50 EXTI_EMR2_EM50_Msk
8432#define EXTI_EMR2_EM51_Pos (19U)
8433#define EXTI_EMR2_EM51_Msk (0x1UL << EXTI_EMR2_EM51_Pos)
8434#define EXTI_EMR2_EM51 EXTI_EMR2_EM51_Msk
8435#define EXTI_EMR2_EM52_Pos (20U)
8436#define EXTI_EMR2_EM52_Msk (0x1UL << EXTI_EMR2_EM52_Pos)
8437#define EXTI_EMR2_EM52 EXTI_EMR2_EM52_Msk
8438#define EXTI_EMR2_EM53_Pos (21U)
8439#define EXTI_EMR2_EM53_Msk (0x1UL << EXTI_EMR2_EM53_Pos)
8440#define EXTI_EMR2_EM53 EXTI_EMR2_EM53_Msk
8441#define EXTI_EMR2_EM54_Pos (22U)
8442#define EXTI_EMR2_EM54_Msk (0x1UL << EXTI_EMR2_EM54_Pos)
8443#define EXTI_EMR2_EM54 EXTI_EMR2_EM54_Msk
8444#define EXTI_EMR2_EM55_Pos (23U)
8445#define EXTI_EMR2_EM55_Msk (0x1UL << EXTI_EMR2_EM55_Pos)
8446#define EXTI_EMR2_EM55 EXTI_EMR2_EM55_Msk
8447#define EXTI_EMR2_EM56_Pos (24U)
8448#define EXTI_EMR2_EM56_Msk (0x1UL << EXTI_EMR2_EM56_Pos)
8449#define EXTI_EMR2_EM56 EXTI_EMR2_EM56_Msk
8450#define EXTI_EMR2_EM57_Pos (25U)
8451#define EXTI_EMR2_EM57_Msk (0x1UL << EXTI_EMR2_EM57_Pos)
8452#define EXTI_EMR2_EM57 EXTI_EMR2_EM57_Msk
8453#define EXTI_EMR2_EM58_Pos (26U)
8454#define EXTI_EMR2_EM58_Msk (0x1UL << EXTI_EMR2_EM58_Pos)
8455#define EXTI_EMR2_EM58 EXTI_EMR2_EM58_Msk
8456#define EXTI_EMR2_EM59_Pos (27U)
8457#define EXTI_EMR2_EM59_Msk (0x1UL << EXTI_EMR2_EM59_Pos)
8458#define EXTI_EMR2_EM59 EXTI_EMR2_EM59_Msk
8459#define EXTI_EMR2_EM60_Pos (28U)
8460#define EXTI_EMR2_EM60_Msk (0x1UL << EXTI_EMR2_EM60_Pos)
8461#define EXTI_EMR2_EM60 EXTI_EMR2_EM60_Msk
8462#define EXTI_EMR2_EM61_Pos (29U)
8463#define EXTI_EMR2_EM61_Msk (0x1UL << EXTI_EMR2_EM61_Pos)
8464#define EXTI_EMR2_EM61 EXTI_EMR2_EM61_Msk
8465#define EXTI_EMR2_EM62_Pos (30U)
8466#define EXTI_EMR2_EM62_Msk (0x1UL << EXTI_EMR2_EM62_Pos)
8467#define EXTI_EMR2_EM62 EXTI_EMR2_EM62_Msk
8468#define EXTI_EMR2_EM63_Pos (31U)
8469#define EXTI_EMR2_EM63_Msk (0x1UL << EXTI_EMR2_EM63_Pos)
8470#define EXTI_EMR2_EM63 EXTI_EMR2_EM63_Msk
8472/******************* Bit definition for EXTI_PR2 register ********************/
8473#define EXTI_PR2_PR_Pos (17U)
8474#define EXTI_PR2_PR_Msk (0x5UL << EXTI_PR2_PR_Pos)
8475#define EXTI_PR2_PR EXTI_PR2_PR_Msk
8476#define EXTI_PR2_PR49_Pos (17U)
8477#define EXTI_PR2_PR49_Msk (0x1UL << EXTI_PR2_PR49_Pos)
8478#define EXTI_PR2_PR49 EXTI_PR2_PR49_Msk
8479#define EXTI_PR2_PR51_Pos (19U)
8480#define EXTI_PR2_PR51_Msk (0x1UL << EXTI_PR2_PR51_Pos)
8481#define EXTI_PR2_PR51 EXTI_PR2_PR51_Msk
8483/******************* Bit definition for EXTI_IMR3 register *******************/
8484#define EXTI_IMR3_IM_Pos (0U)
8485#define EXTI_IMR3_IM_Msk (0x01A527FFUL << EXTI_IMR3_IM_Pos)
8486#define EXTI_IMR3_IM EXTI_IMR3_IM_Msk
8487#define EXTI_IMR3_IM64_Pos (0U)
8488#define EXTI_IMR3_IM64_Msk (0x1UL << EXTI_IMR3_IM64_Pos)
8489#define EXTI_IMR3_IM64 EXTI_IMR3_IM64_Msk
8490#define EXTI_IMR3_IM65_Pos (1U)
8491#define EXTI_IMR3_IM65_Msk (0x1UL << EXTI_IMR3_IM65_Pos)
8492#define EXTI_IMR3_IM65 EXTI_IMR3_IM65_Msk
8493#define EXTI_IMR3_IM66_Pos (2U)
8494#define EXTI_IMR3_IM66_Msk (0x1UL << EXTI_IMR3_IM66_Pos)
8495#define EXTI_IMR3_IM66 EXTI_IMR3_IM66_Msk
8496#define EXTI_IMR3_IM67_Pos (3U)
8497#define EXTI_IMR3_IM67_Msk (0x1UL << EXTI_IMR3_IM67_Pos)
8498#define EXTI_IMR3_IM67 EXTI_IMR3_IM67_Msk
8499#define EXTI_IMR3_IM68_Pos (4U)
8500#define EXTI_IMR3_IM68_Msk (0x1UL << EXTI_IMR3_IM68_Pos)
8501#define EXTI_IMR3_IM68 EXTI_IMR3_IM68_Msk
8502#define EXTI_IMR3_IM69_Pos (5U)
8503#define EXTI_IMR3_IM69_Msk (0x1UL << EXTI_IMR3_IM69_Pos)
8504#define EXTI_IMR3_IM69 EXTI_IMR3_IM69_Msk
8505#define EXTI_IMR3_IM70_Pos (6U)
8506#define EXTI_IMR3_IM70_Msk (0x1UL << EXTI_IMR3_IM70_Pos)
8507#define EXTI_IMR3_IM70 EXTI_IMR3_IM70_Msk
8508#define EXTI_IMR3_IM71_Pos (7U)
8509#define EXTI_IMR3_IM71_Msk (0x1UL << EXTI_IMR3_IM71_Pos)
8510#define EXTI_IMR3_IM71 EXTI_IMR3_IM71_Msk
8511#define EXTI_IMR3_IM72_Pos (8U)
8512#define EXTI_IMR3_IM72_Msk (0x1UL << EXTI_IMR3_IM72_Pos)
8513#define EXTI_IMR3_IM72 EXTI_IMR3_IM72_Msk
8514#define EXTI_IMR3_IM73_Pos (9U)
8515#define EXTI_IMR3_IM73_Msk (0x1UL << EXTI_IMR3_IM73_Pos)
8516#define EXTI_IMR3_IM73 EXTI_IMR3_IM73_Msk
8517#define EXTI_IMR3_IM74_Pos (10U)
8518#define EXTI_IMR3_IM74_Msk (0x1UL << EXTI_IMR3_IM74_Pos)
8519#define EXTI_IMR3_IM74 EXTI_IMR3_IM74_Msk
8520#define EXTI_IMR3_IM77_Pos (13U)
8521#define EXTI_IMR3_IM77_Msk (0x1UL << EXTI_IMR3_IM77_Pos)
8522#define EXTI_IMR3_IM77 EXTI_IMR3_IM77_Msk
8523#define EXTI_IMR3_IM80_Pos (16U)
8524#define EXTI_IMR3_IM80_Msk (0x1UL << EXTI_IMR3_IM80_Pos)
8525#define EXTI_IMR3_IM80 EXTI_IMR3_IM80_Msk
8526#define EXTI_IMR3_IM82_Pos (18U)
8527#define EXTI_IMR3_IM82_Msk (0x1UL << EXTI_IMR3_IM82_Pos)
8528#define EXTI_IMR3_IM82 EXTI_IMR3_IM82_Msk
8529#define EXTI_IMR3_IM85_Pos (21U)
8530#define EXTI_IMR3_IM85_Msk (0x1UL << EXTI_IMR3_IM85_Pos)
8531#define EXTI_IMR3_IM85 EXTI_IMR3_IM85_Msk
8532#define EXTI_IMR3_IM87_Pos (23U)
8533#define EXTI_IMR3_IM87_Msk (0x1UL << EXTI_IMR3_IM87_Pos)
8534#define EXTI_IMR3_IM87 EXTI_IMR3_IM87_Msk
8537#define EXTI_IMR3_IM88_Pos (24U)
8538#define EXTI_IMR3_IM88_Msk (0x1UL << EXTI_IMR3_IM88_Pos)
8539#define EXTI_IMR3_IM88 EXTI_IMR3_IM88_Msk
8541/******************* Bit definition for EXTI_EMR3 register *******************/
8542#define EXTI_EMR3_EM_Pos (0U)
8543#define EXTI_EMR3_EM_Msk (0x01A527FFUL << EXTI_EMR3_EM_Pos)
8544#define EXTI_EMR3_EM EXTI_EMR3_EM_Msk
8545#define EXTI_EMR3_EM64_Pos (0U)
8546#define EXTI_EMR3_EM64_Msk (0x1UL << EXTI_EMR3_EM64_Pos)
8547#define EXTI_EMR3_EM64 EXTI_EMR3_EM64_Msk
8548#define EXTI_EMR3_EM65_Pos (1U)
8549#define EXTI_EMR3_EM65_Msk (0x1UL << EXTI_EMR3_EM65_Pos)
8550#define EXTI_EMR3_EM65 EXTI_EMR3_EM65_Msk
8551#define EXTI_EMR3_EM66_Pos (2U)
8552#define EXTI_EMR3_EM66_Msk (0x1UL << EXTI_EMR3_EM66_Pos)
8553#define EXTI_EMR3_EM66 EXTI_EMR3_EM66_Msk
8554#define EXTI_EMR3_EM67_Pos (3U)
8555#define EXTI_EMR3_EM67_Msk (0x1UL << EXTI_EMR3_EM67_Pos)
8556#define EXTI_EMR3_EM67 EXTI_EMR3_EM67_Msk
8557#define EXTI_EMR3_EM68_Pos (4U)
8558#define EXTI_EMR3_EM68_Msk (0x1UL << EXTI_EMR3_EM68_Pos)
8559#define EXTI_EMR3_EM68 EXTI_EMR3_EM68_Msk
8560#define EXTI_EMR3_EM69_Pos (5U)
8561#define EXTI_EMR3_EM69_Msk (0x1UL << EXTI_EMR3_EM69_Pos)
8562#define EXTI_EMR3_EM69 EXTI_EMR3_EM69_Msk
8563#define EXTI_EMR3_EM70_Pos (6U)
8564#define EXTI_EMR3_EM70_Msk (0x1UL << EXTI_EMR3_EM70_Pos)
8565#define EXTI_EMR3_EM70 EXTI_EMR3_EM70_Msk
8566#define EXTI_EMR3_EM71_Pos (7U)
8567#define EXTI_EMR3_EM71_Msk (0x1UL << EXTI_EMR3_EM71_Pos)
8568#define EXTI_EMR3_EM71 EXTI_EMR3_EM71_Msk
8569#define EXTI_EMR3_EM72_Pos (8U)
8570#define EXTI_EMR3_EM72_Msk (0x1UL << EXTI_EMR3_EM72_Pos)
8571#define EXTI_EMR3_EM72 EXTI_EMR3_EM72_Msk
8572#define EXTI_EMR3_EM73_Pos (9U)
8573#define EXTI_EMR3_EM73_Msk (0x1UL << EXTI_EMR3_EM73_Pos)
8574#define EXTI_EMR3_EM73 EXTI_EMR3_EM73_Msk
8575#define EXTI_EMR3_EM74_Pos (10U)
8576#define EXTI_EMR3_EM74_Msk (0x1UL << EXTI_EMR3_EM74_Pos)
8577#define EXTI_EMR3_EM74 EXTI_EMR3_EM74_Msk
8578#define EXTI_EMR3_EM77_Pos (13U)
8579#define EXTI_EMR3_EM77_Msk (0x1UL << EXTI_EMR3_EM77_Pos)
8580#define EXTI_EMR3_EM77 EXTI_EMR3_EM77_Msk
8581#define EXTI_EMR3_EM80_Pos (16U)
8582#define EXTI_EMR3_EM80_Msk (0x1UL << EXTI_EMR3_EM80_Pos)
8583#define EXTI_EMR3_EM80 EXTI_EMR3_EM80_Msk
8584#define EXTI_EMR3_EM81_Pos (17U)
8585#define EXTI_EMR3_EM81_Msk (0x1UL << EXTI_EMR3_EM81_Pos)
8586#define EXTI_EMR3_EM81 EXTI_EMR3_EM81_Msk
8587#define EXTI_EMR3_EM82_Pos (18U)
8588#define EXTI_EMR3_EM82_Msk (0x1UL << EXTI_EMR3_EM82_Pos)
8589#define EXTI_EMR3_EM82 EXTI_EMR3_EM82_Msk
8590#define EXTI_EMR3_EM85_Pos (21U)
8591#define EXTI_EMR3_EM85_Msk (0x1UL << EXTI_EMR3_EM85_Pos)
8592#define EXTI_EMR3_EM85 EXTI_EMR3_EM85_Msk
8593#define EXTI_EMR3_EM87_Pos (23U)
8594#define EXTI_EMR3_EM87_Msk (0x1UL << EXTI_EMR3_EM87_Pos)
8595#define EXTI_EMR3_EM87 EXTI_EMR3_EM87_Msk
8597#define EXTI_EMR3_EM88_Pos (24U)
8598#define EXTI_EMR3_EM88_Msk (0x1UL << EXTI_EMR3_EM88_Pos)
8599#define EXTI_EMR3_EM88 EXTI_EMR3_EM88_Msk
8601/******************* Bit definition for EXTI_PR3 register ********************/
8602#define EXTI_PR3_PR_Pos (18U)
8603#define EXTI_PR3_PR_Msk (0x9UL << EXTI_PR3_PR_Pos)
8604#define EXTI_PR3_PR EXTI_PR3_PR_Msk
8605#define EXTI_PR3_PR82_Pos (18U)
8606#define EXTI_PR3_PR82_Msk (0x1UL << EXTI_PR3_PR82_Pos)
8607#define EXTI_PR3_PR82 EXTI_PR3_PR82_Msk
8608#define EXTI_PR3_PR85_Pos (21U)
8609#define EXTI_PR3_PR85_Msk (0x1UL << EXTI_PR3_PR85_Pos)
8610#define EXTI_PR3_PR85 EXTI_PR3_PR85_Msk
8611/******************************************************************************/
8612/* */
8613/* FLASH */
8614/* */
8615/******************************************************************************/
8616/*
8617* @brief FLASH Global Defines
8618*/
8619#define FLASH_SIZE_DATA_REGISTER 0x08FFF80CU
8620#define FLASH_SECTOR_TOTAL 128U /* 128 sectors */
8621#define FLASH_SIZE ((((*((uint16_t *)FLASH_SIZE_DATA_REGISTER)) == 0xFFFFU)) ? 0x200000U : \
8622 ((((*((uint16_t *)FLASH_SIZE_DATA_REGISTER)) == 0x0000U)) ? 0x200000U : \
8623 (((uint32_t)(*((uint16_t *)FLASH_SIZE_DATA_REGISTER)) & (0x0FFFU)) << 10U))) /* 2 MB */
8624#define FLASH_BANK_SIZE (FLASH_SIZE >> 1) /* 1 MB */
8625#define FLASH_SECTOR_SIZE 0x00002000UL /* 8 KB */
8626#define FLASH_LATENCY_DEFAULT FLASH_ACR_LATENCY_3WS /* FLASH Three Latency cycles */
8627#define FLASH_NB_32BITWORD_IN_FLASHWORD 4U /* 128 bits */
8628#define DUAL_BANK /* Dual-bank Flash */
8629
8630/******************* Bits definition for FLASH_ACR register **********************/
8631#define FLASH_ACR_LATENCY_Pos (0U)
8632#define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos)
8633#define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
8634#define FLASH_ACR_LATENCY_0WS (0x00000000UL)
8635#define FLASH_ACR_LATENCY_1WS (0x00000001UL)
8636#define FLASH_ACR_LATENCY_2WS (0x00000002UL)
8637#define FLASH_ACR_LATENCY_3WS (0x00000003UL)
8638#define FLASH_ACR_LATENCY_4WS (0x00000004UL)
8639#define FLASH_ACR_LATENCY_5WS (0x00000005UL)
8640#define FLASH_ACR_LATENCY_6WS (0x00000006UL)
8641#define FLASH_ACR_LATENCY_7WS (0x00000007UL)
8642
8643#define FLASH_ACR_WRHIGHFREQ_Pos (4U)
8644#define FLASH_ACR_WRHIGHFREQ_Msk (0x3UL << FLASH_ACR_WRHIGHFREQ_Pos)
8645#define FLASH_ACR_WRHIGHFREQ FLASH_ACR_WRHIGHFREQ_Msk
8646#define FLASH_ACR_WRHIGHFREQ_0 (0x1UL << FLASH_ACR_WRHIGHFREQ_Pos)
8647#define FLASH_ACR_WRHIGHFREQ_1 (0x2UL << FLASH_ACR_WRHIGHFREQ_Pos)
8649/* Legacy FLASH Latency defines */
8650#define FLASH_ACR_LATENCY_8WS (0x00000008UL)
8651#define FLASH_ACR_LATENCY_9WS (0x00000009UL)
8652#define FLASH_ACR_LATENCY_10WS (0x0000000AUL)
8653#define FLASH_ACR_LATENCY_11WS (0x0000000BUL)
8654#define FLASH_ACR_LATENCY_12WS (0x0000000CUL)
8655#define FLASH_ACR_LATENCY_13WS (0x0000000DUL)
8656#define FLASH_ACR_LATENCY_14WS (0x0000000EUL)
8657#define FLASH_ACR_LATENCY_15WS (0x0000000FUL)
8658/******************* Bits definition for FLASH_CR register ***********************/
8659#define FLASH_CR_LOCK_Pos (0U)
8660#define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos)
8661#define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
8662#define FLASH_CR_PG_Pos (1U)
8663#define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos)
8664#define FLASH_CR_PG FLASH_CR_PG_Msk
8665#define FLASH_CR_SER_Pos (2U)
8666#define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos)
8667#define FLASH_CR_SER FLASH_CR_SER_Msk
8668#define FLASH_CR_BER_Pos (3U)
8669#define FLASH_CR_BER_Msk (0x1UL << FLASH_CR_BER_Pos)
8670#define FLASH_CR_BER FLASH_CR_BER_Msk
8671#define FLASH_CR_FW_Pos (4U)
8672#define FLASH_CR_FW_Msk (0x1UL << FLASH_CR_FW_Pos)
8673#define FLASH_CR_FW FLASH_CR_FW_Msk
8674#define FLASH_CR_START_Pos (5U)
8675#define FLASH_CR_START_Msk (0x1UL << FLASH_CR_START_Pos)
8676#define FLASH_CR_START FLASH_CR_START_Msk
8677#define FLASH_CR_SNB_Pos (6U)
8678#define FLASH_CR_SNB_Msk (0x7FUL << FLASH_CR_SNB_Pos)
8679#define FLASH_CR_SNB FLASH_CR_SNB_Msk
8680#define FLASH_CR_SNB_0 (0x01UL << FLASH_CR_SNB_Pos)
8681#define FLASH_CR_SNB_1 (0x02UL << FLASH_CR_SNB_Pos)
8682#define FLASH_CR_SNB_2 (0x04UL << FLASH_CR_SNB_Pos)
8683#define FLASH_CR_SNB_3 (0x08UL << FLASH_CR_SNB_Pos)
8684#define FLASH_CR_SNB_4 (0x10UL << FLASH_CR_SNB_Pos)
8685#define FLASH_CR_SNB_5 (0x20UL << FLASH_CR_SNB_Pos)
8686#define FLASH_CR_SNB_6 (0x40UL << FLASH_CR_SNB_Pos)
8687#define FLASH_CR_CRC_EN_Pos (15U)
8688#define FLASH_CR_CRC_EN_Msk (0x1UL << FLASH_CR_CRC_EN_Pos)
8689#define FLASH_CR_CRC_EN FLASH_CR_CRC_EN_Msk
8690#define FLASH_CR_EOPIE_Pos (16U)
8691#define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos)
8692#define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
8693#define FLASH_CR_WRPERRIE_Pos (17U)
8694#define FLASH_CR_WRPERRIE_Msk (0x1UL << FLASH_CR_WRPERRIE_Pos)
8695#define FLASH_CR_WRPERRIE FLASH_CR_WRPERRIE_Msk
8696#define FLASH_CR_PGSERRIE_Pos (18U)
8697#define FLASH_CR_PGSERRIE_Msk (0x1UL << FLASH_CR_PGSERRIE_Pos)
8698#define FLASH_CR_PGSERRIE FLASH_CR_PGSERRIE_Msk
8699#define FLASH_CR_STRBERRIE_Pos (19U)
8700#define FLASH_CR_STRBERRIE_Msk (0x1UL << FLASH_CR_STRBERRIE_Pos)
8701#define FLASH_CR_STRBERRIE FLASH_CR_STRBERRIE_Msk
8702#define FLASH_CR_INCERRIE_Pos (21U)
8703#define FLASH_CR_INCERRIE_Msk (0x1UL << FLASH_CR_INCERRIE_Pos)
8704#define FLASH_CR_INCERRIE FLASH_CR_INCERRIE_Msk
8705#define FLASH_CR_RDPERRIE_Pos (23U)
8706#define FLASH_CR_RDPERRIE_Msk (0x1UL << FLASH_CR_RDPERRIE_Pos)
8707#define FLASH_CR_RDPERRIE FLASH_CR_RDPERRIE_Msk
8708#define FLASH_CR_RDSERRIE_Pos (24U)
8709#define FLASH_CR_RDSERRIE_Msk (0x1UL << FLASH_CR_RDSERRIE_Pos)
8710#define FLASH_CR_RDSERRIE FLASH_CR_RDSERRIE_Msk
8711#define FLASH_CR_SNECCERRIE_Pos (25U)
8712#define FLASH_CR_SNECCERRIE_Msk (0x1UL << FLASH_CR_SNECCERRIE_Pos)
8713#define FLASH_CR_SNECCERRIE FLASH_CR_SNECCERRIE_Msk
8714#define FLASH_CR_DBECCERRIE_Pos (26U)
8715#define FLASH_CR_DBECCERRIE_Msk (0x1UL << FLASH_CR_DBECCERRIE_Pos)
8716#define FLASH_CR_DBECCERRIE FLASH_CR_DBECCERRIE_Msk
8717#define FLASH_CR_CRCENDIE_Pos (27U)
8718#define FLASH_CR_CRCENDIE_Msk (0x1UL << FLASH_CR_CRCENDIE_Pos)
8719#define FLASH_CR_CRCENDIE FLASH_CR_CRCENDIE_Msk
8720#define FLASH_CR_CRCRDERRIE_Pos (28U)
8721#define FLASH_CR_CRCRDERRIE_Msk (0x1UL << FLASH_CR_CRCRDERRIE_Pos)
8722#define FLASH_CR_CRCRDERRIE FLASH_CR_CRCRDERRIE_Msk
8724/******************* Bits definition for FLASH_SR register ***********************/
8725#define FLASH_SR_BSY_Pos (0U)
8726#define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos)
8727#define FLASH_SR_BSY FLASH_SR_BSY_Msk
8728#define FLASH_SR_WBNE_Pos (1U)
8729#define FLASH_SR_WBNE_Msk (0x1UL << FLASH_SR_WBNE_Pos)
8730#define FLASH_SR_WBNE FLASH_SR_WBNE_Msk
8731#define FLASH_SR_QW_Pos (2U)
8732#define FLASH_SR_QW_Msk (0x1UL << FLASH_SR_QW_Pos)
8733#define FLASH_SR_QW FLASH_SR_QW_Msk
8734#define FLASH_SR_CRC_BUSY_Pos (3U)
8735#define FLASH_SR_CRC_BUSY_Msk (0x1UL << FLASH_SR_CRC_BUSY_Pos)
8736#define FLASH_SR_CRC_BUSY FLASH_SR_CRC_BUSY_Msk
8737#define FLASH_SR_EOP_Pos (16U)
8738#define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos)
8739#define FLASH_SR_EOP FLASH_SR_EOP_Msk
8740#define FLASH_SR_WRPERR_Pos (17U)
8741#define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos)
8742#define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
8743#define FLASH_SR_PGSERR_Pos (18U)
8744#define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos)
8745#define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
8746#define FLASH_SR_STRBERR_Pos (19U)
8747#define FLASH_SR_STRBERR_Msk (0x1UL << FLASH_SR_STRBERR_Pos)
8748#define FLASH_SR_STRBERR FLASH_SR_STRBERR_Msk
8749#define FLASH_SR_INCERR_Pos (21U)
8750#define FLASH_SR_INCERR_Msk (0x1UL << FLASH_SR_INCERR_Pos)
8751#define FLASH_SR_INCERR FLASH_SR_INCERR_Msk
8752#define FLASH_SR_RDPERR_Pos (23U)
8753#define FLASH_SR_RDPERR_Msk (0x1UL << FLASH_SR_RDPERR_Pos)
8754#define FLASH_SR_RDPERR FLASH_SR_RDPERR_Msk
8755#define FLASH_SR_RDSERR_Pos (24U)
8756#define FLASH_SR_RDSERR_Msk (0x1UL << FLASH_SR_RDSERR_Pos)
8757#define FLASH_SR_RDSERR FLASH_SR_RDSERR_Msk
8758#define FLASH_SR_SNECCERR_Pos (25U)
8759#define FLASH_SR_SNECCERR_Msk (0x1UL << FLASH_SR_SNECCERR_Pos)
8760#define FLASH_SR_SNECCERR FLASH_SR_SNECCERR_Msk
8761#define FLASH_SR_DBECCERR_Pos (26U)
8762#define FLASH_SR_DBECCERR_Msk (0x1UL << FLASH_SR_DBECCERR_Pos)
8763#define FLASH_SR_DBECCERR FLASH_SR_DBECCERR_Msk
8764#define FLASH_SR_CRCEND_Pos (27U)
8765#define FLASH_SR_CRCEND_Msk (0x1UL << FLASH_SR_CRCEND_Pos)
8766#define FLASH_SR_CRCEND FLASH_SR_CRCEND_Msk
8767#define FLASH_SR_CRCRDERR_Pos (28U)
8768#define FLASH_SR_CRCRDERR_Msk (0x1UL << FLASH_SR_CRCRDERR_Pos)
8769#define FLASH_SR_CRCRDERR FLASH_SR_CRCRDERR_Msk
8771/******************* Bits definition for FLASH_CCR register *******************/
8772#define FLASH_CCR_CLR_EOP_Pos (16U)
8773#define FLASH_CCR_CLR_EOP_Msk (0x1UL << FLASH_CCR_CLR_EOP_Pos)
8774#define FLASH_CCR_CLR_EOP FLASH_CCR_CLR_EOP_Msk
8775#define FLASH_CCR_CLR_WRPERR_Pos (17U)
8776#define FLASH_CCR_CLR_WRPERR_Msk (0x1UL << FLASH_CCR_CLR_WRPERR_Pos)
8777#define FLASH_CCR_CLR_WRPERR FLASH_CCR_CLR_WRPERR_Msk
8778#define FLASH_CCR_CLR_PGSERR_Pos (18U)
8779#define FLASH_CCR_CLR_PGSERR_Msk (0x1UL << FLASH_CCR_CLR_PGSERR_Pos)
8780#define FLASH_CCR_CLR_PGSERR FLASH_CCR_CLR_PGSERR_Msk
8781#define FLASH_CCR_CLR_STRBERR_Pos (19U)
8782#define FLASH_CCR_CLR_STRBERR_Msk (0x1UL << FLASH_CCR_CLR_STRBERR_Pos)
8783#define FLASH_CCR_CLR_STRBERR FLASH_CCR_CLR_STRBERR_Msk
8784#define FLASH_CCR_CLR_INCERR_Pos (21U)
8785#define FLASH_CCR_CLR_INCERR_Msk (0x1UL << FLASH_CCR_CLR_INCERR_Pos)
8786#define FLASH_CCR_CLR_INCERR FLASH_CCR_CLR_INCERR_Msk
8787#define FLASH_CCR_CLR_RDPERR_Pos (23U)
8788#define FLASH_CCR_CLR_RDPERR_Msk (0x1UL << FLASH_CCR_CLR_RDPERR_Pos)
8789#define FLASH_CCR_CLR_RDPERR FLASH_CCR_CLR_RDPERR_Msk
8790#define FLASH_CCR_CLR_RDSERR_Pos (24U)
8791#define FLASH_CCR_CLR_RDSERR_Msk (0x1UL << FLASH_CCR_CLR_RDSERR_Pos)
8792#define FLASH_CCR_CLR_RDSERR FLASH_CCR_CLR_RDSERR_Msk
8793#define FLASH_CCR_CLR_SNECCERR_Pos (25U)
8794#define FLASH_CCR_CLR_SNECCERR_Msk (0x1UL << FLASH_CCR_CLR_SNECCERR_Pos)
8795#define FLASH_CCR_CLR_SNECCERR FLASH_CCR_CLR_SNECCERR_Msk
8796#define FLASH_CCR_CLR_DBECCERR_Pos (26U)
8797#define FLASH_CCR_CLR_DBECCERR_Msk (0x1UL << FLASH_CCR_CLR_DBECCERR_Pos)
8798#define FLASH_CCR_CLR_DBECCERR FLASH_CCR_CLR_DBECCERR_Msk
8799#define FLASH_CCR_CLR_CRCEND_Pos (27U)
8800#define FLASH_CCR_CLR_CRCEND_Msk (0x1UL << FLASH_CCR_CLR_CRCEND_Pos)
8801#define FLASH_CCR_CLR_CRCEND FLASH_CCR_CLR_CRCEND_Msk
8802#define FLASH_CCR_CLR_CRCRDERR_Pos (28U)
8803#define FLASH_CCR_CLR_CRCRDERR_Msk (0x1UL << FLASH_CCR_CLR_CRCRDERR_Pos)
8804#define FLASH_CCR_CLR_CRCRDERR FLASH_CCR_CLR_CRCRDERR_Msk
8806/******************* Bits definition for FLASH_OPTCR register *******************/
8807#define FLASH_OPTCR_OPTLOCK_Pos (0U)
8808#define FLASH_OPTCR_OPTLOCK_Msk (0x1UL << FLASH_OPTCR_OPTLOCK_Pos)
8809#define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk
8810#define FLASH_OPTCR_OPTSTART_Pos (1U)
8811#define FLASH_OPTCR_OPTSTART_Msk (0x1UL << FLASH_OPTCR_OPTSTART_Pos)
8812#define FLASH_OPTCR_OPTSTART FLASH_OPTCR_OPTSTART_Msk
8813#define FLASH_OPTCR_MER_Pos (4U)
8814#define FLASH_OPTCR_MER_Msk (0x1UL << FLASH_OPTCR_MER_Pos)
8815#define FLASH_OPTCR_MER FLASH_OPTCR_MER_Msk
8816#define FLASH_OPTCR_PG_OTP_Pos (5U)
8817#define FLASH_OPTCR_PG_OTP_Msk (0x1UL << FLASH_OPTCR_PG_OTP_Pos)
8818#define FLASH_OPTCR_PG_OTP FLASH_OPTCR_PG_OTP_Msk
8819#define FLASH_OPTCR_OPTCHANGEERRIE_Pos (30U)
8820#define FLASH_OPTCR_OPTCHANGEERRIE_Msk (0x1UL << FLASH_OPTCR_OPTCHANGEERRIE_Pos)
8821#define FLASH_OPTCR_OPTCHANGEERRIE FLASH_OPTCR_OPTCHANGEERRIE_Msk
8822#define FLASH_OPTCR_SWAP_BANK_Pos (31U)
8823#define FLASH_OPTCR_SWAP_BANK_Msk (0x1UL << FLASH_OPTCR_SWAP_BANK_Pos)
8824#define FLASH_OPTCR_SWAP_BANK FLASH_OPTCR_SWAP_BANK_Msk
8826/******************* Bits definition for FLASH_OPTSR register ***************/
8827#define FLASH_OPTSR_OPT_BUSY_Pos (0U)
8828#define FLASH_OPTSR_OPT_BUSY_Msk (0x1UL << FLASH_OPTSR_OPT_BUSY_Pos)
8829#define FLASH_OPTSR_OPT_BUSY FLASH_OPTSR_OPT_BUSY_Msk
8830#define FLASH_OPTSR_BOR_LEV_Pos (2U)
8831#define FLASH_OPTSR_BOR_LEV_Msk (0x3UL << FLASH_OPTSR_BOR_LEV_Pos)
8832#define FLASH_OPTSR_BOR_LEV FLASH_OPTSR_BOR_LEV_Msk
8833#define FLASH_OPTSR_BOR_LEV_0 (0x1UL << FLASH_OPTSR_BOR_LEV_Pos)
8834#define FLASH_OPTSR_BOR_LEV_1 (0x2UL << FLASH_OPTSR_BOR_LEV_Pos)
8835#define FLASH_OPTSR_IWDG1_SW_Pos (4U)
8836#define FLASH_OPTSR_IWDG1_SW_Msk (0x1UL << FLASH_OPTSR_IWDG1_SW_Pos)
8837#define FLASH_OPTSR_IWDG1_SW FLASH_OPTSR_IWDG1_SW_Msk
8838#define FLASH_OPTSR_NRST_STOP_D1_Pos (6U)
8839#define FLASH_OPTSR_NRST_STOP_D1_Msk (0x1UL << FLASH_OPTSR_NRST_STOP_D1_Pos)
8840#define FLASH_OPTSR_NRST_STOP_D1 FLASH_OPTSR_NRST_STOP_D1_Msk
8841#define FLASH_OPTSR_NRST_STBY_D1_Pos (7U)
8842#define FLASH_OPTSR_NRST_STBY_D1_Msk (0x1UL << FLASH_OPTSR_NRST_STBY_D1_Pos)
8843#define FLASH_OPTSR_NRST_STBY_D1 FLASH_OPTSR_NRST_STBY_D1_Msk
8844#define FLASH_OPTSR_RDP_Pos (8U)
8845#define FLASH_OPTSR_RDP_Msk (0xFFUL << FLASH_OPTSR_RDP_Pos)
8846#define FLASH_OPTSR_RDP FLASH_OPTSR_RDP_Msk
8847#define FLASH_OPTSR_VDDMMC_HSLV_Pos (16U)
8848#define FLASH_OPTSR_VDDMMC_HSLV_Msk (0x1UL << FLASH_OPTSR_VDDMMC_HSLV_Pos)
8849#define FLASH_OPTSR_VDDMMC_HSLV FLASH_OPTSR_VDDMMC_HSLV_Msk
8850#define FLASH_OPTSR_FZ_IWDG_STOP_Pos (17U)
8851#define FLASH_OPTSR_FZ_IWDG_STOP_Msk (0x1UL << FLASH_OPTSR_FZ_IWDG_STOP_Pos)
8852#define FLASH_OPTSR_FZ_IWDG_STOP FLASH_OPTSR_FZ_IWDG_STOP_Msk
8853#define FLASH_OPTSR_FZ_IWDG_SDBY_Pos (18U)
8854#define FLASH_OPTSR_FZ_IWDG_SDBY_Msk (0x1UL << FLASH_OPTSR_FZ_IWDG_SDBY_Pos)
8855#define FLASH_OPTSR_FZ_IWDG_SDBY FLASH_OPTSR_FZ_IWDG_SDBY_Msk
8856#define FLASH_OPTSR_ST_RAM_SIZE_Pos (19U)
8857#define FLASH_OPTSR_ST_RAM_SIZE_Msk (0x3UL << FLASH_OPTSR_ST_RAM_SIZE_Pos)
8858#define FLASH_OPTSR_ST_RAM_SIZE FLASH_OPTSR_ST_RAM_SIZE_Msk
8859#define FLASH_OPTSR_ST_RAM_SIZE_0 (0x1UL << FLASH_OPTSR_ST_RAM_SIZE_Pos)
8860#define FLASH_OPTSR_ST_RAM_SIZE_1 (0x2UL << FLASH_OPTSR_ST_RAM_SIZE_Pos)
8861#define FLASH_OPTSR_SECURITY_Pos (21U)
8862#define FLASH_OPTSR_SECURITY_Msk (0x1UL << FLASH_OPTSR_SECURITY_Pos)
8863#define FLASH_OPTSR_SECURITY FLASH_OPTSR_SECURITY_Msk
8864#define FLASH_OPTSR_IO_HSLV_Pos (29U)
8865#define FLASH_OPTSR_IO_HSLV_Msk (0x1UL << FLASH_OPTSR_IO_HSLV_Pos)
8866#define FLASH_OPTSR_IO_HSLV FLASH_OPTSR_IO_HSLV_Msk
8867#define FLASH_OPTSR_OPTCHANGEERR_Pos (30U)
8868#define FLASH_OPTSR_OPTCHANGEERR_Msk (0x1UL << FLASH_OPTSR_OPTCHANGEERR_Pos)
8869#define FLASH_OPTSR_OPTCHANGEERR FLASH_OPTSR_OPTCHANGEERR_Msk
8870#define FLASH_OPTSR_SWAP_BANK_OPT_Pos (31U)
8871#define FLASH_OPTSR_SWAP_BANK_OPT_Msk (0x1UL << FLASH_OPTSR_SWAP_BANK_OPT_Pos)
8872#define FLASH_OPTSR_SWAP_BANK_OPT FLASH_OPTSR_SWAP_BANK_OPT_Msk
8874/******************* Bits definition for FLASH_OPTCCR register *******************/
8875#define FLASH_OPTCCR_CLR_OPTCHANGEERR_Pos (30U)
8876#define FLASH_OPTCCR_CLR_OPTCHANGEERR_Msk (0x1UL << FLASH_OPTCCR_CLR_OPTCHANGEERR_Pos)
8877#define FLASH_OPTCCR_CLR_OPTCHANGEERR FLASH_OPTCCR_CLR_OPTCHANGEERR_Msk
8879/******************* Bits definition for FLASH_PRAR register *********************/
8880#define FLASH_PRAR_PROT_AREA_START_Pos (0U)
8881#define FLASH_PRAR_PROT_AREA_START_Msk (0xFFFUL << FLASH_PRAR_PROT_AREA_START_Pos)
8882#define FLASH_PRAR_PROT_AREA_START FLASH_PRAR_PROT_AREA_START_Msk
8883#define FLASH_PRAR_PROT_AREA_END_Pos (16U)
8884#define FLASH_PRAR_PROT_AREA_END_Msk (0xFFFUL << FLASH_PRAR_PROT_AREA_END_Pos)
8885#define FLASH_PRAR_PROT_AREA_END FLASH_PRAR_PROT_AREA_END_Msk
8886#define FLASH_PRAR_DMEP_Pos (31U)
8887#define FLASH_PRAR_DMEP_Msk (0x1UL << FLASH_PRAR_DMEP_Pos)
8888#define FLASH_PRAR_DMEP FLASH_PRAR_DMEP_Msk
8890/******************* Bits definition for FLASH_SCAR register *********************/
8891#define FLASH_SCAR_SEC_AREA_START_Pos (0U)
8892#define FLASH_SCAR_SEC_AREA_START_Msk (0xFFFUL << FLASH_SCAR_SEC_AREA_START_Pos)
8893#define FLASH_SCAR_SEC_AREA_START FLASH_SCAR_SEC_AREA_START_Msk
8894#define FLASH_SCAR_SEC_AREA_END_Pos (16U)
8895#define FLASH_SCAR_SEC_AREA_END_Msk (0xFFFUL << FLASH_SCAR_SEC_AREA_END_Pos)
8896#define FLASH_SCAR_SEC_AREA_END FLASH_SCAR_SEC_AREA_END_Msk
8897#define FLASH_SCAR_DMES_Pos (31U)
8898#define FLASH_SCAR_DMES_Msk (0x1UL << FLASH_SCAR_DMES_Pos)
8899#define FLASH_SCAR_DMES FLASH_SCAR_DMES_Msk
8901/******************* Bits definition for FLASH_WPSN register *********************/
8902#define FLASH_WPSN_WRPSN_Pos (0U)
8903#define FLASH_WPSN_WRPSN_Msk (0xFFFFFFFFUL << FLASH_WPSN_WRPSN_Pos)
8904#define FLASH_WPSN_WRPSN FLASH_WPSN_WRPSN_Msk
8906/******************* Bits definition for FLASH_BOOT_CUR register ****************/
8907#define FLASH_BOOT_ADD0_Pos (0U)
8908#define FLASH_BOOT_ADD0_Msk (0xFFFFUL << FLASH_BOOT_ADD0_Pos)
8909#define FLASH_BOOT_ADD0 FLASH_BOOT_ADD0_Msk
8910#define FLASH_BOOT_ADD1_Pos (16U)
8911#define FLASH_BOOT_ADD1_Msk (0xFFFFUL << FLASH_BOOT_ADD1_Pos)
8912#define FLASH_BOOT_ADD1 FLASH_BOOT_ADD1_Msk
8915/******************* Bits definition for FLASH_CRCCR register ********************/
8916#define FLASH_CRCCR_CRC_SECT_Pos (0U)
8917#define FLASH_CRCCR_CRC_SECT_Msk (0x3FUL << FLASH_CRCCR_CRC_SECT_Pos)
8918#define FLASH_CRCCR_CRC_SECT FLASH_CRCCR_CRC_SECT_Msk
8919#define FLASH_CRCCR_CRC_BY_SECT_Pos (8U)
8920#define FLASH_CRCCR_CRC_BY_SECT_Msk (0x1UL << FLASH_CRCCR_CRC_BY_SECT_Pos)
8921#define FLASH_CRCCR_CRC_BY_SECT FLASH_CRCCR_CRC_BY_SECT_Msk
8922#define FLASH_CRCCR_ADD_SECT_Pos (9U)
8923#define FLASH_CRCCR_ADD_SECT_Msk (0x1UL << FLASH_CRCCR_ADD_SECT_Pos)
8924#define FLASH_CRCCR_ADD_SECT FLASH_CRCCR_ADD_SECT_Msk
8925#define FLASH_CRCCR_CLEAN_SECT_Pos (10U)
8926#define FLASH_CRCCR_CLEAN_SECT_Msk (0x1UL << FLASH_CRCCR_CLEAN_SECT_Pos)
8927#define FLASH_CRCCR_CLEAN_SECT FLASH_CRCCR_CLEAN_SECT_Msk
8928#define FLASH_CRCCR_START_CRC_Pos (16U)
8929#define FLASH_CRCCR_START_CRC_Msk (0x1UL << FLASH_CRCCR_START_CRC_Pos)
8930#define FLASH_CRCCR_START_CRC FLASH_CRCCR_START_CRC_Msk
8931#define FLASH_CRCCR_CLEAN_CRC_Pos (17U)
8932#define FLASH_CRCCR_CLEAN_CRC_Msk (0x1UL << FLASH_CRCCR_CLEAN_CRC_Pos)
8933#define FLASH_CRCCR_CLEAN_CRC FLASH_CRCCR_CLEAN_CRC_Msk
8934#define FLASH_CRCCR_CRC_BURST_Pos (20U)
8935#define FLASH_CRCCR_CRC_BURST_Msk (0x3UL << FLASH_CRCCR_CRC_BURST_Pos)
8936#define FLASH_CRCCR_CRC_BURST FLASH_CRCCR_CRC_BURST_Msk
8937#define FLASH_CRCCR_CRC_BURST_0 (0x1UL << FLASH_CRCCR_CRC_BURST_Pos)
8938#define FLASH_CRCCR_CRC_BURST_1 (0x2UL << FLASH_CRCCR_CRC_BURST_Pos)
8939#define FLASH_CRCCR_ALL_BANK_Pos (22U)
8940#define FLASH_CRCCR_ALL_BANK_Msk (0x1UL << FLASH_CRCCR_ALL_BANK_Pos)
8941#define FLASH_CRCCR_ALL_BANK FLASH_CRCCR_ALL_BANK_Msk
8943/******************* Bits definition for FLASH_CRCSADD register ****************/
8944#define FLASH_CRCSADD_CRC_START_ADDR_Pos (0U)
8945#define FLASH_CRCSADD_CRC_START_ADDR_Msk (0xFFFFFFFFUL << FLASH_CRCSADD_CRC_START_ADDR_Pos)
8946#define FLASH_CRCSADD_CRC_START_ADDR FLASH_CRCSADD_CRC_START_ADDR_Msk
8948/******************* Bits definition for FLASH_CRCEADD register ****************/
8949#define FLASH_CRCEADD_CRC_END_ADDR_Pos (0U)
8950#define FLASH_CRCEADD_CRC_END_ADDR_Msk (0xFFFFFFFFUL << FLASH_CRCEADD_CRC_END_ADDR_Pos)
8951#define FLASH_CRCEADD_CRC_END_ADDR FLASH_CRCEADD_CRC_END_ADDR_Msk
8953/******************* Bits definition for FLASH_CRCDATA register ***************/
8954#define FLASH_CRCDATA_CRC_DATA_Pos (0U)
8955#define FLASH_CRCDATA_CRC_DATA_Msk (0xFFFFFFFFUL << FLASH_CRCDATA_CRC_DATA_Pos)
8956#define FLASH_CRCDATA_CRC_DATA FLASH_CRCDATA_CRC_DATA_Msk
8958/******************* Bits definition for FLASH_ECC_FA register *******************/
8959#define FLASH_ECC_FA_FAIL_ECC_ADDR_Pos (0U)
8960#define FLASH_ECC_FA_FAIL_ECC_ADDR_Msk (0xFFFFUL << FLASH_ECC_FA_FAIL_ECC_ADDR_Pos)
8961#define FLASH_ECC_FA_FAIL_ECC_ADDR FLASH_ECC_FA_FAIL_ECC_ADDR_Msk
8962#define FLASH_ECC_FA_OTP_FAIL_ECC_Pos (31U)
8963#define FLASH_ECC_FA_OTP_FAIL_ECC_Msk (0x1UL << FLASH_ECC_FA_OTP_FAIL_ECC_Pos)
8964#define FLASH_ECC_FA_OTP_FAIL_ECC FLASH_ECC_FA_OTP_FAIL_ECC_Msk
8966/******************* Bits definition for FLASH_OTPBL register *******************/
8967#define FLASH_OTPBL_LOCKBL_Pos (0U)
8968#define FLASH_OTPBL_LOCKBL_Msk (0xFFFFUL << FLASH_OTPBL_LOCKBL_Pos)
8969#define FLASH_OTPBL_LOCKBL FLASH_OTPBL_LOCKBL_Msk
8971/******************************************************************************/
8972/* */
8973/* Flexible Memory Controller */
8974/* */
8975/******************************************************************************/
8976/****************** Bit definition for FMC_BCR1 register *******************/
8977#define FMC_BCR1_CCLKEN_Pos (20U)
8978#define FMC_BCR1_CCLKEN_Msk (0x1UL << FMC_BCR1_CCLKEN_Pos)
8979#define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk
8980#define FMC_BCR1_WFDIS_Pos (21U)
8981#define FMC_BCR1_WFDIS_Msk (0x1UL << FMC_BCR1_WFDIS_Pos)
8982#define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk
8984#define FMC_BCR1_BMAP_Pos (24U)
8985#define FMC_BCR1_BMAP_Msk (0x3UL << FMC_BCR1_BMAP_Pos)
8986#define FMC_BCR1_BMAP FMC_BCR1_BMAP_Msk
8987#define FMC_BCR1_BMAP_0 (0x1UL << FMC_BCR1_BMAP_Pos)
8988#define FMC_BCR1_BMAP_1 (0x2UL << FMC_BCR1_BMAP_Pos)
8990#define FMC_BCR1_FMCEN_Pos (31U)
8991#define FMC_BCR1_FMCEN_Msk (0x1UL << FMC_BCR1_FMCEN_Pos)
8992#define FMC_BCR1_FMCEN FMC_BCR1_FMCEN_Msk
8993/****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
8994#define FMC_BCRx_MBKEN_Pos (0U)
8995#define FMC_BCRx_MBKEN_Msk (0x1UL << FMC_BCRx_MBKEN_Pos)
8996#define FMC_BCRx_MBKEN FMC_BCRx_MBKEN_Msk
8997#define FMC_BCRx_MUXEN_Pos (1U)
8998#define FMC_BCRx_MUXEN_Msk (0x1UL << FMC_BCRx_MUXEN_Pos)
8999#define FMC_BCRx_MUXEN FMC_BCRx_MUXEN_Msk
9001#define FMC_BCRx_MTYP_Pos (2U)
9002#define FMC_BCRx_MTYP_Msk (0x3UL << FMC_BCRx_MTYP_Pos)
9003#define FMC_BCRx_MTYP FMC_BCRx_MTYP_Msk
9004#define FMC_BCRx_MTYP_0 (0x1UL << FMC_BCRx_MTYP_Pos)
9005#define FMC_BCRx_MTYP_1 (0x2UL << FMC_BCRx_MTYP_Pos)
9007#define FMC_BCRx_MWID_Pos (4U)
9008#define FMC_BCRx_MWID_Msk (0x3UL << FMC_BCRx_MWID_Pos)
9009#define FMC_BCRx_MWID FMC_BCRx_MWID_Msk
9010#define FMC_BCRx_MWID_0 (0x1UL << FMC_BCRx_MWID_Pos)
9011#define FMC_BCRx_MWID_1 (0x2UL << FMC_BCRx_MWID_Pos)
9013#define FMC_BCRx_FACCEN_Pos (6U)
9014#define FMC_BCRx_FACCEN_Msk (0x1UL << FMC_BCRx_FACCEN_Pos)
9015#define FMC_BCRx_FACCEN FMC_BCRx_FACCEN_Msk
9016#define FMC_BCRx_BURSTEN_Pos (8U)
9017#define FMC_BCRx_BURSTEN_Msk (0x1UL << FMC_BCRx_BURSTEN_Pos)
9018#define FMC_BCRx_BURSTEN FMC_BCRx_BURSTEN_Msk
9019#define FMC_BCRx_WAITPOL_Pos (9U)
9020#define FMC_BCRx_WAITPOL_Msk (0x1UL << FMC_BCRx_WAITPOL_Pos)
9021#define FMC_BCRx_WAITPOL FMC_BCRx_WAITPOL_Msk
9022#define FMC_BCRx_WAITCFG_Pos (11U)
9023#define FMC_BCRx_WAITCFG_Msk (0x1UL << FMC_BCRx_WAITCFG_Pos)
9024#define FMC_BCRx_WAITCFG FMC_BCRx_WAITCFG_Msk
9025#define FMC_BCRx_WREN_Pos (12U)
9026#define FMC_BCRx_WREN_Msk (0x1UL << FMC_BCRx_WREN_Pos)
9027#define FMC_BCRx_WREN FMC_BCRx_WREN_Msk
9028#define FMC_BCRx_WAITEN_Pos (13U)
9029#define FMC_BCRx_WAITEN_Msk (0x1UL << FMC_BCRx_WAITEN_Pos)
9030#define FMC_BCRx_WAITEN FMC_BCRx_WAITEN_Msk
9031#define FMC_BCRx_EXTMOD_Pos (14U)
9032#define FMC_BCRx_EXTMOD_Msk (0x1UL << FMC_BCRx_EXTMOD_Pos)
9033#define FMC_BCRx_EXTMOD FMC_BCRx_EXTMOD_Msk
9034#define FMC_BCRx_ASYNCWAIT_Pos (15U)
9035#define FMC_BCRx_ASYNCWAIT_Msk (0x1UL << FMC_BCRx_ASYNCWAIT_Pos)
9036#define FMC_BCRx_ASYNCWAIT FMC_BCRx_ASYNCWAIT_Msk
9038#define FMC_BCRx_CPSIZE_Pos (16U)
9039#define FMC_BCRx_CPSIZE_Msk (0x7UL << FMC_BCRx_CPSIZE_Pos)
9040#define FMC_BCRx_CPSIZE FMC_BCRx_CPSIZE_Msk
9041#define FMC_BCRx_CPSIZE_0 (0x1UL << FMC_BCRx_CPSIZE_Pos)
9042#define FMC_BCRx_CPSIZE_1 (0x2UL << FMC_BCRx_CPSIZE_Pos)
9043#define FMC_BCRx_CPSIZE_2 (0x4UL << FMC_BCRx_CPSIZE_Pos)
9045#define FMC_BCRx_CBURSTRW_Pos (19U)
9046#define FMC_BCRx_CBURSTRW_Msk (0x1UL << FMC_BCRx_CBURSTRW_Pos)
9047#define FMC_BCRx_CBURSTRW FMC_BCRx_CBURSTRW_Msk
9049/****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
9050#define FMC_BTRx_ADDSET_Pos (0U)
9051#define FMC_BTRx_ADDSET_Msk (0xFUL << FMC_BTRx_ADDSET_Pos)
9052#define FMC_BTRx_ADDSET FMC_BTRx_ADDSET_Msk
9053#define FMC_BTRx_ADDSET_0 (0x1UL << FMC_BTRx_ADDSET_Pos)
9054#define FMC_BTRx_ADDSET_1 (0x2UL << FMC_BTRx_ADDSET_Pos)
9055#define FMC_BTRx_ADDSET_2 (0x4UL << FMC_BTRx_ADDSET_Pos)
9056#define FMC_BTRx_ADDSET_3 (0x8UL << FMC_BTRx_ADDSET_Pos)
9058#define FMC_BTRx_ADDHLD_Pos (4U)
9059#define FMC_BTRx_ADDHLD_Msk (0xFUL << FMC_BTRx_ADDHLD_Pos)
9060#define FMC_BTRx_ADDHLD FMC_BTRx_ADDHLD_Msk
9061#define FMC_BTRx_ADDHLD_0 (0x1UL << FMC_BTRx_ADDHLD_Pos)
9062#define FMC_BTRx_ADDHLD_1 (0x2UL << FMC_BTRx_ADDHLD_Pos)
9063#define FMC_BTRx_ADDHLD_2 (0x4UL << FMC_BTRx_ADDHLD_Pos)
9064#define FMC_BTRx_ADDHLD_3 (0x8UL << FMC_BTRx_ADDHLD_Pos)
9066#define FMC_BTRx_DATAST_Pos (8U)
9067#define FMC_BTRx_DATAST_Msk (0xFFUL << FMC_BTRx_DATAST_Pos)
9068#define FMC_BTRx_DATAST FMC_BTRx_DATAST_Msk
9069#define FMC_BTRx_DATAST_0 (0x01UL << FMC_BTRx_DATAST_Pos)
9070#define FMC_BTRx_DATAST_1 (0x02UL << FMC_BTRx_DATAST_Pos)
9071#define FMC_BTRx_DATAST_2 (0x04UL << FMC_BTRx_DATAST_Pos)
9072#define FMC_BTRx_DATAST_3 (0x08UL << FMC_BTRx_DATAST_Pos)
9073#define FMC_BTRx_DATAST_4 (0x10UL << FMC_BTRx_DATAST_Pos)
9074#define FMC_BTRx_DATAST_5 (0x20UL << FMC_BTRx_DATAST_Pos)
9075#define FMC_BTRx_DATAST_6 (0x40UL << FMC_BTRx_DATAST_Pos)
9076#define FMC_BTRx_DATAST_7 (0x80UL << FMC_BTRx_DATAST_Pos)
9078#define FMC_BTRx_BUSTURN_Pos (16U)
9079#define FMC_BTRx_BUSTURN_Msk (0xFUL << FMC_BTRx_BUSTURN_Pos)
9080#define FMC_BTRx_BUSTURN FMC_BTRx_BUSTURN_Msk
9081#define FMC_BTRx_BUSTURN_0 (0x1UL << FMC_BTRx_BUSTURN_Pos)
9082#define FMC_BTRx_BUSTURN_1 (0x2UL << FMC_BTRx_BUSTURN_Pos)
9083#define FMC_BTRx_BUSTURN_2 (0x4UL << FMC_BTRx_BUSTURN_Pos)
9084#define FMC_BTRx_BUSTURN_3 (0x8UL << FMC_BTRx_BUSTURN_Pos)
9086#define FMC_BTRx_CLKDIV_Pos (20U)
9087#define FMC_BTRx_CLKDIV_Msk (0xFUL << FMC_BTRx_CLKDIV_Pos)
9088#define FMC_BTRx_CLKDIV FMC_BTRx_CLKDIV_Msk
9089#define FMC_BTRx_CLKDIV_0 (0x1UL << FMC_BTRx_CLKDIV_Pos)
9090#define FMC_BTRx_CLKDIV_1 (0x2UL << FMC_BTRx_CLKDIV_Pos)
9091#define FMC_BTRx_CLKDIV_2 (0x4UL << FMC_BTRx_CLKDIV_Pos)
9092#define FMC_BTRx_CLKDIV_3 (0x8UL << FMC_BTRx_CLKDIV_Pos)
9094#define FMC_BTRx_DATLAT_Pos (24U)
9095#define FMC_BTRx_DATLAT_Msk (0xFUL << FMC_BTRx_DATLAT_Pos)
9096#define FMC_BTRx_DATLAT FMC_BTRx_DATLAT_Msk
9097#define FMC_BTRx_DATLAT_0 (0x1UL << FMC_BTRx_DATLAT_Pos)
9098#define FMC_BTRx_DATLAT_1 (0x2UL << FMC_BTRx_DATLAT_Pos)
9099#define FMC_BTRx_DATLAT_2 (0x4UL << FMC_BTRx_DATLAT_Pos)
9100#define FMC_BTRx_DATLAT_3 (0x8UL << FMC_BTRx_DATLAT_Pos)
9102#define FMC_BTRx_ACCMOD_Pos (28U)
9103#define FMC_BTRx_ACCMOD_Msk (0x3UL << FMC_BTRx_ACCMOD_Pos)
9104#define FMC_BTRx_ACCMOD FMC_BTRx_ACCMOD_Msk
9105#define FMC_BTRx_ACCMOD_0 (0x1UL << FMC_BTRx_ACCMOD_Pos)
9106#define FMC_BTRx_ACCMOD_1 (0x2UL << FMC_BTRx_ACCMOD_Pos)
9108/****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
9109#define FMC_BWTRx_ADDSET_Pos (0U)
9110#define FMC_BWTRx_ADDSET_Msk (0xFUL << FMC_BWTRx_ADDSET_Pos)
9111#define FMC_BWTRx_ADDSET FMC_BWTRx_ADDSET_Msk
9112#define FMC_BWTRx_ADDSET_0 (0x1UL << FMC_BWTRx_ADDSET_Pos)
9113#define FMC_BWTRx_ADDSET_1 (0x2UL << FMC_BWTRx_ADDSET_Pos)
9114#define FMC_BWTRx_ADDSET_2 (0x4UL << FMC_BWTRx_ADDSET_Pos)
9115#define FMC_BWTRx_ADDSET_3 (0x8UL << FMC_BWTRx_ADDSET_Pos)
9117#define FMC_BWTRx_ADDHLD_Pos (4U)
9118#define FMC_BWTRx_ADDHLD_Msk (0xFUL << FMC_BWTRx_ADDHLD_Pos)
9119#define FMC_BWTRx_ADDHLD FMC_BWTRx_ADDHLD_Msk
9120#define FMC_BWTRx_ADDHLD_0 (0x1UL << FMC_BWTRx_ADDHLD_Pos)
9121#define FMC_BWTRx_ADDHLD_1 (0x2UL << FMC_BWTRx_ADDHLD_Pos)
9122#define FMC_BWTRx_ADDHLD_2 (0x4UL << FMC_BWTRx_ADDHLD_Pos)
9123#define FMC_BWTRx_ADDHLD_3 (0x8UL << FMC_BWTRx_ADDHLD_Pos)
9125#define FMC_BWTRx_DATAST_Pos (8U)
9126#define FMC_BWTRx_DATAST_Msk (0xFFUL << FMC_BWTRx_DATAST_Pos)
9127#define FMC_BWTRx_DATAST FMC_BWTRx_DATAST_Msk
9128#define FMC_BWTRx_DATAST_0 (0x01UL << FMC_BWTRx_DATAST_Pos)
9129#define FMC_BWTRx_DATAST_1 (0x02UL << FMC_BWTRx_DATAST_Pos)
9130#define FMC_BWTRx_DATAST_2 (0x04UL << FMC_BWTRx_DATAST_Pos)
9131#define FMC_BWTRx_DATAST_3 (0x08UL << FMC_BWTRx_DATAST_Pos)
9132#define FMC_BWTRx_DATAST_4 (0x10UL << FMC_BWTRx_DATAST_Pos)
9133#define FMC_BWTRx_DATAST_5 (0x20UL << FMC_BWTRx_DATAST_Pos)
9134#define FMC_BWTRx_DATAST_6 (0x40UL << FMC_BWTRx_DATAST_Pos)
9135#define FMC_BWTRx_DATAST_7 (0x80UL << FMC_BWTRx_DATAST_Pos)
9137#define FMC_BWTRx_BUSTURN_Pos (16U)
9138#define FMC_BWTRx_BUSTURN_Msk (0xFUL << FMC_BWTRx_BUSTURN_Pos)
9139#define FMC_BWTRx_BUSTURN FMC_BWTRx_BUSTURN_Msk
9140#define FMC_BWTRx_BUSTURN_0 (0x1UL << FMC_BWTRx_BUSTURN_Pos)
9141#define FMC_BWTRx_BUSTURN_1 (0x2UL << FMC_BWTRx_BUSTURN_Pos)
9142#define FMC_BWTRx_BUSTURN_2 (0x4UL << FMC_BWTRx_BUSTURN_Pos)
9143#define FMC_BWTRx_BUSTURN_3 (0x8UL << FMC_BWTRx_BUSTURN_Pos)
9145#define FMC_BWTRx_ACCMOD_Pos (28U)
9146#define FMC_BWTRx_ACCMOD_Msk (0x3UL << FMC_BWTRx_ACCMOD_Pos)
9147#define FMC_BWTRx_ACCMOD FMC_BWTRx_ACCMOD_Msk
9148#define FMC_BWTRx_ACCMOD_0 (0x1UL << FMC_BWTRx_ACCMOD_Pos)
9149#define FMC_BWTRx_ACCMOD_1 (0x2UL << FMC_BWTRx_ACCMOD_Pos)
9151/****************** Bit definition for FMC_PCR register *******************/
9152#define FMC_PCR_PWAITEN_Pos (1U)
9153#define FMC_PCR_PWAITEN_Msk (0x1UL << FMC_PCR_PWAITEN_Pos)
9154#define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk
9155#define FMC_PCR_PBKEN_Pos (2U)
9156#define FMC_PCR_PBKEN_Msk (0x1UL << FMC_PCR_PBKEN_Pos)
9157#define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk
9159#define FMC_PCR_PWID_Pos (4U)
9160#define FMC_PCR_PWID_Msk (0x3UL << FMC_PCR_PWID_Pos)
9161#define FMC_PCR_PWID FMC_PCR_PWID_Msk
9162#define FMC_PCR_PWID_0 (0x1UL << FMC_PCR_PWID_Pos)
9163#define FMC_PCR_PWID_1 (0x2UL << FMC_PCR_PWID_Pos)
9165#define FMC_PCR_ECCEN_Pos (6U)
9166#define FMC_PCR_ECCEN_Msk (0x1UL << FMC_PCR_ECCEN_Pos)
9167#define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk
9169#define FMC_PCR_TCLR_Pos (9U)
9170#define FMC_PCR_TCLR_Msk (0xFUL << FMC_PCR_TCLR_Pos)
9171#define FMC_PCR_TCLR FMC_PCR_TCLR_Msk
9172#define FMC_PCR_TCLR_0 (0x1UL << FMC_PCR_TCLR_Pos)
9173#define FMC_PCR_TCLR_1 (0x2UL << FMC_PCR_TCLR_Pos)
9174#define FMC_PCR_TCLR_2 (0x4UL << FMC_PCR_TCLR_Pos)
9175#define FMC_PCR_TCLR_3 (0x8UL << FMC_PCR_TCLR_Pos)
9177#define FMC_PCR_TAR_Pos (13U)
9178#define FMC_PCR_TAR_Msk (0xFUL << FMC_PCR_TAR_Pos)
9179#define FMC_PCR_TAR FMC_PCR_TAR_Msk
9180#define FMC_PCR_TAR_0 (0x1UL << FMC_PCR_TAR_Pos)
9181#define FMC_PCR_TAR_1 (0x2UL << FMC_PCR_TAR_Pos)
9182#define FMC_PCR_TAR_2 (0x4UL << FMC_PCR_TAR_Pos)
9183#define FMC_PCR_TAR_3 (0x8UL << FMC_PCR_TAR_Pos)
9185#define FMC_PCR_ECCPS_Pos (17U)
9186#define FMC_PCR_ECCPS_Msk (0x7UL << FMC_PCR_ECCPS_Pos)
9187#define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk
9188#define FMC_PCR_ECCPS_0 (0x1UL << FMC_PCR_ECCPS_Pos)
9189#define FMC_PCR_ECCPS_1 (0x2UL << FMC_PCR_ECCPS_Pos)
9190#define FMC_PCR_ECCPS_2 (0x4UL << FMC_PCR_ECCPS_Pos)
9192/******************* Bit definition for FMC_SR register *******************/
9193#define FMC_SR_IRS_Pos (0U)
9194#define FMC_SR_IRS_Msk (0x1UL << FMC_SR_IRS_Pos)
9195#define FMC_SR_IRS FMC_SR_IRS_Msk
9196#define FMC_SR_ILS_Pos (1U)
9197#define FMC_SR_ILS_Msk (0x1UL << FMC_SR_ILS_Pos)
9198#define FMC_SR_ILS FMC_SR_ILS_Msk
9199#define FMC_SR_IFS_Pos (2U)
9200#define FMC_SR_IFS_Msk (0x1UL << FMC_SR_IFS_Pos)
9201#define FMC_SR_IFS FMC_SR_IFS_Msk
9202#define FMC_SR_IREN_Pos (3U)
9203#define FMC_SR_IREN_Msk (0x1UL << FMC_SR_IREN_Pos)
9204#define FMC_SR_IREN FMC_SR_IREN_Msk
9205#define FMC_SR_ILEN_Pos (4U)
9206#define FMC_SR_ILEN_Msk (0x1UL << FMC_SR_ILEN_Pos)
9207#define FMC_SR_ILEN FMC_SR_ILEN_Msk
9208#define FMC_SR_IFEN_Pos (5U)
9209#define FMC_SR_IFEN_Msk (0x1UL << FMC_SR_IFEN_Pos)
9210#define FMC_SR_IFEN FMC_SR_IFEN_Msk
9211#define FMC_SR_FEMPT_Pos (6U)
9212#define FMC_SR_FEMPT_Msk (0x1UL << FMC_SR_FEMPT_Pos)
9213#define FMC_SR_FEMPT FMC_SR_FEMPT_Msk
9215/****************** Bit definition for FMC_PMEM register ******************/
9216#define FMC_PMEM_MEMSET_Pos (0U)
9217#define FMC_PMEM_MEMSET_Msk (0xFFUL << FMC_PMEM_MEMSET_Pos)
9218#define FMC_PMEM_MEMSET FMC_PMEM_MEMSET_Msk
9219#define FMC_PMEM_MEMSET_0 (0x01UL << FMC_PMEM_MEMSET_Pos)
9220#define FMC_PMEM_MEMSET_1 (0x02UL << FMC_PMEM_MEMSET_Pos)
9221#define FMC_PMEM_MEMSET_2 (0x04UL << FMC_PMEM_MEMSET_Pos)
9222#define FMC_PMEM_MEMSET_3 (0x08UL << FMC_PMEM_MEMSET_Pos)
9223#define FMC_PMEM_MEMSET_4 (0x10UL << FMC_PMEM_MEMSET_Pos)
9224#define FMC_PMEM_MEMSET_5 (0x20UL << FMC_PMEM_MEMSET_Pos)
9225#define FMC_PMEM_MEMSET_6 (0x40UL << FMC_PMEM_MEMSET_Pos)
9226#define FMC_PMEM_MEMSET_7 (0x80UL << FMC_PMEM_MEMSET_Pos)
9228#define FMC_PMEM_MEMWAIT_Pos (8U)
9229#define FMC_PMEM_MEMWAIT_Msk (0xFFUL << FMC_PMEM_MEMWAIT_Pos)
9230#define FMC_PMEM_MEMWAIT FMC_PMEM_MEMWAIT_Msk
9231#define FMC_PMEM_MEMWAIT_0 (0x01UL << FMC_PMEM_MEMWAIT_Pos)
9232#define FMC_PMEM_MEMWAIT_1 (0x02UL << FMC_PMEM_MEMWAIT_Pos)
9233#define FMC_PMEM_MEMWAIT_2 (0x04UL << FMC_PMEM_MEMWAIT_Pos)
9234#define FMC_PMEM_MEMWAIT_3 (0x08UL << FMC_PMEM_MEMWAIT_Pos)
9235#define FMC_PMEM_MEMWAIT_4 (0x10UL << FMC_PMEM_MEMWAIT_Pos)
9236#define FMC_PMEM_MEMWAIT_5 (0x20UL << FMC_PMEM_MEMWAIT_Pos)
9237#define FMC_PMEM_MEMWAIT_6 (0x40UL << FMC_PMEM_MEMWAIT_Pos)
9238#define FMC_PMEM_MEMWAIT_7 (0x80UL << FMC_PMEM_MEMWAIT_Pos)
9240#define FMC_PMEM_MEMHOLD_Pos (16U)
9241#define FMC_PMEM_MEMHOLD_Msk (0xFFUL << FMC_PMEM_MEMHOLD_Pos)
9242#define FMC_PMEM_MEMHOLD FMC_PMEM_MEMHOLD_Msk
9243#define FMC_PMEM_MEMHOLD_0 (0x01UL << FMC_PMEM_MEMHOLD_Pos)
9244#define FMC_PMEM_MEMHOLD_1 (0x02UL << FMC_PMEM_MEMHOLD_Pos)
9245#define FMC_PMEM_MEMHOLD_2 (0x04UL << FMC_PMEM_MEMHOLD_Pos)
9246#define FMC_PMEM_MEMHOLD_3 (0x08UL << FMC_PMEM_MEMHOLD_Pos)
9247#define FMC_PMEM_MEMHOLD_4 (0x10UL << FMC_PMEM_MEMHOLD_Pos)
9248#define FMC_PMEM_MEMHOLD_5 (0x20UL << FMC_PMEM_MEMHOLD_Pos)
9249#define FMC_PMEM_MEMHOLD_6 (0x40UL << FMC_PMEM_MEMHOLD_Pos)
9250#define FMC_PMEM_MEMHOLD_7 (0x80UL << FMC_PMEM_MEMHOLD_Pos)
9252#define FMC_PMEM_MEMHIZ_Pos (24U)
9253#define FMC_PMEM_MEMHIZ_Msk (0xFFUL << FMC_PMEM_MEMHIZ_Pos)
9254#define FMC_PMEM_MEMHIZ FMC_PMEM_MEMHIZ_Msk
9255#define FMC_PMEM_MEMHIZ_0 (0x01UL << FMC_PMEM_MEMHIZ_Pos)
9256#define FMC_PMEM_MEMHIZ_1 (0x02UL << FMC_PMEM_MEMHIZ_Pos)
9257#define FMC_PMEM_MEMHIZ_2 (0x04UL << FMC_PMEM_MEMHIZ_Pos)
9258#define FMC_PMEM_MEMHIZ_3 (0x08UL << FMC_PMEM_MEMHIZ_Pos)
9259#define FMC_PMEM_MEMHIZ_4 (0x10UL << FMC_PMEM_MEMHIZ_Pos)
9260#define FMC_PMEM_MEMHIZ_5 (0x20UL << FMC_PMEM_MEMHIZ_Pos)
9261#define FMC_PMEM_MEMHIZ_6 (0x40UL << FMC_PMEM_MEMHIZ_Pos)
9262#define FMC_PMEM_MEMHIZ_7 (0x80UL << FMC_PMEM_MEMHIZ_Pos)
9264/****************** Bit definition for FMC_PATT register ******************/
9265#define FMC_PATT_ATTSET_Pos (0U)
9266#define FMC_PATT_ATTSET_Msk (0xFFUL << FMC_PATT_ATTSET_Pos)
9267#define FMC_PATT_ATTSET FMC_PATT_ATTSET_Msk
9268#define FMC_PATT_ATTSET_0 (0x01UL << FMC_PATT_ATTSET_Pos)
9269#define FMC_PATT_ATTSET_1 (0x02UL << FMC_PATT_ATTSET_Pos)
9270#define FMC_PATT_ATTSET_2 (0x04UL << FMC_PATT_ATTSET_Pos)
9271#define FMC_PATT_ATTSET_3 (0x08UL << FMC_PATT_ATTSET_Pos)
9272#define FMC_PATT_ATTSET_4 (0x10UL << FMC_PATT_ATTSET_Pos)
9273#define FMC_PATT_ATTSET_5 (0x20UL << FMC_PATT_ATTSET_Pos)
9274#define FMC_PATT_ATTSET_6 (0x40UL << FMC_PATT_ATTSET_Pos)
9275#define FMC_PATT_ATTSET_7 (0x80UL << FMC_PATT_ATTSET_Pos)
9277#define FMC_PATT_ATTWAIT_Pos (8U)
9278#define FMC_PATT_ATTWAIT_Msk (0xFFUL << FMC_PATT_ATTWAIT_Pos)
9279#define FMC_PATT_ATTWAIT FMC_PATT_ATTWAIT_Msk
9280#define FMC_PATT_ATTWAIT_0 (0x01UL << FMC_PATT_ATTWAIT_Pos)
9281#define FMC_PATT_ATTWAIT_1 (0x02UL << FMC_PATT_ATTWAIT_Pos)
9282#define FMC_PATT_ATTWAIT_2 (0x04UL << FMC_PATT_ATTWAIT_Pos)
9283#define FMC_PATT_ATTWAIT_3 (0x08UL << FMC_PATT_ATTWAIT_Pos)
9284#define FMC_PATT_ATTWAIT_4 (0x10UL << FMC_PATT_ATTWAIT_Pos)
9285#define FMC_PATT_ATTWAIT_5 (0x20UL << FMC_PATT_ATTWAIT_Pos)
9286#define FMC_PATT_ATTWAIT_6 (0x40UL << FMC_PATT_ATTWAIT_Pos)
9287#define FMC_PATT_ATTWAIT_7 (0x80UL << FMC_PATT_ATTWAIT_Pos)
9289#define FMC_PATT_ATTHOLD_Pos (16U)
9290#define FMC_PATT_ATTHOLD_Msk (0xFFUL << FMC_PATT_ATTHOLD_Pos)
9291#define FMC_PATT_ATTHOLD FMC_PATT_ATTHOLD_Msk
9292#define FMC_PATT_ATTHOLD_0 (0x01UL << FMC_PATT_ATTHOLD_Pos)
9293#define FMC_PATT_ATTHOLD_1 (0x02UL << FMC_PATT_ATTHOLD_Pos)
9294#define FMC_PATT_ATTHOLD_2 (0x04UL << FMC_PATT_ATTHOLD_Pos)
9295#define FMC_PATT_ATTHOLD_3 (0x08UL << FMC_PATT_ATTHOLD_Pos)
9296#define FMC_PATT_ATTHOLD_4 (0x10UL << FMC_PATT_ATTHOLD_Pos)
9297#define FMC_PATT_ATTHOLD_5 (0x20UL << FMC_PATT_ATTHOLD_Pos)
9298#define FMC_PATT_ATTHOLD_6 (0x40UL << FMC_PATT_ATTHOLD_Pos)
9299#define FMC_PATT_ATTHOLD_7 (0x80UL << FMC_PATT_ATTHOLD_Pos)
9301#define FMC_PATT_ATTHIZ_Pos (24U)
9302#define FMC_PATT_ATTHIZ_Msk (0xFFUL << FMC_PATT_ATTHIZ_Pos)
9303#define FMC_PATT_ATTHIZ FMC_PATT_ATTHIZ_Msk
9304#define FMC_PATT_ATTHIZ_0 (0x01UL << FMC_PATT_ATTHIZ_Pos)
9305#define FMC_PATT_ATTHIZ_1 (0x02UL << FMC_PATT_ATTHIZ_Pos)
9306#define FMC_PATT_ATTHIZ_2 (0x04UL << FMC_PATT_ATTHIZ_Pos)
9307#define FMC_PATT_ATTHIZ_3 (0x08UL << FMC_PATT_ATTHIZ_Pos)
9308#define FMC_PATT_ATTHIZ_4 (0x10UL << FMC_PATT_ATTHIZ_Pos)
9309#define FMC_PATT_ATTHIZ_5 (0x20UL << FMC_PATT_ATTHIZ_Pos)
9310#define FMC_PATT_ATTHIZ_6 (0x40UL << FMC_PATT_ATTHIZ_Pos)
9311#define FMC_PATT_ATTHIZ_7 (0x80UL << FMC_PATT_ATTHIZ_Pos)
9313/****************** Bit definition for FMC_ECCR3 register ******************/
9314#define FMC_ECCR3_ECC3_Pos (0U)
9315#define FMC_ECCR3_ECC3_Msk (0xFFFFFFFFUL << FMC_ECCR3_ECC3_Pos)
9316#define FMC_ECCR3_ECC3 FMC_ECCR3_ECC3_Msk
9318/****************** Bit definition for FMC_SDCRx registers (x=1..4) *********/
9319#define FMC_SDCRx_NC_Pos (0U)
9320#define FMC_SDCRx_NC_Msk (0x3UL << FMC_SDCRx_NC_Pos)
9321#define FMC_SDCRx_NC FMC_SDCRx_NC_Msk
9322#define FMC_SDCRx_NC_0 (0x1UL << FMC_SDCRx_NC_Pos)
9323#define FMC_SDCRx_NC_1 (0x2UL << FMC_SDCRx_NC_Pos)
9325#define FMC_SDCRx_NR_Pos (2U)
9326#define FMC_SDCRx_NR_Msk (0x3UL << FMC_SDCRx_NR_Pos)
9327#define FMC_SDCRx_NR FMC_SDCRx_NR_Msk
9328#define FMC_SDCRx_NR_0 (0x1UL << FMC_SDCRx_NR_Pos)
9329#define FMC_SDCRx_NR_1 (0x2UL << FMC_SDCRx_NR_Pos)
9331#define FMC_SDCRx_MWID_Pos (4U)
9332#define FMC_SDCRx_MWID_Msk (0x3UL << FMC_SDCRx_MWID_Pos)
9333#define FMC_SDCRx_MWID FMC_SDCRx_MWID_Msk
9334#define FMC_SDCRx_MWID_0 (0x1UL << FMC_SDCRx_MWID_Pos)
9335#define FMC_SDCRx_MWID_1 (0x2UL << FMC_SDCRx_MWID_Pos)
9337#define FMC_SDCRx_NB_Pos (6U)
9338#define FMC_SDCRx_NB_Msk (0x1UL << FMC_SDCRx_NB_Pos)
9339#define FMC_SDCRx_NB FMC_SDCRx_NB_Msk
9341#define FMC_SDCRx_CAS_Pos (7U)
9342#define FMC_SDCRx_CAS_Msk (0x3UL << FMC_SDCRx_CAS_Pos)
9343#define FMC_SDCRx_CAS FMC_SDCRx_CAS_Msk
9344#define FMC_SDCRx_CAS_0 (0x1UL << FMC_SDCRx_CAS_Pos)
9345#define FMC_SDCRx_CAS_1 (0x2UL << FMC_SDCRx_CAS_Pos)
9347#define FMC_SDCRx_WP_Pos (9U)
9348#define FMC_SDCRx_WP_Msk (0x1UL << FMC_SDCRx_WP_Pos)
9349#define FMC_SDCRx_WP FMC_SDCRx_WP_Msk
9351#define FMC_SDCRx_SDCLK_Pos (10U)
9352#define FMC_SDCRx_SDCLK_Msk (0x3UL << FMC_SDCRx_SDCLK_Pos)
9353#define FMC_SDCRx_SDCLK FMC_SDCRx_SDCLK_Msk
9354#define FMC_SDCRx_SDCLK_0 (0x1UL << FMC_SDCRx_SDCLK_Pos)
9355#define FMC_SDCRx_SDCLK_1 (0x2UL << FMC_SDCRx_SDCLK_Pos)
9357#define FMC_SDCRx_RBURST_Pos (12U)
9358#define FMC_SDCRx_RBURST_Msk (0x1UL << FMC_SDCRx_RBURST_Pos)
9359#define FMC_SDCRx_RBURST FMC_SDCRx_RBURST_Msk
9361#define FMC_SDCRx_RPIPE_Pos (13U)
9362#define FMC_SDCRx_RPIPE_Msk (0x3UL << FMC_SDCRx_RPIPE_Pos)
9363#define FMC_SDCRx_RPIPE FMC_SDCRx_RPIPE_Msk
9364#define FMC_SDCRx_RPIPE_0 (0x1UL << FMC_SDCRx_RPIPE_Pos)
9365#define FMC_SDCRx_RPIPE_1 (0x2UL << FMC_SDCRx_RPIPE_Pos)
9367/****************** Bit definition for FMC_SDTRx(1,2) register ******************/
9368#define FMC_SDTRx_TMRD_Pos (0U)
9369#define FMC_SDTRx_TMRD_Msk (0xFUL << FMC_SDTRx_TMRD_Pos)
9370#define FMC_SDTRx_TMRD FMC_SDTRx_TMRD_Msk
9371#define FMC_SDTRx_TMRD_0 (0x1UL << FMC_SDTRx_TMRD_Pos)
9372#define FMC_SDTRx_TMRD_1 (0x2UL << FMC_SDTRx_TMRD_Pos)
9373#define FMC_SDTRx_TMRD_2 (0x4UL << FMC_SDTRx_TMRD_Pos)
9374#define FMC_SDTRx_TMRD_3 (0x8UL << FMC_SDTRx_TMRD_Pos)
9376#define FMC_SDTRx_TXSR_Pos (4U)
9377#define FMC_SDTRx_TXSR_Msk (0xFUL << FMC_SDTRx_TXSR_Pos)
9378#define FMC_SDTRx_TXSR FMC_SDTRx_TXSR_Msk
9379#define FMC_SDTRx_TXSR_0 (0x1UL << FMC_SDTRx_TXSR_Pos)
9380#define FMC_SDTRx_TXSR_1 (0x2UL << FMC_SDTRx_TXSR_Pos)
9381#define FMC_SDTRx_TXSR_2 (0x4UL << FMC_SDTRx_TXSR_Pos)
9382#define FMC_SDTRx_TXSR_3 (0x8UL << FMC_SDTRx_TXSR_Pos)
9384#define FMC_SDTRx_TRAS_Pos (8U)
9385#define FMC_SDTRx_TRAS_Msk (0xFUL << FMC_SDTRx_TRAS_Pos)
9386#define FMC_SDTRx_TRAS FMC_SDTRx_TRAS_Msk
9387#define FMC_SDTRx_TRAS_0 (0x1UL << FMC_SDTRx_TRAS_Pos)
9388#define FMC_SDTRx_TRAS_1 (0x2UL << FMC_SDTRx_TRAS_Pos)
9389#define FMC_SDTRx_TRAS_2 (0x4UL << FMC_SDTRx_TRAS_Pos)
9390#define FMC_SDTRx_TRAS_3 (0x8UL << FMC_SDTRx_TRAS_Pos)
9392#define FMC_SDTRx_TRC_Pos (12U)
9393#define FMC_SDTRx_TRC_Msk (0xFUL << FMC_SDTRx_TRC_Pos)
9394#define FMC_SDTRx_TRC FMC_SDTRx_TRC_Msk
9395#define FMC_SDTRx_TRC_0 (0x1UL << FMC_SDTRx_TRC_Pos)
9396#define FMC_SDTRx_TRC_1 (0x2UL << FMC_SDTRx_TRC_Pos)
9397#define FMC_SDTRx_TRC_2 (0x4UL << FMC_SDTRx_TRC_Pos)
9399#define FMC_SDTRx_TWR_Pos (16U)
9400#define FMC_SDTRx_TWR_Msk (0xFUL << FMC_SDTRx_TWR_Pos)
9401#define FMC_SDTRx_TWR FMC_SDTRx_TWR_Msk
9402#define FMC_SDTRx_TWR_0 (0x1UL << FMC_SDTRx_TWR_Pos)
9403#define FMC_SDTRx_TWR_1 (0x2UL << FMC_SDTRx_TWR_Pos)
9404#define FMC_SDTRx_TWR_2 (0x4UL << FMC_SDTRx_TWR_Pos)
9406#define FMC_SDTRx_TRP_Pos (20U)
9407#define FMC_SDTRx_TRP_Msk (0xFUL << FMC_SDTRx_TRP_Pos)
9408#define FMC_SDTRx_TRP FMC_SDTRx_TRP_Msk
9409#define FMC_SDTRx_TRP_0 (0x1UL << FMC_SDTRx_TRP_Pos)
9410#define FMC_SDTRx_TRP_1 (0x2UL << FMC_SDTRx_TRP_Pos)
9411#define FMC_SDTRx_TRP_2 (0x4UL << FMC_SDTRx_TRP_Pos)
9413#define FMC_SDTRx_TRCD_Pos (24U)
9414#define FMC_SDTRx_TRCD_Msk (0xFUL << FMC_SDTRx_TRCD_Pos)
9415#define FMC_SDTRx_TRCD FMC_SDTRx_TRCD_Msk
9416#define FMC_SDTRx_TRCD_0 (0x1UL << FMC_SDTRx_TRCD_Pos)
9417#define FMC_SDTRx_TRCD_1 (0x2UL << FMC_SDTRx_TRCD_Pos)
9418#define FMC_SDTRx_TRCD_2 (0x4UL << FMC_SDTRx_TRCD_Pos)
9420/****************** Bit definition for FMC_SDCMR register ******************/
9421#define FMC_SDCMR_MODE_Pos (0U)
9422#define FMC_SDCMR_MODE_Msk (0x7UL << FMC_SDCMR_MODE_Pos)
9423#define FMC_SDCMR_MODE FMC_SDCMR_MODE_Msk
9424#define FMC_SDCMR_MODE_0 (0x1UL << FMC_SDCMR_MODE_Pos)
9425#define FMC_SDCMR_MODE_1 (0x2UL << FMC_SDCMR_MODE_Pos)
9426#define FMC_SDCMR_MODE_2 (0x4UL << FMC_SDCMR_MODE_Pos)
9428#define FMC_SDCMR_CTB2_Pos (3U)
9429#define FMC_SDCMR_CTB2_Msk (0x1UL << FMC_SDCMR_CTB2_Pos)
9430#define FMC_SDCMR_CTB2 FMC_SDCMR_CTB2_Msk
9432#define FMC_SDCMR_CTB1_Pos (4U)
9433#define FMC_SDCMR_CTB1_Msk (0x1UL << FMC_SDCMR_CTB1_Pos)
9434#define FMC_SDCMR_CTB1 FMC_SDCMR_CTB1_Msk
9436#define FMC_SDCMR_NRFS_Pos (5U)
9437#define FMC_SDCMR_NRFS_Msk (0xFUL << FMC_SDCMR_NRFS_Pos)
9438#define FMC_SDCMR_NRFS FMC_SDCMR_NRFS_Msk
9439#define FMC_SDCMR_NRFS_0 (0x1UL << FMC_SDCMR_NRFS_Pos)
9440#define FMC_SDCMR_NRFS_1 (0x2UL << FMC_SDCMR_NRFS_Pos)
9441#define FMC_SDCMR_NRFS_2 (0x4UL << FMC_SDCMR_NRFS_Pos)
9442#define FMC_SDCMR_NRFS_3 (0x8UL << FMC_SDCMR_NRFS_Pos)
9444#define FMC_SDCMR_MRD_Pos (9U)
9445#define FMC_SDCMR_MRD_Msk (0x1FFFUL << FMC_SDCMR_MRD_Pos)
9446#define FMC_SDCMR_MRD FMC_SDCMR_MRD_Msk
9448/****************** Bit definition for FMC_SDRTR register ******************/
9449#define FMC_SDRTR_CRE_Pos (0U)
9450#define FMC_SDRTR_CRE_Msk (0x1UL << FMC_SDRTR_CRE_Pos)
9451#define FMC_SDRTR_CRE FMC_SDRTR_CRE_Msk
9453#define FMC_SDRTR_COUNT_Pos (1U)
9454#define FMC_SDRTR_COUNT_Msk (0x1FFFUL << FMC_SDRTR_COUNT_Pos)
9455#define FMC_SDRTR_COUNT FMC_SDRTR_COUNT_Msk
9457#define FMC_SDRTR_REIE_Pos (14U)
9458#define FMC_SDRTR_REIE_Msk (0x1UL << FMC_SDRTR_REIE_Pos)
9459#define FMC_SDRTR_REIE FMC_SDRTR_REIE_Msk
9461/****************** Bit definition for FMC_SDSR register ******************/
9462#define FMC_SDSR_RE_Pos (0U)
9463#define FMC_SDSR_RE_Msk (0x1UL << FMC_SDSR_RE_Pos)
9464#define FMC_SDSR_RE FMC_SDSR_RE_Msk
9466#define FMC_SDSR_MODES1_Pos (1U)
9467#define FMC_SDSR_MODES1_Msk (0x3UL << FMC_SDSR_MODES1_Pos)
9468#define FMC_SDSR_MODES1 FMC_SDSR_MODES1_Msk
9469#define FMC_SDSR_MODES1_0 (0x1UL << FMC_SDSR_MODES1_Pos)
9470#define FMC_SDSR_MODES1_1 (0x2UL << FMC_SDSR_MODES1_Pos)
9472#define FMC_SDSR_MODES2_Pos (3U)
9473#define FMC_SDSR_MODES2_Msk (0x3UL << FMC_SDSR_MODES2_Pos)
9474#define FMC_SDSR_MODES2 FMC_SDSR_MODES2_Msk
9475#define FMC_SDSR_MODES2_0 (0x1UL << FMC_SDSR_MODES2_Pos)
9476#define FMC_SDSR_MODES2_1 (0x2UL << FMC_SDSR_MODES2_Pos)
9478/******************************************************************************/
9479/* */
9480/* Graphic MMU (GFXMMU) */
9481/* */
9482/******************************************************************************/
9483/****************** Bits definition for GFXMMU_CR register ********************/
9484#define GFXMMU_CR_B0OIE_Pos (0U)
9485#define GFXMMU_CR_B0OIE_Msk (0x1UL << GFXMMU_CR_B0OIE_Pos)
9486#define GFXMMU_CR_B0OIE GFXMMU_CR_B0OIE_Msk
9487#define GFXMMU_CR_B1OIE_Pos (1U)
9488#define GFXMMU_CR_B1OIE_Msk (0x1UL << GFXMMU_CR_B1OIE_Pos)
9489#define GFXMMU_CR_B1OIE GFXMMU_CR_B1OIE_Msk
9490#define GFXMMU_CR_B2OIE_Pos (2U)
9491#define GFXMMU_CR_B2OIE_Msk (0x1UL << GFXMMU_CR_B2OIE_Pos)
9492#define GFXMMU_CR_B2OIE GFXMMU_CR_B2OIE_Msk
9493#define GFXMMU_CR_B3OIE_Pos (3U)
9494#define GFXMMU_CR_B3OIE_Msk (0x1UL << GFXMMU_CR_B3OIE_Pos)
9495#define GFXMMU_CR_B3OIE GFXMMU_CR_B3OIE_Msk
9496#define GFXMMU_CR_AMEIE_Pos (4U)
9497#define GFXMMU_CR_AMEIE_Msk (0x1UL << GFXMMU_CR_AMEIE_Pos)
9498#define GFXMMU_CR_AMEIE GFXMMU_CR_AMEIE_Msk
9499#define GFXMMU_CR_192BM_Pos (6U)
9500#define GFXMMU_CR_192BM_Msk (0x1UL << GFXMMU_CR_192BM_Pos)
9501#define GFXMMU_CR_192BM GFXMMU_CR_192BM_Msk
9502#define GFXMMU_CR_CE_Pos (7U)
9503#define GFXMMU_CR_CE_Msk (0x1UL << GFXMMU_CR_CE_Pos)
9504#define GFXMMU_CR_CE GFXMMU_CR_CE_Msk
9505#define GFXMMU_CR_CL_Pos (8U)
9506#define GFXMMU_CR_CL_Msk (0x1UL << GFXMMU_CR_CL_Pos)
9507#define GFXMMU_CR_CL GFXMMU_CR_CL_Msk
9508#define GFXMMU_CR_CLB_Pos (9U)
9509#define GFXMMU_CR_CLB_Msk (0x3UL << GFXMMU_CR_CLB_Pos)
9510#define GFXMMU_CR_CLB GFXMMU_CR_CLB_Msk
9511#define GFXMMU_CR_CLB_0 (0x1UL << GFXMMU_CR_CLB_Pos)
9512#define GFXMMU_CR_CLB_1 (0x2UL << GFXMMU_CR_CLB_Pos)
9513#define GFXMMU_CR_FC_Pos (11U)
9514#define GFXMMU_CR_FC_Msk (0x1UL << GFXMMU_CR_FC_Pos)
9515#define GFXMMU_CR_FC GFXMMU_CR_FC_Msk
9516#define GFXMMU_CR_PD_Pos (12U)
9517#define GFXMMU_CR_PD_Msk (0x1UL << GFXMMU_CR_PD_Pos)
9518#define GFXMMU_CR_PD GFXMMU_CR_PD_Msk
9519#define GFXMMU_CR_OC_Pos (16U)
9520#define GFXMMU_CR_OC_Msk (0x1UL << GFXMMU_CR_OC_Pos)
9521#define GFXMMU_CR_OC GFXMMU_CR_OC_Msk
9522#define GFXMMU_CR_OB_Pos (17U)
9523#define GFXMMU_CR_OB_Msk (0x1UL << GFXMMU_CR_OB_Pos)
9524#define GFXMMU_CR_OB GFXMMU_CR_OB_Msk
9526/****************** Bits definition for GFXMMU_SR register ********************/
9527#define GFXMMU_SR_B0OF_Pos (0U)
9528#define GFXMMU_SR_B0OF_Msk (0x1UL << GFXMMU_SR_B0OF_Pos)
9529#define GFXMMU_SR_B0OF GFXMMU_SR_B0OF_Msk
9530#define GFXMMU_SR_B1OF_Pos (1U)
9531#define GFXMMU_SR_B1OF_Msk (0x1UL << GFXMMU_SR_B1OF_Pos)
9532#define GFXMMU_SR_B1OF GFXMMU_SR_B1OF_Msk
9533#define GFXMMU_SR_B2OF_Pos (2U)
9534#define GFXMMU_SR_B2OF_Msk (0x1UL << GFXMMU_SR_B2OF_Pos)
9535#define GFXMMU_SR_B2OF GFXMMU_SR_B2OF_Msk
9536#define GFXMMU_SR_B3OF_Pos (3U)
9537#define GFXMMU_SR_B3OF_Msk (0x1UL << GFXMMU_SR_B3OF_Pos)
9538#define GFXMMU_SR_B3OF GFXMMU_SR_B3OF_Msk
9539#define GFXMMU_SR_AMEF_Pos (4U)
9540#define GFXMMU_SR_AMEF_Msk (0x1UL << GFXMMU_SR_AMEF_Pos)
9541#define GFXMMU_SR_AMEF GFXMMU_SR_AMEF_Msk
9543/****************** Bits definition for GFXMMU_FCR register *******************/
9544#define GFXMMU_FCR_CB0OF_Pos (0U)
9545#define GFXMMU_FCR_CB0OF_Msk (0x1UL << GFXMMU_FCR_CB0OF_Pos)
9546#define GFXMMU_FCR_CB0OF GFXMMU_FCR_CB0OF_Msk
9547#define GFXMMU_FCR_CB1OF_Pos (1U)
9548#define GFXMMU_FCR_CB1OF_Msk (0x1UL << GFXMMU_FCR_CB1OF_Pos)
9549#define GFXMMU_FCR_CB1OF GFXMMU_FCR_CB1OF_Msk
9550#define GFXMMU_FCR_CB2OF_Pos (2U)
9551#define GFXMMU_FCR_CB2OF_Msk (0x1UL << GFXMMU_FCR_CB2OF_Pos)
9552#define GFXMMU_FCR_CB2OF GFXMMU_FCR_CB2OF_Msk
9553#define GFXMMU_FCR_CB3OF_Pos (3U)
9554#define GFXMMU_FCR_CB3OF_Msk (0x1UL << GFXMMU_FCR_CB3OF_Pos)
9555#define GFXMMU_FCR_CB3OF GFXMMU_FCR_CB3OF_Msk
9556#define GFXMMU_FCR_CAMEF_Pos (4U)
9557#define GFXMMU_FCR_CAMEF_Msk (0x1UL << GFXMMU_FCR_CAMEF_Pos)
9558#define GFXMMU_FCR_CAMEF GFXMMU_FCR_CAMEF_Msk
9560/****************** Bits definition for GFXMMU_CCR register *******************/
9561#define GFXMMU_CCR_FF_Pos (0U)
9562#define GFXMMU_CCR_FF_Msk (0x1UL << GFXMMU_CCR_FF_Pos)
9563#define GFXMMU_CCR_FF GFXMMU_CCR_FF_Msk
9564#define GFXMMU_CCR_FI_Pos (1U)
9565#define GFXMMU_CCR_FI_Msk (0x1UL << GFXMMU_CCR_FI_Pos)
9566#define GFXMMU_CCR_FI GFXMMU_CCR_FI_Msk
9568/****************** Bits definition for GFXMMU_DVR register *******************/
9569#define GFXMMU_DVR_DV_Pos (0U)
9570#define GFXMMU_DVR_DV_Msk (0xFFFFFFFFUL << GFXMMU_DVR_DV_Pos)
9571#define GFXMMU_DVR_DV GFXMMU_DVR_DV_Msk
9573/****************** Bits definition for GFXMMU_B0CR register ******************/
9574#define GFXMMU_B0CR_PBO_Pos (4U)
9575#define GFXMMU_B0CR_PBO_Msk (0x7FFFFUL << GFXMMU_B0CR_PBO_Pos)
9576#define GFXMMU_B0CR_PBO GFXMMU_B0CR_PBO_Msk
9577#define GFXMMU_B0CR_PBBA_Pos (23U)
9578#define GFXMMU_B0CR_PBBA_Msk (0x1FFUL << GFXMMU_B0CR_PBBA_Pos)
9579#define GFXMMU_B0CR_PBBA GFXMMU_B0CR_PBBA_Msk
9581/****************** Bits definition for GFXMMU_B1CR register ******************/
9582#define GFXMMU_B1CR_PBO_Pos (4U)
9583#define GFXMMU_B1CR_PBO_Msk (0x7FFFFUL << GFXMMU_B1CR_PBO_Pos)
9584#define GFXMMU_B1CR_PBO GFXMMU_B1CR_PBO_Msk
9585#define GFXMMU_B1CR_PBBA_Pos (23U)
9586#define GFXMMU_B1CR_PBBA_Msk (0x1FFUL << GFXMMU_B1CR_PBBA_Pos)
9587#define GFXMMU_B1CR_PBBA GFXMMU_B1CR_PBBA_Msk
9589/****************** Bits definition for GFXMMU_B2CR register ******************/
9590#define GFXMMU_B2CR_PBO_Pos (4U)
9591#define GFXMMU_B2CR_PBO_Msk (0x7FFFFUL << GFXMMU_B2CR_PBO_Pos)
9592#define GFXMMU_B2CR_PBO GFXMMU_B2CR_PBO_Msk
9593#define GFXMMU_B2CR_PBBA_Pos (23U)
9594#define GFXMMU_B2CR_PBBA_Msk (0x1FFUL << GFXMMU_B2CR_PBBA_Pos)
9595#define GFXMMU_B2CR_PBBA GFXMMU_B2CR_PBBA_Msk
9597/****************** Bits definition for GFXMMU_B3CR register ******************/
9598#define GFXMMU_B3CR_PBO_Pos (4U)
9599#define GFXMMU_B3CR_PBO_Msk (0x7FFFFUL << GFXMMU_B3CR_PBO_Pos)
9600#define GFXMMU_B3CR_PBO GFXMMU_B3CR_PBO_Msk
9601#define GFXMMU_B3CR_PBBA_Pos (23U)
9602#define GFXMMU_B3CR_PBBA_Msk (0x1FFUL << GFXMMU_B3CR_PBBA_Pos)
9603#define GFXMMU_B3CR_PBBA GFXMMU_B3CR_PBBA_Msk
9605/****************** Bits definition for GFXMMU_LUTxL register *****************/
9606#define GFXMMU_LUTxL_EN_Pos (0U)
9607#define GFXMMU_LUTxL_EN_Msk (0x1UL << GFXMMU_LUTxL_EN_Pos)
9608#define GFXMMU_LUTxL_EN GFXMMU_LUTxL_EN_Msk
9609#define GFXMMU_LUTxL_FVB_Pos (8U)
9610#define GFXMMU_LUTxL_FVB_Msk (0xFFUL << GFXMMU_LUTxL_FVB_Pos)
9611#define GFXMMU_LUTxL_FVB GFXMMU_LUTxL_FVB_Msk
9612#define GFXMMU_LUTxL_LVB_Pos (16U)
9613#define GFXMMU_LUTxL_LVB_Msk (0xFFUL << GFXMMU_LUTxL_LVB_Pos)
9614#define GFXMMU_LUTxL_LVB GFXMMU_LUTxL_LVB_Msk
9616/****************** Bits definition for GFXMMU_LUTxH register *****************/
9617#define GFXMMU_LUTxH_LO_Pos (4U)
9618#define GFXMMU_LUTxH_LO_Msk (0x3FFFFUL << GFXMMU_LUTxH_LO_Pos)
9619#define GFXMMU_LUTxH_LO GFXMMU_LUTxH_LO_Msk
9621/******************************************************************************/
9622/* */
9623/* General Purpose I/O */
9624/* */
9625/******************************************************************************/
9626/****************** Bits definition for GPIO_MODER register *****************/
9627#define GPIO_MODER_MODE0_Pos (0U)
9628#define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos)
9629#define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
9630#define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos)
9631#define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos)
9633#define GPIO_MODER_MODE1_Pos (2U)
9634#define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos)
9635#define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
9636#define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos)
9637#define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos)
9639#define GPIO_MODER_MODE2_Pos (4U)
9640#define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos)
9641#define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
9642#define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos)
9643#define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos)
9645#define GPIO_MODER_MODE3_Pos (6U)
9646#define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos)
9647#define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
9648#define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos)
9649#define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos)
9651#define GPIO_MODER_MODE4_Pos (8U)
9652#define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos)
9653#define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
9654#define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos)
9655#define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos)
9657#define GPIO_MODER_MODE5_Pos (10U)
9658#define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos)
9659#define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
9660#define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos)
9661#define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos)
9663#define GPIO_MODER_MODE6_Pos (12U)
9664#define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos)
9665#define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
9666#define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos)
9667#define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos)
9669#define GPIO_MODER_MODE7_Pos (14U)
9670#define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos)
9671#define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
9672#define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos)
9673#define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos)
9675#define GPIO_MODER_MODE8_Pos (16U)
9676#define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos)
9677#define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
9678#define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos)
9679#define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos)
9681#define GPIO_MODER_MODE9_Pos (18U)
9682#define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos)
9683#define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
9684#define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos)
9685#define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos)
9687#define GPIO_MODER_MODE10_Pos (20U)
9688#define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos)
9689#define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
9690#define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos)
9691#define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos)
9693#define GPIO_MODER_MODE11_Pos (22U)
9694#define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos)
9695#define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
9696#define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos)
9697#define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos)
9699#define GPIO_MODER_MODE12_Pos (24U)
9700#define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos)
9701#define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
9702#define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos)
9703#define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos)
9705#define GPIO_MODER_MODE13_Pos (26U)
9706#define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos)
9707#define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
9708#define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos)
9709#define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos)
9711#define GPIO_MODER_MODE14_Pos (28U)
9712#define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos)
9713#define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
9714#define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos)
9715#define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos)
9717#define GPIO_MODER_MODE15_Pos (30U)
9718#define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos)
9719#define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
9720#define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos)
9721#define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos)
9723/****************** Bits definition for GPIO_OTYPER register ****************/
9724#define GPIO_OTYPER_OT0_Pos (0U)
9725#define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos)
9726#define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
9727#define GPIO_OTYPER_OT1_Pos (1U)
9728#define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos)
9729#define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
9730#define GPIO_OTYPER_OT2_Pos (2U)
9731#define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos)
9732#define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
9733#define GPIO_OTYPER_OT3_Pos (3U)
9734#define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos)
9735#define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
9736#define GPIO_OTYPER_OT4_Pos (4U)
9737#define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos)
9738#define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
9739#define GPIO_OTYPER_OT5_Pos (5U)
9740#define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos)
9741#define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
9742#define GPIO_OTYPER_OT6_Pos (6U)
9743#define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos)
9744#define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
9745#define GPIO_OTYPER_OT7_Pos (7U)
9746#define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos)
9747#define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
9748#define GPIO_OTYPER_OT8_Pos (8U)
9749#define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos)
9750#define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
9751#define GPIO_OTYPER_OT9_Pos (9U)
9752#define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos)
9753#define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
9754#define GPIO_OTYPER_OT10_Pos (10U)
9755#define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos)
9756#define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
9757#define GPIO_OTYPER_OT11_Pos (11U)
9758#define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos)
9759#define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
9760#define GPIO_OTYPER_OT12_Pos (12U)
9761#define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos)
9762#define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
9763#define GPIO_OTYPER_OT13_Pos (13U)
9764#define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos)
9765#define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
9766#define GPIO_OTYPER_OT14_Pos (14U)
9767#define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos)
9768#define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
9769#define GPIO_OTYPER_OT15_Pos (15U)
9770#define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos)
9771#define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
9772
9773/****************** Bits definition for GPIO_OSPEEDR register ***************/
9774#define GPIO_OSPEEDR_OSPEED0_Pos (0U)
9775#define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos)
9776#define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
9777#define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos)
9778#define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos)
9780#define GPIO_OSPEEDR_OSPEED1_Pos (2U)
9781#define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos)
9782#define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
9783#define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos)
9784#define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos)
9786#define GPIO_OSPEEDR_OSPEED2_Pos (4U)
9787#define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos)
9788#define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
9789#define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos)
9790#define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos)
9792#define GPIO_OSPEEDR_OSPEED3_Pos (6U)
9793#define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos)
9794#define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
9795#define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos)
9796#define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos)
9798#define GPIO_OSPEEDR_OSPEED4_Pos (8U)
9799#define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos)
9800#define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
9801#define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos)
9802#define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos)
9804#define GPIO_OSPEEDR_OSPEED5_Pos (10U)
9805#define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos)
9806#define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
9807#define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos)
9808#define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos)
9810#define GPIO_OSPEEDR_OSPEED6_Pos (12U)
9811#define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos)
9812#define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
9813#define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos)
9814#define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos)
9816#define GPIO_OSPEEDR_OSPEED7_Pos (14U)
9817#define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos)
9818#define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
9819#define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos)
9820#define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos)
9822#define GPIO_OSPEEDR_OSPEED8_Pos (16U)
9823#define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos)
9824#define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
9825#define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos)
9826#define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos)
9828#define GPIO_OSPEEDR_OSPEED9_Pos (18U)
9829#define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos)
9830#define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
9831#define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos)
9832#define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos)
9834#define GPIO_OSPEEDR_OSPEED10_Pos (20U)
9835#define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos)
9836#define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
9837#define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos)
9838#define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos)
9840#define GPIO_OSPEEDR_OSPEED11_Pos (22U)
9841#define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos)
9842#define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
9843#define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos)
9844#define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos)
9846#define GPIO_OSPEEDR_OSPEED12_Pos (24U)
9847#define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos)
9848#define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
9849#define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos)
9850#define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos)
9852#define GPIO_OSPEEDR_OSPEED13_Pos (26U)
9853#define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos)
9854#define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
9855#define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos)
9856#define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos)
9858#define GPIO_OSPEEDR_OSPEED14_Pos (28U)
9859#define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos)
9860#define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
9861#define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos)
9862#define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos)
9864#define GPIO_OSPEEDR_OSPEED15_Pos (30U)
9865#define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos)
9866#define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
9867#define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos)
9868#define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos)
9870/****************** Bits definition for GPIO_PUPDR register *****************/
9871#define GPIO_PUPDR_PUPD0_Pos (0U)
9872#define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos)
9873#define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
9874#define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos)
9875#define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos)
9877#define GPIO_PUPDR_PUPD1_Pos (2U)
9878#define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos)
9879#define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
9880#define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos)
9881#define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos)
9883#define GPIO_PUPDR_PUPD2_Pos (4U)
9884#define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos)
9885#define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
9886#define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos)
9887#define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos)
9889#define GPIO_PUPDR_PUPD3_Pos (6U)
9890#define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos)
9891#define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
9892#define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos)
9893#define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos)
9895#define GPIO_PUPDR_PUPD4_Pos (8U)
9896#define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos)
9897#define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
9898#define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos)
9899#define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos)
9901#define GPIO_PUPDR_PUPD5_Pos (10U)
9902#define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos)
9903#define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
9904#define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos)
9905#define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos)
9907#define GPIO_PUPDR_PUPD6_Pos (12U)
9908#define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos)
9909#define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
9910#define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos)
9911#define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos)
9913#define GPIO_PUPDR_PUPD7_Pos (14U)
9914#define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos)
9915#define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
9916#define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos)
9917#define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos)
9919#define GPIO_PUPDR_PUPD8_Pos (16U)
9920#define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos)
9921#define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
9922#define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos)
9923#define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos)
9925#define GPIO_PUPDR_PUPD9_Pos (18U)
9926#define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos)
9927#define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
9928#define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos)
9929#define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos)
9931#define GPIO_PUPDR_PUPD10_Pos (20U)
9932#define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos)
9933#define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
9934#define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos)
9935#define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos)
9937#define GPIO_PUPDR_PUPD11_Pos (22U)
9938#define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos)
9939#define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
9940#define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos)
9941#define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos)
9943#define GPIO_PUPDR_PUPD12_Pos (24U)
9944#define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos)
9945#define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
9946#define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos)
9947#define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos)
9949#define GPIO_PUPDR_PUPD13_Pos (26U)
9950#define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos)
9951#define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
9952#define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos)
9953#define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos)
9955#define GPIO_PUPDR_PUPD14_Pos (28U)
9956#define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos)
9957#define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
9958#define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos)
9959#define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos)
9961#define GPIO_PUPDR_PUPD15_Pos (30U)
9962#define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos)
9963#define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
9964#define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos)
9965#define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos)
9967/****************** Bits definition for GPIO_IDR register *******************/
9968#define GPIO_IDR_ID0_Pos (0U)
9969#define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos)
9970#define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
9971#define GPIO_IDR_ID1_Pos (1U)
9972#define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos)
9973#define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
9974#define GPIO_IDR_ID2_Pos (2U)
9975#define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos)
9976#define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
9977#define GPIO_IDR_ID3_Pos (3U)
9978#define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos)
9979#define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
9980#define GPIO_IDR_ID4_Pos (4U)
9981#define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos)
9982#define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
9983#define GPIO_IDR_ID5_Pos (5U)
9984#define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos)
9985#define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
9986#define GPIO_IDR_ID6_Pos (6U)
9987#define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos)
9988#define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
9989#define GPIO_IDR_ID7_Pos (7U)
9990#define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos)
9991#define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
9992#define GPIO_IDR_ID8_Pos (8U)
9993#define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos)
9994#define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
9995#define GPIO_IDR_ID9_Pos (9U)
9996#define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos)
9997#define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
9998#define GPIO_IDR_ID10_Pos (10U)
9999#define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos)
10000#define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
10001#define GPIO_IDR_ID11_Pos (11U)
10002#define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos)
10003#define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
10004#define GPIO_IDR_ID12_Pos (12U)
10005#define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos)
10006#define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
10007#define GPIO_IDR_ID13_Pos (13U)
10008#define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos)
10009#define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
10010#define GPIO_IDR_ID14_Pos (14U)
10011#define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos)
10012#define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
10013#define GPIO_IDR_ID15_Pos (15U)
10014#define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos)
10015#define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
10016
10017/****************** Bits definition for GPIO_ODR register *******************/
10018#define GPIO_ODR_OD0_Pos (0U)
10019#define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos)
10020#define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
10021#define GPIO_ODR_OD1_Pos (1U)
10022#define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos)
10023#define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
10024#define GPIO_ODR_OD2_Pos (2U)
10025#define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos)
10026#define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
10027#define GPIO_ODR_OD3_Pos (3U)
10028#define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos)
10029#define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
10030#define GPIO_ODR_OD4_Pos (4U)
10031#define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos)
10032#define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
10033#define GPIO_ODR_OD5_Pos (5U)
10034#define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos)
10035#define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
10036#define GPIO_ODR_OD6_Pos (6U)
10037#define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos)
10038#define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
10039#define GPIO_ODR_OD7_Pos (7U)
10040#define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos)
10041#define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
10042#define GPIO_ODR_OD8_Pos (8U)
10043#define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos)
10044#define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
10045#define GPIO_ODR_OD9_Pos (9U)
10046#define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos)
10047#define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
10048#define GPIO_ODR_OD10_Pos (10U)
10049#define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos)
10050#define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
10051#define GPIO_ODR_OD11_Pos (11U)
10052#define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos)
10053#define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
10054#define GPIO_ODR_OD12_Pos (12U)
10055#define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos)
10056#define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
10057#define GPIO_ODR_OD13_Pos (13U)
10058#define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos)
10059#define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
10060#define GPIO_ODR_OD14_Pos (14U)
10061#define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos)
10062#define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
10063#define GPIO_ODR_OD15_Pos (15U)
10064#define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos)
10065#define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
10066
10067/****************** Bits definition for GPIO_BSRR register ******************/
10068#define GPIO_BSRR_BS0_Pos (0U)
10069#define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos)
10070#define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
10071#define GPIO_BSRR_BS1_Pos (1U)
10072#define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos)
10073#define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
10074#define GPIO_BSRR_BS2_Pos (2U)
10075#define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos)
10076#define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
10077#define GPIO_BSRR_BS3_Pos (3U)
10078#define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos)
10079#define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
10080#define GPIO_BSRR_BS4_Pos (4U)
10081#define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos)
10082#define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
10083#define GPIO_BSRR_BS5_Pos (5U)
10084#define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos)
10085#define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
10086#define GPIO_BSRR_BS6_Pos (6U)
10087#define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos)
10088#define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
10089#define GPIO_BSRR_BS7_Pos (7U)
10090#define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos)
10091#define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
10092#define GPIO_BSRR_BS8_Pos (8U)
10093#define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos)
10094#define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
10095#define GPIO_BSRR_BS9_Pos (9U)
10096#define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos)
10097#define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
10098#define GPIO_BSRR_BS10_Pos (10U)
10099#define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos)
10100#define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
10101#define GPIO_BSRR_BS11_Pos (11U)
10102#define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos)
10103#define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
10104#define GPIO_BSRR_BS12_Pos (12U)
10105#define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos)
10106#define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
10107#define GPIO_BSRR_BS13_Pos (13U)
10108#define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos)
10109#define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
10110#define GPIO_BSRR_BS14_Pos (14U)
10111#define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos)
10112#define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
10113#define GPIO_BSRR_BS15_Pos (15U)
10114#define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos)
10115#define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
10116#define GPIO_BSRR_BR0_Pos (16U)
10117#define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos)
10118#define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
10119#define GPIO_BSRR_BR1_Pos (17U)
10120#define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos)
10121#define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
10122#define GPIO_BSRR_BR2_Pos (18U)
10123#define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos)
10124#define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
10125#define GPIO_BSRR_BR3_Pos (19U)
10126#define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos)
10127#define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
10128#define GPIO_BSRR_BR4_Pos (20U)
10129#define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos)
10130#define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
10131#define GPIO_BSRR_BR5_Pos (21U)
10132#define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos)
10133#define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
10134#define GPIO_BSRR_BR6_Pos (22U)
10135#define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos)
10136#define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
10137#define GPIO_BSRR_BR7_Pos (23U)
10138#define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos)
10139#define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
10140#define GPIO_BSRR_BR8_Pos (24U)
10141#define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos)
10142#define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
10143#define GPIO_BSRR_BR9_Pos (25U)
10144#define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos)
10145#define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
10146#define GPIO_BSRR_BR10_Pos (26U)
10147#define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos)
10148#define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
10149#define GPIO_BSRR_BR11_Pos (27U)
10150#define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos)
10151#define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
10152#define GPIO_BSRR_BR12_Pos (28U)
10153#define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos)
10154#define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
10155#define GPIO_BSRR_BR13_Pos (29U)
10156#define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos)
10157#define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
10158#define GPIO_BSRR_BR14_Pos (30U)
10159#define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos)
10160#define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
10161#define GPIO_BSRR_BR15_Pos (31U)
10162#define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos)
10163#define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
10164
10165/****************** Bit definition for GPIO_LCKR register *********************/
10166#define GPIO_LCKR_LCK0_Pos (0U)
10167#define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos)
10168#define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
10169#define GPIO_LCKR_LCK1_Pos (1U)
10170#define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos)
10171#define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
10172#define GPIO_LCKR_LCK2_Pos (2U)
10173#define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos)
10174#define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
10175#define GPIO_LCKR_LCK3_Pos (3U)
10176#define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos)
10177#define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
10178#define GPIO_LCKR_LCK4_Pos (4U)
10179#define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos)
10180#define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
10181#define GPIO_LCKR_LCK5_Pos (5U)
10182#define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos)
10183#define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
10184#define GPIO_LCKR_LCK6_Pos (6U)
10185#define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos)
10186#define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
10187#define GPIO_LCKR_LCK7_Pos (7U)
10188#define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos)
10189#define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
10190#define GPIO_LCKR_LCK8_Pos (8U)
10191#define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos)
10192#define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
10193#define GPIO_LCKR_LCK9_Pos (9U)
10194#define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos)
10195#define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
10196#define GPIO_LCKR_LCK10_Pos (10U)
10197#define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos)
10198#define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
10199#define GPIO_LCKR_LCK11_Pos (11U)
10200#define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos)
10201#define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
10202#define GPIO_LCKR_LCK12_Pos (12U)
10203#define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos)
10204#define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
10205#define GPIO_LCKR_LCK13_Pos (13U)
10206#define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos)
10207#define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
10208#define GPIO_LCKR_LCK14_Pos (14U)
10209#define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos)
10210#define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
10211#define GPIO_LCKR_LCK15_Pos (15U)
10212#define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos)
10213#define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
10214#define GPIO_LCKR_LCKK_Pos (16U)
10215#define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos)
10216#define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
10217
10218/****************** Bit definition for GPIO_AFRL register ********************/
10219#define GPIO_AFRL_AFSEL0_Pos (0U)
10220#define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos)
10221#define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
10222#define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos)
10223#define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos)
10224#define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos)
10225#define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos)
10226#define GPIO_AFRL_AFSEL1_Pos (4U)
10227#define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos)
10228#define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
10229#define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos)
10230#define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos)
10231#define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos)
10232#define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos)
10233#define GPIO_AFRL_AFSEL2_Pos (8U)
10234#define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos)
10235#define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
10236#define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos)
10237#define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos)
10238#define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos)
10239#define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos)
10240#define GPIO_AFRL_AFSEL3_Pos (12U)
10241#define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos)
10242#define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
10243#define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos)
10244#define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos)
10245#define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos)
10246#define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos)
10247#define GPIO_AFRL_AFSEL4_Pos (16U)
10248#define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos)
10249#define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
10250#define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos)
10251#define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos)
10252#define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos)
10253#define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos)
10254#define GPIO_AFRL_AFSEL5_Pos (20U)
10255#define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos)
10256#define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
10257#define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos)
10258#define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos)
10259#define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos)
10260#define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos)
10261#define GPIO_AFRL_AFSEL6_Pos (24U)
10262#define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos)
10263#define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
10264#define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos)
10265#define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos)
10266#define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos)
10267#define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos)
10268#define GPIO_AFRL_AFSEL7_Pos (28U)
10269#define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos)
10270#define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
10271#define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos)
10272#define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos)
10273#define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos)
10274#define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos)
10276/* Legacy defines */
10277#define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
10278#define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
10279#define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
10280#define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
10281#define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
10282#define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
10283#define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
10284#define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
10285
10286/****************** Bit definition for GPIO_AFRH register ********************/
10287#define GPIO_AFRH_AFSEL8_Pos (0U)
10288#define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos)
10289#define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
10290#define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos)
10291#define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos)
10292#define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos)
10293#define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos)
10294#define GPIO_AFRH_AFSEL9_Pos (4U)
10295#define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos)
10296#define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
10297#define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos)
10298#define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos)
10299#define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos)
10300#define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos)
10301#define GPIO_AFRH_AFSEL10_Pos (8U)
10302#define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos)
10303#define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
10304#define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos)
10305#define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos)
10306#define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos)
10307#define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos)
10308#define GPIO_AFRH_AFSEL11_Pos (12U)
10309#define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos)
10310#define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
10311#define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos)
10312#define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos)
10313#define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos)
10314#define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos)
10315#define GPIO_AFRH_AFSEL12_Pos (16U)
10316#define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos)
10317#define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
10318#define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos)
10319#define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos)
10320#define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos)
10321#define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos)
10322#define GPIO_AFRH_AFSEL13_Pos (20U)
10323#define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos)
10324#define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
10325#define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos)
10326#define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos)
10327#define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos)
10328#define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos)
10329#define GPIO_AFRH_AFSEL14_Pos (24U)
10330#define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos)
10331#define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
10332#define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos)
10333#define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos)
10334#define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos)
10335#define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos)
10336#define GPIO_AFRH_AFSEL15_Pos (28U)
10337#define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos)
10338#define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
10339#define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos)
10340#define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos)
10341#define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos)
10342#define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos)
10344/* Legacy defines */
10345#define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
10346#define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
10347#define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
10348#define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
10349#define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
10350#define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
10351#define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
10352#define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
10353
10354/******************************************************************************/
10355/* */
10356/* HSEM HW Semaphore */
10357/* */
10358/******************************************************************************/
10359/******************** Bit definition for HSEM_R register ********************/
10360#define HSEM_R_PROCID_Pos (0U)
10361#define HSEM_R_PROCID_Msk (0xFFUL << HSEM_R_PROCID_Pos)
10362#define HSEM_R_PROCID HSEM_R_PROCID_Msk
10363#define HSEM_R_COREID_Pos (8U)
10364#define HSEM_R_COREID_Msk (0xFFUL << HSEM_R_COREID_Pos)
10365#define HSEM_R_COREID HSEM_R_COREID_Msk
10366#define HSEM_R_LOCK_Pos (31U)
10367#define HSEM_R_LOCK_Msk (0x1UL << HSEM_R_LOCK_Pos)
10368#define HSEM_R_LOCK HSEM_R_LOCK_Msk
10370/******************** Bit definition for HSEM_RLR register ******************/
10371#define HSEM_RLR_PROCID_Pos (0U)
10372#define HSEM_RLR_PROCID_Msk (0xFFUL << HSEM_RLR_PROCID_Pos)
10373#define HSEM_RLR_PROCID HSEM_RLR_PROCID_Msk
10374#define HSEM_RLR_COREID_Pos (8U)
10375#define HSEM_RLR_COREID_Msk (0xFFUL << HSEM_RLR_COREID_Pos)
10376#define HSEM_RLR_COREID HSEM_RLR_COREID_Msk
10377#define HSEM_RLR_LOCK_Pos (31U)
10378#define HSEM_RLR_LOCK_Msk (0x1UL << HSEM_RLR_LOCK_Pos)
10379#define HSEM_RLR_LOCK HSEM_RLR_LOCK_Msk
10381/******************** Bit definition for HSEM_C1IER register *****************/
10382#define HSEM_C1IER_ISE0_Pos (0U)
10383#define HSEM_C1IER_ISE0_Msk (0x1UL << HSEM_C1IER_ISE0_Pos)
10384#define HSEM_C1IER_ISE0 HSEM_C1IER_ISE0_Msk
10385#define HSEM_C1IER_ISE1_Pos (1U)
10386#define HSEM_C1IER_ISE1_Msk (0x1UL << HSEM_C1IER_ISE1_Pos)
10387#define HSEM_C1IER_ISE1 HSEM_C1IER_ISE1_Msk
10388#define HSEM_C1IER_ISE2_Pos (2U)
10389#define HSEM_C1IER_ISE2_Msk (0x1UL << HSEM_C1IER_ISE2_Pos)
10390#define HSEM_C1IER_ISE2 HSEM_C1IER_ISE2_Msk
10391#define HSEM_C1IER_ISE3_Pos (3U)
10392#define HSEM_C1IER_ISE3_Msk (0x1UL << HSEM_C1IER_ISE3_Pos)
10393#define HSEM_C1IER_ISE3 HSEM_C1IER_ISE3_Msk
10394#define HSEM_C1IER_ISE4_Pos (4U)
10395#define HSEM_C1IER_ISE4_Msk (0x1UL << HSEM_C1IER_ISE4_Pos)
10396#define HSEM_C1IER_ISE4 HSEM_C1IER_ISE4_Msk
10397#define HSEM_C1IER_ISE5_Pos (5U)
10398#define HSEM_C1IER_ISE5_Msk (0x1UL << HSEM_C1IER_ISE5_Pos)
10399#define HSEM_C1IER_ISE5 HSEM_C1IER_ISE5_Msk
10400#define HSEM_C1IER_ISE6_Pos (6U)
10401#define HSEM_C1IER_ISE6_Msk (0x1UL << HSEM_C1IER_ISE6_Pos)
10402#define HSEM_C1IER_ISE6 HSEM_C1IER_ISE6_Msk
10403#define HSEM_C1IER_ISE7_Pos (7U)
10404#define HSEM_C1IER_ISE7_Msk (0x1UL << HSEM_C1IER_ISE7_Pos)
10405#define HSEM_C1IER_ISE7 HSEM_C1IER_ISE7_Msk
10406#define HSEM_C1IER_ISE8_Pos (8U)
10407#define HSEM_C1IER_ISE8_Msk (0x1UL << HSEM_C1IER_ISE8_Pos)
10408#define HSEM_C1IER_ISE8 HSEM_C1IER_ISE8_Msk
10409#define HSEM_C1IER_ISE9_Pos (9U)
10410#define HSEM_C1IER_ISE9_Msk (0x1UL << HSEM_C1IER_ISE9_Pos)
10411#define HSEM_C1IER_ISE9 HSEM_C1IER_ISE9_Msk
10412#define HSEM_C1IER_ISE10_Pos (10U)
10413#define HSEM_C1IER_ISE10_Msk (0x1UL << HSEM_C1IER_ISE10_Pos)
10414#define HSEM_C1IER_ISE10 HSEM_C1IER_ISE10_Msk
10415#define HSEM_C1IER_ISE11_Pos (11U)
10416#define HSEM_C1IER_ISE11_Msk (0x1UL << HSEM_C1IER_ISE11_Pos)
10417#define HSEM_C1IER_ISE11 HSEM_C1IER_ISE11_Msk
10418#define HSEM_C1IER_ISE12_Pos (12U)
10419#define HSEM_C1IER_ISE12_Msk (0x1UL << HSEM_C1IER_ISE12_Pos)
10420#define HSEM_C1IER_ISE12 HSEM_C1IER_ISE12_Msk
10421#define HSEM_C1IER_ISE13_Pos (13U)
10422#define HSEM_C1IER_ISE13_Msk (0x1UL << HSEM_C1IER_ISE13_Pos)
10423#define HSEM_C1IER_ISE13 HSEM_C1IER_ISE13_Msk
10424#define HSEM_C1IER_ISE14_Pos (14U)
10425#define HSEM_C1IER_ISE14_Msk (0x1UL << HSEM_C1IER_ISE14_Pos)
10426#define HSEM_C1IER_ISE14 HSEM_C1IER_ISE14_Msk
10427#define HSEM_C1IER_ISE15_Pos (15U)
10428#define HSEM_C1IER_ISE15_Msk (0x1UL << HSEM_C1IER_ISE15_Pos)
10429#define HSEM_C1IER_ISE15 HSEM_C1IER_ISE15_Msk
10430#define HSEM_C1IER_ISE16_Pos (16U)
10431#define HSEM_C1IER_ISE16_Msk (0x1UL << HSEM_C1IER_ISE16_Pos)
10432#define HSEM_C1IER_ISE16 HSEM_C1IER_ISE16_Msk
10433#define HSEM_C1IER_ISE17_Pos (17U)
10434#define HSEM_C1IER_ISE17_Msk (0x1UL << HSEM_C1IER_ISE17_Pos)
10435#define HSEM_C1IER_ISE17 HSEM_C1IER_ISE17_Msk
10436#define HSEM_C1IER_ISE18_Pos (18U)
10437#define HSEM_C1IER_ISE18_Msk (0x1UL << HSEM_C1IER_ISE18_Pos)
10438#define HSEM_C1IER_ISE18 HSEM_C1IER_ISE18_Msk
10439#define HSEM_C1IER_ISE19_Pos (19U)
10440#define HSEM_C1IER_ISE19_Msk (0x1UL << HSEM_C1IER_ISE19_Pos)
10441#define HSEM_C1IER_ISE19 HSEM_C1IER_ISE19_Msk
10442#define HSEM_C1IER_ISE20_Pos (20U)
10443#define HSEM_C1IER_ISE20_Msk (0x1UL << HSEM_C1IER_ISE20_Pos)
10444#define HSEM_C1IER_ISE20 HSEM_C1IER_ISE20_Msk
10445#define HSEM_C1IER_ISE21_Pos (21U)
10446#define HSEM_C1IER_ISE21_Msk (0x1UL << HSEM_C1IER_ISE21_Pos)
10447#define HSEM_C1IER_ISE21 HSEM_C1IER_ISE21_Msk
10448#define HSEM_C1IER_ISE22_Pos (22U)
10449#define HSEM_C1IER_ISE22_Msk (0x1UL << HSEM_C1IER_ISE22_Pos)
10450#define HSEM_C1IER_ISE22 HSEM_C1IER_ISE22_Msk
10451#define HSEM_C1IER_ISE23_Pos (23U)
10452#define HSEM_C1IER_ISE23_Msk (0x1UL << HSEM_C1IER_ISE23_Pos)
10453#define HSEM_C1IER_ISE23 HSEM_C1IER_ISE23_Msk
10454#define HSEM_C1IER_ISE24_Pos (24U)
10455#define HSEM_C1IER_ISE24_Msk (0x1UL << HSEM_C1IER_ISE24_Pos)
10456#define HSEM_C1IER_ISE24 HSEM_C1IER_ISE24_Msk
10457#define HSEM_C1IER_ISE25_Pos (25U)
10458#define HSEM_C1IER_ISE25_Msk (0x1UL << HSEM_C1IER_ISE25_Pos)
10459#define HSEM_C1IER_ISE25 HSEM_C1IER_ISE25_Msk
10460#define HSEM_C1IER_ISE26_Pos (26U)
10461#define HSEM_C1IER_ISE26_Msk (0x1UL << HSEM_C1IER_ISE26_Pos)
10462#define HSEM_C1IER_ISE26 HSEM_C1IER_ISE26_Msk
10463#define HSEM_C1IER_ISE27_Pos (27U)
10464#define HSEM_C1IER_ISE27_Msk (0x1UL << HSEM_C1IER_ISE27_Pos)
10465#define HSEM_C1IER_ISE27 HSEM_C1IER_ISE27_Msk
10466#define HSEM_C1IER_ISE28_Pos (28U)
10467#define HSEM_C1IER_ISE28_Msk (0x1UL << HSEM_C1IER_ISE28_Pos)
10468#define HSEM_C1IER_ISE28 HSEM_C1IER_ISE28_Msk
10469#define HSEM_C1IER_ISE29_Pos (29U)
10470#define HSEM_C1IER_ISE29_Msk (0x1UL << HSEM_C1IER_ISE29_Pos)
10471#define HSEM_C1IER_ISE29 HSEM_C1IER_ISE29_Msk
10472#define HSEM_C1IER_ISE30_Pos (30U)
10473#define HSEM_C1IER_ISE30_Msk (0x1UL << HSEM_C1IER_ISE30_Pos)
10474#define HSEM_C1IER_ISE30 HSEM_C1IER_ISE30_Msk
10475#define HSEM_C1IER_ISE31_Pos (31U)
10476#define HSEM_C1IER_ISE31_Msk (0x1UL << HSEM_C1IER_ISE31_Pos)
10477#define HSEM_C1IER_ISE31 HSEM_C1IER_ISE31_Msk
10479/******************** Bit definition for HSEM_C1ICR register *****************/
10480#define HSEM_C1ICR_ISC0_Pos (0U)
10481#define HSEM_C1ICR_ISC0_Msk (0x1UL << HSEM_C1ICR_ISC0_Pos)
10482#define HSEM_C1ICR_ISC0 HSEM_C1ICR_ISC0_Msk
10483#define HSEM_C1ICR_ISC1_Pos (1U)
10484#define HSEM_C1ICR_ISC1_Msk (0x1UL << HSEM_C1ICR_ISC1_Pos)
10485#define HSEM_C1ICR_ISC1 HSEM_C1ICR_ISC1_Msk
10486#define HSEM_C1ICR_ISC2_Pos (2U)
10487#define HSEM_C1ICR_ISC2_Msk (0x1UL << HSEM_C1ICR_ISC2_Pos)
10488#define HSEM_C1ICR_ISC2 HSEM_C1ICR_ISC2_Msk
10489#define HSEM_C1ICR_ISC3_Pos (3U)
10490#define HSEM_C1ICR_ISC3_Msk (0x1UL << HSEM_C1ICR_ISC3_Pos)
10491#define HSEM_C1ICR_ISC3 HSEM_C1ICR_ISC3_Msk
10492#define HSEM_C1ICR_ISC4_Pos (4U)
10493#define HSEM_C1ICR_ISC4_Msk (0x1UL << HSEM_C1ICR_ISC4_Pos)
10494#define HSEM_C1ICR_ISC4 HSEM_C1ICR_ISC4_Msk
10495#define HSEM_C1ICR_ISC5_Pos (5U)
10496#define HSEM_C1ICR_ISC5_Msk (0x1UL << HSEM_C1ICR_ISC5_Pos)
10497#define HSEM_C1ICR_ISC5 HSEM_C1ICR_ISC5_Msk
10498#define HSEM_C1ICR_ISC6_Pos (6U)
10499#define HSEM_C1ICR_ISC6_Msk (0x1UL << HSEM_C1ICR_ISC6_Pos)
10500#define HSEM_C1ICR_ISC6 HSEM_C1ICR_ISC6_Msk
10501#define HSEM_C1ICR_ISC7_Pos (7U)
10502#define HSEM_C1ICR_ISC7_Msk (0x1UL << HSEM_C1ICR_ISC7_Pos)
10503#define HSEM_C1ICR_ISC7 HSEM_C1ICR_ISC7_Msk
10504#define HSEM_C1ICR_ISC8_Pos (8U)
10505#define HSEM_C1ICR_ISC8_Msk (0x1UL << HSEM_C1ICR_ISC8_Pos)
10506#define HSEM_C1ICR_ISC8 HSEM_C1ICR_ISC8_Msk
10507#define HSEM_C1ICR_ISC9_Pos (9U)
10508#define HSEM_C1ICR_ISC9_Msk (0x1UL << HSEM_C1ICR_ISC9_Pos)
10509#define HSEM_C1ICR_ISC9 HSEM_C1ICR_ISC9_Msk
10510#define HSEM_C1ICR_ISC10_Pos (10U)
10511#define HSEM_C1ICR_ISC10_Msk (0x1UL << HSEM_C1ICR_ISC10_Pos)
10512#define HSEM_C1ICR_ISC10 HSEM_C1ICR_ISC10_Msk
10513#define HSEM_C1ICR_ISC11_Pos (11U)
10514#define HSEM_C1ICR_ISC11_Msk (0x1UL << HSEM_C1ICR_ISC11_Pos)
10515#define HSEM_C1ICR_ISC11 HSEM_C1ICR_ISC11_Msk
10516#define HSEM_C1ICR_ISC12_Pos (12U)
10517#define HSEM_C1ICR_ISC12_Msk (0x1UL << HSEM_C1ICR_ISC12_Pos)
10518#define HSEM_C1ICR_ISC12 HSEM_C1ICR_ISC12_Msk
10519#define HSEM_C1ICR_ISC13_Pos (13U)
10520#define HSEM_C1ICR_ISC13_Msk (0x1UL << HSEM_C1ICR_ISC13_Pos)
10521#define HSEM_C1ICR_ISC13 HSEM_C1ICR_ISC13_Msk
10522#define HSEM_C1ICR_ISC14_Pos (14U)
10523#define HSEM_C1ICR_ISC14_Msk (0x1UL << HSEM_C1ICR_ISC14_Pos)
10524#define HSEM_C1ICR_ISC14 HSEM_C1ICR_ISC14_Msk
10525#define HSEM_C1ICR_ISC15_Pos (15U)
10526#define HSEM_C1ICR_ISC15_Msk (0x1UL << HSEM_C1ICR_ISC15_Pos)
10527#define HSEM_C1ICR_ISC15 HSEM_C1ICR_ISC15_Msk
10528#define HSEM_C1ICR_ISC16_Pos (16U)
10529#define HSEM_C1ICR_ISC16_Msk (0x1UL << HSEM_C1ICR_ISC16_Pos)
10530#define HSEM_C1ICR_ISC16 HSEM_C1ICR_ISC16_Msk
10531#define HSEM_C1ICR_ISC17_Pos (17U)
10532#define HSEM_C1ICR_ISC17_Msk (0x1UL << HSEM_C1ICR_ISC17_Pos)
10533#define HSEM_C1ICR_ISC17 HSEM_C1ICR_ISC17_Msk
10534#define HSEM_C1ICR_ISC18_Pos (18U)
10535#define HSEM_C1ICR_ISC18_Msk (0x1UL << HSEM_C1ICR_ISC18_Pos)
10536#define HSEM_C1ICR_ISC18 HSEM_C1ICR_ISC18_Msk
10537#define HSEM_C1ICR_ISC19_Pos (19U)
10538#define HSEM_C1ICR_ISC19_Msk (0x1UL << HSEM_C1ICR_ISC19_Pos)
10539#define HSEM_C1ICR_ISC19 HSEM_C1ICR_ISC19_Msk
10540#define HSEM_C1ICR_ISC20_Pos (20U)
10541#define HSEM_C1ICR_ISC20_Msk (0x1UL << HSEM_C1ICR_ISC20_Pos)
10542#define HSEM_C1ICR_ISC20 HSEM_C1ICR_ISC20_Msk
10543#define HSEM_C1ICR_ISC21_Pos (21U)
10544#define HSEM_C1ICR_ISC21_Msk (0x1UL << HSEM_C1ICR_ISC21_Pos)
10545#define HSEM_C1ICR_ISC21 HSEM_C1ICR_ISC21_Msk
10546#define HSEM_C1ICR_ISC22_Pos (22U)
10547#define HSEM_C1ICR_ISC22_Msk (0x1UL << HSEM_C1ICR_ISC22_Pos)
10548#define HSEM_C1ICR_ISC22 HSEM_C1ICR_ISC22_Msk
10549#define HSEM_C1ICR_ISC23_Pos (23U)
10550#define HSEM_C1ICR_ISC23_Msk (0x1UL << HSEM_C1ICR_ISC23_Pos)
10551#define HSEM_C1ICR_ISC23 HSEM_C1ICR_ISC23_Msk
10552#define HSEM_C1ICR_ISC24_Pos (24U)
10553#define HSEM_C1ICR_ISC24_Msk (0x1UL << HSEM_C1ICR_ISC24_Pos)
10554#define HSEM_C1ICR_ISC24 HSEM_C1ICR_ISC24_Msk
10555#define HSEM_C1ICR_ISC25_Pos (25U)
10556#define HSEM_C1ICR_ISC25_Msk (0x1UL << HSEM_C1ICR_ISC25_Pos)
10557#define HSEM_C1ICR_ISC25 HSEM_C1ICR_ISC25_Msk
10558#define HSEM_C1ICR_ISC26_Pos (26U)
10559#define HSEM_C1ICR_ISC26_Msk (0x1UL << HSEM_C1ICR_ISC26_Pos)
10560#define HSEM_C1ICR_ISC26 HSEM_C1ICR_ISC26_Msk
10561#define HSEM_C1ICR_ISC27_Pos (27U)
10562#define HSEM_C1ICR_ISC27_Msk (0x1UL << HSEM_C1ICR_ISC27_Pos)
10563#define HSEM_C1ICR_ISC27 HSEM_C1ICR_ISC27_Msk
10564#define HSEM_C1ICR_ISC28_Pos (28U)
10565#define HSEM_C1ICR_ISC28_Msk (0x1UL << HSEM_C1ICR_ISC28_Pos)
10566#define HSEM_C1ICR_ISC28 HSEM_C1ICR_ISC28_Msk
10567#define HSEM_C1ICR_ISC29_Pos (29U)
10568#define HSEM_C1ICR_ISC29_Msk (0x1UL << HSEM_C1ICR_ISC29_Pos)
10569#define HSEM_C1ICR_ISC29 HSEM_C1ICR_ISC29_Msk
10570#define HSEM_C1ICR_ISC30_Pos (30U)
10571#define HSEM_C1ICR_ISC30_Msk (0x1UL << HSEM_C1ICR_ISC30_Pos)
10572#define HSEM_C1ICR_ISC30 HSEM_C1ICR_ISC30_Msk
10573#define HSEM_C1ICR_ISC31_Pos (31U)
10574#define HSEM_C1ICR_ISC31_Msk (0x1UL << HSEM_C1ICR_ISC31_Pos)
10575#define HSEM_C1ICR_ISC31 HSEM_C1ICR_ISC31_Msk
10577/******************** Bit definition for HSEM_C1ISR register *****************/
10578#define HSEM_C1ISR_ISF0_Pos (0U)
10579#define HSEM_C1ISR_ISF0_Msk (0x1UL << HSEM_C1ISR_ISF0_Pos)
10580#define HSEM_C1ISR_ISF0 HSEM_C1ISR_ISF0_Msk
10581#define HSEM_C1ISR_ISF1_Pos (1U)
10582#define HSEM_C1ISR_ISF1_Msk (0x1UL << HSEM_C1ISR_ISF1_Pos)
10583#define HSEM_C1ISR_ISF1 HSEM_C1ISR_ISF1_Msk
10584#define HSEM_C1ISR_ISF2_Pos (2U)
10585#define HSEM_C1ISR_ISF2_Msk (0x1UL << HSEM_C1ISR_ISF2_Pos)
10586#define HSEM_C1ISR_ISF2 HSEM_C1ISR_ISF2_Msk
10587#define HSEM_C1ISR_ISF3_Pos (3U)
10588#define HSEM_C1ISR_ISF3_Msk (0x1UL << HSEM_C1ISR_ISF3_Pos)
10589#define HSEM_C1ISR_ISF3 HSEM_C1ISR_ISF3_Msk
10590#define HSEM_C1ISR_ISF4_Pos (4U)
10591#define HSEM_C1ISR_ISF4_Msk (0x1UL << HSEM_C1ISR_ISF4_Pos)
10592#define HSEM_C1ISR_ISF4 HSEM_C1ISR_ISF4_Msk
10593#define HSEM_C1ISR_ISF5_Pos (5U)
10594#define HSEM_C1ISR_ISF5_Msk (0x1UL << HSEM_C1ISR_ISF5_Pos)
10595#define HSEM_C1ISR_ISF5 HSEM_C1ISR_ISF5_Msk
10596#define HSEM_C1ISR_ISF6_Pos (6U)
10597#define HSEM_C1ISR_ISF6_Msk (0x1UL << HSEM_C1ISR_ISF6_Pos)
10598#define HSEM_C1ISR_ISF6 HSEM_C1ISR_ISF6_Msk
10599#define HSEM_C1ISR_ISF7_Pos (7U)
10600#define HSEM_C1ISR_ISF7_Msk (0x1UL << HSEM_C1ISR_ISF7_Pos)
10601#define HSEM_C1ISR_ISF7 HSEM_C1ISR_ISF7_Msk
10602#define HSEM_C1ISR_ISF8_Pos (8U)
10603#define HSEM_C1ISR_ISF8_Msk (0x1UL << HSEM_C1ISR_ISF8_Pos)
10604#define HSEM_C1ISR_ISF8 HSEM_C1ISR_ISF8_Msk
10605#define HSEM_C1ISR_ISF9_Pos (9U)
10606#define HSEM_C1ISR_ISF9_Msk (0x1UL << HSEM_C1ISR_ISF9_Pos)
10607#define HSEM_C1ISR_ISF9 HSEM_C1ISR_ISF9_Msk
10608#define HSEM_C1ISR_ISF10_Pos (10U)
10609#define HSEM_C1ISR_ISF10_Msk (0x1UL << HSEM_C1ISR_ISF10_Pos)
10610#define HSEM_C1ISR_ISF10 HSEM_C1ISR_ISF10_Msk
10611#define HSEM_C1ISR_ISF11_Pos (11U)
10612#define HSEM_C1ISR_ISF11_Msk (0x1UL << HSEM_C1ISR_ISF11_Pos)
10613#define HSEM_C1ISR_ISF11 HSEM_C1ISR_ISF11_Msk
10614#define HSEM_C1ISR_ISF12_Pos (12U)
10615#define HSEM_C1ISR_ISF12_Msk (0x1UL << HSEM_C1ISR_ISF12_Pos)
10616#define HSEM_C1ISR_ISF12 HSEM_C1ISR_ISF12_Msk
10617#define HSEM_C1ISR_ISF13_Pos (13U)
10618#define HSEM_C1ISR_ISF13_Msk (0x1UL << HSEM_C1ISR_ISF13_Pos)
10619#define HSEM_C1ISR_ISF13 HSEM_C1ISR_ISF13_Msk
10620#define HSEM_C1ISR_ISF14_Pos (14U)
10621#define HSEM_C1ISR_ISF14_Msk (0x1UL << HSEM_C1ISR_ISF14_Pos)
10622#define HSEM_C1ISR_ISF14 HSEM_C1ISR_ISF14_Msk
10623#define HSEM_C1ISR_ISF15_Pos (15U)
10624#define HSEM_C1ISR_ISF15_Msk (0x1UL << HSEM_C1ISR_ISF15_Pos)
10625#define HSEM_C1ISR_ISF15 HSEM_C1ISR_ISF15_Msk
10626#define HSEM_C1ISR_ISF16_Pos (16U)
10627#define HSEM_C1ISR_ISF16_Msk (0x1UL << HSEM_C1ISR_ISF16_Pos)
10628#define HSEM_C1ISR_ISF16 HSEM_C1ISR_ISF16_Msk
10629#define HSEM_C1ISR_ISF17_Pos (17U)
10630#define HSEM_C1ISR_ISF17_Msk (0x1UL << HSEM_C1ISR_ISF17_Pos)
10631#define HSEM_C1ISR_ISF17 HSEM_C1ISR_ISF17_Msk
10632#define HSEM_C1ISR_ISF18_Pos (18U)
10633#define HSEM_C1ISR_ISF18_Msk (0x1UL << HSEM_C1ISR_ISF18_Pos)
10634#define HSEM_C1ISR_ISF18 HSEM_C1ISR_ISF18_Msk
10635#define HSEM_C1ISR_ISF19_Pos (19U)
10636#define HSEM_C1ISR_ISF19_Msk (0x1UL << HSEM_C1ISR_ISF19_Pos)
10637#define HSEM_C1ISR_ISF19 HSEM_C1ISR_ISF19_Msk
10638#define HSEM_C1ISR_ISF20_Pos (20U)
10639#define HSEM_C1ISR_ISF20_Msk (0x1UL << HSEM_C1ISR_ISF20_Pos)
10640#define HSEM_C1ISR_ISF20 HSEM_C1ISR_ISF20_Msk
10641#define HSEM_C1ISR_ISF21_Pos (21U)
10642#define HSEM_C1ISR_ISF21_Msk (0x1UL << HSEM_C1ISR_ISF21_Pos)
10643#define HSEM_C1ISR_ISF21 HSEM_C1ISR_ISF21_Msk
10644#define HSEM_C1ISR_ISF22_Pos (22U)
10645#define HSEM_C1ISR_ISF22_Msk (0x1UL << HSEM_C1ISR_ISF22_Pos)
10646#define HSEM_C1ISR_ISF22 HSEM_C1ISR_ISF22_Msk
10647#define HSEM_C1ISR_ISF23_Pos (23U)
10648#define HSEM_C1ISR_ISF23_Msk (0x1UL << HSEM_C1ISR_ISF23_Pos)
10649#define HSEM_C1ISR_ISF23 HSEM_C1ISR_ISF23_Msk
10650#define HSEM_C1ISR_ISF24_Pos (24U)
10651#define HSEM_C1ISR_ISF24_Msk (0x1UL << HSEM_C1ISR_ISF24_Pos)
10652#define HSEM_C1ISR_ISF24 HSEM_C1ISR_ISF24_Msk
10653#define HSEM_C1ISR_ISF25_Pos (25U)
10654#define HSEM_C1ISR_ISF25_Msk (0x1UL << HSEM_C1ISR_ISF25_Pos)
10655#define HSEM_C1ISR_ISF25 HSEM_C1ISR_ISF25_Msk
10656#define HSEM_C1ISR_ISF26_Pos (26U)
10657#define HSEM_C1ISR_ISF26_Msk (0x1UL << HSEM_C1ISR_ISF26_Pos)
10658#define HSEM_C1ISR_ISF26 HSEM_C1ISR_ISF26_Msk
10659#define HSEM_C1ISR_ISF27_Pos (27U)
10660#define HSEM_C1ISR_ISF27_Msk (0x1UL << HSEM_C1ISR_ISF27_Pos)
10661#define HSEM_C1ISR_ISF27 HSEM_C1ISR_ISF27_Msk
10662#define HSEM_C1ISR_ISF28_Pos (28U)
10663#define HSEM_C1ISR_ISF28_Msk (0x1UL << HSEM_C1ISR_ISF28_Pos)
10664#define HSEM_C1ISR_ISF28 HSEM_C1ISR_ISF28_Msk
10665#define HSEM_C1ISR_ISF29_Pos (29U)
10666#define HSEM_C1ISR_ISF29_Msk (0x1UL << HSEM_C1ISR_ISF29_Pos)
10667#define HSEM_C1ISR_ISF29 HSEM_C1ISR_ISF29_Msk
10668#define HSEM_C1ISR_ISF30_Pos (30U)
10669#define HSEM_C1ISR_ISF30_Msk (0x1UL << HSEM_C1ISR_ISF30_Pos)
10670#define HSEM_C1ISR_ISF30 HSEM_C1ISR_ISF30_Msk
10671#define HSEM_C1ISR_ISF31_Pos (31U)
10672#define HSEM_C1ISR_ISF31_Msk (0x1UL << HSEM_C1ISR_ISF31_Pos)
10673#define HSEM_C1ISR_ISF31 HSEM_C1ISR_ISF31_Msk
10675/******************** Bit definition for HSEM_C1MISR register *****************/
10676#define HSEM_C1MISR_MISF0_Pos (0U)
10677#define HSEM_C1MISR_MISF0_Msk (0x1UL << HSEM_C1MISR_MISF0_Pos)
10678#define HSEM_C1MISR_MISF0 HSEM_C1MISR_MISF0_Msk
10679#define HSEM_C1MISR_MISF1_Pos (1U)
10680#define HSEM_C1MISR_MISF1_Msk (0x1UL << HSEM_C1MISR_MISF1_Pos)
10681#define HSEM_C1MISR_MISF1 HSEM_C1MISR_MISF1_Msk
10682#define HSEM_C1MISR_MISF2_Pos (2U)
10683#define HSEM_C1MISR_MISF2_Msk (0x1UL << HSEM_C1MISR_MISF2_Pos)
10684#define HSEM_C1MISR_MISF2 HSEM_C1MISR_MISF2_Msk
10685#define HSEM_C1MISR_MISF3_Pos (3U)
10686#define HSEM_C1MISR_MISF3_Msk (0x1UL << HSEM_C1MISR_MISF3_Pos)
10687#define HSEM_C1MISR_MISF3 HSEM_C1MISR_MISF3_Msk
10688#define HSEM_C1MISR_MISF4_Pos (4U)
10689#define HSEM_C1MISR_MISF4_Msk (0x1UL << HSEM_C1MISR_MISF4_Pos)
10690#define HSEM_C1MISR_MISF4 HSEM_C1MISR_MISF4_Msk
10691#define HSEM_C1MISR_MISF5_Pos (5U)
10692#define HSEM_C1MISR_MISF5_Msk (0x1UL << HSEM_C1MISR_MISF5_Pos)
10693#define HSEM_C1MISR_MISF5 HSEM_C1MISR_MISF5_Msk
10694#define HSEM_C1MISR_MISF6_Pos (6U)
10695#define HSEM_C1MISR_MISF6_Msk (0x1UL << HSEM_C1MISR_MISF6_Pos)
10696#define HSEM_C1MISR_MISF6 HSEM_C1MISR_MISF6_Msk
10697#define HSEM_C1MISR_MISF7_Pos (7U)
10698#define HSEM_C1MISR_MISF7_Msk (0x1UL << HSEM_C1MISR_MISF7_Pos)
10699#define HSEM_C1MISR_MISF7 HSEM_C1MISR_MISF7_Msk
10700#define HSEM_C1MISR_MISF8_Pos (8U)
10701#define HSEM_C1MISR_MISF8_Msk (0x1UL << HSEM_C1MISR_MISF8_Pos)
10702#define HSEM_C1MISR_MISF8 HSEM_C1MISR_MISF8_Msk
10703#define HSEM_C1MISR_MISF9_Pos (9U)
10704#define HSEM_C1MISR_MISF9_Msk (0x1UL << HSEM_C1MISR_MISF9_Pos)
10705#define HSEM_C1MISR_MISF9 HSEM_C1MISR_MISF9_Msk
10706#define HSEM_C1MISR_MISF10_Pos (10U)
10707#define HSEM_C1MISR_MISF10_Msk (0x1UL << HSEM_C1MISR_MISF10_Pos)
10708#define HSEM_C1MISR_MISF10 HSEM_C1MISR_MISF10_Msk
10709#define HSEM_C1MISR_MISF11_Pos (11U)
10710#define HSEM_C1MISR_MISF11_Msk (0x1UL << HSEM_C1MISR_MISF11_Pos)
10711#define HSEM_C1MISR_MISF11 HSEM_C1MISR_MISF11_Msk
10712#define HSEM_C1MISR_MISF12_Pos (12U)
10713#define HSEM_C1MISR_MISF12_Msk (0x1UL << HSEM_C1MISR_MISF12_Pos)
10714#define HSEM_C1MISR_MISF12 HSEM_C1MISR_MISF12_Msk
10715#define HSEM_C1MISR_MISF13_Pos (13U)
10716#define HSEM_C1MISR_MISF13_Msk (0x1UL << HSEM_C1MISR_MISF13_Pos)
10717#define HSEM_C1MISR_MISF13 HSEM_C1MISR_MISF13_Msk
10718#define HSEM_C1MISR_MISF14_Pos (14U)
10719#define HSEM_C1MISR_MISF14_Msk (0x1UL << HSEM_C1MISR_MISF14_Pos)
10720#define HSEM_C1MISR_MISF14 HSEM_C1MISR_MISF14_Msk
10721#define HSEM_C1MISR_MISF15_Pos (15U)
10722#define HSEM_C1MISR_MISF15_Msk (0x1UL << HSEM_C1MISR_MISF15_Pos)
10723#define HSEM_C1MISR_MISF15 HSEM_C1MISR_MISF15_Msk
10724#define HSEM_C1MISR_MISF16_Pos (16U)
10725#define HSEM_C1MISR_MISF16_Msk (0x1UL << HSEM_C1MISR_MISF16_Pos)
10726#define HSEM_C1MISR_MISF16 HSEM_C1MISR_MISF16_Msk
10727#define HSEM_C1MISR_MISF17_Pos (17U)
10728#define HSEM_C1MISR_MISF17_Msk (0x1UL << HSEM_C1MISR_MISF17_Pos)
10729#define HSEM_C1MISR_MISF17 HSEM_C1MISR_MISF17_Msk
10730#define HSEM_C1MISR_MISF18_Pos (18U)
10731#define HSEM_C1MISR_MISF18_Msk (0x1UL << HSEM_C1MISR_MISF18_Pos)
10732#define HSEM_C1MISR_MISF18 HSEM_C1MISR_MISF18_Msk
10733#define HSEM_C1MISR_MISF19_Pos (19U)
10734#define HSEM_C1MISR_MISF19_Msk (0x1UL << HSEM_C1MISR_MISF19_Pos)
10735#define HSEM_C1MISR_MISF19 HSEM_C1MISR_MISF19_Msk
10736#define HSEM_C1MISR_MISF20_Pos (20U)
10737#define HSEM_C1MISR_MISF20_Msk (0x1UL << HSEM_C1MISR_MISF20_Pos)
10738#define HSEM_C1MISR_MISF20 HSEM_C1MISR_MISF20_Msk
10739#define HSEM_C1MISR_MISF21_Pos (21U)
10740#define HSEM_C1MISR_MISF21_Msk (0x1UL << HSEM_C1MISR_MISF21_Pos)
10741#define HSEM_C1MISR_MISF21 HSEM_C1MISR_MISF21_Msk
10742#define HSEM_C1MISR_MISF22_Pos (22U)
10743#define HSEM_C1MISR_MISF22_Msk (0x1UL << HSEM_C1MISR_MISF22_Pos)
10744#define HSEM_C1MISR_MISF22 HSEM_C1MISR_MISF22_Msk
10745#define HSEM_C1MISR_MISF23_Pos (23U)
10746#define HSEM_C1MISR_MISF23_Msk (0x1UL << HSEM_C1MISR_MISF23_Pos)
10747#define HSEM_C1MISR_MISF23 HSEM_C1MISR_MISF23_Msk
10748#define HSEM_C1MISR_MISF24_Pos (24U)
10749#define HSEM_C1MISR_MISF24_Msk (0x1UL << HSEM_C1MISR_MISF24_Pos)
10750#define HSEM_C1MISR_MISF24 HSEM_C1MISR_MISF24_Msk
10751#define HSEM_C1MISR_MISF25_Pos (25U)
10752#define HSEM_C1MISR_MISF25_Msk (0x1UL << HSEM_C1MISR_MISF25_Pos)
10753#define HSEM_C1MISR_MISF25 HSEM_C1MISR_MISF25_Msk
10754#define HSEM_C1MISR_MISF26_Pos (26U)
10755#define HSEM_C1MISR_MISF26_Msk (0x1UL << HSEM_C1MISR_MISF26_Pos)
10756#define HSEM_C1MISR_MISF26 HSEM_C1MISR_MISF26_Msk
10757#define HSEM_C1MISR_MISF27_Pos (27U)
10758#define HSEM_C1MISR_MISF27_Msk (0x1UL << HSEM_C1MISR_MISF27_Pos)
10759#define HSEM_C1MISR_MISF27 HSEM_C1MISR_MISF27_Msk
10760#define HSEM_C1MISR_MISF28_Pos (28U)
10761#define HSEM_C1MISR_MISF28_Msk (0x1UL << HSEM_C1MISR_MISF28_Pos)
10762#define HSEM_C1MISR_MISF28 HSEM_C1MISR_MISF28_Msk
10763#define HSEM_C1MISR_MISF29_Pos (29U)
10764#define HSEM_C1MISR_MISF29_Msk (0x1UL << HSEM_C1MISR_MISF29_Pos)
10765#define HSEM_C1MISR_MISF29 HSEM_C1MISR_MISF29_Msk
10766#define HSEM_C1MISR_MISF30_Pos (30U)
10767#define HSEM_C1MISR_MISF30_Msk (0x1UL << HSEM_C1MISR_MISF30_Pos)
10768#define HSEM_C1MISR_MISF30 HSEM_C1MISR_MISF30_Msk
10769#define HSEM_C1MISR_MISF31_Pos (31U)
10770#define HSEM_C1MISR_MISF31_Msk (0x1UL << HSEM_C1MISR_MISF31_Pos)
10771#define HSEM_C1MISR_MISF31 HSEM_C1MISR_MISF31_Msk
10773/******************** Bit definition for HSEM_CR register *****************/
10774#define HSEM_CR_COREID_Pos (8U)
10775#define HSEM_CR_COREID_Msk (0xFFUL << HSEM_CR_COREID_Pos)
10776#define HSEM_CR_COREID HSEM_CR_COREID_Msk
10777#define HSEM_CR_KEY_Pos (16U)
10778#define HSEM_CR_KEY_Msk (0xFFFFUL << HSEM_CR_KEY_Pos)
10779#define HSEM_CR_KEY HSEM_CR_KEY_Msk
10781/******************** Bit definition for HSEM_KEYR register *****************/
10782#define HSEM_KEYR_KEY_Pos (16U)
10783#define HSEM_KEYR_KEY_Msk (0xFFFFUL << HSEM_KEYR_KEY_Pos)
10784#define HSEM_KEYR_KEY HSEM_KEYR_KEY_Msk
10786/******************************************************************************/
10787/* */
10788/* Inter-integrated Circuit Interface (I2C) */
10789/* */
10790/******************************************************************************/
10791/******************* Bit definition for I2C_CR1 register *******************/
10792#define I2C_CR1_PE_Pos (0U)
10793#define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos)
10794#define I2C_CR1_PE I2C_CR1_PE_Msk
10795#define I2C_CR1_TXIE_Pos (1U)
10796#define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos)
10797#define I2C_CR1_TXIE I2C_CR1_TXIE_Msk
10798#define I2C_CR1_RXIE_Pos (2U)
10799#define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos)
10800#define I2C_CR1_RXIE I2C_CR1_RXIE_Msk
10801#define I2C_CR1_ADDRIE_Pos (3U)
10802#define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos)
10803#define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk
10804#define I2C_CR1_NACKIE_Pos (4U)
10805#define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos)
10806#define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk
10807#define I2C_CR1_STOPIE_Pos (5U)
10808#define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos)
10809#define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk
10810#define I2C_CR1_TCIE_Pos (6U)
10811#define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos)
10812#define I2C_CR1_TCIE I2C_CR1_TCIE_Msk
10813#define I2C_CR1_ERRIE_Pos (7U)
10814#define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos)
10815#define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk
10816#define I2C_CR1_DNF_Pos (8U)
10817#define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos)
10818#define I2C_CR1_DNF I2C_CR1_DNF_Msk
10819#define I2C_CR1_ANFOFF_Pos (12U)
10820#define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos)
10821#define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk
10822#define I2C_CR1_TXDMAEN_Pos (14U)
10823#define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos)
10824#define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk
10825#define I2C_CR1_RXDMAEN_Pos (15U)
10826#define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos)
10827#define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk
10828#define I2C_CR1_SBC_Pos (16U)
10829#define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos)
10830#define I2C_CR1_SBC I2C_CR1_SBC_Msk
10831#define I2C_CR1_NOSTRETCH_Pos (17U)
10832#define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos)
10833#define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk
10834#define I2C_CR1_WUPEN_Pos (18U)
10835#define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos)
10836#define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk
10837#define I2C_CR1_GCEN_Pos (19U)
10838#define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos)
10839#define I2C_CR1_GCEN I2C_CR1_GCEN_Msk
10840#define I2C_CR1_SMBHEN_Pos (20U)
10841#define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos)
10842#define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk
10843#define I2C_CR1_SMBDEN_Pos (21U)
10844#define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos)
10845#define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk
10846#define I2C_CR1_ALERTEN_Pos (22U)
10847#define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos)
10848#define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk
10849#define I2C_CR1_PECEN_Pos (23U)
10850#define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos)
10851#define I2C_CR1_PECEN I2C_CR1_PECEN_Msk
10853/****************** Bit definition for I2C_CR2 register ********************/
10854#define I2C_CR2_SADD_Pos (0U)
10855#define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos)
10856#define I2C_CR2_SADD I2C_CR2_SADD_Msk
10857#define I2C_CR2_RD_WRN_Pos (10U)
10858#define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos)
10859#define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk
10860#define I2C_CR2_ADD10_Pos (11U)
10861#define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos)
10862#define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk
10863#define I2C_CR2_HEAD10R_Pos (12U)
10864#define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos)
10865#define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk
10866#define I2C_CR2_START_Pos (13U)
10867#define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos)
10868#define I2C_CR2_START I2C_CR2_START_Msk
10869#define I2C_CR2_STOP_Pos (14U)
10870#define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos)
10871#define I2C_CR2_STOP I2C_CR2_STOP_Msk
10872#define I2C_CR2_NACK_Pos (15U)
10873#define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos)
10874#define I2C_CR2_NACK I2C_CR2_NACK_Msk
10875#define I2C_CR2_NBYTES_Pos (16U)
10876#define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos)
10877#define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk
10878#define I2C_CR2_RELOAD_Pos (24U)
10879#define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos)
10880#define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk
10881#define I2C_CR2_AUTOEND_Pos (25U)
10882#define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos)
10883#define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk
10884#define I2C_CR2_PECBYTE_Pos (26U)
10885#define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos)
10886#define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk
10888/******************* Bit definition for I2C_OAR1 register ******************/
10889#define I2C_OAR1_OA1_Pos (0U)
10890#define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos)
10891#define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk
10892#define I2C_OAR1_OA1MODE_Pos (10U)
10893#define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos)
10894#define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk
10895#define I2C_OAR1_OA1EN_Pos (15U)
10896#define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos)
10897#define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk
10899/******************* Bit definition for I2C_OAR2 register ******************/
10900#define I2C_OAR2_OA2_Pos (1U)
10901#define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos)
10902#define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk
10903#define I2C_OAR2_OA2MSK_Pos (8U)
10904#define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos)
10905#define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk
10906#define I2C_OAR2_OA2NOMASK 0x00000000UL
10907#define I2C_OAR2_OA2MASK01_Pos (8U)
10908#define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos)
10909#define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk
10910#define I2C_OAR2_OA2MASK02_Pos (9U)
10911#define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos)
10912#define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk
10913#define I2C_OAR2_OA2MASK03_Pos (8U)
10914#define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos)
10915#define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk
10916#define I2C_OAR2_OA2MASK04_Pos (10U)
10917#define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos)
10918#define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk
10919#define I2C_OAR2_OA2MASK05_Pos (8U)
10920#define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos)
10921#define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk
10922#define I2C_OAR2_OA2MASK06_Pos (9U)
10923#define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos)
10924#define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk
10925#define I2C_OAR2_OA2MASK07_Pos (8U)
10926#define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos)
10927#define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk
10928#define I2C_OAR2_OA2EN_Pos (15U)
10929#define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos)
10930#define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk
10932/******************* Bit definition for I2C_TIMINGR register *******************/
10933#define I2C_TIMINGR_SCLL_Pos (0U)
10934#define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos)
10935#define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk
10936#define I2C_TIMINGR_SCLH_Pos (8U)
10937#define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos)
10938#define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk
10939#define I2C_TIMINGR_SDADEL_Pos (16U)
10940#define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos)
10941#define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk
10942#define I2C_TIMINGR_SCLDEL_Pos (20U)
10943#define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos)
10944#define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk
10945#define I2C_TIMINGR_PRESC_Pos (28U)
10946#define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos)
10947#define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk
10949/******************* Bit definition for I2C_TIMEOUTR register *******************/
10950#define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
10951#define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)
10952#define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk
10953#define I2C_TIMEOUTR_TIDLE_Pos (12U)
10954#define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)
10955#define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk
10956#define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
10957#define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)
10958#define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk
10959#define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
10960#define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)
10961#define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk
10962#define I2C_TIMEOUTR_TEXTEN_Pos (31U)
10963#define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)
10964#define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk
10966/****************** Bit definition for I2C_ISR register *********************/
10967#define I2C_ISR_TXE_Pos (0U)
10968#define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos)
10969#define I2C_ISR_TXE I2C_ISR_TXE_Msk
10970#define I2C_ISR_TXIS_Pos (1U)
10971#define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos)
10972#define I2C_ISR_TXIS I2C_ISR_TXIS_Msk
10973#define I2C_ISR_RXNE_Pos (2U)
10974#define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos)
10975#define I2C_ISR_RXNE I2C_ISR_RXNE_Msk
10976#define I2C_ISR_ADDR_Pos (3U)
10977#define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos)
10978#define I2C_ISR_ADDR I2C_ISR_ADDR_Msk
10979#define I2C_ISR_NACKF_Pos (4U)
10980#define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos)
10981#define I2C_ISR_NACKF I2C_ISR_NACKF_Msk
10982#define I2C_ISR_STOPF_Pos (5U)
10983#define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos)
10984#define I2C_ISR_STOPF I2C_ISR_STOPF_Msk
10985#define I2C_ISR_TC_Pos (6U)
10986#define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos)
10987#define I2C_ISR_TC I2C_ISR_TC_Msk
10988#define I2C_ISR_TCR_Pos (7U)
10989#define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos)
10990#define I2C_ISR_TCR I2C_ISR_TCR_Msk
10991#define I2C_ISR_BERR_Pos (8U)
10992#define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos)
10993#define I2C_ISR_BERR I2C_ISR_BERR_Msk
10994#define I2C_ISR_ARLO_Pos (9U)
10995#define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos)
10996#define I2C_ISR_ARLO I2C_ISR_ARLO_Msk
10997#define I2C_ISR_OVR_Pos (10U)
10998#define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos)
10999#define I2C_ISR_OVR I2C_ISR_OVR_Msk
11000#define I2C_ISR_PECERR_Pos (11U)
11001#define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos)
11002#define I2C_ISR_PECERR I2C_ISR_PECERR_Msk
11003#define I2C_ISR_TIMEOUT_Pos (12U)
11004#define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos)
11005#define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk
11006#define I2C_ISR_ALERT_Pos (13U)
11007#define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos)
11008#define I2C_ISR_ALERT I2C_ISR_ALERT_Msk
11009#define I2C_ISR_BUSY_Pos (15U)
11010#define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos)
11011#define I2C_ISR_BUSY I2C_ISR_BUSY_Msk
11012#define I2C_ISR_DIR_Pos (16U)
11013#define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos)
11014#define I2C_ISR_DIR I2C_ISR_DIR_Msk
11015#define I2C_ISR_ADDCODE_Pos (17U)
11016#define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos)
11017#define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk
11019/****************** Bit definition for I2C_ICR register *********************/
11020#define I2C_ICR_ADDRCF_Pos (3U)
11021#define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos)
11022#define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk
11023#define I2C_ICR_NACKCF_Pos (4U)
11024#define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos)
11025#define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk
11026#define I2C_ICR_STOPCF_Pos (5U)
11027#define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos)
11028#define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk
11029#define I2C_ICR_BERRCF_Pos (8U)
11030#define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos)
11031#define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk
11032#define I2C_ICR_ARLOCF_Pos (9U)
11033#define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos)
11034#define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk
11035#define I2C_ICR_OVRCF_Pos (10U)
11036#define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos)
11037#define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk
11038#define I2C_ICR_PECCF_Pos (11U)
11039#define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos)
11040#define I2C_ICR_PECCF I2C_ICR_PECCF_Msk
11041#define I2C_ICR_TIMOUTCF_Pos (12U)
11042#define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos)
11043#define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk
11044#define I2C_ICR_ALERTCF_Pos (13U)
11045#define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos)
11046#define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk
11048/****************** Bit definition for I2C_PECR register *********************/
11049#define I2C_PECR_PEC_Pos (0U)
11050#define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos)
11051#define I2C_PECR_PEC I2C_PECR_PEC_Msk
11053/****************** Bit definition for I2C_RXDR register *********************/
11054#define I2C_RXDR_RXDATA_Pos (0U)
11055#define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos)
11056#define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk
11058/****************** Bit definition for I2C_TXDR register *********************/
11059#define I2C_TXDR_TXDATA_Pos (0U)
11060#define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos)
11061#define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk
11063/******************************************************************************/
11064/* */
11065/* Independent WATCHDOG */
11066/* */
11067/******************************************************************************/
11068/******************* Bit definition for IWDG_KR register ********************/
11069#define IWDG_KR_KEY_Pos (0U)
11070#define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos)
11071#define IWDG_KR_KEY IWDG_KR_KEY_Msk
11073/******************* Bit definition for IWDG_PR register ********************/
11074#define IWDG_PR_PR_Pos (0U)
11075#define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos)
11076#define IWDG_PR_PR IWDG_PR_PR_Msk
11077#define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos)
11078#define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos)
11079#define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos)
11081/******************* Bit definition for IWDG_RLR register *******************/
11082#define IWDG_RLR_RL_Pos (0U)
11083#define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos)
11084#define IWDG_RLR_RL IWDG_RLR_RL_Msk
11086/******************* Bit definition for IWDG_SR register ********************/
11087#define IWDG_SR_PVU_Pos (0U)
11088#define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos)
11089#define IWDG_SR_PVU IWDG_SR_PVU_Msk
11090#define IWDG_SR_RVU_Pos (1U)
11091#define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos)
11092#define IWDG_SR_RVU IWDG_SR_RVU_Msk
11093#define IWDG_SR_WVU_Pos (2U)
11094#define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos)
11095#define IWDG_SR_WVU IWDG_SR_WVU_Msk
11097/******************* Bit definition for IWDG_KR register ********************/
11098#define IWDG_WINR_WIN_Pos (0U)
11099#define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos)
11100#define IWDG_WINR_WIN IWDG_WINR_WIN_Msk
11102/******************************************************************************/
11103/* */
11104/* JPEG Encoder/Decoder */
11105/* */
11106/******************************************************************************/
11107/******************** Bit definition for CONFR0 register ********************/
11108#define JPEG_CONFR0_START_Pos (0U)
11109#define JPEG_CONFR0_START_Msk (0x1UL << JPEG_CONFR0_START_Pos)
11110#define JPEG_CONFR0_START JPEG_CONFR0_START_Msk
11112/******************** Bit definition for CONFR1 register ********************/
11113#define JPEG_CONFR1_NF_Pos (0U)
11114#define JPEG_CONFR1_NF_Msk (0x3UL << JPEG_CONFR1_NF_Pos)
11115#define JPEG_CONFR1_NF JPEG_CONFR1_NF_Msk
11116#define JPEG_CONFR1_NF_0 (0x1UL << JPEG_CONFR1_NF_Pos)
11117#define JPEG_CONFR1_NF_1 (0x2UL << JPEG_CONFR1_NF_Pos)
11118#define JPEG_CONFR1_DE_Pos (3U)
11119#define JPEG_CONFR1_DE_Msk (0x1UL << JPEG_CONFR1_DE_Pos)
11120#define JPEG_CONFR1_DE JPEG_CONFR1_DE_Msk
11121#define JPEG_CONFR1_COLORSPACE_Pos (4U)
11122#define JPEG_CONFR1_COLORSPACE_Msk (0x3UL << JPEG_CONFR1_COLORSPACE_Pos)
11123#define JPEG_CONFR1_COLORSPACE JPEG_CONFR1_COLORSPACE_Msk
11124#define JPEG_CONFR1_COLORSPACE_0 (0x1UL << JPEG_CONFR1_COLORSPACE_Pos)
11125#define JPEG_CONFR1_COLORSPACE_1 (0x2UL << JPEG_CONFR1_COLORSPACE_Pos)
11126#define JPEG_CONFR1_NS_Pos (6U)
11127#define JPEG_CONFR1_NS_Msk (0x3UL << JPEG_CONFR1_NS_Pos)
11128#define JPEG_CONFR1_NS JPEG_CONFR1_NS_Msk
11129#define JPEG_CONFR1_NS_0 (0x1UL << JPEG_CONFR1_NS_Pos)
11130#define JPEG_CONFR1_NS_1 (0x2UL << JPEG_CONFR1_NS_Pos)
11131#define JPEG_CONFR1_HDR_Pos (8U)
11132#define JPEG_CONFR1_HDR_Msk (0x1UL << JPEG_CONFR1_HDR_Pos)
11133#define JPEG_CONFR1_HDR JPEG_CONFR1_HDR_Msk
11134#define JPEG_CONFR1_YSIZE_Pos (16U)
11135#define JPEG_CONFR1_YSIZE_Msk (0xFFFFUL << JPEG_CONFR1_YSIZE_Pos)
11136#define JPEG_CONFR1_YSIZE JPEG_CONFR1_YSIZE_Msk
11138/******************** Bit definition for CONFR2 register ********************/
11139#define JPEG_CONFR2_NMCU_Pos (0U)
11140#define JPEG_CONFR2_NMCU_Msk (0x3FFFFFFUL << JPEG_CONFR2_NMCU_Pos)
11141#define JPEG_CONFR2_NMCU JPEG_CONFR2_NMCU_Msk
11143/******************** Bit definition for CONFR3 register ********************/
11144#define JPEG_CONFR3_XSIZE_Pos (16U)
11145#define JPEG_CONFR3_XSIZE_Msk (0xFFFFUL << JPEG_CONFR3_XSIZE_Pos)
11146#define JPEG_CONFR3_XSIZE JPEG_CONFR3_XSIZE_Msk
11148/******************** Bit definition for CONFR4 register ********************/
11149#define JPEG_CONFR4_HD_Pos (0U)
11150#define JPEG_CONFR4_HD_Msk (0x1UL << JPEG_CONFR4_HD_Pos)
11151#define JPEG_CONFR4_HD JPEG_CONFR4_HD_Msk
11152#define JPEG_CONFR4_HA_Pos (1U)
11153#define JPEG_CONFR4_HA_Msk (0x1UL << JPEG_CONFR4_HA_Pos)
11154#define JPEG_CONFR4_HA JPEG_CONFR4_HA_Msk
11155#define JPEG_CONFR4_QT_Pos (2U)
11156#define JPEG_CONFR4_QT_Msk (0x3UL << JPEG_CONFR4_QT_Pos)
11157#define JPEG_CONFR4_QT JPEG_CONFR4_QT_Msk
11158#define JPEG_CONFR4_QT_0 (0x1UL << JPEG_CONFR4_QT_Pos)
11159#define JPEG_CONFR4_QT_1 (0x2UL << JPEG_CONFR4_QT_Pos)
11160#define JPEG_CONFR4_NB_Pos (4U)
11161#define JPEG_CONFR4_NB_Msk (0xFUL << JPEG_CONFR4_NB_Pos)
11162#define JPEG_CONFR4_NB JPEG_CONFR4_NB_Msk
11163#define JPEG_CONFR4_NB_0 (0x1UL << JPEG_CONFR4_NB_Pos)
11164#define JPEG_CONFR4_NB_1 (0x2UL << JPEG_CONFR4_NB_Pos)
11165#define JPEG_CONFR4_NB_2 (0x4UL << JPEG_CONFR4_NB_Pos)
11166#define JPEG_CONFR4_NB_3 (0x8UL << JPEG_CONFR4_NB_Pos)
11167#define JPEG_CONFR4_VSF_Pos (8U)
11168#define JPEG_CONFR4_VSF_Msk (0xFUL << JPEG_CONFR4_VSF_Pos)
11169#define JPEG_CONFR4_VSF JPEG_CONFR4_VSF_Msk
11170#define JPEG_CONFR4_VSF_0 (0x1UL << JPEG_CONFR4_VSF_Pos)
11171#define JPEG_CONFR4_VSF_1 (0x2UL << JPEG_CONFR4_VSF_Pos)
11172#define JPEG_CONFR4_VSF_2 (0x4UL << JPEG_CONFR4_VSF_Pos)
11173#define JPEG_CONFR4_VSF_3 (0x8UL << JPEG_CONFR4_VSF_Pos)
11174#define JPEG_CONFR4_HSF_Pos (12U)
11175#define JPEG_CONFR4_HSF_Msk (0xFUL << JPEG_CONFR4_HSF_Pos)
11176#define JPEG_CONFR4_HSF JPEG_CONFR4_HSF_Msk
11177#define JPEG_CONFR4_HSF_0 (0x1UL << JPEG_CONFR4_HSF_Pos)
11178#define JPEG_CONFR4_HSF_1 (0x2UL << JPEG_CONFR4_HSF_Pos)
11179#define JPEG_CONFR4_HSF_2 (0x4UL << JPEG_CONFR4_HSF_Pos)
11180#define JPEG_CONFR4_HSF_3 (0x8UL << JPEG_CONFR4_HSF_Pos)
11182/******************** Bit definition for CONFR5 register ********************/
11183#define JPEG_CONFR5_HD_Pos (0U)
11184#define JPEG_CONFR5_HD_Msk (0x1UL << JPEG_CONFR5_HD_Pos)
11185#define JPEG_CONFR5_HD JPEG_CONFR5_HD_Msk
11186#define JPEG_CONFR5_HA_Pos (1U)
11187#define JPEG_CONFR5_HA_Msk (0x1UL << JPEG_CONFR5_HA_Pos)
11188#define JPEG_CONFR5_HA JPEG_CONFR5_HA_Msk
11189#define JPEG_CONFR5_QT_Pos (2U)
11190#define JPEG_CONFR5_QT_Msk (0x3UL << JPEG_CONFR5_QT_Pos)
11191#define JPEG_CONFR5_QT JPEG_CONFR5_QT_Msk
11192#define JPEG_CONFR5_QT_0 (0x1UL << JPEG_CONFR5_QT_Pos)
11193#define JPEG_CONFR5_QT_1 (0x2UL << JPEG_CONFR5_QT_Pos)
11194#define JPEG_CONFR5_NB_Pos (4U)
11195#define JPEG_CONFR5_NB_Msk (0xFUL << JPEG_CONFR5_NB_Pos)
11196#define JPEG_CONFR5_NB JPEG_CONFR5_NB_Msk
11197#define JPEG_CONFR5_NB_0 (0x1UL << JPEG_CONFR5_NB_Pos)
11198#define JPEG_CONFR5_NB_1 (0x2UL << JPEG_CONFR5_NB_Pos)
11199#define JPEG_CONFR5_NB_2 (0x4UL << JPEG_CONFR5_NB_Pos)
11200#define JPEG_CONFR5_NB_3 (0x8UL << JPEG_CONFR5_NB_Pos)
11201#define JPEG_CONFR5_VSF_Pos (8U)
11202#define JPEG_CONFR5_VSF_Msk (0xFUL << JPEG_CONFR5_VSF_Pos)
11203#define JPEG_CONFR5_VSF JPEG_CONFR5_VSF_Msk
11204#define JPEG_CONFR5_VSF_0 (0x1UL << JPEG_CONFR5_VSF_Pos)
11205#define JPEG_CONFR5_VSF_1 (0x2UL << JPEG_CONFR5_VSF_Pos)
11206#define JPEG_CONFR5_VSF_2 (0x4UL << JPEG_CONFR5_VSF_Pos)
11207#define JPEG_CONFR5_VSF_3 (0x8UL << JPEG_CONFR5_VSF_Pos)
11208#define JPEG_CONFR5_HSF_Pos (12U)
11209#define JPEG_CONFR5_HSF_Msk (0xFUL << JPEG_CONFR5_HSF_Pos)
11210#define JPEG_CONFR5_HSF JPEG_CONFR5_HSF_Msk
11211#define JPEG_CONFR5_HSF_0 (0x1UL << JPEG_CONFR5_HSF_Pos)
11212#define JPEG_CONFR5_HSF_1 (0x2UL << JPEG_CONFR5_HSF_Pos)
11213#define JPEG_CONFR5_HSF_2 (0x4UL << JPEG_CONFR5_HSF_Pos)
11214#define JPEG_CONFR5_HSF_3 (0x8UL << JPEG_CONFR5_HSF_Pos)
11216/******************** Bit definition for CONFR6 register ********************/
11217#define JPEG_CONFR6_HD_Pos (0U)
11218#define JPEG_CONFR6_HD_Msk (0x1UL << JPEG_CONFR6_HD_Pos)
11219#define JPEG_CONFR6_HD JPEG_CONFR6_HD_Msk
11220#define JPEG_CONFR6_HA_Pos (1U)
11221#define JPEG_CONFR6_HA_Msk (0x1UL << JPEG_CONFR6_HA_Pos)
11222#define JPEG_CONFR6_HA JPEG_CONFR6_HA_Msk
11223#define JPEG_CONFR6_QT_Pos (2U)
11224#define JPEG_CONFR6_QT_Msk (0x3UL << JPEG_CONFR6_QT_Pos)
11225#define JPEG_CONFR6_QT JPEG_CONFR6_QT_Msk
11226#define JPEG_CONFR6_QT_0 (0x1UL << JPEG_CONFR6_QT_Pos)
11227#define JPEG_CONFR6_QT_1 (0x2UL << JPEG_CONFR6_QT_Pos)
11228#define JPEG_CONFR6_NB_Pos (4U)
11229#define JPEG_CONFR6_NB_Msk (0xFUL << JPEG_CONFR6_NB_Pos)
11230#define JPEG_CONFR6_NB JPEG_CONFR6_NB_Msk
11231#define JPEG_CONFR6_NB_0 (0x1UL << JPEG_CONFR6_NB_Pos)
11232#define JPEG_CONFR6_NB_1 (0x2UL << JPEG_CONFR6_NB_Pos)
11233#define JPEG_CONFR6_NB_2 (0x4UL << JPEG_CONFR6_NB_Pos)
11234#define JPEG_CONFR6_NB_3 (0x8UL << JPEG_CONFR6_NB_Pos)
11235#define JPEG_CONFR6_VSF_Pos (8U)
11236#define JPEG_CONFR6_VSF_Msk (0xFUL << JPEG_CONFR6_VSF_Pos)
11237#define JPEG_CONFR6_VSF JPEG_CONFR6_VSF_Msk
11238#define JPEG_CONFR6_VSF_0 (0x1UL << JPEG_CONFR6_VSF_Pos)
11239#define JPEG_CONFR6_VSF_1 (0x2UL << JPEG_CONFR6_VSF_Pos)
11240#define JPEG_CONFR6_VSF_2 (0x4UL << JPEG_CONFR6_VSF_Pos)
11241#define JPEG_CONFR6_VSF_3 (0x8UL << JPEG_CONFR6_VSF_Pos)
11242#define JPEG_CONFR6_HSF_Pos (12U)
11243#define JPEG_CONFR6_HSF_Msk (0xFUL << JPEG_CONFR6_HSF_Pos)
11244#define JPEG_CONFR6_HSF JPEG_CONFR6_HSF_Msk
11245#define JPEG_CONFR6_HSF_0 (0x1UL << JPEG_CONFR6_HSF_Pos)
11246#define JPEG_CONFR6_HSF_1 (0x2UL << JPEG_CONFR6_HSF_Pos)
11247#define JPEG_CONFR6_HSF_2 (0x4UL << JPEG_CONFR6_HSF_Pos)
11248#define JPEG_CONFR6_HSF_3 (0x8UL << JPEG_CONFR6_HSF_Pos)
11250/******************** Bit definition for CONFR7 register ********************/
11251#define JPEG_CONFR7_HD_Pos (0U)
11252#define JPEG_CONFR7_HD_Msk (0x1UL << JPEG_CONFR7_HD_Pos)
11253#define JPEG_CONFR7_HD JPEG_CONFR7_HD_Msk
11254#define JPEG_CONFR7_HA_Pos (1U)
11255#define JPEG_CONFR7_HA_Msk (0x1UL << JPEG_CONFR7_HA_Pos)
11256#define JPEG_CONFR7_HA JPEG_CONFR7_HA_Msk
11257#define JPEG_CONFR7_QT_Pos (2U)
11258#define JPEG_CONFR7_QT_Msk (0x3UL << JPEG_CONFR7_QT_Pos)
11259#define JPEG_CONFR7_QT JPEG_CONFR7_QT_Msk
11260#define JPEG_CONFR7_QT_0 (0x1UL << JPEG_CONFR7_QT_Pos)
11261#define JPEG_CONFR7_QT_1 (0x2UL << JPEG_CONFR7_QT_Pos)
11262#define JPEG_CONFR7_NB_Pos (4U)
11263#define JPEG_CONFR7_NB_Msk (0xFUL << JPEG_CONFR7_NB_Pos)
11264#define JPEG_CONFR7_NB JPEG_CONFR7_NB_Msk
11265#define JPEG_CONFR7_NB_0 (0x1UL << JPEG_CONFR7_NB_Pos)
11266#define JPEG_CONFR7_NB_1 (0x2UL << JPEG_CONFR7_NB_Pos)
11267#define JPEG_CONFR7_NB_2 (0x4UL << JPEG_CONFR7_NB_Pos)
11268#define JPEG_CONFR7_NB_3 (0x8UL << JPEG_CONFR7_NB_Pos)
11269#define JPEG_CONFR7_VSF_Pos (8U)
11270#define JPEG_CONFR7_VSF_Msk (0xFUL << JPEG_CONFR7_VSF_Pos)
11271#define JPEG_CONFR7_VSF JPEG_CONFR7_VSF_Msk
11272#define JPEG_CONFR7_VSF_0 (0x1UL << JPEG_CONFR7_VSF_Pos)
11273#define JPEG_CONFR7_VSF_1 (0x2UL << JPEG_CONFR7_VSF_Pos)
11274#define JPEG_CONFR7_VSF_2 (0x4UL << JPEG_CONFR7_VSF_Pos)
11275#define JPEG_CONFR7_VSF_3 (0x8UL << JPEG_CONFR7_VSF_Pos)
11276#define JPEG_CONFR7_HSF_Pos (12U)
11277#define JPEG_CONFR7_HSF_Msk (0xFUL << JPEG_CONFR7_HSF_Pos)
11278#define JPEG_CONFR7_HSF JPEG_CONFR7_HSF_Msk
11279#define JPEG_CONFR7_HSF_0 (0x1UL << JPEG_CONFR7_HSF_Pos)
11280#define JPEG_CONFR7_HSF_1 (0x2UL << JPEG_CONFR7_HSF_Pos)
11281#define JPEG_CONFR7_HSF_2 (0x4UL << JPEG_CONFR7_HSF_Pos)
11282#define JPEG_CONFR7_HSF_3 (0x8UL << JPEG_CONFR7_HSF_Pos)
11284/******************** Bit definition for CR register ********************/
11285#define JPEG_CR_JCEN_Pos (0U)
11286#define JPEG_CR_JCEN_Msk (0x1UL << JPEG_CR_JCEN_Pos)
11287#define JPEG_CR_JCEN JPEG_CR_JCEN_Msk
11288#define JPEG_CR_IFTIE_Pos (1U)
11289#define JPEG_CR_IFTIE_Msk (0x1UL << JPEG_CR_IFTIE_Pos)
11290#define JPEG_CR_IFTIE JPEG_CR_IFTIE_Msk
11291#define JPEG_CR_IFNFIE_Pos (2U)
11292#define JPEG_CR_IFNFIE_Msk (0x1UL << JPEG_CR_IFNFIE_Pos)
11293#define JPEG_CR_IFNFIE JPEG_CR_IFNFIE_Msk
11294#define JPEG_CR_OFTIE_Pos (3U)
11295#define JPEG_CR_OFTIE_Msk (0x1UL << JPEG_CR_OFTIE_Pos)
11296#define JPEG_CR_OFTIE JPEG_CR_OFTIE_Msk
11297#define JPEG_CR_OFNEIE_Pos (4U)
11298#define JPEG_CR_OFNEIE_Msk (0x1UL << JPEG_CR_OFNEIE_Pos)
11299#define JPEG_CR_OFNEIE JPEG_CR_OFNEIE_Msk
11300#define JPEG_CR_EOCIE_Pos (5U)
11301#define JPEG_CR_EOCIE_Msk (0x1UL << JPEG_CR_EOCIE_Pos)
11302#define JPEG_CR_EOCIE JPEG_CR_EOCIE_Msk
11303#define JPEG_CR_HPDIE_Pos (6U)
11304#define JPEG_CR_HPDIE_Msk (0x1UL << JPEG_CR_HPDIE_Pos)
11305#define JPEG_CR_HPDIE JPEG_CR_HPDIE_Msk
11306#define JPEG_CR_IFF_Pos (13U)
11307#define JPEG_CR_IFF_Msk (0x1UL << JPEG_CR_IFF_Pos)
11308#define JPEG_CR_IFF JPEG_CR_IFF_Msk
11309#define JPEG_CR_OFF_Pos (14U)
11310#define JPEG_CR_OFF_Msk (0x1UL << JPEG_CR_OFF_Pos)
11311#define JPEG_CR_OFF JPEG_CR_OFF_Msk
11313/******************** Bit definition for SR register ********************/
11314#define JPEG_SR_IFTF_Pos (1U)
11315#define JPEG_SR_IFTF_Msk (0x1UL << JPEG_SR_IFTF_Pos)
11316#define JPEG_SR_IFTF JPEG_SR_IFTF_Msk
11317#define JPEG_SR_IFNFF_Pos (2U)
11318#define JPEG_SR_IFNFF_Msk (0x1UL << JPEG_SR_IFNFF_Pos)
11319#define JPEG_SR_IFNFF JPEG_SR_IFNFF_Msk
11320#define JPEG_SR_OFTF_Pos (3U)
11321#define JPEG_SR_OFTF_Msk (0x1UL << JPEG_SR_OFTF_Pos)
11322#define JPEG_SR_OFTF JPEG_SR_OFTF_Msk
11323#define JPEG_SR_OFNEF_Pos (4U)
11324#define JPEG_SR_OFNEF_Msk (0x1UL << JPEG_SR_OFNEF_Pos)
11325#define JPEG_SR_OFNEF JPEG_SR_OFNEF_Msk
11326#define JPEG_SR_EOCF_Pos (5U)
11327#define JPEG_SR_EOCF_Msk (0x1UL << JPEG_SR_EOCF_Pos)
11328#define JPEG_SR_EOCF JPEG_SR_EOCF_Msk
11329#define JPEG_SR_HPDF_Pos (6U)
11330#define JPEG_SR_HPDF_Msk (0x1UL << JPEG_SR_HPDF_Pos)
11331#define JPEG_SR_HPDF JPEG_SR_HPDF_Msk
11332#define JPEG_SR_COF_Pos (7U)
11333#define JPEG_SR_COF_Msk (0x1UL << JPEG_SR_COF_Pos)
11334#define JPEG_SR_COF JPEG_SR_COF_Msk
11336/******************** Bit definition for CFR register ********************/
11337#define JPEG_CFR_CEOCF_Pos (4U)
11338#define JPEG_CFR_CEOCF_Msk (0x1UL << JPEG_CFR_CEOCF_Pos)
11339#define JPEG_CFR_CEOCF JPEG_CFR_CEOCF_Msk
11340#define JPEG_CFR_CHPDF_Pos (5U)
11341#define JPEG_CFR_CHPDF_Msk (0x1UL << JPEG_CFR_CHPDF_Pos)
11342#define JPEG_CFR_CHPDF JPEG_CFR_CHPDF_Msk
11344/******************** Bit definition for DIR register ********************/
11345#define JPEG_DIR_DATAIN_Pos (0U)
11346#define JPEG_DIR_DATAIN_Msk (0xFFFFFFFFUL << JPEG_DIR_DATAIN_Pos)
11347#define JPEG_DIR_DATAIN JPEG_DIR_DATAIN_Msk
11349/******************** Bit definition for DOR register ********************/
11350#define JPEG_DOR_DATAOUT_Pos (0U)
11351#define JPEG_DOR_DATAOUT_Msk (0xFFFFFFFFUL << JPEG_DOR_DATAOUT_Pos)
11352#define JPEG_DOR_DATAOUT JPEG_DOR_DATAOUT_Msk
11354/******************************************************************************/
11355/* */
11356/* LCD-TFT Display Controller (LTDC) */
11357/* */
11358/******************************************************************************/
11359
11360/******************** Bit definition for LTDC_SSCR register *****************/
11361
11362#define LTDC_SSCR_VSH_Pos (0U)
11363#define LTDC_SSCR_VSH_Msk (0x7FFUL << LTDC_SSCR_VSH_Pos)
11364#define LTDC_SSCR_VSH LTDC_SSCR_VSH_Msk
11365#define LTDC_SSCR_HSW_Pos (16U)
11366#define LTDC_SSCR_HSW_Msk (0xFFFUL << LTDC_SSCR_HSW_Pos)
11367#define LTDC_SSCR_HSW LTDC_SSCR_HSW_Msk
11369/******************** Bit definition for LTDC_BPCR register *****************/
11370
11371#define LTDC_BPCR_AVBP_Pos (0U)
11372#define LTDC_BPCR_AVBP_Msk (0x7FFUL << LTDC_BPCR_AVBP_Pos)
11373#define LTDC_BPCR_AVBP LTDC_BPCR_AVBP_Msk
11374#define LTDC_BPCR_AHBP_Pos (16U)
11375#define LTDC_BPCR_AHBP_Msk (0xFFFUL << LTDC_BPCR_AHBP_Pos)
11376#define LTDC_BPCR_AHBP LTDC_BPCR_AHBP_Msk
11378/******************** Bit definition for LTDC_AWCR register *****************/
11379
11380#define LTDC_AWCR_AAH_Pos (0U)
11381#define LTDC_AWCR_AAH_Msk (0x7FFUL << LTDC_AWCR_AAH_Pos)
11382#define LTDC_AWCR_AAH LTDC_AWCR_AAH_Msk
11383#define LTDC_AWCR_AAW_Pos (16U)
11384#define LTDC_AWCR_AAW_Msk (0xFFFUL << LTDC_AWCR_AAW_Pos)
11385#define LTDC_AWCR_AAW LTDC_AWCR_AAW_Msk
11387/******************** Bit definition for LTDC_TWCR register *****************/
11388
11389#define LTDC_TWCR_TOTALH_Pos (0U)
11390#define LTDC_TWCR_TOTALH_Msk (0x7FFUL << LTDC_TWCR_TOTALH_Pos)
11391#define LTDC_TWCR_TOTALH LTDC_TWCR_TOTALH_Msk
11392#define LTDC_TWCR_TOTALW_Pos (16U)
11393#define LTDC_TWCR_TOTALW_Msk (0xFFFUL << LTDC_TWCR_TOTALW_Pos)
11394#define LTDC_TWCR_TOTALW LTDC_TWCR_TOTALW_Msk
11396/******************** Bit definition for LTDC_GCR register ******************/
11397
11398#define LTDC_GCR_LTDCEN_Pos (0U)
11399#define LTDC_GCR_LTDCEN_Msk (0x1UL << LTDC_GCR_LTDCEN_Pos)
11400#define LTDC_GCR_LTDCEN LTDC_GCR_LTDCEN_Msk
11401#define LTDC_GCR_DBW_Pos (4U)
11402#define LTDC_GCR_DBW_Msk (0x7UL << LTDC_GCR_DBW_Pos)
11403#define LTDC_GCR_DBW LTDC_GCR_DBW_Msk
11404#define LTDC_GCR_DGW_Pos (8U)
11405#define LTDC_GCR_DGW_Msk (0x7UL << LTDC_GCR_DGW_Pos)
11406#define LTDC_GCR_DGW LTDC_GCR_DGW_Msk
11407#define LTDC_GCR_DRW_Pos (12U)
11408#define LTDC_GCR_DRW_Msk (0x7UL << LTDC_GCR_DRW_Pos)
11409#define LTDC_GCR_DRW LTDC_GCR_DRW_Msk
11410#define LTDC_GCR_DEN_Pos (16U)
11411#define LTDC_GCR_DEN_Msk (0x1UL << LTDC_GCR_DEN_Pos)
11412#define LTDC_GCR_DEN LTDC_GCR_DEN_Msk
11413#define LTDC_GCR_PCPOL_Pos (28U)
11414#define LTDC_GCR_PCPOL_Msk (0x1UL << LTDC_GCR_PCPOL_Pos)
11415#define LTDC_GCR_PCPOL LTDC_GCR_PCPOL_Msk
11416#define LTDC_GCR_DEPOL_Pos (29U)
11417#define LTDC_GCR_DEPOL_Msk (0x1UL << LTDC_GCR_DEPOL_Pos)
11418#define LTDC_GCR_DEPOL LTDC_GCR_DEPOL_Msk
11419#define LTDC_GCR_VSPOL_Pos (30U)
11420#define LTDC_GCR_VSPOL_Msk (0x1UL << LTDC_GCR_VSPOL_Pos)
11421#define LTDC_GCR_VSPOL LTDC_GCR_VSPOL_Msk
11422#define LTDC_GCR_HSPOL_Pos (31U)
11423#define LTDC_GCR_HSPOL_Msk (0x1UL << LTDC_GCR_HSPOL_Pos)
11424#define LTDC_GCR_HSPOL LTDC_GCR_HSPOL_Msk
11427/******************** Bit definition for LTDC_SRCR register *****************/
11428
11429#define LTDC_SRCR_IMR_Pos (0U)
11430#define LTDC_SRCR_IMR_Msk (0x1UL << LTDC_SRCR_IMR_Pos)
11431#define LTDC_SRCR_IMR LTDC_SRCR_IMR_Msk
11432#define LTDC_SRCR_VBR_Pos (1U)
11433#define LTDC_SRCR_VBR_Msk (0x1UL << LTDC_SRCR_VBR_Pos)
11434#define LTDC_SRCR_VBR LTDC_SRCR_VBR_Msk
11436/******************** Bit definition for LTDC_BCCR register *****************/
11437
11438#define LTDC_BCCR_BCBLUE_Pos (0U)
11439#define LTDC_BCCR_BCBLUE_Msk (0xFFUL << LTDC_BCCR_BCBLUE_Pos)
11440#define LTDC_BCCR_BCBLUE LTDC_BCCR_BCBLUE_Msk
11441#define LTDC_BCCR_BCGREEN_Pos (8U)
11442#define LTDC_BCCR_BCGREEN_Msk (0xFFUL << LTDC_BCCR_BCGREEN_Pos)
11443#define LTDC_BCCR_BCGREEN LTDC_BCCR_BCGREEN_Msk
11444#define LTDC_BCCR_BCRED_Pos (16U)
11445#define LTDC_BCCR_BCRED_Msk (0xFFUL << LTDC_BCCR_BCRED_Pos)
11446#define LTDC_BCCR_BCRED LTDC_BCCR_BCRED_Msk
11448/******************** Bit definition for LTDC_IER register ******************/
11449
11450#define LTDC_IER_LIE_Pos (0U)
11451#define LTDC_IER_LIE_Msk (0x1UL << LTDC_IER_LIE_Pos)
11452#define LTDC_IER_LIE LTDC_IER_LIE_Msk
11453#define LTDC_IER_FUIE_Pos (1U)
11454#define LTDC_IER_FUIE_Msk (0x1UL << LTDC_IER_FUIE_Pos)
11455#define LTDC_IER_FUIE LTDC_IER_FUIE_Msk
11456#define LTDC_IER_TERRIE_Pos (2U)
11457#define LTDC_IER_TERRIE_Msk (0x1UL << LTDC_IER_TERRIE_Pos)
11458#define LTDC_IER_TERRIE LTDC_IER_TERRIE_Msk
11459#define LTDC_IER_RRIE_Pos (3U)
11460#define LTDC_IER_RRIE_Msk (0x1UL << LTDC_IER_RRIE_Pos)
11461#define LTDC_IER_RRIE LTDC_IER_RRIE_Msk
11463/******************** Bit definition for LTDC_ISR register ******************/
11464
11465#define LTDC_ISR_LIF_Pos (0U)
11466#define LTDC_ISR_LIF_Msk (0x1UL << LTDC_ISR_LIF_Pos)
11467#define LTDC_ISR_LIF LTDC_ISR_LIF_Msk
11468#define LTDC_ISR_FUIF_Pos (1U)
11469#define LTDC_ISR_FUIF_Msk (0x1UL << LTDC_ISR_FUIF_Pos)
11470#define LTDC_ISR_FUIF LTDC_ISR_FUIF_Msk
11471#define LTDC_ISR_TERRIF_Pos (2U)
11472#define LTDC_ISR_TERRIF_Msk (0x1UL << LTDC_ISR_TERRIF_Pos)
11473#define LTDC_ISR_TERRIF LTDC_ISR_TERRIF_Msk
11474#define LTDC_ISR_RRIF_Pos (3U)
11475#define LTDC_ISR_RRIF_Msk (0x1UL << LTDC_ISR_RRIF_Pos)
11476#define LTDC_ISR_RRIF LTDC_ISR_RRIF_Msk
11478/******************** Bit definition for LTDC_ICR register ******************/
11479
11480#define LTDC_ICR_CLIF_Pos (0U)
11481#define LTDC_ICR_CLIF_Msk (0x1UL << LTDC_ICR_CLIF_Pos)
11482#define LTDC_ICR_CLIF LTDC_ICR_CLIF_Msk
11483#define LTDC_ICR_CFUIF_Pos (1U)
11484#define LTDC_ICR_CFUIF_Msk (0x1UL << LTDC_ICR_CFUIF_Pos)
11485#define LTDC_ICR_CFUIF LTDC_ICR_CFUIF_Msk
11486#define LTDC_ICR_CTERRIF_Pos (2U)
11487#define LTDC_ICR_CTERRIF_Msk (0x1UL << LTDC_ICR_CTERRIF_Pos)
11488#define LTDC_ICR_CTERRIF LTDC_ICR_CTERRIF_Msk
11489#define LTDC_ICR_CRRIF_Pos (3U)
11490#define LTDC_ICR_CRRIF_Msk (0x1UL << LTDC_ICR_CRRIF_Pos)
11491#define LTDC_ICR_CRRIF LTDC_ICR_CRRIF_Msk
11493/******************** Bit definition for LTDC_LIPCR register ****************/
11494
11495#define LTDC_LIPCR_LIPOS_Pos (0U)
11496#define LTDC_LIPCR_LIPOS_Msk (0x7FFUL << LTDC_LIPCR_LIPOS_Pos)
11497#define LTDC_LIPCR_LIPOS LTDC_LIPCR_LIPOS_Msk
11499/******************** Bit definition for LTDC_CPSR register *****************/
11500
11501#define LTDC_CPSR_CYPOS_Pos (0U)
11502#define LTDC_CPSR_CYPOS_Msk (0xFFFFUL << LTDC_CPSR_CYPOS_Pos)
11503#define LTDC_CPSR_CYPOS LTDC_CPSR_CYPOS_Msk
11504#define LTDC_CPSR_CXPOS_Pos (16U)
11505#define LTDC_CPSR_CXPOS_Msk (0xFFFFUL << LTDC_CPSR_CXPOS_Pos)
11506#define LTDC_CPSR_CXPOS LTDC_CPSR_CXPOS_Msk
11508/******************** Bit definition for LTDC_CDSR register *****************/
11509
11510#define LTDC_CDSR_VDES_Pos (0U)
11511#define LTDC_CDSR_VDES_Msk (0x1UL << LTDC_CDSR_VDES_Pos)
11512#define LTDC_CDSR_VDES LTDC_CDSR_VDES_Msk
11513#define LTDC_CDSR_HDES_Pos (1U)
11514#define LTDC_CDSR_HDES_Msk (0x1UL << LTDC_CDSR_HDES_Pos)
11515#define LTDC_CDSR_HDES LTDC_CDSR_HDES_Msk
11516#define LTDC_CDSR_VSYNCS_Pos (2U)
11517#define LTDC_CDSR_VSYNCS_Msk (0x1UL << LTDC_CDSR_VSYNCS_Pos)
11518#define LTDC_CDSR_VSYNCS LTDC_CDSR_VSYNCS_Msk
11519#define LTDC_CDSR_HSYNCS_Pos (3U)
11520#define LTDC_CDSR_HSYNCS_Msk (0x1UL << LTDC_CDSR_HSYNCS_Pos)
11521#define LTDC_CDSR_HSYNCS LTDC_CDSR_HSYNCS_Msk
11523/******************** Bit definition for LTDC_LxCR register *****************/
11524
11525#define LTDC_LxCR_LEN_Pos (0U)
11526#define LTDC_LxCR_LEN_Msk (0x1UL << LTDC_LxCR_LEN_Pos)
11527#define LTDC_LxCR_LEN LTDC_LxCR_LEN_Msk
11528#define LTDC_LxCR_COLKEN_Pos (1U)
11529#define LTDC_LxCR_COLKEN_Msk (0x1UL << LTDC_LxCR_COLKEN_Pos)
11530#define LTDC_LxCR_COLKEN LTDC_LxCR_COLKEN_Msk
11531#define LTDC_LxCR_CLUTEN_Pos (4U)
11532#define LTDC_LxCR_CLUTEN_Msk (0x1UL << LTDC_LxCR_CLUTEN_Pos)
11533#define LTDC_LxCR_CLUTEN LTDC_LxCR_CLUTEN_Msk
11535/******************** Bit definition for LTDC_LxWHPCR register **************/
11536
11537#define LTDC_LxWHPCR_WHSTPOS_Pos (0U)
11538#define LTDC_LxWHPCR_WHSTPOS_Msk (0xFFFUL << LTDC_LxWHPCR_WHSTPOS_Pos)
11539#define LTDC_LxWHPCR_WHSTPOS LTDC_LxWHPCR_WHSTPOS_Msk
11540#define LTDC_LxWHPCR_WHSPPOS_Pos (16U)
11541#define LTDC_LxWHPCR_WHSPPOS_Msk (0xFFFFUL << LTDC_LxWHPCR_WHSPPOS_Pos)
11542#define LTDC_LxWHPCR_WHSPPOS LTDC_LxWHPCR_WHSPPOS_Msk
11544/******************** Bit definition for LTDC_LxWVPCR register **************/
11545
11546#define LTDC_LxWVPCR_WVSTPOS_Pos (0U)
11547#define LTDC_LxWVPCR_WVSTPOS_Msk (0xFFFUL << LTDC_LxWVPCR_WVSTPOS_Pos)
11548#define LTDC_LxWVPCR_WVSTPOS LTDC_LxWVPCR_WVSTPOS_Msk
11549#define LTDC_LxWVPCR_WVSPPOS_Pos (16U)
11550#define LTDC_LxWVPCR_WVSPPOS_Msk (0xFFFFUL << LTDC_LxWVPCR_WVSPPOS_Pos)
11551#define LTDC_LxWVPCR_WVSPPOS LTDC_LxWVPCR_WVSPPOS_Msk
11553/******************** Bit definition for LTDC_LxCKCR register ***************/
11554
11555#define LTDC_LxCKCR_CKBLUE_Pos (0U)
11556#define LTDC_LxCKCR_CKBLUE_Msk (0xFFUL << LTDC_LxCKCR_CKBLUE_Pos)
11557#define LTDC_LxCKCR_CKBLUE LTDC_LxCKCR_CKBLUE_Msk
11558#define LTDC_LxCKCR_CKGREEN_Pos (8U)
11559#define LTDC_LxCKCR_CKGREEN_Msk (0xFFUL << LTDC_LxCKCR_CKGREEN_Pos)
11560#define LTDC_LxCKCR_CKGREEN LTDC_LxCKCR_CKGREEN_Msk
11561#define LTDC_LxCKCR_CKRED_Pos (16U)
11562#define LTDC_LxCKCR_CKRED_Msk (0xFFUL << LTDC_LxCKCR_CKRED_Pos)
11563#define LTDC_LxCKCR_CKRED LTDC_LxCKCR_CKRED_Msk
11565/******************** Bit definition for LTDC_LxPFCR register ***************/
11566
11567#define LTDC_LxPFCR_PF_Pos (0U)
11568#define LTDC_LxPFCR_PF_Msk (0x7UL << LTDC_LxPFCR_PF_Pos)
11569#define LTDC_LxPFCR_PF LTDC_LxPFCR_PF_Msk
11571/******************** Bit definition for LTDC_LxCACR register ***************/
11572
11573#define LTDC_LxCACR_CONSTA_Pos (0U)
11574#define LTDC_LxCACR_CONSTA_Msk (0xFFUL << LTDC_LxCACR_CONSTA_Pos)
11575#define LTDC_LxCACR_CONSTA LTDC_LxCACR_CONSTA_Msk
11577/******************** Bit definition for LTDC_LxDCCR register ***************/
11578
11579#define LTDC_LxDCCR_DCBLUE_Pos (0U)
11580#define LTDC_LxDCCR_DCBLUE_Msk (0xFFUL << LTDC_LxDCCR_DCBLUE_Pos)
11581#define LTDC_LxDCCR_DCBLUE LTDC_LxDCCR_DCBLUE_Msk
11582#define LTDC_LxDCCR_DCGREEN_Pos (8U)
11583#define LTDC_LxDCCR_DCGREEN_Msk (0xFFUL << LTDC_LxDCCR_DCGREEN_Pos)
11584#define LTDC_LxDCCR_DCGREEN LTDC_LxDCCR_DCGREEN_Msk
11585#define LTDC_LxDCCR_DCRED_Pos (16U)
11586#define LTDC_LxDCCR_DCRED_Msk (0xFFUL << LTDC_LxDCCR_DCRED_Pos)
11587#define LTDC_LxDCCR_DCRED LTDC_LxDCCR_DCRED_Msk
11588#define LTDC_LxDCCR_DCALPHA_Pos (24U)
11589#define LTDC_LxDCCR_DCALPHA_Msk (0xFFUL << LTDC_LxDCCR_DCALPHA_Pos)
11590#define LTDC_LxDCCR_DCALPHA LTDC_LxDCCR_DCALPHA_Msk
11592/******************** Bit definition for LTDC_LxBFCR register ***************/
11593
11594#define LTDC_LxBFCR_BF2_Pos (0U)
11595#define LTDC_LxBFCR_BF2_Msk (0x7UL << LTDC_LxBFCR_BF2_Pos)
11596#define LTDC_LxBFCR_BF2 LTDC_LxBFCR_BF2_Msk
11597#define LTDC_LxBFCR_BF1_Pos (8U)
11598#define LTDC_LxBFCR_BF1_Msk (0x7UL << LTDC_LxBFCR_BF1_Pos)
11599#define LTDC_LxBFCR_BF1 LTDC_LxBFCR_BF1_Msk
11601/******************** Bit definition for LTDC_LxCFBAR register **************/
11602
11603#define LTDC_LxCFBAR_CFBADD_Pos (0U)
11604#define LTDC_LxCFBAR_CFBADD_Msk (0xFFFFFFFFUL << LTDC_LxCFBAR_CFBADD_Pos)
11605#define LTDC_LxCFBAR_CFBADD LTDC_LxCFBAR_CFBADD_Msk
11607/******************** Bit definition for LTDC_LxCFBLR register **************/
11608
11609#define LTDC_LxCFBLR_CFBLL_Pos (0U)
11610#define LTDC_LxCFBLR_CFBLL_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBLL_Pos)
11611#define LTDC_LxCFBLR_CFBLL LTDC_LxCFBLR_CFBLL_Msk
11612#define LTDC_LxCFBLR_CFBP_Pos (16U)
11613#define LTDC_LxCFBLR_CFBP_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBP_Pos)
11614#define LTDC_LxCFBLR_CFBP LTDC_LxCFBLR_CFBP_Msk
11616/******************** Bit definition for LTDC_LxCFBLNR register *************/
11617
11618#define LTDC_LxCFBLNR_CFBLNBR_Pos (0U)
11619#define LTDC_LxCFBLNR_CFBLNBR_Msk (0x7FFUL << LTDC_LxCFBLNR_CFBLNBR_Pos)
11620#define LTDC_LxCFBLNR_CFBLNBR LTDC_LxCFBLNR_CFBLNBR_Msk
11622/******************** Bit definition for LTDC_LxCLUTWR register *************/
11623
11624#define LTDC_LxCLUTWR_BLUE_Pos (0U)
11625#define LTDC_LxCLUTWR_BLUE_Msk (0xFFUL << LTDC_LxCLUTWR_BLUE_Pos)
11626#define LTDC_LxCLUTWR_BLUE LTDC_LxCLUTWR_BLUE_Msk
11627#define LTDC_LxCLUTWR_GREEN_Pos (8U)
11628#define LTDC_LxCLUTWR_GREEN_Msk (0xFFUL << LTDC_LxCLUTWR_GREEN_Pos)
11629#define LTDC_LxCLUTWR_GREEN LTDC_LxCLUTWR_GREEN_Msk
11630#define LTDC_LxCLUTWR_RED_Pos (16U)
11631#define LTDC_LxCLUTWR_RED_Msk (0xFFUL << LTDC_LxCLUTWR_RED_Pos)
11632#define LTDC_LxCLUTWR_RED LTDC_LxCLUTWR_RED_Msk
11633#define LTDC_LxCLUTWR_CLUTADD_Pos (24U)
11634#define LTDC_LxCLUTWR_CLUTADD_Msk (0xFFUL << LTDC_LxCLUTWR_CLUTADD_Pos)
11635#define LTDC_LxCLUTWR_CLUTADD LTDC_LxCLUTWR_CLUTADD_Msk
11637/******************************************************************************/
11638/* */
11639/* MDMA */
11640/* */
11641/******************************************************************************/
11642/******************** Bit definition for MDMA_GISR0 register ****************/
11643#define MDMA_GISR0_GIF0_Pos (0U)
11644#define MDMA_GISR0_GIF0_Msk (0x1UL << MDMA_GISR0_GIF0_Pos)
11645#define MDMA_GISR0_GIF0 MDMA_GISR0_GIF0_Msk
11646#define MDMA_GISR0_GIF1_Pos (1U)
11647#define MDMA_GISR0_GIF1_Msk (0x1UL << MDMA_GISR0_GIF1_Pos)
11648#define MDMA_GISR0_GIF1 MDMA_GISR0_GIF1_Msk
11649#define MDMA_GISR0_GIF2_Pos (2U)
11650#define MDMA_GISR0_GIF2_Msk (0x1UL << MDMA_GISR0_GIF2_Pos)
11651#define MDMA_GISR0_GIF2 MDMA_GISR0_GIF2_Msk
11652#define MDMA_GISR0_GIF3_Pos (3U)
11653#define MDMA_GISR0_GIF3_Msk (0x1UL << MDMA_GISR0_GIF3_Pos)
11654#define MDMA_GISR0_GIF3 MDMA_GISR0_GIF3_Msk
11655#define MDMA_GISR0_GIF4_Pos (4U)
11656#define MDMA_GISR0_GIF4_Msk (0x1UL << MDMA_GISR0_GIF4_Pos)
11657#define MDMA_GISR0_GIF4 MDMA_GISR0_GIF4_Msk
11658#define MDMA_GISR0_GIF5_Pos (5U)
11659#define MDMA_GISR0_GIF5_Msk (0x1UL << MDMA_GISR0_GIF5_Pos)
11660#define MDMA_GISR0_GIF5 MDMA_GISR0_GIF5_Msk
11661#define MDMA_GISR0_GIF6_Pos (6U)
11662#define MDMA_GISR0_GIF6_Msk (0x1UL << MDMA_GISR0_GIF6_Pos)
11663#define MDMA_GISR0_GIF6 MDMA_GISR0_GIF6_Msk
11664#define MDMA_GISR0_GIF7_Pos (7U)
11665#define MDMA_GISR0_GIF7_Msk (0x1UL << MDMA_GISR0_GIF7_Pos)
11666#define MDMA_GISR0_GIF7 MDMA_GISR0_GIF7_Msk
11667#define MDMA_GISR0_GIF8_Pos (8U)
11668#define MDMA_GISR0_GIF8_Msk (0x1UL << MDMA_GISR0_GIF8_Pos)
11669#define MDMA_GISR0_GIF8 MDMA_GISR0_GIF8_Msk
11670#define MDMA_GISR0_GIF9_Pos (9U)
11671#define MDMA_GISR0_GIF9_Msk (0x1UL << MDMA_GISR0_GIF9_Pos)
11672#define MDMA_GISR0_GIF9 MDMA_GISR0_GIF9_Msk
11673#define MDMA_GISR0_GIF10_Pos (10U)
11674#define MDMA_GISR0_GIF10_Msk (0x1UL << MDMA_GISR0_GIF10_Pos)
11675#define MDMA_GISR0_GIF10 MDMA_GISR0_GIF10_Msk
11676#define MDMA_GISR0_GIF11_Pos (11U)
11677#define MDMA_GISR0_GIF11_Msk (0x1UL << MDMA_GISR0_GIF11_Pos)
11678#define MDMA_GISR0_GIF11 MDMA_GISR0_GIF11_Msk
11679#define MDMA_GISR0_GIF12_Pos (12U)
11680#define MDMA_GISR0_GIF12_Msk (0x1UL << MDMA_GISR0_GIF12_Pos)
11681#define MDMA_GISR0_GIF12 MDMA_GISR0_GIF12_Msk
11682#define MDMA_GISR0_GIF13_Pos (13U)
11683#define MDMA_GISR0_GIF13_Msk (0x1UL << MDMA_GISR0_GIF13_Pos)
11684#define MDMA_GISR0_GIF13 MDMA_GISR0_GIF13_Msk
11685#define MDMA_GISR0_GIF14_Pos (14U)
11686#define MDMA_GISR0_GIF14_Msk (0x1UL << MDMA_GISR0_GIF14_Pos)
11687#define MDMA_GISR0_GIF14 MDMA_GISR0_GIF14_Msk
11688#define MDMA_GISR0_GIF15_Pos (15U)
11689#define MDMA_GISR0_GIF15_Msk (0x1UL << MDMA_GISR0_GIF15_Pos)
11690#define MDMA_GISR0_GIF15 MDMA_GISR0_GIF15_Msk
11692/******************** Bit definition for MDMA_CxISR register ****************/
11693#define MDMA_CISR_TEIF_Pos (0U)
11694#define MDMA_CISR_TEIF_Msk (0x1UL << MDMA_CISR_TEIF_Pos)
11695#define MDMA_CISR_TEIF MDMA_CISR_TEIF_Msk
11696#define MDMA_CISR_CTCIF_Pos (1U)
11697#define MDMA_CISR_CTCIF_Msk (0x1UL << MDMA_CISR_CTCIF_Pos)
11698#define MDMA_CISR_CTCIF MDMA_CISR_CTCIF_Msk
11699#define MDMA_CISR_BRTIF_Pos (2U)
11700#define MDMA_CISR_BRTIF_Msk (0x1UL << MDMA_CISR_BRTIF_Pos)
11701#define MDMA_CISR_BRTIF MDMA_CISR_BRTIF_Msk
11702#define MDMA_CISR_BTIF_Pos (3U)
11703#define MDMA_CISR_BTIF_Msk (0x1UL << MDMA_CISR_BTIF_Pos)
11704#define MDMA_CISR_BTIF MDMA_CISR_BTIF_Msk
11705#define MDMA_CISR_TCIF_Pos (4U)
11706#define MDMA_CISR_TCIF_Msk (0x1UL << MDMA_CISR_TCIF_Pos)
11707#define MDMA_CISR_TCIF MDMA_CISR_TCIF_Msk
11708#define MDMA_CISR_CRQA_Pos (16U)
11709#define MDMA_CISR_CRQA_Msk (0x1UL << MDMA_CISR_CRQA_Pos)
11710#define MDMA_CISR_CRQA MDMA_CISR_CRQA_Msk
11712/******************** Bit definition for MDMA_CxIFCR register ****************/
11713#define MDMA_CIFCR_CTEIF_Pos (0U)
11714#define MDMA_CIFCR_CTEIF_Msk (0x1UL << MDMA_CIFCR_CTEIF_Pos)
11715#define MDMA_CIFCR_CTEIF MDMA_CIFCR_CTEIF_Msk
11716#define MDMA_CIFCR_CCTCIF_Pos (1U)
11717#define MDMA_CIFCR_CCTCIF_Msk (0x1UL << MDMA_CIFCR_CCTCIF_Pos)
11718#define MDMA_CIFCR_CCTCIF MDMA_CIFCR_CCTCIF_Msk
11719#define MDMA_CIFCR_CBRTIF_Pos (2U)
11720#define MDMA_CIFCR_CBRTIF_Msk (0x1UL << MDMA_CIFCR_CBRTIF_Pos)
11721#define MDMA_CIFCR_CBRTIF MDMA_CIFCR_CBRTIF_Msk
11722#define MDMA_CIFCR_CBTIF_Pos (3U)
11723#define MDMA_CIFCR_CBTIF_Msk (0x1UL << MDMA_CIFCR_CBTIF_Pos)
11724#define MDMA_CIFCR_CBTIF MDMA_CIFCR_CBTIF_Msk
11725#define MDMA_CIFCR_CLTCIF_Pos (4U)
11726#define MDMA_CIFCR_CLTCIF_Msk (0x1UL << MDMA_CIFCR_CLTCIF_Pos)
11727#define MDMA_CIFCR_CLTCIF MDMA_CIFCR_CLTCIF_Msk
11729/******************** Bit definition for MDMA_CxESR register ****************/
11730#define MDMA_CESR_TEA_Pos (0U)
11731#define MDMA_CESR_TEA_Msk (0x7FUL << MDMA_CESR_TEA_Pos)
11732#define MDMA_CESR_TEA MDMA_CESR_TEA_Msk
11733#define MDMA_CESR_TED_Pos (7U)
11734#define MDMA_CESR_TED_Msk (0x1UL << MDMA_CESR_TED_Pos)
11735#define MDMA_CESR_TED MDMA_CESR_TED_Msk
11736#define MDMA_CESR_TELD_Pos (8U)
11737#define MDMA_CESR_TELD_Msk (0x1UL << MDMA_CESR_TELD_Pos)
11738#define MDMA_CESR_TELD MDMA_CESR_TELD_Msk
11739#define MDMA_CESR_TEMD_Pos (9U)
11740#define MDMA_CESR_TEMD_Msk (0x1UL << MDMA_CESR_TEMD_Pos)
11741#define MDMA_CESR_TEMD MDMA_CESR_TEMD_Msk
11742#define MDMA_CESR_ASE_Pos (10U)
11743#define MDMA_CESR_ASE_Msk (0x1UL << MDMA_CESR_ASE_Pos)
11744#define MDMA_CESR_ASE MDMA_CESR_ASE_Msk
11745#define MDMA_CESR_BSE_Pos (11U)
11746#define MDMA_CESR_BSE_Msk (0x1UL << MDMA_CESR_BSE_Pos)
11747#define MDMA_CESR_BSE MDMA_CESR_BSE_Msk
11749/******************** Bit definition for MDMA_CxCR register ****************/
11750#define MDMA_CCR_EN_Pos (0U)
11751#define MDMA_CCR_EN_Msk (0x1UL << MDMA_CCR_EN_Pos)
11752#define MDMA_CCR_EN MDMA_CCR_EN_Msk
11753#define MDMA_CCR_TEIE_Pos (1U)
11754#define MDMA_CCR_TEIE_Msk (0x1UL << MDMA_CCR_TEIE_Pos)
11755#define MDMA_CCR_TEIE MDMA_CCR_TEIE_Msk
11756#define MDMA_CCR_CTCIE_Pos (2U)
11757#define MDMA_CCR_CTCIE_Msk (0x1UL << MDMA_CCR_CTCIE_Pos)
11758#define MDMA_CCR_CTCIE MDMA_CCR_CTCIE_Msk
11759#define MDMA_CCR_BRTIE_Pos (3U)
11760#define MDMA_CCR_BRTIE_Msk (0x1UL << MDMA_CCR_BRTIE_Pos)
11761#define MDMA_CCR_BRTIE MDMA_CCR_BRTIE_Msk
11762#define MDMA_CCR_BTIE_Pos (4U)
11763#define MDMA_CCR_BTIE_Msk (0x1UL << MDMA_CCR_BTIE_Pos)
11764#define MDMA_CCR_BTIE MDMA_CCR_BTIE_Msk
11765#define MDMA_CCR_TCIE_Pos (5U)
11766#define MDMA_CCR_TCIE_Msk (0x1UL << MDMA_CCR_TCIE_Pos)
11767#define MDMA_CCR_TCIE MDMA_CCR_TCIE_Msk
11768#define MDMA_CCR_PL_Pos (6U)
11769#define MDMA_CCR_PL_Msk (0x3UL << MDMA_CCR_PL_Pos)
11770#define MDMA_CCR_PL MDMA_CCR_PL_Msk
11771#define MDMA_CCR_PL_0 (0x1UL << MDMA_CCR_PL_Pos)
11772#define MDMA_CCR_PL_1 (0x2UL << MDMA_CCR_PL_Pos)
11773#define MDMA_CCR_BEX_Pos (12U)
11774#define MDMA_CCR_BEX_Msk (0x1UL << MDMA_CCR_BEX_Pos)
11775#define MDMA_CCR_BEX MDMA_CCR_BEX_Msk
11776#define MDMA_CCR_HEX_Pos (13U)
11777#define MDMA_CCR_HEX_Msk (0x1UL << MDMA_CCR_HEX_Pos)
11778#define MDMA_CCR_HEX MDMA_CCR_HEX_Msk
11779#define MDMA_CCR_WEX_Pos (14U)
11780#define MDMA_CCR_WEX_Msk (0x1UL << MDMA_CCR_WEX_Pos)
11781#define MDMA_CCR_WEX MDMA_CCR_WEX_Msk
11782#define MDMA_CCR_SWRQ_Pos (16U)
11783#define MDMA_CCR_SWRQ_Msk (0x1UL << MDMA_CCR_SWRQ_Pos)
11784#define MDMA_CCR_SWRQ MDMA_CCR_SWRQ_Msk
11786/******************** Bit definition for MDMA_CxTCR register ****************/
11787#define MDMA_CTCR_SINC_Pos (0U)
11788#define MDMA_CTCR_SINC_Msk (0x3UL << MDMA_CTCR_SINC_Pos)
11789#define MDMA_CTCR_SINC MDMA_CTCR_SINC_Msk
11790#define MDMA_CTCR_SINC_0 (0x1UL << MDMA_CTCR_SINC_Pos)
11791#define MDMA_CTCR_SINC_1 (0x2UL << MDMA_CTCR_SINC_Pos)
11792#define MDMA_CTCR_DINC_Pos (2U)
11793#define MDMA_CTCR_DINC_Msk (0x3UL << MDMA_CTCR_DINC_Pos)
11794#define MDMA_CTCR_DINC MDMA_CTCR_DINC_Msk
11795#define MDMA_CTCR_DINC_0 (0x1UL << MDMA_CTCR_DINC_Pos)
11796#define MDMA_CTCR_DINC_1 (0x2UL << MDMA_CTCR_DINC_Pos)
11797#define MDMA_CTCR_SSIZE_Pos (4U)
11798#define MDMA_CTCR_SSIZE_Msk (0x3UL << MDMA_CTCR_SSIZE_Pos)
11799#define MDMA_CTCR_SSIZE MDMA_CTCR_SSIZE_Msk
11800#define MDMA_CTCR_SSIZE_0 (0x1UL << MDMA_CTCR_SSIZE_Pos)
11801#define MDMA_CTCR_SSIZE_1 (0x2UL << MDMA_CTCR_SSIZE_Pos)
11802#define MDMA_CTCR_DSIZE_Pos (6U)
11803#define MDMA_CTCR_DSIZE_Msk (0x3UL << MDMA_CTCR_DSIZE_Pos)
11804#define MDMA_CTCR_DSIZE MDMA_CTCR_DSIZE_Msk
11805#define MDMA_CTCR_DSIZE_0 (0x1UL << MDMA_CTCR_DSIZE_Pos)
11806#define MDMA_CTCR_DSIZE_1 (0x2UL << MDMA_CTCR_DSIZE_Pos)
11807#define MDMA_CTCR_SINCOS_Pos (8U)
11808#define MDMA_CTCR_SINCOS_Msk (0x3UL << MDMA_CTCR_SINCOS_Pos)
11809#define MDMA_CTCR_SINCOS MDMA_CTCR_SINCOS_Msk
11810#define MDMA_CTCR_SINCOS_0 (0x1UL << MDMA_CTCR_SINCOS_Pos)
11811#define MDMA_CTCR_SINCOS_1 (0x2UL << MDMA_CTCR_SINCOS_Pos)
11812#define MDMA_CTCR_DINCOS_Pos (10U)
11813#define MDMA_CTCR_DINCOS_Msk (0x3UL << MDMA_CTCR_DINCOS_Pos)
11814#define MDMA_CTCR_DINCOS MDMA_CTCR_DINCOS_Msk
11815#define MDMA_CTCR_DINCOS_0 (0x1UL << MDMA_CTCR_DINCOS_Pos)
11816#define MDMA_CTCR_DINCOS_1 (0x2UL << MDMA_CTCR_DINCOS_Pos)
11817#define MDMA_CTCR_SBURST_Pos (12U)
11818#define MDMA_CTCR_SBURST_Msk (0x7UL << MDMA_CTCR_SBURST_Pos)
11819#define MDMA_CTCR_SBURST MDMA_CTCR_SBURST_Msk
11820#define MDMA_CTCR_SBURST_0 (0x1UL << MDMA_CTCR_SBURST_Pos)
11821#define MDMA_CTCR_SBURST_1 (0x2UL << MDMA_CTCR_SBURST_Pos)
11822#define MDMA_CTCR_SBURST_2 (0x4UL << MDMA_CTCR_SBURST_Pos)
11823#define MDMA_CTCR_DBURST_Pos (15U)
11824#define MDMA_CTCR_DBURST_Msk (0x7UL << MDMA_CTCR_DBURST_Pos)
11825#define MDMA_CTCR_DBURST MDMA_CTCR_DBURST_Msk
11826#define MDMA_CTCR_DBURST_0 (0x1UL << MDMA_CTCR_DBURST_Pos)
11827#define MDMA_CTCR_DBURST_1 (0x2UL << MDMA_CTCR_DBURST_Pos)
11828#define MDMA_CTCR_DBURST_2 (0x4UL << MDMA_CTCR_DBURST_Pos)
11829#define MDMA_CTCR_TLEN_Pos (18U)
11830#define MDMA_CTCR_TLEN_Msk (0x7FUL << MDMA_CTCR_TLEN_Pos)
11831#define MDMA_CTCR_TLEN MDMA_CTCR_TLEN_Msk
11832#define MDMA_CTCR_PKE_Pos (25U)
11833#define MDMA_CTCR_PKE_Msk (0x1UL << MDMA_CTCR_PKE_Pos)
11834#define MDMA_CTCR_PKE MDMA_CTCR_PKE_Msk
11835#define MDMA_CTCR_PAM_Pos (26U)
11836#define MDMA_CTCR_PAM_Msk (0x3UL << MDMA_CTCR_PAM_Pos)
11837#define MDMA_CTCR_PAM MDMA_CTCR_PAM_Msk
11838#define MDMA_CTCR_PAM_0 (0x1UL << MDMA_CTCR_PAM_Pos)
11839#define MDMA_CTCR_PAM_1 (0x2UL << MDMA_CTCR_PAM_Pos)
11840#define MDMA_CTCR_TRGM_Pos (28U)
11841#define MDMA_CTCR_TRGM_Msk (0x3UL << MDMA_CTCR_TRGM_Pos)
11842#define MDMA_CTCR_TRGM MDMA_CTCR_TRGM_Msk
11843#define MDMA_CTCR_TRGM_0 (0x1UL << MDMA_CTCR_TRGM_Pos)
11844#define MDMA_CTCR_TRGM_1 (0x2UL << MDMA_CTCR_TRGM_Pos)
11845#define MDMA_CTCR_SWRM_Pos (30U)
11846#define MDMA_CTCR_SWRM_Msk (0x1UL << MDMA_CTCR_SWRM_Pos)
11847#define MDMA_CTCR_SWRM MDMA_CTCR_SWRM_Msk
11848#define MDMA_CTCR_BWM_Pos (31U)
11849#define MDMA_CTCR_BWM_Msk (0x1UL << MDMA_CTCR_BWM_Pos)
11850#define MDMA_CTCR_BWM MDMA_CTCR_BWM_Msk
11852/******************** Bit definition for MDMA_CxBNDTR register ****************/
11853#define MDMA_CBNDTR_BNDT_Pos (0U)
11854#define MDMA_CBNDTR_BNDT_Msk (0x1FFFFUL << MDMA_CBNDTR_BNDT_Pos)
11855#define MDMA_CBNDTR_BNDT MDMA_CBNDTR_BNDT_Msk
11856#define MDMA_CBNDTR_BRSUM_Pos (18U)
11857#define MDMA_CBNDTR_BRSUM_Msk (0x1UL << MDMA_CBNDTR_BRSUM_Pos)
11858#define MDMA_CBNDTR_BRSUM MDMA_CBNDTR_BRSUM_Msk
11859#define MDMA_CBNDTR_BRDUM_Pos (19U)
11860#define MDMA_CBNDTR_BRDUM_Msk (0x1UL << MDMA_CBNDTR_BRDUM_Pos)
11861#define MDMA_CBNDTR_BRDUM MDMA_CBNDTR_BRDUM_Msk
11862#define MDMA_CBNDTR_BRC_Pos (20U)
11863#define MDMA_CBNDTR_BRC_Msk (0xFFFUL << MDMA_CBNDTR_BRC_Pos)
11864#define MDMA_CBNDTR_BRC MDMA_CBNDTR_BRC_Msk
11866/******************** Bit definition for MDMA_CxSAR register ****************/
11867#define MDMA_CSAR_SAR_Pos (0U)
11868#define MDMA_CSAR_SAR_Msk (0xFFFFFFFFUL << MDMA_CSAR_SAR_Pos)
11869#define MDMA_CSAR_SAR MDMA_CSAR_SAR_Msk
11871/******************** Bit definition for MDMA_CxDAR register ****************/
11872#define MDMA_CDAR_DAR_Pos (0U)
11873#define MDMA_CDAR_DAR_Msk (0xFFFFFFFFUL << MDMA_CDAR_DAR_Pos)
11874#define MDMA_CDAR_DAR MDMA_CDAR_DAR_Msk
11876/******************** Bit definition for MDMA_CxBRUR ************************/
11877#define MDMA_CBRUR_SUV_Pos (0U)
11878#define MDMA_CBRUR_SUV_Msk (0xFFFFUL << MDMA_CBRUR_SUV_Pos)
11879#define MDMA_CBRUR_SUV MDMA_CBRUR_SUV_Msk
11880#define MDMA_CBRUR_DUV_Pos (16U)
11881#define MDMA_CBRUR_DUV_Msk (0xFFFFUL << MDMA_CBRUR_DUV_Pos)
11882#define MDMA_CBRUR_DUV MDMA_CBRUR_DUV_Msk
11884/******************** Bit definition for MDMA_CxLAR *************************/
11885#define MDMA_CLAR_LAR_Pos (0U)
11886#define MDMA_CLAR_LAR_Msk (0xFFFFFFFFUL << MDMA_CLAR_LAR_Pos)
11887#define MDMA_CLAR_LAR MDMA_CLAR_LAR_Msk
11889/******************** Bit definition for MDMA_CxTBR) ************************/
11890#define MDMA_CTBR_TSEL_Pos (0U)
11891#define MDMA_CTBR_TSEL_Msk (0xFFUL << MDMA_CTBR_TSEL_Pos)
11892#define MDMA_CTBR_TSEL MDMA_CTBR_TSEL_Msk
11893#define MDMA_CTBR_SBUS_Pos (16U)
11894#define MDMA_CTBR_SBUS_Msk (0x1UL << MDMA_CTBR_SBUS_Pos)
11895#define MDMA_CTBR_SBUS MDMA_CTBR_SBUS_Msk
11896#define MDMA_CTBR_DBUS_Pos (17U)
11897#define MDMA_CTBR_DBUS_Msk (0x1UL << MDMA_CTBR_DBUS_Pos)
11898#define MDMA_CTBR_DBUS MDMA_CTBR_DBUS_Msk
11900/******************** Bit definition for MDMA_CxMAR) ************************/
11901#define MDMA_CMAR_MAR_Pos (0U)
11902#define MDMA_CMAR_MAR_Msk (0xFFFFFFFFUL << MDMA_CMAR_MAR_Pos)
11903#define MDMA_CMAR_MAR MDMA_CMAR_MAR_Msk
11905/******************** Bit definition for MDMA_CxMDR) ************************/
11906#define MDMA_CMDR_MDR_Pos (0U)
11907#define MDMA_CMDR_MDR_Msk (0xFFFFFFFFUL << MDMA_CMDR_MDR_Pos)
11908#define MDMA_CMDR_MDR MDMA_CMDR_MDR_Msk
11910/******************************************************************************/
11911/* */
11912/* Operational Amplifier (OPAMP) */
11913/* */
11914/******************************************************************************/
11915/********************* Bit definition for OPAMPx_CSR register ***************/
11916#define OPAMP_CSR_OPAMPxEN_Pos (0U)
11917#define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos)
11918#define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk
11919#define OPAMP_CSR_FORCEVP_Pos (1U)
11920#define OPAMP_CSR_FORCEVP_Msk (0x1UL << OPAMP_CSR_FORCEVP_Pos)
11921#define OPAMP_CSR_FORCEVP OPAMP_CSR_FORCEVP_Msk
11923#define OPAMP_CSR_VPSEL_Pos (2U)
11924#define OPAMP_CSR_VPSEL_Msk (0x3UL << OPAMP_CSR_VPSEL_Pos)
11925#define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk
11926#define OPAMP_CSR_VPSEL_0 (0x1UL << OPAMP_CSR_VPSEL_Pos)
11927#define OPAMP_CSR_VPSEL_1 (0x2UL << OPAMP_CSR_VPSEL_Pos)
11929#define OPAMP_CSR_VMSEL_Pos (5U)
11930#define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos)
11931#define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk
11932#define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos)
11933#define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos)
11935#define OPAMP_CSR_OPAHSM_Pos (8U)
11936#define OPAMP_CSR_OPAHSM_Msk (0x1UL << OPAMP_CSR_OPAHSM_Pos)
11937#define OPAMP_CSR_OPAHSM OPAMP_CSR_OPAHSM_Msk
11938#define OPAMP_CSR_CALON_Pos (11U)
11939#define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos)
11940#define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk
11942#define OPAMP_CSR_CALSEL_Pos (12U)
11943#define OPAMP_CSR_CALSEL_Msk (0x3UL << OPAMP_CSR_CALSEL_Pos)
11944#define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk
11945#define OPAMP_CSR_CALSEL_0 (0x1UL << OPAMP_CSR_CALSEL_Pos)
11946#define OPAMP_CSR_CALSEL_1 (0x2UL << OPAMP_CSR_CALSEL_Pos)
11948#define OPAMP_CSR_PGGAIN_Pos (14U)
11949#define OPAMP_CSR_PGGAIN_Msk (0xFUL << OPAMP_CSR_PGGAIN_Pos)
11950#define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk
11951#define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos)
11952#define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos)
11953#define OPAMP_CSR_PGGAIN_2 (0x4UL << OPAMP_CSR_PGGAIN_Pos)
11954#define OPAMP_CSR_PGGAIN_3 (0x8UL << OPAMP_CSR_PGGAIN_Pos)
11956#define OPAMP_CSR_USERTRIM_Pos (18U)
11957#define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos)
11958#define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk
11959#define OPAMP_CSR_TSTREF_Pos (29U)
11960#define OPAMP_CSR_TSTREF_Msk (0x1UL << OPAMP_CSR_TSTREF_Pos)
11961#define OPAMP_CSR_TSTREF OPAMP_CSR_TSTREF_Msk
11962#define OPAMP_CSR_CALOUT_Pos (30U)
11963#define OPAMP_CSR_CALOUT_Msk (0x1UL << OPAMP_CSR_CALOUT_Pos)
11964#define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk
11966/********************* Bit definition for OPAMP1_CSR register ***************/
11967#define OPAMP1_CSR_OPAEN_Pos (0U)
11968#define OPAMP1_CSR_OPAEN_Msk (0x1UL << OPAMP1_CSR_OPAEN_Pos)
11969#define OPAMP1_CSR_OPAEN OPAMP1_CSR_OPAEN_Msk
11970#define OPAMP1_CSR_FORCEVP_Pos (1U)
11971#define OPAMP1_CSR_FORCEVP_Msk (0x1UL << OPAMP1_CSR_FORCEVP_Pos)
11972#define OPAMP1_CSR_FORCEVP OPAMP1_CSR_FORCEVP_Msk
11974#define OPAMP1_CSR_VPSEL_Pos (2U)
11975#define OPAMP1_CSR_VPSEL_Msk (0x3UL << OPAMP1_CSR_VPSEL_Pos)
11976#define OPAMP1_CSR_VPSEL OPAMP1_CSR_VPSEL_Msk
11977#define OPAMP1_CSR_VPSEL_0 (0x1UL << OPAMP1_CSR_VPSEL_Pos)
11978#define OPAMP1_CSR_VPSEL_1 (0x2UL << OPAMP1_CSR_VPSEL_Pos)
11980#define OPAMP1_CSR_VMSEL_Pos (5U)
11981#define OPAMP1_CSR_VMSEL_Msk (0x3UL << OPAMP1_CSR_VMSEL_Pos)
11982#define OPAMP1_CSR_VMSEL OPAMP1_CSR_VMSEL_Msk
11983#define OPAMP1_CSR_VMSEL_0 (0x1UL << OPAMP1_CSR_VMSEL_Pos)
11984#define OPAMP1_CSR_VMSEL_1 (0x2UL << OPAMP1_CSR_VMSEL_Pos)
11986#define OPAMP1_CSR_OPAHSM_Pos (8U)
11987#define OPAMP1_CSR_OPAHSM_Msk (0x1UL << OPAMP1_CSR_OPAHSM_Pos)
11988#define OPAMP1_CSR_OPAHSM OPAMP1_CSR_OPAHSM_Msk
11989#define OPAMP1_CSR_CALON_Pos (11U)
11990#define OPAMP1_CSR_CALON_Msk (0x1UL << OPAMP1_CSR_CALON_Pos)
11991#define OPAMP1_CSR_CALON OPAMP1_CSR_CALON_Msk
11993#define OPAMP1_CSR_CALSEL_Pos (12U)
11994#define OPAMP1_CSR_CALSEL_Msk (0x3UL << OPAMP1_CSR_CALSEL_Pos)
11995#define OPAMP1_CSR_CALSEL OPAMP1_CSR_CALSEL_Msk
11996#define OPAMP1_CSR_CALSEL_0 (0x1UL << OPAMP1_CSR_CALSEL_Pos)
11997#define OPAMP1_CSR_CALSEL_1 (0x2UL << OPAMP1_CSR_CALSEL_Pos)
11999#define OPAMP1_CSR_PGGAIN_Pos (14U)
12000#define OPAMP1_CSR_PGGAIN_Msk (0xFUL << OPAMP1_CSR_PGGAIN_Pos)
12001#define OPAMP1_CSR_PGGAIN OPAMP1_CSR_PGGAIN_Msk
12002#define OPAMP1_CSR_PGGAIN_0 (0x1UL << OPAMP1_CSR_PGGAIN_Pos)
12003#define OPAMP1_CSR_PGGAIN_1 (0x2UL << OPAMP1_CSR_PGGAIN_Pos)
12004#define OPAMP1_CSR_PGGAIN_2 (0x4UL << OPAMP1_CSR_PGGAIN_Pos)
12005#define OPAMP1_CSR_PGGAIN_3 (0x8UL << OPAMP1_CSR_PGGAIN_Pos)
12007#define OPAMP1_CSR_USERTRIM_Pos (18U)
12008#define OPAMP1_CSR_USERTRIM_Msk (0x1UL << OPAMP1_CSR_USERTRIM_Pos)
12009#define OPAMP1_CSR_USERTRIM OPAMP1_CSR_USERTRIM_Msk
12010#define OPAMP1_CSR_TSTREF_Pos (29U)
12011#define OPAMP1_CSR_TSTREF_Msk (0x1UL << OPAMP1_CSR_TSTREF_Pos)
12012#define OPAMP1_CSR_TSTREF OPAMP1_CSR_TSTREF_Msk
12013#define OPAMP1_CSR_CALOUT_Pos (30U)
12014#define OPAMP1_CSR_CALOUT_Msk (0x1UL << OPAMP1_CSR_CALOUT_Pos)
12015#define OPAMP1_CSR_CALOUT OPAMP1_CSR_CALOUT_Msk
12017/********************* Bit definition for OPAMP2_CSR register ***************/
12018#define OPAMP2_CSR_OPAEN_Pos (0U)
12019#define OPAMP2_CSR_OPAEN_Msk (0x1UL << OPAMP2_CSR_OPAEN_Pos)
12020#define OPAMP2_CSR_OPAEN OPAMP2_CSR_OPAEN_Msk
12021#define OPAMP2_CSR_FORCEVP_Pos (1U)
12022#define OPAMP2_CSR_FORCEVP_Msk (0x1UL << OPAMP2_CSR_FORCEVP_Pos)
12023#define OPAMP2_CSR_FORCEVP OPAMP2_CSR_FORCEVP_Msk
12025#define OPAMP2_CSR_VPSEL_Pos (2U)
12026#define OPAMP2_CSR_VPSEL_Msk (0x3UL << OPAMP2_CSR_VPSEL_Pos)
12027#define OPAMP2_CSR_VPSEL OPAMP2_CSR_VPSEL_Msk
12028#define OPAMP2_CSR_VPSEL_0 (0x1UL << OPAMP2_CSR_VPSEL_Pos)
12029#define OPAMP2_CSR_VPSEL_1 (0x2UL << OPAMP2_CSR_VPSEL_Pos)
12031#define OPAMP2_CSR_VMSEL_Pos (5U)
12032#define OPAMP2_CSR_VMSEL_Msk (0x3UL << OPAMP2_CSR_VMSEL_Pos)
12033#define OPAMP2_CSR_VMSEL OPAMP2_CSR_VMSEL_Msk
12034#define OPAMP2_CSR_VMSEL_0 (0x1UL << OPAMP2_CSR_VMSEL_Pos)
12035#define OPAMP2_CSR_VMSEL_1 (0x2UL << OPAMP2_CSR_VMSEL_Pos)
12037#define OPAMP2_CSR_OPAHSM_Pos (8U)
12038#define OPAMP2_CSR_OPAHSM_Msk (0x1UL << OPAMP2_CSR_OPAHSM_Pos)
12039#define OPAMP2_CSR_OPAHSM OPAMP2_CSR_OPAHSM_Msk
12040#define OPAMP2_CSR_CALON_Pos (11U)
12041#define OPAMP2_CSR_CALON_Msk (0x1UL << OPAMP2_CSR_CALON_Pos)
12042#define OPAMP2_CSR_CALON OPAMP2_CSR_CALON_Msk
12044#define OPAMP2_CSR_CALSEL_Pos (12U)
12045#define OPAMP2_CSR_CALSEL_Msk (0x3UL << OPAMP2_CSR_CALSEL_Pos)
12046#define OPAMP2_CSR_CALSEL OPAMP2_CSR_CALSEL_Msk
12047#define OPAMP2_CSR_CALSEL_0 (0x1UL << OPAMP2_CSR_CALSEL_Pos)
12048#define OPAMP2_CSR_CALSEL_1 (0x2UL << OPAMP2_CSR_CALSEL_Pos)
12050#define OPAMP2_CSR_PGGAIN_Pos (14U)
12051#define OPAMP2_CSR_PGGAIN_Msk (0xFUL << OPAMP2_CSR_PGGAIN_Pos)
12052#define OPAMP2_CSR_PGGAIN OPAMP2_CSR_PGGAIN_Msk
12053#define OPAMP2_CSR_PGGAIN_0 (0x1UL << OPAMP2_CSR_PGGAIN_Pos)
12054#define OPAMP2_CSR_PGGAIN_1 (0x2UL << OPAMP2_CSR_PGGAIN_Pos)
12055#define OPAMP2_CSR_PGGAIN_2 (0x4UL << OPAMP2_CSR_PGGAIN_Pos)
12056#define OPAMP2_CSR_PGGAIN_3 (0x8UL << OPAMP2_CSR_PGGAIN_Pos)
12058#define OPAMP2_CSR_USERTRIM_Pos (18U)
12059#define OPAMP2_CSR_USERTRIM_Msk (0x1UL << OPAMP2_CSR_USERTRIM_Pos)
12060#define OPAMP2_CSR_USERTRIM OPAMP2_CSR_USERTRIM_Msk
12061#define OPAMP2_CSR_TSTREF_Pos (29U)
12062#define OPAMP2_CSR_TSTREF_Msk (0x1UL << OPAMP2_CSR_TSTREF_Pos)
12063#define OPAMP2_CSR_TSTREF OPAMP2_CSR_TSTREF_Msk
12064#define OPAMP2_CSR_CALOUT_Pos (30U)
12065#define OPAMP2_CSR_CALOUT_Msk (0x1UL << OPAMP2_CSR_CALOUT_Pos)
12066#define OPAMP2_CSR_CALOUT OPAMP2_CSR_CALOUT_Msk
12068/******************* Bit definition for OPAMP_OTR register ******************/
12069#define OPAMP_OTR_TRIMOFFSETN_Pos (0U)
12070#define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos)
12071#define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk
12072#define OPAMP_OTR_TRIMOFFSETP_Pos (8U)
12073#define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos)
12074#define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk
12076/******************* Bit definition for OPAMP1_OTR register ******************/
12077#define OPAMP1_OTR_TRIMOFFSETN_Pos (0U)
12078#define OPAMP1_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETN_Pos)
12079#define OPAMP1_OTR_TRIMOFFSETN OPAMP1_OTR_TRIMOFFSETN_Msk
12080#define OPAMP1_OTR_TRIMOFFSETP_Pos (8U)
12081#define OPAMP1_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETP_Pos)
12082#define OPAMP1_OTR_TRIMOFFSETP OPAMP1_OTR_TRIMOFFSETP_Msk
12084/******************* Bit definition for OPAMP2_OTR register ******************/
12085#define OPAMP2_OTR_TRIMOFFSETN_Pos (0U)
12086#define OPAMP2_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP2_OTR_TRIMOFFSETN_Pos)
12087#define OPAMP2_OTR_TRIMOFFSETN OPAMP2_OTR_TRIMOFFSETN_Msk
12088#define OPAMP2_OTR_TRIMOFFSETP_Pos (8U)
12089#define OPAMP2_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP2_OTR_TRIMOFFSETP_Pos)
12090#define OPAMP2_OTR_TRIMOFFSETP OPAMP2_OTR_TRIMOFFSETP_Msk
12092/******************* Bit definition for OPAMP_HSOTR register ****************/
12093#define OPAMP_HSOTR_TRIMHSOFFSETN_Pos (0U)
12094#define OPAMP_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP_HSOTR_TRIMHSOFFSETN_Pos)
12095#define OPAMP_HSOTR_TRIMHSOFFSETN OPAMP_HSOTR_TRIMHSOFFSETN_Msk
12096#define OPAMP_HSOTR_TRIMHSOFFSETP_Pos (8U)
12097#define OPAMP_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP_HSOTR_TRIMHSOFFSETP_Pos)
12098#define OPAMP_HSOTR_TRIMHSOFFSETP OPAMP_HSOTR_TRIMHSOFFSETP_Msk
12100/******************* Bit definition for OPAMP1_HSOTR register ****************/
12101#define OPAMP1_HSOTR_TRIMHSOFFSETN_Pos (0U)
12102#define OPAMP1_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP1_HSOTR_TRIMHSOFFSETN_Pos)
12103#define OPAMP1_HSOTR_TRIMHSOFFSETN OPAMP1_HSOTR_TRIMHSOFFSETN_Msk
12104#define OPAMP1_HSOTR_TRIMHSOFFSETP_Pos (8U)
12105#define OPAMP1_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP1_HSOTR_TRIMHSOFFSETP_Pos)
12106#define OPAMP1_HSOTR_TRIMHSOFFSETP OPAMP1_HSOTR_TRIMHSOFFSETP_Msk
12108/******************* Bit definition for OPAMP2_HSOTR register ****************/
12109#define OPAMP2_HSOTR_TRIMHSOFFSETN_Pos (0U)
12110#define OPAMP2_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP2_HSOTR_TRIMHSOFFSETN_Pos)
12111#define OPAMP2_HSOTR_TRIMHSOFFSETN OPAMP2_HSOTR_TRIMHSOFFSETN_Msk
12112#define OPAMP2_HSOTR_TRIMHSOFFSETP_Pos (8U)
12113#define OPAMP2_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP2_HSOTR_TRIMHSOFFSETP_Pos)
12114#define OPAMP2_HSOTR_TRIMHSOFFSETP OPAMP2_HSOTR_TRIMHSOFFSETP_Msk
12116/******************************************************************************/
12117/* */
12118/* Parallel Synchronous Slave Interface (PSSI ) */
12119/* */
12120/******************************************************************************/
12121
12122/******************** Bit definition for PSSI_CR register *******************/
12123#define PSSI_CR_OUTEN_Pos (31U)
12124#define PSSI_CR_OUTEN_Msk (0x1UL << PSSI_CR_OUTEN_Pos)
12125#define PSSI_CR_OUTEN PSSI_CR_OUTEN_Msk
12126#define PSSI_CR_DMAEN_Pos (30U)
12127#define PSSI_CR_DMAEN_Msk (0x1UL << PSSI_CR_DMAEN_Pos)
12128#define PSSI_CR_DMAEN PSSI_CR_DMAEN_Msk
12129#define PSSI_CR_DERDYCFG_Pos (18U)
12130#define PSSI_CR_DERDYCFG_Msk (0x7UL << PSSI_CR_DERDYCFG_Pos)
12131#define PSSI_CR_DERDYCFG PSSI_CR_DERDYCFG_Msk
12132#define PSSI_CR_ENABLE_Pos (14U)
12133#define PSSI_CR_ENABLE_Msk (0x1UL << PSSI_CR_ENABLE_Pos)
12134#define PSSI_CR_ENABLE PSSI_CR_ENABLE_Msk
12135#define PSSI_CR_EDM_Pos (10U)
12136#define PSSI_CR_EDM_Msk (0x3UL << PSSI_CR_EDM_Pos)
12137#define PSSI_CR_EDM PSSI_CR_EDM_Msk
12138#define PSSI_CR_RDYPOL_Pos (8U)
12139#define PSSI_CR_RDYPOL_Msk (0x1UL << PSSI_CR_RDYPOL_Pos)
12140#define PSSI_CR_RDYPOL PSSI_CR_RDYPOL_Msk
12141#define PSSI_CR_DEPOL_Pos (6U)
12142#define PSSI_CR_DEPOL_Msk (0x1UL << PSSI_CR_DEPOL_Pos)
12143#define PSSI_CR_DEPOL PSSI_CR_DEPOL_Msk
12144#define PSSI_CR_CKPOL_Pos (5U)
12145#define PSSI_CR_CKPOL_Msk (0x1UL << PSSI_CR_CKPOL_Pos)
12146#define PSSI_CR_CKPOL PSSI_CR_CKPOL_Msk
12147/******************** Bit definition for PSSI_SR register *******************/
12148#define PSSI_SR_RTT1B_Pos (3U)
12149#define PSSI_SR_RTT1B_Msk (0x1UL << PSSI_SR_RTT1B_Pos)
12150#define PSSI_SR_RTT1B PSSI_SR_RTT1B_Msk
12151#define PSSI_SR_RTT4B_Pos (2U)
12152#define PSSI_SR_RTT4B_Msk (0x1UL << PSSI_SR_RTT4B_Pos)
12153#define PSSI_SR_RTT4B PSSI_SR_RTT4B_Msk
12154/******************** Bit definition for PSSI_RIS register *******************/
12155#define PSSI_RIS_OVR_RIS_Pos (1U)
12156#define PSSI_RIS_OVR_RIS_Msk (0x1UL << PSSI_RIS_OVR_RIS_Pos)
12157#define PSSI_RIS_OVR_RIS PSSI_RIS_OVR_RIS_Msk
12158/******************** Bit definition for PSSI_IER register *******************/
12159#define PSSI_IER_OVR_IE_Pos (1U)
12160#define PSSI_IER_OVR_IE_Msk (0x1UL << PSSI_IER_OVR_IE_Pos)
12161#define PSSI_IER_OVR_IE PSSI_IER_OVR_IE_Msk
12162/******************** Bit definition for PSSI_MIS register *******************/
12163#define PSSI_MIS_OVR_MIS_Pos (1U)
12164#define PSSI_MIS_OVR_MIS_Msk (0x1UL << PSSI_MIS_OVR_MIS_Pos)
12165#define PSSI_MIS_OVR_MIS PSSI_MIS_OVR_MIS_Msk
12166/******************** Bit definition for PSSI_ICR register *******************/
12167#define PSSI_ICR_OVR_ISC_Pos (1U)
12168#define PSSI_ICR_OVR_ISC_Msk (0x1UL << PSSI_ICR_OVR_ISC_Pos)
12169#define PSSI_ICR_OVR_ISC PSSI_ICR_OVR_ISC_Msk
12170/******************** Bit definition for PSSI_DR register *******************/
12171#define PSSI_DR_DR_Pos (0U)
12172#define PSSI_DR_DR_Msk (0xFFFFFFFFUL << PSSI_DR_DR_Pos)
12173#define PSSI_DR_DR PSSI_DR_DR_Msk
12175/******************************************************************************/
12176/* */
12177/* Power Control */
12178/* */
12179/******************************************************************************/
12180/************************* NUMBER OF POWER DOMAINS **************************/
12181#define POWER_DOMAINS_NUMBER 2U
12183/******************** Bit definition for PWR_CR1 register *******************/
12184#define PWR_CR1_SRDRAMSO_Pos (27U)
12185#define PWR_CR1_SRDRAMSO_Msk (0x1UL << PWR_CR1_SRDRAMSO_Pos)
12186#define PWR_CR1_SRDRAMSO PWR_CR1_SRDRAMSO_Msk
12187#define PWR_CR1_HSITFSO_Pos (26U)
12188#define PWR_CR1_HSITFSO_Msk (0x1UL << PWR_CR1_HSITFSO_Pos)
12189#define PWR_CR1_HSITFSO PWR_CR1_HSITFSO_Msk
12190#define PWR_CR1_GFXSO_Pos (25U)
12191#define PWR_CR1_GFXSO_Msk (0x1UL << PWR_CR1_GFXSO_Pos)
12192#define PWR_CR1_GFXSO PWR_CR1_GFXSO_Msk
12193#define PWR_CR1_ITCMSO_Pos (24U)
12194#define PWR_CR1_ITCMSO_Msk (0x1UL << PWR_CR1_ITCMSO_Pos)
12195#define PWR_CR1_ITCMSO PWR_CR1_ITCMSO_Msk
12196#define PWR_CR1_AHBRAM2SO_Pos (23U)
12197#define PWR_CR1_AHBRAM2SO_Msk (0x1UL << PWR_CR1_AHBRAM2SO_Pos)
12198#define PWR_CR1_AHBRAM2SO PWR_CR1_AHBRAM2SO_Msk
12199#define PWR_CR1_AHBRAM1SO_Pos (22U)
12200#define PWR_CR1_AHBRAM1SO_Msk (0x1UL << PWR_CR1_AHBRAM1SO_Pos)
12201#define PWR_CR1_AHBRAM1SO PWR_CR1_AHBRAM1SO_Msk
12202#define PWR_CR1_AXIRAM3SO_Pos (21U)
12203#define PWR_CR1_AXIRAM3SO_Msk (0x1UL << PWR_CR1_AXIRAM3SO_Pos)
12204#define PWR_CR1_AXIRAM3SO PWR_CR1_AXIRAM3SO_Msk
12205#define PWR_CR1_AXIRAM2SO_Pos (20U)
12206#define PWR_CR1_AXIRAM2SO_Msk (0x1UL << PWR_CR1_AXIRAM2SO_Pos)
12207#define PWR_CR1_AXIRAM2SO PWR_CR1_AXIRAM2SO_Msk
12208#define PWR_CR1_AXIRAM1SO_Pos (19U)
12209#define PWR_CR1_AXIRAM1SO_Msk (0x1UL << PWR_CR1_AXIRAM1SO_Pos)
12210#define PWR_CR1_AXIRAM1SO PWR_CR1_AXIRAM1SO_Msk
12211#define PWR_CR1_ALS_Pos (17U)
12212#define PWR_CR1_ALS_Msk (0x3UL << PWR_CR1_ALS_Pos)
12213#define PWR_CR1_ALS PWR_CR1_ALS_Msk
12214#define PWR_CR1_ALS_0 (0x1UL << PWR_CR1_ALS_Pos)
12215#define PWR_CR1_ALS_1 (0x2UL << PWR_CR1_ALS_Pos)
12216#define PWR_CR1_AVDEN_Pos (16U)
12217#define PWR_CR1_AVDEN_Msk (0x1UL << PWR_CR1_AVDEN_Pos)
12218#define PWR_CR1_AVDEN PWR_CR1_AVDEN_Msk
12219#define PWR_CR1_SVOS_Pos (14U)
12220#define PWR_CR1_SVOS_Msk (0x3UL << PWR_CR1_SVOS_Pos)
12221#define PWR_CR1_SVOS PWR_CR1_SVOS_Msk
12222#define PWR_CR1_SVOS_0 (0x1UL << PWR_CR1_SVOS_Pos)
12223#define PWR_CR1_SVOS_1 (0x2UL << PWR_CR1_SVOS_Pos)
12224#define PWR_CR1_AVD_READY_Pos (13U)
12225#define PWR_CR1_AVD_READY_Msk (0x1UL << PWR_CR1_AVD_READY_Pos)
12226#define PWR_CR1_AVD_READY PWR_CR1_AVD_READY_Msk
12227#define PWR_CR1_BOOSTE_Pos (12U)
12228#define PWR_CR1_BOOSTE_Msk (0x1UL << PWR_CR1_BOOSTE_Pos)
12229#define PWR_CR1_BOOSTE PWR_CR1_BOOSTE_Msk
12230#define PWR_CR1_FLPS_Pos (9U)
12231#define PWR_CR1_FLPS_Msk (0x1UL << PWR_CR1_FLPS_Pos)
12232#define PWR_CR1_FLPS PWR_CR1_FLPS_Msk
12233#define PWR_CR1_DBP_Pos (8U)
12234#define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos)
12235#define PWR_CR1_DBP PWR_CR1_DBP_Msk
12236#define PWR_CR1_PLS_Pos (5U)
12237#define PWR_CR1_PLS_Msk (0x7UL << PWR_CR1_PLS_Pos)
12238#define PWR_CR1_PLS PWR_CR1_PLS_Msk
12239#define PWR_CR1_PLS_0 (0x1UL << PWR_CR1_PLS_Pos)
12240#define PWR_CR1_PLS_1 (0x2UL << PWR_CR1_PLS_Pos)
12241#define PWR_CR1_PLS_2 (0x4UL << PWR_CR1_PLS_Pos)
12242#define PWR_CR1_PVDEN_Pos (4U)
12243#define PWR_CR1_PVDEN_Msk (0x1UL << PWR_CR1_PVDEN_Pos)
12244#define PWR_CR1_PVDEN PWR_CR1_PVDEN_Msk
12245#define PWR_CR1_LPDS_Pos (0U)
12246#define PWR_CR1_LPDS_Msk (0x1UL << PWR_CR1_LPDS_Pos)
12247#define PWR_CR1_LPDS PWR_CR1_LPDS_Msk
12250#define PWR_CR1_PLS_LEV0 (0UL)
12251#define PWR_CR1_PLS_LEV1_Pos (5U)
12252#define PWR_CR1_PLS_LEV1_Msk (0x1UL << PWR_CR1_PLS_LEV1_Pos)
12253#define PWR_CR1_PLS_LEV1 PWR_CR1_PLS_LEV1_Msk
12254#define PWR_CR1_PLS_LEV2_Pos (6U)
12255#define PWR_CR1_PLS_LEV2_Msk (0x1UL << PWR_CR1_PLS_LEV2_Pos)
12256#define PWR_CR1_PLS_LEV2 PWR_CR1_PLS_LEV2_Msk
12257#define PWR_CR1_PLS_LEV3_Pos (5U)
12258#define PWR_CR1_PLS_LEV3_Msk (0x3UL << PWR_CR1_PLS_LEV3_Pos)
12259#define PWR_CR1_PLS_LEV3 PWR_CR1_PLS_LEV3_Msk
12260#define PWR_CR1_PLS_LEV4_Pos (7U)
12261#define PWR_CR1_PLS_LEV4_Msk (0x1UL << PWR_CR1_PLS_LEV4_Pos)
12262#define PWR_CR1_PLS_LEV4 PWR_CR1_PLS_LEV4_Msk
12263#define PWR_CR1_PLS_LEV5_Pos (5U)
12264#define PWR_CR1_PLS_LEV5_Msk (0x5UL << PWR_CR1_PLS_LEV5_Pos)
12265#define PWR_CR1_PLS_LEV5 PWR_CR1_PLS_LEV5_Msk
12266#define PWR_CR1_PLS_LEV6_Pos (6U)
12267#define PWR_CR1_PLS_LEV6_Msk (0x3UL << PWR_CR1_PLS_LEV6_Pos)
12268#define PWR_CR1_PLS_LEV6 PWR_CR1_PLS_LEV6_Msk
12269#define PWR_CR1_PLS_LEV7_Pos (5U)
12270#define PWR_CR1_PLS_LEV7_Msk (0x7UL << PWR_CR1_PLS_LEV7_Pos)
12271#define PWR_CR1_PLS_LEV7 PWR_CR1_PLS_LEV7_Msk
12274#define PWR_CR1_ALS_LEV0 (0UL)
12275#define PWR_CR1_ALS_LEV1_Pos (17U)
12276#define PWR_CR1_ALS_LEV1_Msk (0x1UL << PWR_CR1_ALS_LEV1_Pos)
12277#define PWR_CR1_ALS_LEV1 PWR_CR1_ALS_LEV1_Msk
12278#define PWR_CR1_ALS_LEV2_Pos (18U)
12279#define PWR_CR1_ALS_LEV2_Msk (0x1UL << PWR_CR1_ALS_LEV2_Pos)
12280#define PWR_CR1_ALS_LEV2 PWR_CR1_ALS_LEV2_Msk
12281#define PWR_CR1_ALS_LEV3_Pos (17U)
12282#define PWR_CR1_ALS_LEV3_Msk (0x3UL << PWR_CR1_ALS_LEV3_Pos)
12283#define PWR_CR1_ALS_LEV3 PWR_CR1_ALS_LEV3_Msk
12285/******************** Bit definition for PWR_CSR1 register ******************/
12286#define PWR_CSR1_MMCVDO_Pos (17U)
12287#define PWR_CSR1_MMCVDO_Msk (0x1UL << PWR_CSR1_MMCVDO_Pos)
12288#define PWR_CSR1_MMCVDO PWR_CSR1_MMCVDO_Msk
12289#define PWR_CSR1_AVDO_Pos (16U)
12290#define PWR_CSR1_AVDO_Msk (0x1UL << PWR_CSR1_AVDO_Pos)
12291#define PWR_CSR1_AVDO PWR_CSR1_AVDO_Msk
12292#define PWR_CSR1_ACTVOS_Pos (14U)
12293#define PWR_CSR1_ACTVOS_Msk (0x3UL << PWR_CSR1_ACTVOS_Pos)
12294#define PWR_CSR1_ACTVOS PWR_CSR1_ACTVOS_Msk
12295#define PWR_CSR1_ACTVOS_0 (0x1UL << PWR_CSR1_ACTVOS_Pos)
12296#define PWR_CSR1_ACTVOS_1 (0x2UL << PWR_CSR1_ACTVOS_Pos)
12297#define PWR_CSR1_ACTVOSRDY_Pos (13U)
12298#define PWR_CSR1_ACTVOSRDY_Msk (0x1UL << PWR_CSR1_ACTVOSRDY_Pos)
12299#define PWR_CSR1_ACTVOSRDY PWR_CSR1_ACTVOSRDY_Msk
12300#define PWR_CSR1_PVDO_Pos (4U)
12301#define PWR_CSR1_PVDO_Msk (0x1UL << PWR_CSR1_PVDO_Pos)
12302#define PWR_CSR1_PVDO PWR_CSR1_PVDO_Msk
12304/******************** Bit definition for PWR_CR2 register *******************/
12305#define PWR_CR2_TEMPH_Pos (23U)
12306#define PWR_CR2_TEMPH_Msk (0x1UL << PWR_CR2_TEMPH_Pos)
12307#define PWR_CR2_TEMPH PWR_CR2_TEMPH_Msk
12308#define PWR_CR2_TEMPL_Pos (22U)
12309#define PWR_CR2_TEMPL_Msk (0x1UL << PWR_CR2_TEMPL_Pos)
12310#define PWR_CR2_TEMPL PWR_CR2_TEMPL_Msk
12311#define PWR_CR2_VBATH_Pos (21U)
12312#define PWR_CR2_VBATH_Msk (0x1UL << PWR_CR2_VBATH_Pos)
12313#define PWR_CR2_VBATH PWR_CR2_VBATH_Msk
12314#define PWR_CR2_VBATL_Pos (20U)
12315#define PWR_CR2_VBATL_Msk (0x1UL << PWR_CR2_VBATL_Pos)
12316#define PWR_CR2_VBATL PWR_CR2_VBATL_Msk
12317#define PWR_CR2_BRRDY_Pos (16U)
12318#define PWR_CR2_BRRDY_Msk (0x1UL << PWR_CR2_BRRDY_Pos)
12319#define PWR_CR2_BRRDY PWR_CR2_BRRDY_Msk
12320#define PWR_CR2_MONEN_Pos (4U)
12321#define PWR_CR2_MONEN_Msk (0x1UL << PWR_CR2_MONEN_Pos)
12322#define PWR_CR2_MONEN PWR_CR2_MONEN_Msk
12323#define PWR_CR2_BREN_Pos (0U)
12324#define PWR_CR2_BREN_Msk (0x1UL << PWR_CR2_BREN_Pos)
12325#define PWR_CR2_BREN PWR_CR2_BREN_Msk
12327/******************** Bit definition for PWR_CR3 register *******************/
12328#define PWR_CR3_USB33RDY_Pos (26U)
12329#define PWR_CR3_USB33RDY_Msk (0x1UL << PWR_CR3_USB33RDY_Pos)
12330#define PWR_CR3_USB33RDY PWR_CR3_USB33RDY_Msk
12331#define PWR_CR3_USBREGEN_Pos (25U)
12332#define PWR_CR3_USBREGEN_Msk (0x1UL << PWR_CR3_USBREGEN_Pos)
12333#define PWR_CR3_USBREGEN PWR_CR3_USBREGEN_Msk
12334#define PWR_CR3_USB33DEN_Pos (24U)
12335#define PWR_CR3_USB33DEN_Msk (0x1UL << PWR_CR3_USB33DEN_Pos)
12336#define PWR_CR3_USB33DEN PWR_CR3_USB33DEN_Msk
12337#define PWR_CR3_VBRS_Pos (9U)
12338#define PWR_CR3_VBRS_Msk (0x1UL << PWR_CR3_VBRS_Pos)
12339#define PWR_CR3_VBRS PWR_CR3_VBRS_Msk
12340#define PWR_CR3_VBE_Pos (8U)
12341#define PWR_CR3_VBE_Msk (0x1UL << PWR_CR3_VBE_Pos)
12342#define PWR_CR3_VBE PWR_CR3_VBE_Msk
12343#define PWR_CR3_SCUEN_Pos (2U)
12344#define PWR_CR3_SCUEN_Msk (0x1UL << PWR_CR3_SCUEN_Pos)
12345#define PWR_CR3_SCUEN PWR_CR3_SCUEN_Msk
12346#define PWR_CR3_LDOEN_Pos (1U)
12347#define PWR_CR3_LDOEN_Msk (0x1UL << PWR_CR3_LDOEN_Pos)
12348#define PWR_CR3_LDOEN PWR_CR3_LDOEN_Msk
12349#define PWR_CR3_BYPASS_Pos (0U)
12350#define PWR_CR3_BYPASS_Msk (0x1UL << PWR_CR3_BYPASS_Pos)
12351#define PWR_CR3_BYPASS PWR_CR3_BYPASS_Msk
12353/******************** Bit definition for PWR_CPUCR register *****************/
12354#define PWR_CPUCR_RUN_SRD_Pos (11U)
12355#define PWR_CPUCR_RUN_SRD_Msk (0x1UL << PWR_CPUCR_RUN_SRD_Pos)
12356#define PWR_CPUCR_RUN_SRD PWR_CPUCR_RUN_SRD_Msk
12357#define PWR_CPUCR_CSSF_Pos (9U)
12358#define PWR_CPUCR_CSSF_Msk (0x1UL << PWR_CPUCR_CSSF_Pos)
12359#define PWR_CPUCR_CSSF PWR_CPUCR_CSSF_Msk
12360#define PWR_CPUCR_SBF_Pos (6U)
12361#define PWR_CPUCR_SBF_Msk (0x1UL << PWR_CPUCR_SBF_Pos)
12362#define PWR_CPUCR_SBF PWR_CPUCR_SBF_Msk
12363#define PWR_CPUCR_STOPF_Pos (5U)
12364#define PWR_CPUCR_STOPF_Msk (0x1UL << PWR_CPUCR_STOPF_Pos)
12365#define PWR_CPUCR_STOPF PWR_CPUCR_STOPF_Msk
12366#define PWR_CPUCR_PDDS_SRD_Pos (2U)
12367#define PWR_CPUCR_PDDS_SRD_Msk (0x1UL << PWR_CPUCR_PDDS_SRD_Pos)
12368#define PWR_CPUCR_PDDS_SRD PWR_CPUCR_PDDS_SRD_Msk
12369#define PWR_CPUCR_RETDS_CD_Pos (0U)
12370#define PWR_CPUCR_RETDS_CD_Msk (0x1UL << PWR_CPUCR_RETDS_CD_Pos)
12371#define PWR_CPUCR_RETDS_CD PWR_CPUCR_RETDS_CD_Msk
12372/******************** Bit definition for PWR_SRDCR register *****************/
12373#define PWR_SRDCR_VOS_Pos (14U)
12374#define PWR_SRDCR_VOS_Msk (0x3UL << PWR_SRDCR_VOS_Pos)
12375#define PWR_SRDCR_VOS PWR_SRDCR_VOS_Msk
12376#define PWR_SRDCR_VOS_0 (0x1UL << PWR_SRDCR_VOS_Pos)
12377#define PWR_SRDCR_VOS_1 (0x2UL << PWR_SRDCR_VOS_Pos)
12378#define PWR_SRDCR_VOSRDY_Pos (13U)
12379#define PWR_SRDCR_VOSRDY_Msk (0x1UL << PWR_SRDCR_VOSRDY_Pos)
12380#define PWR_SRDCR_VOSRDY PWR_SRDCR_VOSRDY_Msk
12381/****************** Bit definition for PWR_WKUPCR register ******************/
12382#define PWR_WKUPCR_WKUPC6_Pos (5U)
12383#define PWR_WKUPCR_WKUPC6_Msk (0x1UL << PWR_WKUPCR_WKUPC6_Pos)
12384#define PWR_WKUPCR_WKUPC6 PWR_WKUPCR_WKUPC6_Msk
12385#define PWR_WKUPCR_WKUPC5_Pos (4U)
12386#define PWR_WKUPCR_WKUPC5_Msk (0x1UL << PWR_WKUPCR_WKUPC5_Pos)
12387#define PWR_WKUPCR_WKUPC5 PWR_WKUPCR_WKUPC5_Msk
12388#define PWR_WKUPCR_WKUPC4_Pos (3U)
12389#define PWR_WKUPCR_WKUPC4_Msk (0x1UL << PWR_WKUPCR_WKUPC4_Pos)
12390#define PWR_WKUPCR_WKUPC4 PWR_WKUPCR_WKUPC4_Msk
12391#define PWR_WKUPCR_WKUPC3_Pos (2U)
12392#define PWR_WKUPCR_WKUPC3_Msk (0x1UL << PWR_WKUPCR_WKUPC3_Pos)
12393#define PWR_WKUPCR_WKUPC3 PWR_WKUPCR_WKUPC3_Msk
12394#define PWR_WKUPCR_WKUPC2_Pos (1U)
12395#define PWR_WKUPCR_WKUPC2_Msk (0x1UL << PWR_WKUPCR_WKUPC2_Pos)
12396#define PWR_WKUPCR_WKUPC2 PWR_WKUPCR_WKUPC2_Msk
12397#define PWR_WKUPCR_WKUPC1_Pos (0U)
12398#define PWR_WKUPCR_WKUPC1_Msk (0x1UL << PWR_WKUPCR_WKUPC1_Pos)
12399#define PWR_WKUPCR_WKUPC1 PWR_WKUPCR_WKUPC1_Msk
12401/******************** Bit definition for PWR_WKUPFR register ****************/
12402#define PWR_WKUPFR_WKUPF6_Pos (5U)
12403#define PWR_WKUPFR_WKUPF6_Msk (0x1UL << PWR_WKUPFR_WKUPF6_Pos)
12404#define PWR_WKUPFR_WKUPF6 PWR_WKUPFR_WKUPF6_Msk
12405#define PWR_WKUPFR_WKUPF5_Pos (4U)
12406#define PWR_WKUPFR_WKUPF5_Msk (0x1UL << PWR_WKUPFR_WKUPF5_Pos)
12407#define PWR_WKUPFR_WKUPF5 PWR_WKUPFR_WKUPF5_Msk
12408#define PWR_WKUPFR_WKUPF4_Pos (3U)
12409#define PWR_WKUPFR_WKUPF4_Msk (0x1UL << PWR_WKUPFR_WKUPF4_Pos)
12410#define PWR_WKUPFR_WKUPF4 PWR_WKUPFR_WKUPF4_Msk
12411#define PWR_WKUPFR_WKUPF3_Pos (2U)
12412#define PWR_WKUPFR_WKUPF3_Msk (0x1UL << PWR_WKUPFR_WKUPF3_Pos)
12413#define PWR_WKUPFR_WKUPF3 PWR_WKUPFR_WKUPF3_Msk
12414#define PWR_WKUPFR_WKUPF2_Pos (1U)
12415#define PWR_WKUPFR_WKUPF2_Msk (0x1UL << PWR_WKUPFR_WKUPF2_Pos)
12416#define PWR_WKUPFR_WKUPF2 PWR_WKUPFR_WKUPF2_Msk
12417#define PWR_WKUPFR_WKUPF1_Pos (0U)
12418#define PWR_WKUPFR_WKUPF1_Msk (0x1UL << PWR_WKUPFR_WKUPF1_Pos)
12419#define PWR_WKUPFR_WKUPF1 PWR_WKUPFR_WKUPF1_Msk
12421/****************** Bit definition for PWR_WKUPEPR register *****************/
12422#define PWR_WKUPEPR_WKUPPUPD6_Pos (26U)
12423#define PWR_WKUPEPR_WKUPPUPD6_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD6_Pos)
12424#define PWR_WKUPEPR_WKUPPUPD6 PWR_WKUPEPR_WKUPPUPD6_Msk
12425#define PWR_WKUPEPR_WKUPPUPD6_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD6_Pos)
12426#define PWR_WKUPEPR_WKUPPUPD6_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD6_Pos)
12427#define PWR_WKUPEPR_WKUPPUPD5_Pos (24U)
12428#define PWR_WKUPEPR_WKUPPUPD5_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD5_Pos)
12429#define PWR_WKUPEPR_WKUPPUPD5 PWR_WKUPEPR_WKUPPUPD5_Msk
12430#define PWR_WKUPEPR_WKUPPUPD5_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD5_Pos)
12431#define PWR_WKUPEPR_WKUPPUPD5_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD5_Pos)
12432#define PWR_WKUPEPR_WKUPPUPD4_Pos (22U)
12433#define PWR_WKUPEPR_WKUPPUPD4_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD4_Pos)
12434#define PWR_WKUPEPR_WKUPPUPD4 PWR_WKUPEPR_WKUPPUPD4_Msk
12435#define PWR_WKUPEPR_WKUPPUPD4_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD4_Pos)
12436#define PWR_WKUPEPR_WKUPPUPD4_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD4_Pos)
12437#define PWR_WKUPEPR_WKUPPUPD3_Pos (20U)
12438#define PWR_WKUPEPR_WKUPPUPD3_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD3_Pos)
12439#define PWR_WKUPEPR_WKUPPUPD3 PWR_WKUPEPR_WKUPPUPD3_Msk
12440#define PWR_WKUPEPR_WKUPPUPD3_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD3_Pos)
12441#define PWR_WKUPEPR_WKUPPUPD3_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD3_Pos)
12442#define PWR_WKUPEPR_WKUPPUPD2_Pos (18U)
12443#define PWR_WKUPEPR_WKUPPUPD2_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD2_Pos)
12444#define PWR_WKUPEPR_WKUPPUPD2 PWR_WKUPEPR_WKUPPUPD2_Msk
12445#define PWR_WKUPEPR_WKUPPUPD2_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD2_Pos)
12446#define PWR_WKUPEPR_WKUPPUPD2_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD2_Pos)
12447#define PWR_WKUPEPR_WKUPPUPD1_Pos (16U)
12448#define PWR_WKUPEPR_WKUPPUPD1_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD1_Pos)
12449#define PWR_WKUPEPR_WKUPPUPD1 PWR_WKUPEPR_WKUPPUPD1_Msk
12450#define PWR_WKUPEPR_WKUPPUPD1_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD1_Pos)
12451#define PWR_WKUPEPR_WKUPPUPD1_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD1_Pos)
12452#define PWR_WKUPEPR_WKUPP6_Pos (13U)
12453#define PWR_WKUPEPR_WKUPP6_Msk (0x1UL << PWR_WKUPEPR_WKUPP6_Pos)
12454#define PWR_WKUPEPR_WKUPP6 PWR_WKUPEPR_WKUPP6_Msk
12455#define PWR_WKUPEPR_WKUPP5_Pos (12U)
12456#define PWR_WKUPEPR_WKUPP5_Msk (0x1UL << PWR_WKUPEPR_WKUPP5_Pos)
12457#define PWR_WKUPEPR_WKUPP5 PWR_WKUPEPR_WKUPP5_Msk
12458#define PWR_WKUPEPR_WKUPP4_Pos (11U)
12459#define PWR_WKUPEPR_WKUPP4_Msk (0x1UL << PWR_WKUPEPR_WKUPP4_Pos)
12460#define PWR_WKUPEPR_WKUPP4 PWR_WKUPEPR_WKUPP4_Msk
12461#define PWR_WKUPEPR_WKUPP3_Pos (10U)
12462#define PWR_WKUPEPR_WKUPP3_Msk (0x1UL << PWR_WKUPEPR_WKUPP3_Pos)
12463#define PWR_WKUPEPR_WKUPP3 PWR_WKUPEPR_WKUPP3_Msk
12464#define PWR_WKUPEPR_WKUPP2_Pos (9U)
12465#define PWR_WKUPEPR_WKUPP2_Msk (0x1UL << PWR_WKUPEPR_WKUPP2_Pos)
12466#define PWR_WKUPEPR_WKUPP2 PWR_WKUPEPR_WKUPP2_Msk
12467#define PWR_WKUPEPR_WKUPP1_Pos (8U)
12468#define PWR_WKUPEPR_WKUPP1_Msk (0x1UL << PWR_WKUPEPR_WKUPP1_Pos)
12469#define PWR_WKUPEPR_WKUPP1 PWR_WKUPEPR_WKUPP1_Msk
12470#define PWR_WKUPEPR_WKUPEN6_Pos (5U)
12471#define PWR_WKUPEPR_WKUPEN6_Msk (0x1UL << PWR_WKUPEPR_WKUPEN6_Pos)
12472#define PWR_WKUPEPR_WKUPEN6 PWR_WKUPEPR_WKUPEN6_Msk
12473#define PWR_WKUPEPR_WKUPEN5_Pos (4U)
12474#define PWR_WKUPEPR_WKUPEN5_Msk (0x1UL << PWR_WKUPEPR_WKUPEN5_Pos)
12475#define PWR_WKUPEPR_WKUPEN5 PWR_WKUPEPR_WKUPEN5_Msk
12476#define PWR_WKUPEPR_WKUPEN4_Pos (3U)
12477#define PWR_WKUPEPR_WKUPEN4_Msk (0x1UL << PWR_WKUPEPR_WKUPEN4_Pos)
12478#define PWR_WKUPEPR_WKUPEN4 PWR_WKUPEPR_WKUPEN4_Msk
12479#define PWR_WKUPEPR_WKUPEN3_Pos (2U)
12480#define PWR_WKUPEPR_WKUPEN3_Msk (0x1UL << PWR_WKUPEPR_WKUPEN3_Pos)
12481#define PWR_WKUPEPR_WKUPEN3 PWR_WKUPEPR_WKUPEN3_Msk
12482#define PWR_WKUPEPR_WKUPEN2_Pos (1U)
12483#define PWR_WKUPEPR_WKUPEN2_Msk (0x1UL << PWR_WKUPEPR_WKUPEN2_Pos)
12484#define PWR_WKUPEPR_WKUPEN2 PWR_WKUPEPR_WKUPEN2_Msk
12485#define PWR_WKUPEPR_WKUPEN1_Pos (0U)
12486#define PWR_WKUPEPR_WKUPEN1_Msk (0x1UL << PWR_WKUPEPR_WKUPEN1_Pos)
12487#define PWR_WKUPEPR_WKUPEN1 PWR_WKUPEPR_WKUPEN1_Msk
12488#define PWR_WKUPEPR_WKUPEN_Pos (0U)
12489#define PWR_WKUPEPR_WKUPEN_Msk (0x3FUL << PWR_WKUPEPR_WKUPEN_Pos)
12490#define PWR_WKUPEPR_WKUPEN PWR_WKUPEPR_WKUPEN_Msk
12492/******************************************************************************/
12493/* */
12494/* Reset and Clock Control */
12495/* */
12496/******************************************************************************/
12497/******************************* RCC VERSION ********************************/
12498#define RCC_VER_2_0
12499
12500/******************** Bit definition for RCC_CR register ********************/
12501#define RCC_CR_HSION_Pos (0U)
12502#define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos)
12503#define RCC_CR_HSION RCC_CR_HSION_Msk
12504#define RCC_CR_HSIKERON_Pos (1U)
12505#define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos)
12506#define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk
12507#define RCC_CR_HSIRDY_Pos (2U)
12508#define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos)
12509#define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
12510#define RCC_CR_HSIDIV_Pos (3U)
12511#define RCC_CR_HSIDIV_Msk (0x3UL << RCC_CR_HSIDIV_Pos)
12512#define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk
12513#define RCC_CR_HSIDIV_1 (0x0UL << RCC_CR_HSIDIV_Pos)
12514#define RCC_CR_HSIDIV_2 (0x1UL << RCC_CR_HSIDIV_Pos)
12515#define RCC_CR_HSIDIV_4 (0x2UL << RCC_CR_HSIDIV_Pos)
12516#define RCC_CR_HSIDIV_8 (0x3UL << RCC_CR_HSIDIV_Pos)
12518#define RCC_CR_HSIDIVF_Pos (5U)
12519#define RCC_CR_HSIDIVF_Msk (0x1UL << RCC_CR_HSIDIVF_Pos)
12520#define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk
12521#define RCC_CR_CSION_Pos (7U)
12522#define RCC_CR_CSION_Msk (0x1UL << RCC_CR_CSION_Pos)
12523#define RCC_CR_CSION RCC_CR_CSION_Msk
12524#define RCC_CR_CSIRDY_Pos (8U)
12525#define RCC_CR_CSIRDY_Msk (0x1UL << RCC_CR_CSIRDY_Pos)
12526#define RCC_CR_CSIRDY RCC_CR_CSIRDY_Msk
12527#define RCC_CR_CSIKERON_Pos (9U)
12528#define RCC_CR_CSIKERON_Msk (0x1UL << RCC_CR_CSIKERON_Pos)
12529#define RCC_CR_CSIKERON RCC_CR_CSIKERON_Msk
12530#define RCC_CR_HSI48ON_Pos (12U)
12531#define RCC_CR_HSI48ON_Msk (0x1UL << RCC_CR_HSI48ON_Pos)
12532#define RCC_CR_HSI48ON RCC_CR_HSI48ON_Msk
12533#define RCC_CR_HSI48RDY_Pos (13U)
12534#define RCC_CR_HSI48RDY_Msk (0x1UL << RCC_CR_HSI48RDY_Pos)
12535#define RCC_CR_HSI48RDY RCC_CR_HSI48RDY_Msk
12537#define RCC_CR_CPUCKRDY_Pos (14U)
12538#define RCC_CR_CPUCKRDY_Msk (0x1UL << RCC_CR_CPUCKRDY_Pos)
12539#define RCC_CR_CPUCKRDY RCC_CR_CPUCKRDY_Msk
12540#define RCC_CR_CDCKRDY_Pos (15U)
12541#define RCC_CR_CDCKRDY_Msk (0x1UL << RCC_CR_CDCKRDY_Pos)
12542#define RCC_CR_CDCKRDY RCC_CR_CDCKRDY_Msk
12544#define RCC_CR_HSEON_Pos (16U)
12545#define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos)
12546#define RCC_CR_HSEON RCC_CR_HSEON_Msk
12547#define RCC_CR_HSERDY_Pos (17U)
12548#define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos)
12549#define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
12550#define RCC_CR_HSEBYP_Pos (18U)
12551#define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos)
12552#define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
12553#define RCC_CR_CSSHSEON_Pos (19U)
12554#define RCC_CR_CSSHSEON_Msk (0x1UL << RCC_CR_CSSHSEON_Pos)
12555#define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk
12557#define RCC_CR_HSEEXT_Pos (20U)
12558#define RCC_CR_HSEEXT_Msk (0x1UL << RCC_CR_HSEEXT_Pos)
12559#define RCC_CR_HSEEXT RCC_CR_HSEEXT_Msk
12561#define RCC_CR_PLL1ON_Pos (24U)
12562#define RCC_CR_PLL1ON_Msk (0x1UL << RCC_CR_PLL1ON_Pos)
12563#define RCC_CR_PLL1ON RCC_CR_PLL1ON_Msk
12564#define RCC_CR_PLL1RDY_Pos (25U)
12565#define RCC_CR_PLL1RDY_Msk (0x1UL << RCC_CR_PLL1RDY_Pos)
12566#define RCC_CR_PLL1RDY RCC_CR_PLL1RDY_Msk
12567#define RCC_CR_PLL2ON_Pos (26U)
12568#define RCC_CR_PLL2ON_Msk (0x1UL << RCC_CR_PLL2ON_Pos)
12569#define RCC_CR_PLL2ON RCC_CR_PLL2ON_Msk
12570#define RCC_CR_PLL2RDY_Pos (27U)
12571#define RCC_CR_PLL2RDY_Msk (0x1UL << RCC_CR_PLL2RDY_Pos)
12572#define RCC_CR_PLL2RDY RCC_CR_PLL2RDY_Msk
12573#define RCC_CR_PLL3ON_Pos (28U)
12574#define RCC_CR_PLL3ON_Msk (0x1UL << RCC_CR_PLL3ON_Pos)
12575#define RCC_CR_PLL3ON RCC_CR_PLL3ON_Msk
12576#define RCC_CR_PLL3RDY_Pos (29U)
12577#define RCC_CR_PLL3RDY_Msk (0x1UL << RCC_CR_PLL3RDY_Pos)
12578#define RCC_CR_PLL3RDY RCC_CR_PLL3RDY_Msk
12580/*Legacy */
12581#define RCC_CR_PLLON_Pos (24U)
12582#define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos)
12583#define RCC_CR_PLLON RCC_CR_PLLON_Msk
12584#define RCC_CR_PLLRDY_Pos (25U)
12585#define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos)
12586#define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
12588/******************** Bit definition for RCC_HSICFGR register ***************/
12590#define RCC_HSICFGR_HSICAL_Pos (0U)
12591#define RCC_HSICFGR_HSICAL_Msk (0xFFFUL << RCC_HSICFGR_HSICAL_Pos)
12592#define RCC_HSICFGR_HSICAL RCC_HSICFGR_HSICAL_Msk
12593#define RCC_HSICFGR_HSICAL_0 (0x001UL << RCC_HSICFGR_HSICAL_Pos)
12594#define RCC_HSICFGR_HSICAL_1 (0x002UL << RCC_HSICFGR_HSICAL_Pos)
12595#define RCC_HSICFGR_HSICAL_2 (0x004UL << RCC_HSICFGR_HSICAL_Pos)
12596#define RCC_HSICFGR_HSICAL_3 (0x008UL << RCC_HSICFGR_HSICAL_Pos)
12597#define RCC_HSICFGR_HSICAL_4 (0x010UL << RCC_HSICFGR_HSICAL_Pos)
12598#define RCC_HSICFGR_HSICAL_5 (0x020UL << RCC_HSICFGR_HSICAL_Pos)
12599#define RCC_HSICFGR_HSICAL_6 (0x040UL << RCC_HSICFGR_HSICAL_Pos)
12600#define RCC_HSICFGR_HSICAL_7 (0x080UL << RCC_HSICFGR_HSICAL_Pos)
12601#define RCC_HSICFGR_HSICAL_8 (0x100UL << RCC_HSICFGR_HSICAL_Pos)
12602#define RCC_HSICFGR_HSICAL_9 (0x200UL << RCC_HSICFGR_HSICAL_Pos)
12603#define RCC_HSICFGR_HSICAL_10 (0x400UL << RCC_HSICFGR_HSICAL_Pos)
12604#define RCC_HSICFGR_HSICAL_11 (0x800UL << RCC_HSICFGR_HSICAL_Pos)
12607#define RCC_HSICFGR_HSITRIM_Pos (24U)
12608#define RCC_HSICFGR_HSITRIM_Msk (0x7FUL << RCC_HSICFGR_HSITRIM_Pos)
12609#define RCC_HSICFGR_HSITRIM RCC_HSICFGR_HSITRIM_Msk
12610#define RCC_HSICFGR_HSITRIM_0 (0x01UL << RCC_HSICFGR_HSITRIM_Pos)
12611#define RCC_HSICFGR_HSITRIM_1 (0x02UL << RCC_HSICFGR_HSITRIM_Pos)
12612#define RCC_HSICFGR_HSITRIM_2 (0x04UL << RCC_HSICFGR_HSITRIM_Pos)
12613#define RCC_HSICFGR_HSITRIM_3 (0x08UL << RCC_HSICFGR_HSITRIM_Pos)
12614#define RCC_HSICFGR_HSITRIM_4 (0x10UL << RCC_HSICFGR_HSITRIM_Pos)
12615#define RCC_HSICFGR_HSITRIM_5 (0x20UL << RCC_HSICFGR_HSITRIM_Pos)
12616#define RCC_HSICFGR_HSITRIM_6 (0x40UL << RCC_HSICFGR_HSITRIM_Pos)
12619/******************** Bit definition for RCC_CRRCR register *****************/
12620
12622#define RCC_CRRCR_HSI48CAL_Pos (0U)
12623#define RCC_CRRCR_HSI48CAL_Msk (0x3FFUL << RCC_CRRCR_HSI48CAL_Pos)
12624#define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk
12625#define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos)
12626#define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos)
12627#define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos)
12628#define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos)
12629#define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos)
12630#define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos)
12631#define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos)
12632#define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos)
12633#define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos)
12634#define RCC_CRRCR_HSI48CAL_9 (0x200UL << RCC_CRRCR_HSI48CAL_Pos)
12637/******************** Bit definition for RCC_CSICFGR register *****************/
12639#define RCC_CSICFGR_CSICAL_Pos (0U)
12640#define RCC_CSICFGR_CSICAL_Msk (0xFFUL << RCC_CSICFGR_CSICAL_Pos)
12641#define RCC_CSICFGR_CSICAL RCC_CSICFGR_CSICAL_Msk
12642#define RCC_CSICFGR_CSICAL_0 (0x01UL << RCC_CSICFGR_CSICAL_Pos)
12643#define RCC_CSICFGR_CSICAL_1 (0x02UL << RCC_CSICFGR_CSICAL_Pos)
12644#define RCC_CSICFGR_CSICAL_2 (0x04UL << RCC_CSICFGR_CSICAL_Pos)
12645#define RCC_CSICFGR_CSICAL_3 (0x08UL << RCC_CSICFGR_CSICAL_Pos)
12646#define RCC_CSICFGR_CSICAL_4 (0x10UL << RCC_CSICFGR_CSICAL_Pos)
12647#define RCC_CSICFGR_CSICAL_5 (0x20UL << RCC_CSICFGR_CSICAL_Pos)
12648#define RCC_CSICFGR_CSICAL_6 (0x40UL << RCC_CSICFGR_CSICAL_Pos)
12649#define RCC_CSICFGR_CSICAL_7 (0x80UL << RCC_CSICFGR_CSICAL_Pos)
12652#define RCC_CSICFGR_CSITRIM_Pos (24U)
12653#define RCC_CSICFGR_CSITRIM_Msk (0x3FUL << RCC_CSICFGR_CSITRIM_Pos)
12654#define RCC_CSICFGR_CSITRIM RCC_CSICFGR_CSITRIM_Msk
12655#define RCC_CSICFGR_CSITRIM_0 (0x01UL << RCC_CSICFGR_CSITRIM_Pos)
12656#define RCC_CSICFGR_CSITRIM_1 (0x02UL << RCC_CSICFGR_CSITRIM_Pos)
12657#define RCC_CSICFGR_CSITRIM_2 (0x04UL << RCC_CSICFGR_CSITRIM_Pos)
12658#define RCC_CSICFGR_CSITRIM_3 (0x08UL << RCC_CSICFGR_CSITRIM_Pos)
12659#define RCC_CSICFGR_CSITRIM_4 (0x10UL << RCC_CSICFGR_CSITRIM_Pos)
12660#define RCC_CSICFGR_CSITRIM_5 (0x20UL << RCC_CSICFGR_CSITRIM_Pos)
12662/******************** Bit definition for RCC_CFGR register ******************/
12664#define RCC_CFGR_SW_Pos (0U)
12665#define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos)
12666#define RCC_CFGR_SW RCC_CFGR_SW_Msk
12667#define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos)
12668#define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos)
12669#define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos)
12671#define RCC_CFGR_SW_HSI (0x00000000UL)
12672#define RCC_CFGR_SW_CSI (0x00000001UL)
12673#define RCC_CFGR_SW_HSE (0x00000002UL)
12674#define RCC_CFGR_SW_PLL1 (0x00000003UL)
12677#define RCC_CFGR_SWS_Pos (3U)
12678#define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos)
12679#define RCC_CFGR_SWS RCC_CFGR_SWS_Msk
12680#define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos)
12681#define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos)
12682#define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos)
12684#define RCC_CFGR_SWS_HSI (0x00000000UL)
12685#define RCC_CFGR_SWS_CSI (0x00000008UL)
12686#define RCC_CFGR_SWS_HSE (0x00000010UL)
12687#define RCC_CFGR_SWS_PLL1 (0x00000018UL)
12689#define RCC_CFGR_STOPWUCK_Pos (6U)
12690#define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos)
12691#define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk
12693#define RCC_CFGR_STOPKERWUCK_Pos (7U)
12694#define RCC_CFGR_STOPKERWUCK_Msk (0x1UL << RCC_CFGR_STOPKERWUCK_Pos)
12695#define RCC_CFGR_STOPKERWUCK RCC_CFGR_STOPKERWUCK_Msk
12698#define RCC_CFGR_RTCPRE_Pos (8U)
12699#define RCC_CFGR_RTCPRE_Msk (0x3FUL << RCC_CFGR_RTCPRE_Pos)
12700#define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk
12701#define RCC_CFGR_RTCPRE_0 (0x1UL << RCC_CFGR_RTCPRE_Pos)
12702#define RCC_CFGR_RTCPRE_1 (0x2UL << RCC_CFGR_RTCPRE_Pos)
12703#define RCC_CFGR_RTCPRE_2 (0x4UL << RCC_CFGR_RTCPRE_Pos)
12704#define RCC_CFGR_RTCPRE_3 (0x8UL << RCC_CFGR_RTCPRE_Pos)
12705#define RCC_CFGR_RTCPRE_4 (0x10UL << RCC_CFGR_RTCPRE_Pos)
12706#define RCC_CFGR_RTCPRE_5 (0x20UL << RCC_CFGR_RTCPRE_Pos)
12710#define RCC_CFGR_TIMPRE_Pos (15U)
12711#define RCC_CFGR_TIMPRE_Msk (0x1UL << RCC_CFGR_TIMPRE_Pos)
12712#define RCC_CFGR_TIMPRE RCC_CFGR_TIMPRE_Msk
12715#define RCC_CFGR_MCO1_Pos (22U)
12716#define RCC_CFGR_MCO1_Msk (0x7UL << RCC_CFGR_MCO1_Pos)
12717#define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk
12718#define RCC_CFGR_MCO1_0 (0x1UL << RCC_CFGR_MCO1_Pos)
12719#define RCC_CFGR_MCO1_1 (0x2UL << RCC_CFGR_MCO1_Pos)
12720#define RCC_CFGR_MCO1_2 (0x4UL << RCC_CFGR_MCO1_Pos)
12722#define RCC_CFGR_MCO1PRE_Pos (18U)
12723#define RCC_CFGR_MCO1PRE_Msk (0xFUL << RCC_CFGR_MCO1PRE_Pos)
12724#define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk
12725#define RCC_CFGR_MCO1PRE_0 (0x1UL << RCC_CFGR_MCO1PRE_Pos)
12726#define RCC_CFGR_MCO1PRE_1 (0x2UL << RCC_CFGR_MCO1PRE_Pos)
12727#define RCC_CFGR_MCO1PRE_2 (0x4UL << RCC_CFGR_MCO1PRE_Pos)
12728#define RCC_CFGR_MCO1PRE_3 (0x8UL << RCC_CFGR_MCO1PRE_Pos)
12730#define RCC_CFGR_MCO2PRE_Pos (25U)
12731#define RCC_CFGR_MCO2PRE_Msk (0xFUL << RCC_CFGR_MCO2PRE_Pos)
12732#define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk
12733#define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos)
12734#define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos)
12735#define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos)
12736#define RCC_CFGR_MCO2PRE_3 (0x8UL << RCC_CFGR_MCO2PRE_Pos)
12738#define RCC_CFGR_MCO2_Pos (29U)
12739#define RCC_CFGR_MCO2_Msk (0x7UL << RCC_CFGR_MCO2_Pos)
12740#define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk
12741#define RCC_CFGR_MCO2_0 (0x1UL << RCC_CFGR_MCO2_Pos)
12742#define RCC_CFGR_MCO2_1 (0x2UL << RCC_CFGR_MCO2_Pos)
12743#define RCC_CFGR_MCO2_2 (0x4UL << RCC_CFGR_MCO2_Pos)
12745/******************** Bit definition for RCC_D1CFGR register ******************/
12747#define RCC_CDCFGR1_HPRE_Pos (0U)
12748#define RCC_CDCFGR1_HPRE_Msk (0xFUL << RCC_CDCFGR1_HPRE_Pos)
12749#define RCC_CDCFGR1_HPRE RCC_CDCFGR1_HPRE_Msk
12750#define RCC_CDCFGR1_HPRE_0 (0x1UL << RCC_CDCFGR1_HPRE_Pos)
12751#define RCC_CDCFGR1_HPRE_1 (0x2UL << RCC_CDCFGR1_HPRE_Pos)
12752#define RCC_CDCFGR1_HPRE_2 (0x4UL << RCC_CDCFGR1_HPRE_Pos)
12753#define RCC_CDCFGR1_HPRE_3 (0x8UL << RCC_CDCFGR1_HPRE_Pos)
12755#define RCC_CDCFGR1_HPRE_DIV1 (0U)
12756#define RCC_CDCFGR1_HPRE_DIV2_Pos (3U)
12757#define RCC_CDCFGR1_HPRE_DIV2_Msk (0x1UL << RCC_CDCFGR1_HPRE_DIV2_Pos)
12758#define RCC_CDCFGR1_HPRE_DIV2 RCC_CDCFGR1_HPRE_DIV2_Msk
12759#define RCC_CDCFGR1_HPRE_DIV4_Pos (0U)
12760#define RCC_CDCFGR1_HPRE_DIV4_Msk (0x9UL << RCC_CDCFGR1_HPRE_DIV4_Pos)
12761#define RCC_CDCFGR1_HPRE_DIV4 RCC_CDCFGR1_HPRE_DIV4_Msk
12762#define RCC_CDCFGR1_HPRE_DIV8_Pos (1U)
12763#define RCC_CDCFGR1_HPRE_DIV8_Msk (0x5UL << RCC_CDCFGR1_HPRE_DIV8_Pos)
12764#define RCC_CDCFGR1_HPRE_DIV8 RCC_CDCFGR1_HPRE_DIV8_Msk
12765#define RCC_CDCFGR1_HPRE_DIV16_Pos (0U)
12766#define RCC_CDCFGR1_HPRE_DIV16_Msk (0xBUL << RCC_CDCFGR1_HPRE_DIV16_Pos)
12767#define RCC_CDCFGR1_HPRE_DIV16 RCC_CDCFGR1_HPRE_DIV16_Msk
12768#define RCC_CDCFGR1_HPRE_DIV64_Pos (2U)
12769#define RCC_CDCFGR1_HPRE_DIV64_Msk (0x3UL << RCC_CDCFGR1_HPRE_DIV64_Pos)
12770#define RCC_CDCFGR1_HPRE_DIV64 RCC_CDCFGR1_HPRE_DIV64_Msk
12771#define RCC_CDCFGR1_HPRE_DIV128_Pos (0U)
12772#define RCC_CDCFGR1_HPRE_DIV128_Msk (0xDUL << RCC_CDCFGR1_HPRE_DIV128_Pos)
12773#define RCC_CDCFGR1_HPRE_DIV128 RCC_CDCFGR1_HPRE_DIV128_Msk
12774#define RCC_CDCFGR1_HPRE_DIV256_Pos (1U)
12775#define RCC_CDCFGR1_HPRE_DIV256_Msk (0x7UL << RCC_CDCFGR1_HPRE_DIV256_Pos)
12776#define RCC_CDCFGR1_HPRE_DIV256 RCC_CDCFGR1_HPRE_DIV256_Msk
12777#define RCC_CDCFGR1_HPRE_DIV512_Pos (0U)
12778#define RCC_CDCFGR1_HPRE_DIV512_Msk (0xFUL << RCC_CDCFGR1_HPRE_DIV512_Pos)
12779#define RCC_CDCFGR1_HPRE_DIV512 RCC_CDCFGR1_HPRE_DIV512_Msk
12782#define RCC_CDCFGR1_CDPPRE_Pos (4U)
12783#define RCC_CDCFGR1_CDPPRE_Msk (0x7UL << RCC_CDCFGR1_CDPPRE_Pos)
12784#define RCC_CDCFGR1_CDPPRE RCC_CDCFGR1_CDPPRE_Msk
12785#define RCC_CDCFGR1_CDPPRE_0 (0x1UL << RCC_CDCFGR1_CDPPRE_Pos)
12786#define RCC_CDCFGR1_CDPPRE_1 (0x2UL << RCC_CDCFGR1_CDPPRE_Pos)
12787#define RCC_CDCFGR1_CDPPRE_2 (0x4UL << RCC_CDCFGR1_CDPPRE_Pos)
12789#define RCC_CDCFGR1_CDPPRE_DIV1 (0U)
12790#define RCC_CDCFGR1_CDPPRE_DIV2_Pos (6U)
12791#define RCC_CDCFGR1_CDPPRE_DIV2_Msk (0x1UL << RCC_CDCFGR1_CDPPRE_DIV2_Pos)
12792#define RCC_CDCFGR1_CDPPRE_DIV2 RCC_CDCFGR1_CDPPRE_DIV2_Msk
12793#define RCC_CDCFGR1_CDPPRE_DIV4_Pos (4U)
12794#define RCC_CDCFGR1_CDPPRE_DIV4_Msk (0x5UL << RCC_CDCFGR1_CDPPRE_DIV4_Pos)
12795#define RCC_CDCFGR1_CDPPRE_DIV4 RCC_CDCFGR1_CDPPRE_DIV4_Msk
12796#define RCC_CDCFGR1_CDPPRE_DIV8_Pos (5U)
12797#define RCC_CDCFGR1_CDPPRE_DIV8_Msk (0x3UL << RCC_CDCFGR1_CDPPRE_DIV8_Pos)
12798#define RCC_CDCFGR1_CDPPRE_DIV8 RCC_CDCFGR1_CDPPRE_DIV8_Msk
12799#define RCC_CDCFGR1_CDPPRE_DIV16_Pos (4U)
12800#define RCC_CDCFGR1_CDPPRE_DIV16_Msk (0x7UL << RCC_CDCFGR1_CDPPRE_DIV16_Pos)
12801#define RCC_CDCFGR1_CDPPRE_DIV16 RCC_CDCFGR1_CDPPRE_DIV16_Msk
12803#define RCC_CDCFGR1_CDCPRE_Pos (8U)
12804#define RCC_CDCFGR1_CDCPRE_Msk (0xFUL << RCC_CDCFGR1_CDCPRE_Pos)
12805#define RCC_CDCFGR1_CDCPRE RCC_CDCFGR1_CDCPRE_Msk
12806#define RCC_CDCFGR1_CDCPRE_0 (0x1UL << RCC_CDCFGR1_CDCPRE_Pos)
12807#define RCC_CDCFGR1_CDCPRE_1 (0x2UL << RCC_CDCFGR1_CDCPRE_Pos)
12808#define RCC_CDCFGR1_CDCPRE_2 (0x4UL << RCC_CDCFGR1_CDCPRE_Pos)
12809#define RCC_CDCFGR1_CDCPRE_3 (0x8UL << RCC_CDCFGR1_CDCPRE_Pos)
12811#define RCC_CDCFGR1_CDCPRE_DIV1 (0U)
12812#define RCC_CDCFGR1_CDCPRE_DIV2_Pos (11U)
12813#define RCC_CDCFGR1_CDCPRE_DIV2_Msk (0x1UL << RCC_CDCFGR1_CDCPRE_DIV2_Pos)
12814#define RCC_CDCFGR1_CDCPRE_DIV2 RCC_CDCFGR1_CDCPRE_DIV2_Msk
12815#define RCC_CDCFGR1_CDCPRE_DIV4_Pos (8U)
12816#define RCC_CDCFGR1_CDCPRE_DIV4_Msk (0x9UL << RCC_CDCFGR1_CDCPRE_DIV4_Pos)
12817#define RCC_CDCFGR1_CDCPRE_DIV4 RCC_CDCFGR1_CDCPRE_DIV4_Msk
12818#define RCC_CDCFGR1_CDCPRE_DIV8_Pos (9U)
12819#define RCC_CDCFGR1_CDCPRE_DIV8_Msk (0x5UL << RCC_CDCFGR1_CDCPRE_DIV8_Pos)
12820#define RCC_CDCFGR1_CDCPRE_DIV8 RCC_CDCFGR1_CDCPRE_DIV8_Msk
12821#define RCC_CDCFGR1_CDCPRE_DIV16_Pos (8U)
12822#define RCC_CDCFGR1_CDCPRE_DIV16_Msk (0xBUL << RCC_CDCFGR1_CDCPRE_DIV16_Pos)
12823#define RCC_CDCFGR1_CDCPRE_DIV16 RCC_CDCFGR1_CDCPRE_DIV16_Msk
12824#define RCC_CDCFGR1_CDCPRE_DIV64_Pos (10U)
12825#define RCC_CDCFGR1_CDCPRE_DIV64_Msk (0x3UL << RCC_CDCFGR1_CDCPRE_DIV64_Pos)
12826#define RCC_CDCFGR1_CDCPRE_DIV64 RCC_CDCFGR1_CDCPRE_DIV64_Msk
12827#define RCC_CDCFGR1_CDCPRE_DIV128_Pos (8U)
12828#define RCC_CDCFGR1_CDCPRE_DIV128_Msk (0xDUL << RCC_CDCFGR1_CDCPRE_DIV128_Pos)
12829#define RCC_CDCFGR1_CDCPRE_DIV128 RCC_CDCFGR1_CDCPRE_DIV128_Msk
12830#define RCC_CDCFGR1_CDCPRE_DIV256_Pos (9U)
12831#define RCC_CDCFGR1_CDCPRE_DIV256_Msk (0x7UL << RCC_CDCFGR1_CDCPRE_DIV256_Pos)
12832#define RCC_CDCFGR1_CDCPRE_DIV256 RCC_CDCFGR1_CDCPRE_DIV256_Msk
12833#define RCC_CDCFGR1_CDCPRE_DIV512_Pos (8U)
12834#define RCC_CDCFGR1_CDCPRE_DIV512_Msk (0xFUL << RCC_CDCFGR1_CDCPRE_DIV512_Pos)
12835#define RCC_CDCFGR1_CDCPRE_DIV512 RCC_CDCFGR1_CDCPRE_DIV512_Msk
12837/******************** Bit definition for RCC_CDCFGR2 register ******************/
12839#define RCC_CDCFGR2_CDPPRE1_Pos (4U)
12840#define RCC_CDCFGR2_CDPPRE1_Msk (0x7UL << RCC_CDCFGR2_CDPPRE1_Pos)
12841#define RCC_CDCFGR2_CDPPRE1 RCC_CDCFGR2_CDPPRE1_Msk
12842#define RCC_CDCFGR2_CDPPRE1_0 (0x1UL << RCC_CDCFGR2_CDPPRE1_Pos)
12843#define RCC_CDCFGR2_CDPPRE1_1 (0x2UL << RCC_CDCFGR2_CDPPRE1_Pos)
12844#define RCC_CDCFGR2_CDPPRE1_2 (0x4UL << RCC_CDCFGR2_CDPPRE1_Pos)
12846#define RCC_CDCFGR2_CDPPRE1_DIV1 (0U)
12847#define RCC_CDCFGR2_CDPPRE1_DIV2_Pos (6U)
12848#define RCC_CDCFGR2_CDPPRE1_DIV2_Msk (0x1UL << RCC_CDCFGR2_CDPPRE1_DIV2_Pos)
12849#define RCC_CDCFGR2_CDPPRE1_DIV2 RCC_CDCFGR2_CDPPRE1_DIV2_Msk
12850#define RCC_CDCFGR2_CDPPRE1_DIV4_Pos (4U)
12851#define RCC_CDCFGR2_CDPPRE1_DIV4_Msk (0x5UL << RCC_CDCFGR2_CDPPRE1_DIV4_Pos)
12852#define RCC_CDCFGR2_CDPPRE1_DIV4 RCC_CDCFGR2_CDPPRE1_DIV4_Msk
12853#define RCC_CDCFGR2_CDPPRE1_DIV8_Pos (5U)
12854#define RCC_CDCFGR2_CDPPRE1_DIV8_Msk (0x3UL << RCC_CDCFGR2_CDPPRE1_DIV8_Pos)
12855#define RCC_CDCFGR2_CDPPRE1_DIV8 RCC_CDCFGR2_CDPPRE1_DIV8_Msk
12856#define RCC_CDCFGR2_CDPPRE1_DIV16_Pos (4U)
12857#define RCC_CDCFGR2_CDPPRE1_DIV16_Msk (0x7UL << RCC_CDCFGR2_CDPPRE1_DIV16_Pos)
12858#define RCC_CDCFGR2_CDPPRE1_DIV16 RCC_CDCFGR2_CDPPRE1_DIV16_Msk
12861#define RCC_CDCFGR2_CDPPRE2_Pos (8U)
12862#define RCC_CDCFGR2_CDPPRE2_Msk (0x7UL << RCC_CDCFGR2_CDPPRE2_Pos)
12863#define RCC_CDCFGR2_CDPPRE2 RCC_CDCFGR2_CDPPRE2_Msk
12864#define RCC_CDCFGR2_CDPPRE2_0 (0x1UL << RCC_CDCFGR2_CDPPRE2_Pos)
12865#define RCC_CDCFGR2_CDPPRE2_1 (0x2UL << RCC_CDCFGR2_CDPPRE2_Pos)
12866#define RCC_CDCFGR2_CDPPRE2_2 (0x4UL << RCC_CDCFGR2_CDPPRE2_Pos)
12868#define RCC_CDCFGR2_CDPPRE2_DIV1 (0U)
12869#define RCC_CDCFGR2_CDPPRE2_DIV2_Pos (10U)
12870#define RCC_CDCFGR2_CDPPRE2_DIV2_Msk (0x1UL << RCC_CDCFGR2_CDPPRE2_DIV2_Pos)
12871#define RCC_CDCFGR2_CDPPRE2_DIV2 RCC_CDCFGR2_CDPPRE2_DIV2_Msk
12872#define RCC_CDCFGR2_CDPPRE2_DIV4_Pos (8U)
12873#define RCC_CDCFGR2_CDPPRE2_DIV4_Msk (0x5UL << RCC_CDCFGR2_CDPPRE2_DIV4_Pos)
12874#define RCC_CDCFGR2_CDPPRE2_DIV4 RCC_CDCFGR2_CDPPRE2_DIV4_Msk
12875#define RCC_CDCFGR2_CDPPRE2_DIV8_Pos (9U)
12876#define RCC_CDCFGR2_CDPPRE2_DIV8_Msk (0x3UL << RCC_CDCFGR2_CDPPRE2_DIV8_Pos)
12877#define RCC_CDCFGR2_CDPPRE2_DIV8 RCC_CDCFGR2_CDPPRE2_DIV8_Msk
12878#define RCC_CDCFGR2_CDPPRE2_DIV16_Pos (8U)
12879#define RCC_CDCFGR2_CDPPRE2_DIV16_Msk (0x7UL << RCC_CDCFGR2_CDPPRE2_DIV16_Pos)
12880#define RCC_CDCFGR2_CDPPRE2_DIV16 RCC_CDCFGR2_CDPPRE2_DIV16_Msk
12882/******************** Bit definition for RCC_SRDCFGR register ******************/
12884#define RCC_SRDCFGR_SRDPPRE_Pos (4U)
12885#define RCC_SRDCFGR_SRDPPRE_Msk (0x7UL << RCC_SRDCFGR_SRDPPRE_Pos)
12886#define RCC_SRDCFGR_SRDPPRE RCC_SRDCFGR_SRDPPRE_Msk
12887#define RCC_SRDCFGR_SRDPPRE_0 (0x1UL << RCC_SRDCFGR_SRDPPRE_Pos)
12888#define RCC_SRDCFGR_SRDPPRE_1 (0x2UL << RCC_SRDCFGR_SRDPPRE_Pos)
12889#define RCC_SRDCFGR_SRDPPRE_2 (0x4UL << RCC_SRDCFGR_SRDPPRE_Pos)
12891#define RCC_SRDCFGR_SRDPPRE_DIV1 (0U)
12892#define RCC_SRDCFGR_SRDPPRE_DIV2_Pos (6U)
12893#define RCC_SRDCFGR_SRDPPRE_DIV2_Msk (0x1UL << RCC_SRDCFGR_SRDPPRE_DIV2_Pos)
12894#define RCC_SRDCFGR_SRDPPRE_DIV2 RCC_SRDCFGR_SRDPPRE_DIV2_Msk
12895#define RCC_SRDCFGR_SRDPPRE_DIV4_Pos (4U)
12896#define RCC_SRDCFGR_SRDPPRE_DIV4_Msk (0x5UL << RCC_SRDCFGR_SRDPPRE_DIV4_Pos)
12897#define RCC_SRDCFGR_SRDPPRE_DIV4 RCC_SRDCFGR_SRDPPRE_DIV4_Msk
12898#define RCC_SRDCFGR_SRDPPRE_DIV8_Pos (5U)
12899#define RCC_SRDCFGR_SRDPPRE_DIV8_Msk (0x3UL << RCC_SRDCFGR_SRDPPRE_DIV8_Pos)
12900#define RCC_SRDCFGR_SRDPPRE_DIV8 RCC_SRDCFGR_SRDPPRE_DIV8_Msk
12901#define RCC_SRDCFGR_SRDPPRE_DIV16_Pos (4U)
12902#define RCC_SRDCFGR_SRDPPRE_DIV16_Msk (0x7UL << RCC_SRDCFGR_SRDPPRE_DIV16_Pos)
12903#define RCC_SRDCFGR_SRDPPRE_DIV16 RCC_SRDCFGR_SRDPPRE_DIV16_Msk
12905/******************** Bit definition for RCC_PLLCKSELR register *************/
12906
12907#define RCC_PLLCKSELR_PLLSRC_Pos (0U)
12908#define RCC_PLLCKSELR_PLLSRC_Msk (0x3UL << RCC_PLLCKSELR_PLLSRC_Pos)
12909#define RCC_PLLCKSELR_PLLSRC RCC_PLLCKSELR_PLLSRC_Msk
12910
12911#define RCC_PLLCKSELR_PLLSRC_HSI (0U)
12912#define RCC_PLLCKSELR_PLLSRC_CSI_Pos (0U)
12913#define RCC_PLLCKSELR_PLLSRC_CSI_Msk (0x1UL << RCC_PLLCKSELR_PLLSRC_CSI_Pos)
12914#define RCC_PLLCKSELR_PLLSRC_CSI RCC_PLLCKSELR_PLLSRC_CSI_Msk
12915#define RCC_PLLCKSELR_PLLSRC_HSE_Pos (1U)
12916#define RCC_PLLCKSELR_PLLSRC_HSE_Msk (0x1UL << RCC_PLLCKSELR_PLLSRC_HSE_Pos)
12917#define RCC_PLLCKSELR_PLLSRC_HSE RCC_PLLCKSELR_PLLSRC_HSE_Msk
12918#define RCC_PLLCKSELR_PLLSRC_NONE_Pos (0U)
12919#define RCC_PLLCKSELR_PLLSRC_NONE_Msk (0x3UL << RCC_PLLCKSELR_PLLSRC_NONE_Pos)
12920#define RCC_PLLCKSELR_PLLSRC_NONE RCC_PLLCKSELR_PLLSRC_NONE_Msk
12922#define RCC_PLLCKSELR_DIVM1_Pos (4U)
12923#define RCC_PLLCKSELR_DIVM1_Msk (0x3FUL << RCC_PLLCKSELR_DIVM1_Pos)
12924#define RCC_PLLCKSELR_DIVM1 RCC_PLLCKSELR_DIVM1_Msk
12925#define RCC_PLLCKSELR_DIVM1_0 (0x01UL << RCC_PLLCKSELR_DIVM1_Pos)
12926#define RCC_PLLCKSELR_DIVM1_1 (0x02UL << RCC_PLLCKSELR_DIVM1_Pos)
12927#define RCC_PLLCKSELR_DIVM1_2 (0x04UL << RCC_PLLCKSELR_DIVM1_Pos)
12928#define RCC_PLLCKSELR_DIVM1_3 (0x08UL << RCC_PLLCKSELR_DIVM1_Pos)
12929#define RCC_PLLCKSELR_DIVM1_4 (0x10UL << RCC_PLLCKSELR_DIVM1_Pos)
12930#define RCC_PLLCKSELR_DIVM1_5 (0x20UL << RCC_PLLCKSELR_DIVM1_Pos)
12932#define RCC_PLLCKSELR_DIVM2_Pos (12U)
12933#define RCC_PLLCKSELR_DIVM2_Msk (0x3FUL << RCC_PLLCKSELR_DIVM2_Pos)
12934#define RCC_PLLCKSELR_DIVM2 RCC_PLLCKSELR_DIVM2_Msk
12935#define RCC_PLLCKSELR_DIVM2_0 (0x01UL << RCC_PLLCKSELR_DIVM2_Pos)
12936#define RCC_PLLCKSELR_DIVM2_1 (0x02UL << RCC_PLLCKSELR_DIVM2_Pos)
12937#define RCC_PLLCKSELR_DIVM2_2 (0x04UL << RCC_PLLCKSELR_DIVM2_Pos)
12938#define RCC_PLLCKSELR_DIVM2_3 (0x08UL << RCC_PLLCKSELR_DIVM2_Pos)
12939#define RCC_PLLCKSELR_DIVM2_4 (0x10UL << RCC_PLLCKSELR_DIVM2_Pos)
12940#define RCC_PLLCKSELR_DIVM2_5 (0x20UL << RCC_PLLCKSELR_DIVM2_Pos)
12942#define RCC_PLLCKSELR_DIVM3_Pos (20U)
12943#define RCC_PLLCKSELR_DIVM3_Msk (0x3FUL << RCC_PLLCKSELR_DIVM3_Pos)
12944#define RCC_PLLCKSELR_DIVM3 RCC_PLLCKSELR_DIVM3_Msk
12945#define RCC_PLLCKSELR_DIVM3_0 (0x01UL << RCC_PLLCKSELR_DIVM3_Pos)
12946#define RCC_PLLCKSELR_DIVM3_1 (0x02UL << RCC_PLLCKSELR_DIVM3_Pos)
12947#define RCC_PLLCKSELR_DIVM3_2 (0x04UL << RCC_PLLCKSELR_DIVM3_Pos)
12948#define RCC_PLLCKSELR_DIVM3_3 (0x08UL << RCC_PLLCKSELR_DIVM3_Pos)
12949#define RCC_PLLCKSELR_DIVM3_4 (0x10UL << RCC_PLLCKSELR_DIVM3_Pos)
12950#define RCC_PLLCKSELR_DIVM3_5 (0x20UL << RCC_PLLCKSELR_DIVM3_Pos)
12952/******************** Bit definition for RCC_PLLCFGR register ***************/
12953
12954#define RCC_PLLCFGR_PLL1FRACEN_Pos (0U)
12955#define RCC_PLLCFGR_PLL1FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL1FRACEN_Pos)
12956#define RCC_PLLCFGR_PLL1FRACEN RCC_PLLCFGR_PLL1FRACEN_Msk
12957#define RCC_PLLCFGR_PLL1VCOSEL_Pos (1U)
12958#define RCC_PLLCFGR_PLL1VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL1VCOSEL_Pos)
12959#define RCC_PLLCFGR_PLL1VCOSEL RCC_PLLCFGR_PLL1VCOSEL_Msk
12960#define RCC_PLLCFGR_PLL1RGE_Pos (2U)
12961#define RCC_PLLCFGR_PLL1RGE_Msk (0x3UL << RCC_PLLCFGR_PLL1RGE_Pos)
12962#define RCC_PLLCFGR_PLL1RGE RCC_PLLCFGR_PLL1RGE_Msk
12963#define RCC_PLLCFGR_PLL1RGE_0 (0x0UL << RCC_PLLCFGR_PLL1RGE_Pos)
12964#define RCC_PLLCFGR_PLL1RGE_1 (0x1UL << RCC_PLLCFGR_PLL1RGE_Pos)
12965#define RCC_PLLCFGR_PLL1RGE_2 (0x2UL << RCC_PLLCFGR_PLL1RGE_Pos)
12966#define RCC_PLLCFGR_PLL1RGE_3 (0x3UL << RCC_PLLCFGR_PLL1RGE_Pos)
12968#define RCC_PLLCFGR_PLL2FRACEN_Pos (4U)
12969#define RCC_PLLCFGR_PLL2FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL2FRACEN_Pos)
12970#define RCC_PLLCFGR_PLL2FRACEN RCC_PLLCFGR_PLL2FRACEN_Msk
12971#define RCC_PLLCFGR_PLL2VCOSEL_Pos (5U)
12972#define RCC_PLLCFGR_PLL2VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL2VCOSEL_Pos)
12973#define RCC_PLLCFGR_PLL2VCOSEL RCC_PLLCFGR_PLL2VCOSEL_Msk
12974#define RCC_PLLCFGR_PLL2RGE_Pos (6U)
12975#define RCC_PLLCFGR_PLL2RGE_Msk (0x3UL << RCC_PLLCFGR_PLL2RGE_Pos)
12976#define RCC_PLLCFGR_PLL2RGE RCC_PLLCFGR_PLL2RGE_Msk
12977#define RCC_PLLCFGR_PLL2RGE_0 (0x0UL << RCC_PLLCFGR_PLL2RGE_Pos)
12978#define RCC_PLLCFGR_PLL2RGE_1 (0x1UL << RCC_PLLCFGR_PLL2RGE_Pos)
12979#define RCC_PLLCFGR_PLL2RGE_2 (0x2UL << RCC_PLLCFGR_PLL2RGE_Pos)
12980#define RCC_PLLCFGR_PLL2RGE_3 (0x3UL << RCC_PLLCFGR_PLL2RGE_Pos)
12982#define RCC_PLLCFGR_PLL3FRACEN_Pos (8U)
12983#define RCC_PLLCFGR_PLL3FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL3FRACEN_Pos)
12984#define RCC_PLLCFGR_PLL3FRACEN RCC_PLLCFGR_PLL3FRACEN_Msk
12985#define RCC_PLLCFGR_PLL3VCOSEL_Pos (9U)
12986#define RCC_PLLCFGR_PLL3VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL3VCOSEL_Pos)
12987#define RCC_PLLCFGR_PLL3VCOSEL RCC_PLLCFGR_PLL3VCOSEL_Msk
12988#define RCC_PLLCFGR_PLL3RGE_Pos (10U)
12989#define RCC_PLLCFGR_PLL3RGE_Msk (0x3UL << RCC_PLLCFGR_PLL3RGE_Pos)
12990#define RCC_PLLCFGR_PLL3RGE RCC_PLLCFGR_PLL3RGE_Msk
12991#define RCC_PLLCFGR_PLL3RGE_0 (0x0UL << RCC_PLLCFGR_PLL3RGE_Pos)
12992#define RCC_PLLCFGR_PLL3RGE_1 (0x1UL << RCC_PLLCFGR_PLL3RGE_Pos)
12993#define RCC_PLLCFGR_PLL3RGE_2 (0x2UL << RCC_PLLCFGR_PLL3RGE_Pos)
12994#define RCC_PLLCFGR_PLL3RGE_3 (0x3UL << RCC_PLLCFGR_PLL3RGE_Pos)
12996#define RCC_PLLCFGR_DIVP1EN_Pos (16U)
12997#define RCC_PLLCFGR_DIVP1EN_Msk (0x1UL << RCC_PLLCFGR_DIVP1EN_Pos)
12998#define RCC_PLLCFGR_DIVP1EN RCC_PLLCFGR_DIVP1EN_Msk
12999#define RCC_PLLCFGR_DIVQ1EN_Pos (17U)
13000#define RCC_PLLCFGR_DIVQ1EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ1EN_Pos)
13001#define RCC_PLLCFGR_DIVQ1EN RCC_PLLCFGR_DIVQ1EN_Msk
13002#define RCC_PLLCFGR_DIVR1EN_Pos (18U)
13003#define RCC_PLLCFGR_DIVR1EN_Msk (0x1UL << RCC_PLLCFGR_DIVR1EN_Pos)
13004#define RCC_PLLCFGR_DIVR1EN RCC_PLLCFGR_DIVR1EN_Msk
13005
13006#define RCC_PLLCFGR_DIVP2EN_Pos (19U)
13007#define RCC_PLLCFGR_DIVP2EN_Msk (0x1UL << RCC_PLLCFGR_DIVP2EN_Pos)
13008#define RCC_PLLCFGR_DIVP2EN RCC_PLLCFGR_DIVP2EN_Msk
13009#define RCC_PLLCFGR_DIVQ2EN_Pos (20U)
13010#define RCC_PLLCFGR_DIVQ2EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ2EN_Pos)
13011#define RCC_PLLCFGR_DIVQ2EN RCC_PLLCFGR_DIVQ2EN_Msk
13012#define RCC_PLLCFGR_DIVR2EN_Pos (21U)
13013#define RCC_PLLCFGR_DIVR2EN_Msk (0x1UL << RCC_PLLCFGR_DIVR2EN_Pos)
13014#define RCC_PLLCFGR_DIVR2EN RCC_PLLCFGR_DIVR2EN_Msk
13015
13016#define RCC_PLLCFGR_DIVP3EN_Pos (22U)
13017#define RCC_PLLCFGR_DIVP3EN_Msk (0x1UL << RCC_PLLCFGR_DIVP3EN_Pos)
13018#define RCC_PLLCFGR_DIVP3EN RCC_PLLCFGR_DIVP3EN_Msk
13019#define RCC_PLLCFGR_DIVQ3EN_Pos (23U)
13020#define RCC_PLLCFGR_DIVQ3EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ3EN_Pos)
13021#define RCC_PLLCFGR_DIVQ3EN RCC_PLLCFGR_DIVQ3EN_Msk
13022#define RCC_PLLCFGR_DIVR3EN_Pos (24U)
13023#define RCC_PLLCFGR_DIVR3EN_Msk (0x1UL << RCC_PLLCFGR_DIVR3EN_Pos)
13024#define RCC_PLLCFGR_DIVR3EN RCC_PLLCFGR_DIVR3EN_Msk
13025
13026
13027/******************** Bit definition for RCC_PLL1DIVR register ***************/
13028#define RCC_PLL1DIVR_N1_Pos (0U)
13029#define RCC_PLL1DIVR_N1_Msk (0x1FFUL << RCC_PLL1DIVR_N1_Pos)
13030#define RCC_PLL1DIVR_N1 RCC_PLL1DIVR_N1_Msk
13031#define RCC_PLL1DIVR_P1_Pos (9U)
13032#define RCC_PLL1DIVR_P1_Msk (0x7FUL << RCC_PLL1DIVR_P1_Pos)
13033#define RCC_PLL1DIVR_P1 RCC_PLL1DIVR_P1_Msk
13034#define RCC_PLL1DIVR_Q1_Pos (16U)
13035#define RCC_PLL1DIVR_Q1_Msk (0x7FUL << RCC_PLL1DIVR_Q1_Pos)
13036#define RCC_PLL1DIVR_Q1 RCC_PLL1DIVR_Q1_Msk
13037#define RCC_PLL1DIVR_R1_Pos (24U)
13038#define RCC_PLL1DIVR_R1_Msk (0x7FUL << RCC_PLL1DIVR_R1_Pos)
13039#define RCC_PLL1DIVR_R1 RCC_PLL1DIVR_R1_Msk
13040
13041/******************** Bit definition for RCC_PLL1FRACR register ***************/
13042#define RCC_PLL1FRACR_FRACN1_Pos (3U)
13043#define RCC_PLL1FRACR_FRACN1_Msk (0x1FFFUL << RCC_PLL1FRACR_FRACN1_Pos)
13044#define RCC_PLL1FRACR_FRACN1 RCC_PLL1FRACR_FRACN1_Msk
13045
13046/******************** Bit definition for RCC_PLL2DIVR register ***************/
13047#define RCC_PLL2DIVR_N2_Pos (0U)
13048#define RCC_PLL2DIVR_N2_Msk (0x1FFUL << RCC_PLL2DIVR_N2_Pos)
13049#define RCC_PLL2DIVR_N2 RCC_PLL2DIVR_N2_Msk
13050#define RCC_PLL2DIVR_P2_Pos (9U)
13051#define RCC_PLL2DIVR_P2_Msk (0x7FUL << RCC_PLL2DIVR_P2_Pos)
13052#define RCC_PLL2DIVR_P2 RCC_PLL2DIVR_P2_Msk
13053#define RCC_PLL2DIVR_Q2_Pos (16U)
13054#define RCC_PLL2DIVR_Q2_Msk (0x7FUL << RCC_PLL2DIVR_Q2_Pos)
13055#define RCC_PLL2DIVR_Q2 RCC_PLL2DIVR_Q2_Msk
13056#define RCC_PLL2DIVR_R2_Pos (24U)
13057#define RCC_PLL2DIVR_R2_Msk (0x7FUL << RCC_PLL2DIVR_R2_Pos)
13058#define RCC_PLL2DIVR_R2 RCC_PLL2DIVR_R2_Msk
13059
13060/******************** Bit definition for RCC_PLL2FRACR register ***************/
13061#define RCC_PLL2FRACR_FRACN2_Pos (3U)
13062#define RCC_PLL2FRACR_FRACN2_Msk (0x1FFFUL << RCC_PLL2FRACR_FRACN2_Pos)
13063#define RCC_PLL2FRACR_FRACN2 RCC_PLL2FRACR_FRACN2_Msk
13064
13065/******************** Bit definition for RCC_PLL3DIVR register ***************/
13066#define RCC_PLL3DIVR_N3_Pos (0U)
13067#define RCC_PLL3DIVR_N3_Msk (0x1FFUL << RCC_PLL3DIVR_N3_Pos)
13068#define RCC_PLL3DIVR_N3 RCC_PLL3DIVR_N3_Msk
13069#define RCC_PLL3DIVR_P3_Pos (9U)
13070#define RCC_PLL3DIVR_P3_Msk (0x7FUL << RCC_PLL3DIVR_P3_Pos)
13071#define RCC_PLL3DIVR_P3 RCC_PLL3DIVR_P3_Msk
13072#define RCC_PLL3DIVR_Q3_Pos (16U)
13073#define RCC_PLL3DIVR_Q3_Msk (0x7FUL << RCC_PLL3DIVR_Q3_Pos)
13074#define RCC_PLL3DIVR_Q3 RCC_PLL3DIVR_Q3_Msk
13075#define RCC_PLL3DIVR_R3_Pos (24U)
13076#define RCC_PLL3DIVR_R3_Msk (0x7FUL << RCC_PLL3DIVR_R3_Pos)
13077#define RCC_PLL3DIVR_R3 RCC_PLL3DIVR_R3_Msk
13078
13079/******************** Bit definition for RCC_PLL3FRACR register ***************/
13080#define RCC_PLL3FRACR_FRACN3_Pos (3U)
13081#define RCC_PLL3FRACR_FRACN3_Msk (0x1FFFUL << RCC_PLL3FRACR_FRACN3_Pos)
13082#define RCC_PLL3FRACR_FRACN3 RCC_PLL3FRACR_FRACN3_Msk
13083
13084/******************** Bit definition for RCC_CDCCIPR register ***************/
13085#define RCC_CDCCIPR_FMCSEL_Pos (0U)
13086#define RCC_CDCCIPR_FMCSEL_Msk (0x3UL << RCC_CDCCIPR_FMCSEL_Pos)
13087#define RCC_CDCCIPR_FMCSEL RCC_CDCCIPR_FMCSEL_Msk
13088#define RCC_CDCCIPR_FMCSEL_0 (0x1UL << RCC_CDCCIPR_FMCSEL_Pos)
13089#define RCC_CDCCIPR_FMCSEL_1 (0x2UL << RCC_CDCCIPR_FMCSEL_Pos)
13090#define RCC_CDCCIPR_OCTOSPISEL_Pos (4U)
13091#define RCC_CDCCIPR_OCTOSPISEL_Msk (0x3UL << RCC_CDCCIPR_OCTOSPISEL_Pos)
13092#define RCC_CDCCIPR_OCTOSPISEL RCC_CDCCIPR_OCTOSPISEL_Msk
13093#define RCC_CDCCIPR_OCTOSPISEL_0 (0x1UL << RCC_CDCCIPR_OCTOSPISEL_Pos)
13094#define RCC_CDCCIPR_OCTOSPISEL_1 (0x2UL << RCC_CDCCIPR_OCTOSPISEL_Pos)
13095#define RCC_CDCCIPR_SDMMCSEL_Pos (16U)
13096#define RCC_CDCCIPR_SDMMCSEL_Msk (0x1UL << RCC_CDCCIPR_SDMMCSEL_Pos)
13097#define RCC_CDCCIPR_SDMMCSEL RCC_CDCCIPR_SDMMCSEL_Msk
13098#define RCC_CDCCIPR_CKPERSEL_Pos (28U)
13099#define RCC_CDCCIPR_CKPERSEL_Msk (0x3UL << RCC_CDCCIPR_CKPERSEL_Pos)
13100#define RCC_CDCCIPR_CKPERSEL RCC_CDCCIPR_CKPERSEL_Msk
13101#define RCC_CDCCIPR_CKPERSEL_0 (0x1UL << RCC_CDCCIPR_CKPERSEL_Pos)
13102#define RCC_CDCCIPR_CKPERSEL_1 (0x2UL << RCC_CDCCIPR_CKPERSEL_Pos)
13104/******************** Bit definition for RCC_CDCCIP1R register ***************/
13105#define RCC_CDCCIP1R_SAI1SEL_Pos (0U)
13106#define RCC_CDCCIP1R_SAI1SEL_Msk (0x7UL << RCC_CDCCIP1R_SAI1SEL_Pos)
13107#define RCC_CDCCIP1R_SAI1SEL RCC_CDCCIP1R_SAI1SEL_Msk
13108#define RCC_CDCCIP1R_SAI1SEL_0 (0x1UL << RCC_CDCCIP1R_SAI1SEL_Pos)
13109#define RCC_CDCCIP1R_SAI1SEL_1 (0x2UL << RCC_CDCCIP1R_SAI1SEL_Pos)
13110#define RCC_CDCCIP1R_SAI1SEL_2 (0x4UL << RCC_CDCCIP1R_SAI1SEL_Pos)
13112#define RCC_CDCCIP1R_SAI2ASEL_Pos (6U)
13113#define RCC_CDCCIP1R_SAI2ASEL_Msk (0x7UL << RCC_CDCCIP1R_SAI2ASEL_Pos)
13114#define RCC_CDCCIP1R_SAI2ASEL RCC_CDCCIP1R_SAI2ASEL_Msk
13115#define RCC_CDCCIP1R_SAI2ASEL_0 (0x1UL << RCC_CDCCIP1R_SAI2ASEL_Pos)
13116#define RCC_CDCCIP1R_SAI2ASEL_1 (0x2UL << RCC_CDCCIP1R_SAI2ASEL_Pos)
13117#define RCC_CDCCIP1R_SAI2ASEL_2 (0x4UL << RCC_CDCCIP1R_SAI2ASEL_Pos)
13119#define RCC_CDCCIP1R_SAI2BSEL_Pos (9U)
13120#define RCC_CDCCIP1R_SAI2BSEL_Msk (0x7UL << RCC_CDCCIP1R_SAI2BSEL_Pos)
13121#define RCC_CDCCIP1R_SAI2BSEL RCC_CDCCIP1R_SAI2BSEL_Msk
13122#define RCC_CDCCIP1R_SAI2BSEL_0 (0x1UL << RCC_CDCCIP1R_SAI2BSEL_Pos)
13123#define RCC_CDCCIP1R_SAI2BSEL_1 (0x2UL << RCC_CDCCIP1R_SAI2BSEL_Pos)
13124#define RCC_CDCCIP1R_SAI2BSEL_2 (0x4UL << RCC_CDCCIP1R_SAI2BSEL_Pos)
13126#define RCC_CDCCIP1R_SPI123SEL_Pos (12U)
13127#define RCC_CDCCIP1R_SPI123SEL_Msk (0x7UL << RCC_CDCCIP1R_SPI123SEL_Pos)
13128#define RCC_CDCCIP1R_SPI123SEL RCC_CDCCIP1R_SPI123SEL_Msk
13129#define RCC_CDCCIP1R_SPI123SEL_0 (0x1UL << RCC_CDCCIP1R_SPI123SEL_Pos)
13130#define RCC_CDCCIP1R_SPI123SEL_1 (0x2UL << RCC_CDCCIP1R_SPI123SEL_Pos)
13131#define RCC_CDCCIP1R_SPI123SEL_2 (0x4UL << RCC_CDCCIP1R_SPI123SEL_Pos)
13133#define RCC_CDCCIP1R_SPI45SEL_Pos (16U)
13134#define RCC_CDCCIP1R_SPI45SEL_Msk (0x7UL << RCC_CDCCIP1R_SPI45SEL_Pos)
13135#define RCC_CDCCIP1R_SPI45SEL RCC_CDCCIP1R_SPI45SEL_Msk
13136#define RCC_CDCCIP1R_SPI45SEL_0 (0x1UL << RCC_CDCCIP1R_SPI45SEL_Pos)
13137#define RCC_CDCCIP1R_SPI45SEL_1 (0x2UL << RCC_CDCCIP1R_SPI45SEL_Pos)
13138#define RCC_CDCCIP1R_SPI45SEL_2 (0x4UL << RCC_CDCCIP1R_SPI45SEL_Pos)
13140#define RCC_CDCCIP1R_SPDIFSEL_Pos (20U)
13141#define RCC_CDCCIP1R_SPDIFSEL_Msk (0x3UL << RCC_CDCCIP1R_SPDIFSEL_Pos)
13142#define RCC_CDCCIP1R_SPDIFSEL RCC_CDCCIP1R_SPDIFSEL_Msk
13143#define RCC_CDCCIP1R_SPDIFSEL_0 (0x1UL << RCC_CDCCIP1R_SPDIFSEL_Pos)
13144#define RCC_CDCCIP1R_SPDIFSEL_1 (0x2UL << RCC_CDCCIP1R_SPDIFSEL_Pos)
13146#define RCC_CDCCIP1R_DFSDM1SEL_Pos (24U)
13147#define RCC_CDCCIP1R_DFSDM1SEL_Msk (0x1UL << RCC_CDCCIP1R_DFSDM1SEL_Pos)
13148#define RCC_CDCCIP1R_DFSDM1SEL RCC_CDCCIP1R_DFSDM1SEL_Msk
13149
13150#define RCC_CDCCIP1R_FDCANSEL_Pos (28U)
13151#define RCC_CDCCIP1R_FDCANSEL_Msk (0x3UL << RCC_CDCCIP1R_FDCANSEL_Pos)
13152#define RCC_CDCCIP1R_FDCANSEL RCC_CDCCIP1R_FDCANSEL_Msk
13153#define RCC_CDCCIP1R_FDCANSEL_0 (0x1UL << RCC_CDCCIP1R_FDCANSEL_Pos)
13154#define RCC_CDCCIP1R_FDCANSEL_1 (0x2UL << RCC_CDCCIP1R_FDCANSEL_Pos)
13156#define RCC_CDCCIP1R_SWPSEL_Pos (31U)
13157#define RCC_CDCCIP1R_SWPSEL_Msk (0x1UL << RCC_CDCCIP1R_SWPSEL_Pos)
13158#define RCC_CDCCIP1R_SWPSEL RCC_CDCCIP1R_SWPSEL_Msk
13159
13160/******************** Bit definition for RCC_CDCCIP2R register ***************/
13161#define RCC_CDCCIP2R_USART234578SEL_Pos (0U)
13162#define RCC_CDCCIP2R_USART234578SEL_Msk (0x7UL << RCC_CDCCIP2R_USART234578SEL_Pos)
13163#define RCC_CDCCIP2R_USART234578SEL RCC_CDCCIP2R_USART234578SEL_Msk
13164#define RCC_CDCCIP2R_USART234578SEL_0 (0x1UL << RCC_CDCCIP2R_USART234578SEL_Pos)
13165#define RCC_CDCCIP2R_USART234578SEL_1 (0x2UL << RCC_CDCCIP2R_USART234578SEL_Pos)
13166#define RCC_CDCCIP2R_USART234578SEL_2 (0x4UL << RCC_CDCCIP2R_USART234578SEL_Pos)
13168#define RCC_CDCCIP2R_USART16910SEL_Pos (3U)
13169#define RCC_CDCCIP2R_USART16910SEL_Msk (0x7UL << RCC_CDCCIP2R_USART16910SEL_Pos)
13170#define RCC_CDCCIP2R_USART16910SEL RCC_CDCCIP2R_USART16910SEL_Msk
13171#define RCC_CDCCIP2R_USART16910SEL_0 (0x1UL << RCC_CDCCIP2R_USART16910SEL_Pos)
13172#define RCC_CDCCIP2R_USART16910SEL_1 (0x2UL << RCC_CDCCIP2R_USART16910SEL_Pos)
13173#define RCC_CDCCIP2R_USART16910SEL_2 (0x4UL << RCC_CDCCIP2R_USART16910SEL_Pos)
13175#define RCC_CDCCIP2R_RNGSEL_Pos (8U)
13176#define RCC_CDCCIP2R_RNGSEL_Msk (0x3UL << RCC_CDCCIP2R_RNGSEL_Pos)
13177#define RCC_CDCCIP2R_RNGSEL RCC_CDCCIP2R_RNGSEL_Msk
13178#define RCC_CDCCIP2R_RNGSEL_0 (0x1UL << RCC_CDCCIP2R_RNGSEL_Pos)
13179#define RCC_CDCCIP2R_RNGSEL_1 (0x2UL << RCC_CDCCIP2R_RNGSEL_Pos)
13181#define RCC_CDCCIP2R_I2C123SEL_Pos (12U)
13182#define RCC_CDCCIP2R_I2C123SEL_Msk (0x3UL << RCC_CDCCIP2R_I2C123SEL_Pos)
13183#define RCC_CDCCIP2R_I2C123SEL RCC_CDCCIP2R_I2C123SEL_Msk
13184#define RCC_CDCCIP2R_I2C123SEL_0 (0x1UL << RCC_CDCCIP2R_I2C123SEL_Pos)
13185#define RCC_CDCCIP2R_I2C123SEL_1 (0x2UL << RCC_CDCCIP2R_I2C123SEL_Pos)
13187#define RCC_CDCCIP2R_USBSEL_Pos (20U)
13188#define RCC_CDCCIP2R_USBSEL_Msk (0x3UL << RCC_CDCCIP2R_USBSEL_Pos)
13189#define RCC_CDCCIP2R_USBSEL RCC_CDCCIP2R_USBSEL_Msk
13190#define RCC_CDCCIP2R_USBSEL_0 (0x1UL << RCC_CDCCIP2R_USBSEL_Pos)
13191#define RCC_CDCCIP2R_USBSEL_1 (0x2UL << RCC_CDCCIP2R_USBSEL_Pos)
13193#define RCC_CDCCIP2R_CECSEL_Pos (22U)
13194#define RCC_CDCCIP2R_CECSEL_Msk (0x3UL << RCC_CDCCIP2R_CECSEL_Pos)
13195#define RCC_CDCCIP2R_CECSEL RCC_CDCCIP2R_CECSEL_Msk
13196#define RCC_CDCCIP2R_CECSEL_0 (0x1UL << RCC_CDCCIP2R_CECSEL_Pos)
13197#define RCC_CDCCIP2R_CECSEL_1 (0x2UL << RCC_CDCCIP2R_CECSEL_Pos)
13199#define RCC_CDCCIP2R_LPTIM1SEL_Pos (28U)
13200#define RCC_CDCCIP2R_LPTIM1SEL_Msk (0x7UL << RCC_CDCCIP2R_LPTIM1SEL_Pos)
13201#define RCC_CDCCIP2R_LPTIM1SEL RCC_CDCCIP2R_LPTIM1SEL_Msk
13202#define RCC_CDCCIP2R_LPTIM1SEL_0 (0x1UL << RCC_CDCCIP2R_LPTIM1SEL_Pos)
13203#define RCC_CDCCIP2R_LPTIM1SEL_1 (0x2UL << RCC_CDCCIP2R_LPTIM1SEL_Pos)
13204#define RCC_CDCCIP2R_LPTIM1SEL_2 (0x4UL << RCC_CDCCIP2R_LPTIM1SEL_Pos)
13206/******************** Bit definition for RCC_SRDCCIPR register ***************/
13207#define RCC_SRDCCIPR_LPUART1SEL_Pos (0U)
13208#define RCC_SRDCCIPR_LPUART1SEL_Msk (0x7UL << RCC_SRDCCIPR_LPUART1SEL_Pos)
13209#define RCC_SRDCCIPR_LPUART1SEL RCC_SRDCCIPR_LPUART1SEL_Msk
13210#define RCC_SRDCCIPR_LPUART1SEL_0 (0x1UL << RCC_SRDCCIPR_LPUART1SEL_Pos)
13211#define RCC_SRDCCIPR_LPUART1SEL_1 (0x2UL << RCC_SRDCCIPR_LPUART1SEL_Pos)
13212#define RCC_SRDCCIPR_LPUART1SEL_2 (0x4UL << RCC_SRDCCIPR_LPUART1SEL_Pos)
13214#define RCC_SRDCCIPR_I2C4SEL_Pos (8U)
13215#define RCC_SRDCCIPR_I2C4SEL_Msk (0x3UL << RCC_SRDCCIPR_I2C4SEL_Pos)
13216#define RCC_SRDCCIPR_I2C4SEL RCC_SRDCCIPR_I2C4SEL_Msk
13217#define RCC_SRDCCIPR_I2C4SEL_0 (0x1UL << RCC_SRDCCIPR_I2C4SEL_Pos)
13218#define RCC_SRDCCIPR_I2C4SEL_1 (0x2UL << RCC_SRDCCIPR_I2C4SEL_Pos)
13220#define RCC_SRDCCIPR_LPTIM2SEL_Pos (10U)
13221#define RCC_SRDCCIPR_LPTIM2SEL_Msk (0x7UL << RCC_SRDCCIPR_LPTIM2SEL_Pos)
13222#define RCC_SRDCCIPR_LPTIM2SEL RCC_SRDCCIPR_LPTIM2SEL_Msk
13223#define RCC_SRDCCIPR_LPTIM2SEL_0 (0x1UL << RCC_SRDCCIPR_LPTIM2SEL_Pos)
13224#define RCC_SRDCCIPR_LPTIM2SEL_1 (0x2UL << RCC_SRDCCIPR_LPTIM2SEL_Pos)
13225#define RCC_SRDCCIPR_LPTIM2SEL_2 (0x4UL << RCC_SRDCCIPR_LPTIM2SEL_Pos)
13227#define RCC_SRDCCIPR_LPTIM3SEL_Pos (13U)
13228#define RCC_SRDCCIPR_LPTIM3SEL_Msk (0x7UL << RCC_SRDCCIPR_LPTIM3SEL_Pos)
13229#define RCC_SRDCCIPR_LPTIM3SEL RCC_SRDCCIPR_LPTIM3SEL_Msk
13230#define RCC_SRDCCIPR_LPTIM3SEL_0 (0x1UL << RCC_SRDCCIPR_LPTIM3SEL_Pos)
13231#define RCC_SRDCCIPR_LPTIM3SEL_1 (0x2UL << RCC_SRDCCIPR_LPTIM3SEL_Pos)
13232#define RCC_SRDCCIPR_LPTIM3SEL_2 (0x4UL << RCC_SRDCCIPR_LPTIM3SEL_Pos)
13234#define RCC_SRDCCIPR_ADCSEL_Pos (16U)
13235#define RCC_SRDCCIPR_ADCSEL_Msk (0x3UL << RCC_SRDCCIPR_ADCSEL_Pos)
13236#define RCC_SRDCCIPR_ADCSEL RCC_SRDCCIPR_ADCSEL_Msk
13237#define RCC_SRDCCIPR_ADCSEL_0 (0x1UL << RCC_SRDCCIPR_ADCSEL_Pos)
13238#define RCC_SRDCCIPR_ADCSEL_1 (0x2UL << RCC_SRDCCIPR_ADCSEL_Pos)
13240#define RCC_SRDCCIPR_DFSDM2SEL_Pos (27U)
13241#define RCC_SRDCCIPR_DFSDM2SEL_Msk (0x1UL << RCC_SRDCCIPR_DFSDM2SEL_Pos)
13242#define RCC_SRDCCIPR_DFSDM2SEL RCC_SRDCCIPR_DFSDM2SEL_Msk
13243
13244#define RCC_SRDCCIPR_SPI6SEL_Pos (28U)
13245#define RCC_SRDCCIPR_SPI6SEL_Msk (0x7UL << RCC_SRDCCIPR_SPI6SEL_Pos)
13246#define RCC_SRDCCIPR_SPI6SEL RCC_SRDCCIPR_SPI6SEL_Msk
13247#define RCC_SRDCCIPR_SPI6SEL_0 (0x1UL << RCC_SRDCCIPR_SPI6SEL_Pos)
13248#define RCC_SRDCCIPR_SPI6SEL_1 (0x2UL << RCC_SRDCCIPR_SPI6SEL_Pos)
13249#define RCC_SRDCCIPR_SPI6SEL_2 (0x4UL << RCC_SRDCCIPR_SPI6SEL_Pos)
13251/******************** Bit definition for RCC_CIER register ******************/
13252#define RCC_CIER_LSIRDYIE_Pos (0U)
13253#define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos)
13254#define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
13255#define RCC_CIER_LSERDYIE_Pos (1U)
13256#define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos)
13257#define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
13258#define RCC_CIER_HSIRDYIE_Pos (2U)
13259#define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos)
13260#define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
13261#define RCC_CIER_HSERDYIE_Pos (3U)
13262#define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos)
13263#define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
13264#define RCC_CIER_CSIRDYIE_Pos (4U)
13265#define RCC_CIER_CSIRDYIE_Msk (0x1UL << RCC_CIER_CSIRDYIE_Pos)
13266#define RCC_CIER_CSIRDYIE RCC_CIER_CSIRDYIE_Msk
13267#define RCC_CIER_HSI48RDYIE_Pos (5U)
13268#define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos)
13269#define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
13270#define RCC_CIER_PLL1RDYIE_Pos (6U)
13271#define RCC_CIER_PLL1RDYIE_Msk (0x1UL << RCC_CIER_PLL1RDYIE_Pos)
13272#define RCC_CIER_PLL1RDYIE RCC_CIER_PLL1RDYIE_Msk
13273#define RCC_CIER_PLL2RDYIE_Pos (7U)
13274#define RCC_CIER_PLL2RDYIE_Msk (0x1UL << RCC_CIER_PLL2RDYIE_Pos)
13275#define RCC_CIER_PLL2RDYIE RCC_CIER_PLL2RDYIE_Msk
13276#define RCC_CIER_PLL3RDYIE_Pos (8U)
13277#define RCC_CIER_PLL3RDYIE_Msk (0x1UL << RCC_CIER_PLL3RDYIE_Pos)
13278#define RCC_CIER_PLL3RDYIE RCC_CIER_PLL3RDYIE_Msk
13279#define RCC_CIER_LSECSSIE_Pos (9U)
13280#define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos)
13281#define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
13282
13283/******************** Bit definition for RCC_CIFR register ******************/
13284#define RCC_CIFR_LSIRDYF_Pos (0U)
13285#define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos)
13286#define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
13287#define RCC_CIFR_LSERDYF_Pos (1U)
13288#define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos)
13289#define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
13290#define RCC_CIFR_HSIRDYF_Pos (2U)
13291#define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos)
13292#define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
13293#define RCC_CIFR_HSERDYF_Pos (3U)
13294#define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos)
13295#define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
13296#define RCC_CIFR_CSIRDYF_Pos (4U)
13297#define RCC_CIFR_CSIRDYF_Msk (0x1UL << RCC_CIFR_CSIRDYF_Pos)
13298#define RCC_CIFR_CSIRDYF RCC_CIFR_CSIRDYF_Msk
13299#define RCC_CIFR_HSI48RDYF_Pos (5U)
13300#define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos)
13301#define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
13302#define RCC_CIFR_PLLRDYF_Pos (6U)
13303#define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos)
13304#define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
13305#define RCC_CIFR_PLL2RDYF_Pos (7U)
13306#define RCC_CIFR_PLL2RDYF_Msk (0x1UL << RCC_CIFR_PLL2RDYF_Pos)
13307#define RCC_CIFR_PLL2RDYF RCC_CIFR_PLL2RDYF_Msk
13308#define RCC_CIFR_PLL3RDYF_Pos (8U)
13309#define RCC_CIFR_PLL3RDYF_Msk (0x1UL << RCC_CIFR_PLL3RDYF_Pos)
13310#define RCC_CIFR_PLL3RDYF RCC_CIFR_PLL3RDYF_Msk
13311#define RCC_CIFR_LSECSSF_Pos (9U)
13312#define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos)
13313#define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
13314#define RCC_CIFR_HSECSSF_Pos (10U)
13315#define RCC_CIFR_HSECSSF_Msk (0x1UL << RCC_CIFR_HSECSSF_Pos)
13316#define RCC_CIFR_HSECSSF RCC_CIFR_HSECSSF_Msk
13317
13318/******************** Bit definition for RCC_CICR register ******************/
13319#define RCC_CICR_LSIRDYC_Pos (0U)
13320#define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos)
13321#define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
13322#define RCC_CICR_LSERDYC_Pos (1U)
13323#define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos)
13324#define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
13325#define RCC_CICR_HSIRDYC_Pos (2U)
13326#define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos)
13327#define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
13328#define RCC_CICR_HSERDYC_Pos (3U)
13329#define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos)
13330#define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
13331#define RCC_CICR_CSIRDYC_Pos (4U)
13332#define RCC_CICR_CSIRDYC_Msk (0x1UL << RCC_CICR_CSIRDYC_Pos)
13333#define RCC_CICR_CSIRDYC RCC_CICR_CSIRDYC_Msk
13334#define RCC_CICR_HSI48RDYC_Pos (5U)
13335#define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos)
13336#define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
13337#define RCC_CICR_PLLRDYC_Pos (6U)
13338#define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos)
13339#define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
13340#define RCC_CICR_PLL2RDYC_Pos (7U)
13341#define RCC_CICR_PLL2RDYC_Msk (0x1UL << RCC_CICR_PLL2RDYC_Pos)
13342#define RCC_CICR_PLL2RDYC RCC_CICR_PLL2RDYC_Msk
13343#define RCC_CICR_PLL3RDYC_Pos (8U)
13344#define RCC_CICR_PLL3RDYC_Msk (0x1UL << RCC_CICR_PLL3RDYC_Pos)
13345#define RCC_CICR_PLL3RDYC RCC_CICR_PLL3RDYC_Msk
13346#define RCC_CICR_LSECSSC_Pos (9U)
13347#define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos)
13348#define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
13349#define RCC_CICR_HSECSSC_Pos (10U)
13350#define RCC_CICR_HSECSSC_Msk (0x1UL << RCC_CICR_HSECSSC_Pos)
13351#define RCC_CICR_HSECSSC RCC_CICR_HSECSSC_Msk
13352
13353/******************** Bit definition for RCC_BDCR register ******************/
13354#define RCC_BDCR_LSEON_Pos (0U)
13355#define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos)
13356#define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
13357#define RCC_BDCR_LSERDY_Pos (1U)
13358#define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos)
13359#define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
13360#define RCC_BDCR_LSEBYP_Pos (2U)
13361#define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos)
13362#define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
13363
13364#define RCC_BDCR_LSEDRV_Pos (3U)
13365#define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos)
13366#define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
13367#define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos)
13368#define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos)
13370#define RCC_BDCR_LSECSSON_Pos (5U)
13371#define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos)
13372#define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
13373#define RCC_BDCR_LSECSSD_Pos (6U)
13374#define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos)
13375#define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
13376#define RCC_BDCR_LSEEXT_Pos (7U)
13377#define RCC_BDCR_LSEEXT_Msk (0x1UL << RCC_BDCR_LSEEXT_Pos)
13378#define RCC_BDCR_LSEEXT RCC_BDCR_LSEEXT_Msk
13379
13380#define RCC_BDCR_RTCSEL_Pos (8U)
13381#define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos)
13382#define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
13383#define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos)
13384#define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos)
13386#define RCC_BDCR_RTCEN_Pos (15U)
13387#define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos)
13388#define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
13389#define RCC_BDCR_VSWRST_Pos (16U)
13390#define RCC_BDCR_VSWRST_Msk (0x1UL << RCC_BDCR_VSWRST_Pos)
13391#define RCC_BDCR_VSWRST RCC_BDCR_VSWRST_Msk
13392/* Legacy define */
13393#define RCC_BDCR_BDRST_Pos RCC_BDCR_VSWRST_Pos
13394#define RCC_BDCR_BDRST_Msk RCC_BDCR_VSWRST_Msk
13395#define RCC_BDCR_BDRST RCC_BDCR_VSWRST
13396/******************** Bit definition for RCC_CSR register *******************/
13397#define RCC_CSR_LSION_Pos (0U)
13398#define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos)
13399#define RCC_CSR_LSION RCC_CSR_LSION_Msk
13400#define RCC_CSR_LSIRDY_Pos (1U)
13401#define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos)
13402#define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
13403
13404
13405/******************** Bit definition for RCC_AHB3ENR register **************/
13406#define RCC_AHB3ENR_MDMAEN_Pos (0U)
13407#define RCC_AHB3ENR_MDMAEN_Msk (0x1UL << RCC_AHB3ENR_MDMAEN_Pos)
13408#define RCC_AHB3ENR_MDMAEN RCC_AHB3ENR_MDMAEN_Msk
13409#define RCC_AHB3ENR_DMA2DEN_Pos (4U)
13410#define RCC_AHB3ENR_DMA2DEN_Msk (0x1UL << RCC_AHB3ENR_DMA2DEN_Pos)
13411#define RCC_AHB3ENR_DMA2DEN RCC_AHB3ENR_DMA2DEN_Msk
13412#define RCC_AHB3ENR_JPGDECEN_Pos (5U)
13413#define RCC_AHB3ENR_JPGDECEN_Msk (0x1UL << RCC_AHB3ENR_JPGDECEN_Pos)
13414#define RCC_AHB3ENR_JPGDECEN RCC_AHB3ENR_JPGDECEN_Msk
13415#define RCC_AHB3ENR_FMCEN_Pos (12U)
13416#define RCC_AHB3ENR_FMCEN_Msk (0x1UL << RCC_AHB3ENR_FMCEN_Pos)
13417#define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk
13418#define RCC_AHB3ENR_OSPI1EN_Pos (14U)
13419#define RCC_AHB3ENR_OSPI1EN_Msk (0x1UL << RCC_AHB3ENR_OSPI1EN_Pos)
13420#define RCC_AHB3ENR_OSPI1EN RCC_AHB3ENR_OSPI1EN_Msk
13421#define RCC_AHB3ENR_SDMMC1EN_Pos (16U)
13422#define RCC_AHB3ENR_SDMMC1EN_Msk (0x1UL << RCC_AHB3ENR_SDMMC1EN_Pos)
13423#define RCC_AHB3ENR_SDMMC1EN RCC_AHB3ENR_SDMMC1EN_Msk
13424#define RCC_AHB3ENR_OSPI2EN_Pos (19U)
13425#define RCC_AHB3ENR_OSPI2EN_Msk (0x1UL << RCC_AHB3ENR_OSPI2EN_Pos)
13426#define RCC_AHB3ENR_OSPI2EN RCC_AHB3ENR_OSPI2EN_Msk
13427#define RCC_AHB3ENR_IOMNGREN_Pos (21U)
13428#define RCC_AHB3ENR_IOMNGREN_Msk (0x1UL << RCC_AHB3ENR_IOMNGREN_Pos)
13429#define RCC_AHB3ENR_IOMNGREN RCC_AHB3ENR_IOMNGREN_Msk
13430#define RCC_AHB3ENR_GFXMMUEN_Pos (24U)
13431#define RCC_AHB3ENR_GFXMMUEN_Msk (0x1UL << RCC_AHB3ENR_GFXMMUEN_Pos)
13432#define RCC_AHB3ENR_GFXMMUEN RCC_AHB3ENR_GFXMMUEN_Msk
13433
13434/******************** Bit definition for RCC_AHB1ENR register ***************/
13435#define RCC_AHB1ENR_DMA1EN_Pos (0U)
13436#define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos)
13437#define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
13438#define RCC_AHB1ENR_DMA2EN_Pos (1U)
13439#define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos)
13440#define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
13441#define RCC_AHB1ENR_ADC12EN_Pos (5U)
13442#define RCC_AHB1ENR_ADC12EN_Msk (0x1UL << RCC_AHB1ENR_ADC12EN_Pos)
13443#define RCC_AHB1ENR_ADC12EN RCC_AHB1ENR_ADC12EN_Msk
13444#define RCC_AHB1ENR_CRCEN_Pos (9U)
13445#define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos)
13446#define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
13447#define RCC_AHB1ENR_USB1OTGHSEN_Pos (25U)
13448#define RCC_AHB1ENR_USB1OTGHSEN_Msk (0x1UL << RCC_AHB1ENR_USB1OTGHSEN_Pos)
13449#define RCC_AHB1ENR_USB1OTGHSEN RCC_AHB1ENR_USB1OTGHSEN_Msk
13450#define RCC_AHB1ENR_USB1OTGHSULPIEN_Pos (26U)
13451#define RCC_AHB1ENR_USB1OTGHSULPIEN_Msk (0x1UL << RCC_AHB1ENR_USB1OTGHSULPIEN_Pos)
13452#define RCC_AHB1ENR_USB1OTGHSULPIEN RCC_AHB1ENR_USB1OTGHSULPIEN_Msk
13453
13454/******************** Bit definition for RCC_AHB2ENR register ***************/
13455#define RCC_AHB2ENR_DCMI_PSSIEN_Pos (0U)
13456#define RCC_AHB2ENR_DCMI_PSSIEN_Msk (0x1UL << RCC_AHB2ENR_DCMI_PSSIEN_Pos)
13457#define RCC_AHB2ENR_DCMI_PSSIEN RCC_AHB2ENR_DCMI_PSSIEN_Msk
13458#define RCC_AHB2ENR_HSEMEN_Pos (2U)
13459#define RCC_AHB2ENR_HSEMEN_Msk (0x1UL << RCC_AHB2ENR_HSEMEN_Pos)
13460#define RCC_AHB2ENR_HSEMEN RCC_AHB2ENR_HSEMEN_Msk
13461#define RCC_AHB2ENR_RNGEN_Pos (6U)
13462#define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos)
13463#define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
13464#define RCC_AHB2ENR_SDMMC2EN_Pos (9U)
13465#define RCC_AHB2ENR_SDMMC2EN_Msk (0x1UL << RCC_AHB2ENR_SDMMC2EN_Pos)
13466#define RCC_AHB2ENR_SDMMC2EN RCC_AHB2ENR_SDMMC2EN_Msk
13467#define RCC_AHB2ENR_BDMA1EN_Pos (11U)
13468#define RCC_AHB2ENR_BDMA1EN_Msk (0x1UL << RCC_AHB2ENR_BDMA1EN_Pos)
13469#define RCC_AHB2ENR_BDMA1EN RCC_AHB2ENR_BDMA1EN_Msk
13470#define RCC_AHB2ENR_AHBSRAM1EN_Pos (29U)
13471#define RCC_AHB2ENR_AHBSRAM1EN_Msk (0x1UL << RCC_AHB2ENR_AHBSRAM1EN_Pos)
13472#define RCC_AHB2ENR_AHBSRAM1EN RCC_AHB2ENR_AHBSRAM1EN_Msk
13473#define RCC_AHB2ENR_AHBSRAM2EN_Pos (30U)
13474#define RCC_AHB2ENR_AHBSRAM2EN_Msk (0x1UL << RCC_AHB2ENR_AHBSRAM2EN_Pos)
13475#define RCC_AHB2ENR_AHBSRAM2EN RCC_AHB2ENR_AHBSRAM2EN_Msk
13476
13477/* Legacy define */
13478#define RCC_AHB2ENR_DCMIEN_Pos RCC_AHB2ENR_DCMI_PSSIEN_Pos
13479#define RCC_AHB2ENR_DCMIEN_Msk RCC_AHB2ENR_DCMI_PSSIEN_Msk
13480#define RCC_AHB2ENR_DCMIEN RCC_AHB2ENR_DCMI_PSSIEN
13481
13482/******************** Bit definition for RCC_AHB4ENR register ******************/
13483#define RCC_AHB4ENR_GPIOAEN_Pos (0U)
13484#define RCC_AHB4ENR_GPIOAEN_Msk (0x1UL << RCC_AHB4ENR_GPIOAEN_Pos)
13485#define RCC_AHB4ENR_GPIOAEN RCC_AHB4ENR_GPIOAEN_Msk
13486#define RCC_AHB4ENR_GPIOBEN_Pos (1U)
13487#define RCC_AHB4ENR_GPIOBEN_Msk (0x1UL << RCC_AHB4ENR_GPIOBEN_Pos)
13488#define RCC_AHB4ENR_GPIOBEN RCC_AHB4ENR_GPIOBEN_Msk
13489#define RCC_AHB4ENR_GPIOCEN_Pos (2U)
13490#define RCC_AHB4ENR_GPIOCEN_Msk (0x1UL << RCC_AHB4ENR_GPIOCEN_Pos)
13491#define RCC_AHB4ENR_GPIOCEN RCC_AHB4ENR_GPIOCEN_Msk
13492#define RCC_AHB4ENR_GPIODEN_Pos (3U)
13493#define RCC_AHB4ENR_GPIODEN_Msk (0x1UL << RCC_AHB4ENR_GPIODEN_Pos)
13494#define RCC_AHB4ENR_GPIODEN RCC_AHB4ENR_GPIODEN_Msk
13495#define RCC_AHB4ENR_GPIOEEN_Pos (4U)
13496#define RCC_AHB4ENR_GPIOEEN_Msk (0x1UL << RCC_AHB4ENR_GPIOEEN_Pos)
13497#define RCC_AHB4ENR_GPIOEEN RCC_AHB4ENR_GPIOEEN_Msk
13498#define RCC_AHB4ENR_GPIOFEN_Pos (5U)
13499#define RCC_AHB4ENR_GPIOFEN_Msk (0x1UL << RCC_AHB4ENR_GPIOFEN_Pos)
13500#define RCC_AHB4ENR_GPIOFEN RCC_AHB4ENR_GPIOFEN_Msk
13501#define RCC_AHB4ENR_GPIOGEN_Pos (6U)
13502#define RCC_AHB4ENR_GPIOGEN_Msk (0x1UL << RCC_AHB4ENR_GPIOGEN_Pos)
13503#define RCC_AHB4ENR_GPIOGEN RCC_AHB4ENR_GPIOGEN_Msk
13504#define RCC_AHB4ENR_GPIOHEN_Pos (7U)
13505#define RCC_AHB4ENR_GPIOHEN_Msk (0x1UL << RCC_AHB4ENR_GPIOHEN_Pos)
13506#define RCC_AHB4ENR_GPIOHEN RCC_AHB4ENR_GPIOHEN_Msk
13507#define RCC_AHB4ENR_GPIOIEN_Pos (8U)
13508#define RCC_AHB4ENR_GPIOIEN_Msk (0x1UL << RCC_AHB4ENR_GPIOIEN_Pos)
13509#define RCC_AHB4ENR_GPIOIEN RCC_AHB4ENR_GPIOIEN_Msk
13510#define RCC_AHB4ENR_GPIOJEN_Pos (9U)
13511#define RCC_AHB4ENR_GPIOJEN_Msk (0x1UL << RCC_AHB4ENR_GPIOJEN_Pos)
13512#define RCC_AHB4ENR_GPIOJEN RCC_AHB4ENR_GPIOJEN_Msk
13513#define RCC_AHB4ENR_GPIOKEN_Pos (10U)
13514#define RCC_AHB4ENR_GPIOKEN_Msk (0x1UL << RCC_AHB4ENR_GPIOKEN_Pos)
13515#define RCC_AHB4ENR_GPIOKEN RCC_AHB4ENR_GPIOKEN_Msk
13516#define RCC_AHB4ENR_BDMA2EN_Pos (21U)
13517#define RCC_AHB4ENR_BDMA2EN_Msk (0x1UL << RCC_AHB4ENR_BDMA2EN_Pos)
13518#define RCC_AHB4ENR_BDMA2EN RCC_AHB4ENR_BDMA2EN_Msk
13519#define RCC_AHB4ENR_BKPRAMEN_Pos (28U)
13520#define RCC_AHB4ENR_BKPRAMEN_Msk (0x1UL << RCC_AHB4ENR_BKPRAMEN_Pos)
13521#define RCC_AHB4ENR_BKPRAMEN RCC_AHB4ENR_BKPRAMEN_Msk
13522#define RCC_AHB4ENR_SRDSRAMEN_Pos (29U)
13523#define RCC_AHB4ENR_SRDSRAMEN_Msk (0x1UL << RCC_AHB4ENR_SRDSRAMEN_Pos)
13524#define RCC_AHB4ENR_SRDSRAMEN RCC_AHB4ENR_SRDSRAMEN_Msk
13525
13526/******************** Bit definition for RCC_APB3ENR register ******************/
13527#define RCC_APB3ENR_LTDCEN_Pos (3U)
13528#define RCC_APB3ENR_LTDCEN_Msk (0x1UL << RCC_APB3ENR_LTDCEN_Pos)
13529#define RCC_APB3ENR_LTDCEN RCC_APB3ENR_LTDCEN_Msk
13530#define RCC_APB3ENR_WWDGEN_Pos (6U)
13531#define RCC_APB3ENR_WWDGEN_Msk (0x1UL << RCC_APB3ENR_WWDGEN_Pos)
13532#define RCC_APB3ENR_WWDGEN RCC_APB3ENR_WWDGEN_Msk
13533
13534/* Legacy define */
13535#define RCC_APB3ENR_WWDG1EN_Pos RCC_APB3ENR_WWDGEN_Pos
13536#define RCC_APB3ENR_WWDG1EN_Msk RCC_APB3ENR_WWDGEN_Msk
13537#define RCC_APB3ENR_WWDG1EN RCC_APB3ENR_WWDGEN
13538/******************** Bit definition for RCC_APB1LENR register ******************/
13539
13540#define RCC_APB1LENR_TIM2EN_Pos (0U)
13541#define RCC_APB1LENR_TIM2EN_Msk (0x1UL << RCC_APB1LENR_TIM2EN_Pos)
13542#define RCC_APB1LENR_TIM2EN RCC_APB1LENR_TIM2EN_Msk
13543#define RCC_APB1LENR_TIM3EN_Pos (1U)
13544#define RCC_APB1LENR_TIM3EN_Msk (0x1UL << RCC_APB1LENR_TIM3EN_Pos)
13545#define RCC_APB1LENR_TIM3EN RCC_APB1LENR_TIM3EN_Msk
13546#define RCC_APB1LENR_TIM4EN_Pos (2U)
13547#define RCC_APB1LENR_TIM4EN_Msk (0x1UL << RCC_APB1LENR_TIM4EN_Pos)
13548#define RCC_APB1LENR_TIM4EN RCC_APB1LENR_TIM4EN_Msk
13549#define RCC_APB1LENR_TIM5EN_Pos (3U)
13550#define RCC_APB1LENR_TIM5EN_Msk (0x1UL << RCC_APB1LENR_TIM5EN_Pos)
13551#define RCC_APB1LENR_TIM5EN RCC_APB1LENR_TIM5EN_Msk
13552#define RCC_APB1LENR_TIM6EN_Pos (4U)
13553#define RCC_APB1LENR_TIM6EN_Msk (0x1UL << RCC_APB1LENR_TIM6EN_Pos)
13554#define RCC_APB1LENR_TIM6EN RCC_APB1LENR_TIM6EN_Msk
13555#define RCC_APB1LENR_TIM7EN_Pos (5U)
13556#define RCC_APB1LENR_TIM7EN_Msk (0x1UL << RCC_APB1LENR_TIM7EN_Pos)
13557#define RCC_APB1LENR_TIM7EN RCC_APB1LENR_TIM7EN_Msk
13558#define RCC_APB1LENR_TIM12EN_Pos (6U)
13559#define RCC_APB1LENR_TIM12EN_Msk (0x1UL << RCC_APB1LENR_TIM12EN_Pos)
13560#define RCC_APB1LENR_TIM12EN RCC_APB1LENR_TIM12EN_Msk
13561#define RCC_APB1LENR_TIM13EN_Pos (7U)
13562#define RCC_APB1LENR_TIM13EN_Msk (0x1UL << RCC_APB1LENR_TIM13EN_Pos)
13563#define RCC_APB1LENR_TIM13EN RCC_APB1LENR_TIM13EN_Msk
13564#define RCC_APB1LENR_TIM14EN_Pos (8U)
13565#define RCC_APB1LENR_TIM14EN_Msk (0x1UL << RCC_APB1LENR_TIM14EN_Pos)
13566#define RCC_APB1LENR_TIM14EN RCC_APB1LENR_TIM14EN_Msk
13567#define RCC_APB1LENR_LPTIM1EN_Pos (9U)
13568#define RCC_APB1LENR_LPTIM1EN_Msk (0x1UL << RCC_APB1LENR_LPTIM1EN_Pos)
13569#define RCC_APB1LENR_LPTIM1EN RCC_APB1LENR_LPTIM1EN_Msk
13570
13571
13572#define RCC_APB1LENR_SPI2EN_Pos (14U)
13573#define RCC_APB1LENR_SPI2EN_Msk (0x1UL << RCC_APB1LENR_SPI2EN_Pos)
13574#define RCC_APB1LENR_SPI2EN RCC_APB1LENR_SPI2EN_Msk
13575#define RCC_APB1LENR_SPI3EN_Pos (15U)
13576#define RCC_APB1LENR_SPI3EN_Msk (0x1UL << RCC_APB1LENR_SPI3EN_Pos)
13577#define RCC_APB1LENR_SPI3EN RCC_APB1LENR_SPI3EN_Msk
13578#define RCC_APB1LENR_SPDIFRXEN_Pos (16U)
13579#define RCC_APB1LENR_SPDIFRXEN_Msk (0x1UL << RCC_APB1LENR_SPDIFRXEN_Pos)
13580#define RCC_APB1LENR_SPDIFRXEN RCC_APB1LENR_SPDIFRXEN_Msk
13581#define RCC_APB1LENR_USART2EN_Pos (17U)
13582#define RCC_APB1LENR_USART2EN_Msk (0x1UL << RCC_APB1LENR_USART2EN_Pos)
13583#define RCC_APB1LENR_USART2EN RCC_APB1LENR_USART2EN_Msk
13584#define RCC_APB1LENR_USART3EN_Pos (18U)
13585#define RCC_APB1LENR_USART3EN_Msk (0x1UL << RCC_APB1LENR_USART3EN_Pos)
13586#define RCC_APB1LENR_USART3EN RCC_APB1LENR_USART3EN_Msk
13587#define RCC_APB1LENR_UART4EN_Pos (19U)
13588#define RCC_APB1LENR_UART4EN_Msk (0x1UL << RCC_APB1LENR_UART4EN_Pos)
13589#define RCC_APB1LENR_UART4EN RCC_APB1LENR_UART4EN_Msk
13590#define RCC_APB1LENR_UART5EN_Pos (20U)
13591#define RCC_APB1LENR_UART5EN_Msk (0x1UL << RCC_APB1LENR_UART5EN_Pos)
13592#define RCC_APB1LENR_UART5EN RCC_APB1LENR_UART5EN_Msk
13593#define RCC_APB1LENR_I2C1EN_Pos (21U)
13594#define RCC_APB1LENR_I2C1EN_Msk (0x1UL << RCC_APB1LENR_I2C1EN_Pos)
13595#define RCC_APB1LENR_I2C1EN RCC_APB1LENR_I2C1EN_Msk
13596#define RCC_APB1LENR_I2C2EN_Pos (22U)
13597#define RCC_APB1LENR_I2C2EN_Msk (0x1UL << RCC_APB1LENR_I2C2EN_Pos)
13598#define RCC_APB1LENR_I2C2EN RCC_APB1LENR_I2C2EN_Msk
13599#define RCC_APB1LENR_I2C3EN_Pos (23U)
13600#define RCC_APB1LENR_I2C3EN_Msk (0x1UL << RCC_APB1LENR_I2C3EN_Pos)
13601#define RCC_APB1LENR_I2C3EN RCC_APB1LENR_I2C3EN_Msk
13602#define RCC_APB1LENR_CECEN_Pos (27U)
13603#define RCC_APB1LENR_CECEN_Msk (0x1UL << RCC_APB1LENR_CECEN_Pos)
13604#define RCC_APB1LENR_CECEN RCC_APB1LENR_CECEN_Msk
13605#define RCC_APB1LENR_DAC12EN_Pos (29U)
13606#define RCC_APB1LENR_DAC12EN_Msk (0x1UL << RCC_APB1LENR_DAC12EN_Pos)
13607#define RCC_APB1LENR_DAC12EN RCC_APB1LENR_DAC12EN_Msk
13608#define RCC_APB1LENR_UART7EN_Pos (30U)
13609#define RCC_APB1LENR_UART7EN_Msk (0x1UL << RCC_APB1LENR_UART7EN_Pos)
13610#define RCC_APB1LENR_UART7EN RCC_APB1LENR_UART7EN_Msk
13611#define RCC_APB1LENR_UART8EN_Pos (31U)
13612#define RCC_APB1LENR_UART8EN_Msk (0x1UL << RCC_APB1LENR_UART8EN_Pos)
13613#define RCC_APB1LENR_UART8EN RCC_APB1LENR_UART8EN_Msk
13614
13615/* Legacy define */
13616#define RCC_APB1LENR_HDMICECEN_Pos RCC_APB1LENR_CECEN_Pos
13617#define RCC_APB1LENR_HDMICECEN_Msk RCC_APB1LENR_CECEN_Msk
13618#define RCC_APB1LENR_HDMICECEN RCC_APB1LENR_CECEN
13619/******************** Bit definition for RCC_APB1HENR register ******************/
13620#define RCC_APB1HENR_CRSEN_Pos (1U)
13621#define RCC_APB1HENR_CRSEN_Msk (0x1UL << RCC_APB1HENR_CRSEN_Pos)
13622#define RCC_APB1HENR_CRSEN RCC_APB1HENR_CRSEN_Msk
13623#define RCC_APB1HENR_SWPMIEN_Pos (2U)
13624#define RCC_APB1HENR_SWPMIEN_Msk (0x1UL << RCC_APB1HENR_SWPMIEN_Pos)
13625#define RCC_APB1HENR_SWPMIEN RCC_APB1HENR_SWPMIEN_Msk
13626#define RCC_APB1HENR_OPAMPEN_Pos (4U)
13627#define RCC_APB1HENR_OPAMPEN_Msk (0x1UL << RCC_APB1HENR_OPAMPEN_Pos)
13628#define RCC_APB1HENR_OPAMPEN RCC_APB1HENR_OPAMPEN_Msk
13629#define RCC_APB1HENR_MDIOSEN_Pos (5U)
13630#define RCC_APB1HENR_MDIOSEN_Msk (0x1UL << RCC_APB1HENR_MDIOSEN_Pos)
13631#define RCC_APB1HENR_MDIOSEN RCC_APB1HENR_MDIOSEN_Msk
13632#define RCC_APB1HENR_FDCANEN_Pos (8U)
13633#define RCC_APB1HENR_FDCANEN_Msk (0x1UL << RCC_APB1HENR_FDCANEN_Pos)
13634#define RCC_APB1HENR_FDCANEN RCC_APB1HENR_FDCANEN_Msk
13635
13636/******************** Bit definition for RCC_APB2ENR register ******************/
13637#define RCC_APB2ENR_TIM1EN_Pos (0U)
13638#define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos)
13639#define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
13640#define RCC_APB2ENR_TIM8EN_Pos (1U)
13641#define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos)
13642#define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
13643#define RCC_APB2ENR_USART1EN_Pos (4U)
13644#define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)
13645#define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
13646#define RCC_APB2ENR_USART6EN_Pos (5U)
13647#define RCC_APB2ENR_USART6EN_Msk (0x1UL << RCC_APB2ENR_USART6EN_Pos)
13648#define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk
13649#define RCC_APB2ENR_UART9EN_Pos (6U)
13650#define RCC_APB2ENR_UART9EN_Msk (0x1UL << RCC_APB2ENR_UART9EN_Pos)
13651#define RCC_APB2ENR_UART9EN RCC_APB2ENR_UART9EN_Msk
13652#define RCC_APB2ENR_USART10EN_Pos (7U)
13653#define RCC_APB2ENR_USART10EN_Msk (0x1UL << RCC_APB2ENR_USART10EN_Pos)
13654#define RCC_APB2ENR_USART10EN RCC_APB2ENR_USART10EN_Msk
13655#define RCC_APB2ENR_SPI1EN_Pos (12U)
13656#define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos)
13657#define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
13658#define RCC_APB2ENR_SPI4EN_Pos (13U)
13659#define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos)
13660#define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk
13661#define RCC_APB2ENR_TIM15EN_Pos (16U)
13662#define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos)
13663#define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
13664#define RCC_APB2ENR_TIM16EN_Pos (17U)
13665#define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos)
13666#define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
13667#define RCC_APB2ENR_TIM17EN_Pos (18U)
13668#define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos)
13669#define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
13670#define RCC_APB2ENR_SPI5EN_Pos (20U)
13671#define RCC_APB2ENR_SPI5EN_Msk (0x1UL << RCC_APB2ENR_SPI5EN_Pos)
13672#define RCC_APB2ENR_SPI5EN RCC_APB2ENR_SPI5EN_Msk
13673#define RCC_APB2ENR_SAI1EN_Pos (22U)
13674#define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos)
13675#define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
13676#define RCC_APB2ENR_SAI2EN_Pos (23U)
13677#define RCC_APB2ENR_SAI2EN_Msk (0x1UL << RCC_APB2ENR_SAI2EN_Pos)
13678#define RCC_APB2ENR_SAI2EN RCC_APB2ENR_SAI2EN_Msk
13679#define RCC_APB2ENR_DFSDM1EN_Pos (30U)
13680#define RCC_APB2ENR_DFSDM1EN_Msk (0x1UL << RCC_APB2ENR_DFSDM1EN_Pos)
13681#define RCC_APB2ENR_DFSDM1EN RCC_APB2ENR_DFSDM1EN_Msk
13682
13683/******************** Bit definition for RCC_APB4ENR register ******************/
13684#define RCC_APB4ENR_SYSCFGEN_Pos (1U)
13685#define RCC_APB4ENR_SYSCFGEN_Msk (0x1UL << RCC_APB4ENR_SYSCFGEN_Pos)
13686#define RCC_APB4ENR_SYSCFGEN RCC_APB4ENR_SYSCFGEN_Msk
13687#define RCC_APB4ENR_LPUART1EN_Pos (3U)
13688#define RCC_APB4ENR_LPUART1EN_Msk (0x1UL << RCC_APB4ENR_LPUART1EN_Pos)
13689#define RCC_APB4ENR_LPUART1EN RCC_APB4ENR_LPUART1EN_Msk
13690#define RCC_APB4ENR_SPI6EN_Pos (5U)
13691#define RCC_APB4ENR_SPI6EN_Msk (0x1UL << RCC_APB4ENR_SPI6EN_Pos)
13692#define RCC_APB4ENR_SPI6EN RCC_APB4ENR_SPI6EN_Msk
13693#define RCC_APB4ENR_I2C4EN_Pos (7U)
13694#define RCC_APB4ENR_I2C4EN_Msk (0x1UL << RCC_APB4ENR_I2C4EN_Pos)
13695#define RCC_APB4ENR_I2C4EN RCC_APB4ENR_I2C4EN_Msk
13696#define RCC_APB4ENR_LPTIM2EN_Pos (9U)
13697#define RCC_APB4ENR_LPTIM2EN_Msk (0x1UL << RCC_APB4ENR_LPTIM2EN_Pos)
13698#define RCC_APB4ENR_LPTIM2EN RCC_APB4ENR_LPTIM2EN_Msk
13699#define RCC_APB4ENR_LPTIM3EN_Pos (10U)
13700#define RCC_APB4ENR_LPTIM3EN_Msk (0x1UL << RCC_APB4ENR_LPTIM3EN_Pos)
13701#define RCC_APB4ENR_LPTIM3EN RCC_APB4ENR_LPTIM3EN_Msk
13702#define RCC_APB4ENR_DAC2EN_Pos (13U)
13703#define RCC_APB4ENR_DAC2EN_Msk (0x1UL << RCC_APB4ENR_DAC2EN_Pos)
13704#define RCC_APB4ENR_DAC2EN RCC_APB4ENR_DAC2EN_Msk
13705#define RCC_APB4ENR_COMP12EN_Pos (14U)
13706#define RCC_APB4ENR_COMP12EN_Msk (0x1UL << RCC_APB4ENR_COMP12EN_Pos)
13707#define RCC_APB4ENR_COMP12EN RCC_APB4ENR_COMP12EN_Msk
13708#define RCC_APB4ENR_VREFEN_Pos (15U)
13709#define RCC_APB4ENR_VREFEN_Msk (0x1UL << RCC_APB4ENR_VREFEN_Pos)
13710#define RCC_APB4ENR_VREFEN RCC_APB4ENR_VREFEN_Msk
13711#define RCC_APB4ENR_RTCAPBEN_Pos (16U)
13712#define RCC_APB4ENR_RTCAPBEN_Msk (0x1UL << RCC_APB4ENR_RTCAPBEN_Pos)
13713#define RCC_APB4ENR_RTCAPBEN RCC_APB4ENR_RTCAPBEN_Msk
13714
13715#define RCC_APB4ENR_DTSEN_Pos (26U)
13716#define RCC_APB4ENR_DTSEN_Msk (0x1UL << RCC_APB4ENR_DTSEN_Pos)
13717#define RCC_APB4ENR_DTSEN RCC_APB4ENR_DTSEN_Msk
13718#define RCC_APB4ENR_DFSDM2EN_Pos (27U)
13719#define RCC_APB4ENR_DFSDM2EN_Msk (0x1UL << RCC_APB4ENR_DFSDM2EN_Pos)
13720#define RCC_APB4ENR_DFSDM2EN RCC_APB4ENR_DFSDM2EN_Msk
13721
13722/******************** Bit definition for RCC_AHB3RSTR register ***************/
13723#define RCC_AHB3RSTR_MDMARST_Pos (0U)
13724#define RCC_AHB3RSTR_MDMARST_Msk (0x1UL << RCC_AHB3RSTR_MDMARST_Pos)
13725#define RCC_AHB3RSTR_MDMARST RCC_AHB3RSTR_MDMARST_Msk
13726#define RCC_AHB3RSTR_DMA2DRST_Pos (4U)
13727#define RCC_AHB3RSTR_DMA2DRST_Msk (0x1UL << RCC_AHB3RSTR_DMA2DRST_Pos)
13728#define RCC_AHB3RSTR_DMA2DRST RCC_AHB3RSTR_DMA2DRST_Msk
13729#define RCC_AHB3RSTR_JPGDECRST_Pos (5U)
13730#define RCC_AHB3RSTR_JPGDECRST_Msk (0x1UL << RCC_AHB3RSTR_JPGDECRST_Pos)
13731#define RCC_AHB3RSTR_JPGDECRST RCC_AHB3RSTR_JPGDECRST_Msk
13732#define RCC_AHB3RSTR_FMCRST_Pos (12U)
13733#define RCC_AHB3RSTR_FMCRST_Msk (0x1UL << RCC_AHB3RSTR_FMCRST_Pos)
13734#define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk
13735#define RCC_AHB3RSTR_OSPI1RST_Pos (14U)
13736#define RCC_AHB3RSTR_OSPI1RST_Msk (0x1UL << RCC_AHB3RSTR_OSPI1RST_Pos)
13737#define RCC_AHB3RSTR_OSPI1RST RCC_AHB3RSTR_OSPI1RST_Msk
13738#define RCC_AHB3RSTR_SDMMC1RST_Pos (16U)
13739#define RCC_AHB3RSTR_SDMMC1RST_Msk (0x1UL << RCC_AHB3RSTR_SDMMC1RST_Pos)
13740#define RCC_AHB3RSTR_SDMMC1RST RCC_AHB3RSTR_SDMMC1RST_Msk
13741#define RCC_AHB3RSTR_OSPI2RST_Pos (19U)
13742#define RCC_AHB3RSTR_OSPI2RST_Msk (0x1UL << RCC_AHB3RSTR_OSPI2RST_Pos)
13743#define RCC_AHB3RSTR_OSPI2RST RCC_AHB3RSTR_OSPI2RST_Msk
13744#define RCC_AHB3RSTR_IOMNGRRST_Pos (21U)
13745#define RCC_AHB3RSTR_IOMNGRRST_Msk (0x1UL << RCC_AHB3RSTR_IOMNGRRST_Pos)
13746#define RCC_AHB3RSTR_IOMNGRRST RCC_AHB3RSTR_IOMNGRRST_Msk
13747#define RCC_AHB3RSTR_GFXMMURST_Pos (24U)
13748#define RCC_AHB3RSTR_GFXMMURST_Msk (0x1UL << RCC_AHB3RSTR_GFXMMURST_Pos)
13749#define RCC_AHB3RSTR_GFXMMURST RCC_AHB3RSTR_GFXMMURST_Msk
13750
13751
13752/******************** Bit definition for RCC_AHB1RSTR register ***************/
13753#define RCC_AHB1RSTR_DMA1RST_Pos (0U)
13754#define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos)
13755#define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
13756#define RCC_AHB1RSTR_DMA2RST_Pos (1U)
13757#define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos)
13758#define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
13759#define RCC_AHB1RSTR_ADC12RST_Pos (5U)
13760#define RCC_AHB1RSTR_ADC12RST_Msk (0x1UL << RCC_AHB1RSTR_ADC12RST_Pos)
13761#define RCC_AHB1RSTR_ADC12RST RCC_AHB1RSTR_ADC12RST_Msk
13762#define RCC_AHB1RSTR_CRCRST_Pos (9U)
13763#define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos)
13764#define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
13765#define RCC_AHB1RSTR_USB1OTGHSRST_Pos (25U)
13766#define RCC_AHB1RSTR_USB1OTGHSRST_Msk (0x1UL << RCC_AHB1RSTR_USB1OTGHSRST_Pos)
13767#define RCC_AHB1RSTR_USB1OTGHSRST RCC_AHB1RSTR_USB1OTGHSRST_Msk
13768
13769/******************** Bit definition for RCC_AHB2RSTR register ***************/
13770#define RCC_AHB2RSTR_DCMI_PSSIRST_Pos (0U)
13771#define RCC_AHB2RSTR_DCMI_PSSIRST_Msk (0x1UL << RCC_AHB2RSTR_DCMI_PSSIRST_Pos)
13772#define RCC_AHB2RSTR_DCMI_PSSIRST RCC_AHB2RSTR_DCMI_PSSIRST_Msk
13773#define RCC_AHB2RSTR_HSEMRST_Pos (2U)
13774#define RCC_AHB2RSTR_HSEMRST_Msk (0x1UL << RCC_AHB2RSTR_HSEMRST_Pos)
13775#define RCC_AHB2RSTR_HSEMRST RCC_AHB2RSTR_HSEMRST_Msk
13776#define RCC_AHB2RSTR_RNGRST_Pos (6U)
13777#define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos)
13778#define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
13779#define RCC_AHB2RSTR_SDMMC2RST_Pos (9U)
13780#define RCC_AHB2RSTR_SDMMC2RST_Msk (0x1UL << RCC_AHB2RSTR_SDMMC2RST_Pos)
13781#define RCC_AHB2RSTR_SDMMC2RST RCC_AHB2RSTR_SDMMC2RST_Msk
13782#define RCC_AHB2RSTR_BDMA1RST_Pos (11U)
13783#define RCC_AHB2RSTR_BDMA1RST_Msk (0x1UL << RCC_AHB2RSTR_BDMA1RST_Pos)
13784#define RCC_AHB2RSTR_BDMA1RST RCC_AHB2RSTR_BDMA1RST_Msk
13785
13786/* Legacy define */
13787#define RCC_AHB2RSTR_DCMIRST_Pos RCC_AHB2RSTR_DCMI_PSSIRST_Pos
13788#define RCC_AHB2RSTR_DCMIRST_Msk RCC_AHB2RSTR_DCMI_PSSIRST_Msk
13789#define RCC_AHB2RSTR_DCMIRST RCC_AHB2RSTR_DCMI_PSSIRST
13790/******************** Bit definition for RCC_AHB4RSTR register ******************/
13791#define RCC_AHB4RSTR_GPIOARST_Pos (0U)
13792#define RCC_AHB4RSTR_GPIOARST_Msk (0x1UL << RCC_AHB4RSTR_GPIOARST_Pos)
13793#define RCC_AHB4RSTR_GPIOARST RCC_AHB4RSTR_GPIOARST_Msk
13794#define RCC_AHB4RSTR_GPIOBRST_Pos (1U)
13795#define RCC_AHB4RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOBRST_Pos)
13796#define RCC_AHB4RSTR_GPIOBRST RCC_AHB4RSTR_GPIOBRST_Msk
13797#define RCC_AHB4RSTR_GPIOCRST_Pos (2U)
13798#define RCC_AHB4RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOCRST_Pos)
13799#define RCC_AHB4RSTR_GPIOCRST RCC_AHB4RSTR_GPIOCRST_Msk
13800#define RCC_AHB4RSTR_GPIODRST_Pos (3U)
13801#define RCC_AHB4RSTR_GPIODRST_Msk (0x1UL << RCC_AHB4RSTR_GPIODRST_Pos)
13802#define RCC_AHB4RSTR_GPIODRST RCC_AHB4RSTR_GPIODRST_Msk
13803#define RCC_AHB4RSTR_GPIOERST_Pos (4U)
13804#define RCC_AHB4RSTR_GPIOERST_Msk (0x1UL << RCC_AHB4RSTR_GPIOERST_Pos)
13805#define RCC_AHB4RSTR_GPIOERST RCC_AHB4RSTR_GPIOERST_Msk
13806#define RCC_AHB4RSTR_GPIOFRST_Pos (5U)
13807#define RCC_AHB4RSTR_GPIOFRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOFRST_Pos)
13808#define RCC_AHB4RSTR_GPIOFRST RCC_AHB4RSTR_GPIOFRST_Msk
13809#define RCC_AHB4RSTR_GPIOGRST_Pos (6U)
13810#define RCC_AHB4RSTR_GPIOGRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOGRST_Pos)
13811#define RCC_AHB4RSTR_GPIOGRST RCC_AHB4RSTR_GPIOGRST_Msk
13812#define RCC_AHB4RSTR_GPIOHRST_Pos (7U)
13813#define RCC_AHB4RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOHRST_Pos)
13814#define RCC_AHB4RSTR_GPIOHRST RCC_AHB4RSTR_GPIOHRST_Msk
13815#define RCC_AHB4RSTR_GPIOIRST_Pos (8U)
13816#define RCC_AHB4RSTR_GPIOIRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOIRST_Pos)
13817#define RCC_AHB4RSTR_GPIOIRST RCC_AHB4RSTR_GPIOIRST_Msk
13818#define RCC_AHB4RSTR_GPIOJRST_Pos (9U)
13819#define RCC_AHB4RSTR_GPIOJRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOJRST_Pos)
13820#define RCC_AHB4RSTR_GPIOJRST RCC_AHB4RSTR_GPIOJRST_Msk
13821#define RCC_AHB4RSTR_GPIOKRST_Pos (10U)
13822#define RCC_AHB4RSTR_GPIOKRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOKRST_Pos)
13823#define RCC_AHB4RSTR_GPIOKRST RCC_AHB4RSTR_GPIOKRST_Msk
13824#define RCC_AHB4RSTR_BDMA2RST_Pos (21U)
13825#define RCC_AHB4RSTR_BDMA2RST_Msk (0x1UL << RCC_AHB4RSTR_BDMA2RST_Pos)
13826#define RCC_AHB4RSTR_BDMA2RST RCC_AHB4RSTR_BDMA2RST_Msk
13827
13828
13829/******************** Bit definition for RCC_APB3RSTR register ******************/
13830#define RCC_APB3RSTR_LTDCRST_Pos (3U)
13831#define RCC_APB3RSTR_LTDCRST_Msk (0x1UL << RCC_APB3RSTR_LTDCRST_Pos)
13832#define RCC_APB3RSTR_LTDCRST RCC_APB3RSTR_LTDCRST_Msk
13833
13834/******************** Bit definition for RCC_APB1LRSTR register ******************/
13835
13836#define RCC_APB1LRSTR_TIM2RST_Pos (0U)
13837#define RCC_APB1LRSTR_TIM2RST_Msk (0x1UL << RCC_APB1LRSTR_TIM2RST_Pos)
13838#define RCC_APB1LRSTR_TIM2RST RCC_APB1LRSTR_TIM2RST_Msk
13839#define RCC_APB1LRSTR_TIM3RST_Pos (1U)
13840#define RCC_APB1LRSTR_TIM3RST_Msk (0x1UL << RCC_APB1LRSTR_TIM3RST_Pos)
13841#define RCC_APB1LRSTR_TIM3RST RCC_APB1LRSTR_TIM3RST_Msk
13842#define RCC_APB1LRSTR_TIM4RST_Pos (2U)
13843#define RCC_APB1LRSTR_TIM4RST_Msk (0x1UL << RCC_APB1LRSTR_TIM4RST_Pos)
13844#define RCC_APB1LRSTR_TIM4RST RCC_APB1LRSTR_TIM4RST_Msk
13845#define RCC_APB1LRSTR_TIM5RST_Pos (3U)
13846#define RCC_APB1LRSTR_TIM5RST_Msk (0x1UL << RCC_APB1LRSTR_TIM5RST_Pos)
13847#define RCC_APB1LRSTR_TIM5RST RCC_APB1LRSTR_TIM5RST_Msk
13848#define RCC_APB1LRSTR_TIM6RST_Pos (4U)
13849#define RCC_APB1LRSTR_TIM6RST_Msk (0x1UL << RCC_APB1LRSTR_TIM6RST_Pos)
13850#define RCC_APB1LRSTR_TIM6RST RCC_APB1LRSTR_TIM6RST_Msk
13851#define RCC_APB1LRSTR_TIM7RST_Pos (5U)
13852#define RCC_APB1LRSTR_TIM7RST_Msk (0x1UL << RCC_APB1LRSTR_TIM7RST_Pos)
13853#define RCC_APB1LRSTR_TIM7RST RCC_APB1LRSTR_TIM7RST_Msk
13854#define RCC_APB1LRSTR_TIM12RST_Pos (6U)
13855#define RCC_APB1LRSTR_TIM12RST_Msk (0x1UL << RCC_APB1LRSTR_TIM12RST_Pos)
13856#define RCC_APB1LRSTR_TIM12RST RCC_APB1LRSTR_TIM12RST_Msk
13857#define RCC_APB1LRSTR_TIM13RST_Pos (7U)
13858#define RCC_APB1LRSTR_TIM13RST_Msk (0x1UL << RCC_APB1LRSTR_TIM13RST_Pos)
13859#define RCC_APB1LRSTR_TIM13RST RCC_APB1LRSTR_TIM13RST_Msk
13860#define RCC_APB1LRSTR_TIM14RST_Pos (8U)
13861#define RCC_APB1LRSTR_TIM14RST_Msk (0x1UL << RCC_APB1LRSTR_TIM14RST_Pos)
13862#define RCC_APB1LRSTR_TIM14RST RCC_APB1LRSTR_TIM14RST_Msk
13863#define RCC_APB1LRSTR_LPTIM1RST_Pos (9U)
13864#define RCC_APB1LRSTR_LPTIM1RST_Msk (0x1UL << RCC_APB1LRSTR_LPTIM1RST_Pos)
13865#define RCC_APB1LRSTR_LPTIM1RST RCC_APB1LRSTR_LPTIM1RST_Msk
13866#define RCC_APB1LRSTR_SPI2RST_Pos (14U)
13867#define RCC_APB1LRSTR_SPI2RST_Msk (0x1UL << RCC_APB1LRSTR_SPI2RST_Pos)
13868#define RCC_APB1LRSTR_SPI2RST RCC_APB1LRSTR_SPI2RST_Msk
13869#define RCC_APB1LRSTR_SPI3RST_Pos (15U)
13870#define RCC_APB1LRSTR_SPI3RST_Msk (0x1UL << RCC_APB1LRSTR_SPI3RST_Pos)
13871#define RCC_APB1LRSTR_SPI3RST RCC_APB1LRSTR_SPI3RST_Msk
13872#define RCC_APB1LRSTR_SPDIFRXRST_Pos (16U)
13873#define RCC_APB1LRSTR_SPDIFRXRST_Msk (0x1UL << RCC_APB1LRSTR_SPDIFRXRST_Pos)
13874#define RCC_APB1LRSTR_SPDIFRXRST RCC_APB1LRSTR_SPDIFRXRST_Msk
13875#define RCC_APB1LRSTR_USART2RST_Pos (17U)
13876#define RCC_APB1LRSTR_USART2RST_Msk (0x1UL << RCC_APB1LRSTR_USART2RST_Pos)
13877#define RCC_APB1LRSTR_USART2RST RCC_APB1LRSTR_USART2RST_Msk
13878#define RCC_APB1LRSTR_USART3RST_Pos (18U)
13879#define RCC_APB1LRSTR_USART3RST_Msk (0x1UL << RCC_APB1LRSTR_USART3RST_Pos)
13880#define RCC_APB1LRSTR_USART3RST RCC_APB1LRSTR_USART3RST_Msk
13881#define RCC_APB1LRSTR_UART4RST_Pos (19U)
13882#define RCC_APB1LRSTR_UART4RST_Msk (0x1UL << RCC_APB1LRSTR_UART4RST_Pos)
13883#define RCC_APB1LRSTR_UART4RST RCC_APB1LRSTR_UART4RST_Msk
13884#define RCC_APB1LRSTR_UART5RST_Pos (20U)
13885#define RCC_APB1LRSTR_UART5RST_Msk (0x1UL << RCC_APB1LRSTR_UART5RST_Pos)
13886#define RCC_APB1LRSTR_UART5RST RCC_APB1LRSTR_UART5RST_Msk
13887#define RCC_APB1LRSTR_I2C1RST_Pos (21U)
13888#define RCC_APB1LRSTR_I2C1RST_Msk (0x1UL << RCC_APB1LRSTR_I2C1RST_Pos)
13889#define RCC_APB1LRSTR_I2C1RST RCC_APB1LRSTR_I2C1RST_Msk
13890#define RCC_APB1LRSTR_I2C2RST_Pos (22U)
13891#define RCC_APB1LRSTR_I2C2RST_Msk (0x1UL << RCC_APB1LRSTR_I2C2RST_Pos)
13892#define RCC_APB1LRSTR_I2C2RST RCC_APB1LRSTR_I2C2RST_Msk
13893#define RCC_APB1LRSTR_I2C3RST_Pos (23U)
13894#define RCC_APB1LRSTR_I2C3RST_Msk (0x1UL << RCC_APB1LRSTR_I2C3RST_Pos)
13895#define RCC_APB1LRSTR_I2C3RST RCC_APB1LRSTR_I2C3RST_Msk
13896#define RCC_APB1LRSTR_CECRST_Pos (27U)
13897#define RCC_APB1LRSTR_CECRST_Msk (0x1UL << RCC_APB1LRSTR_CECRST_Pos)
13898#define RCC_APB1LRSTR_CECRST RCC_APB1LRSTR_CECRST_Msk
13899#define RCC_APB1LRSTR_DAC12RST_Pos (29U)
13900#define RCC_APB1LRSTR_DAC12RST_Msk (0x1UL << RCC_APB1LRSTR_DAC12RST_Pos)
13901#define RCC_APB1LRSTR_DAC12RST RCC_APB1LRSTR_DAC12RST_Msk
13902#define RCC_APB1LRSTR_UART7RST_Pos (30U)
13903#define RCC_APB1LRSTR_UART7RST_Msk (0x1UL << RCC_APB1LRSTR_UART7RST_Pos)
13904#define RCC_APB1LRSTR_UART7RST RCC_APB1LRSTR_UART7RST_Msk
13905#define RCC_APB1LRSTR_UART8RST_Pos (31U)
13906#define RCC_APB1LRSTR_UART8RST_Msk (0x1UL << RCC_APB1LRSTR_UART8RST_Pos)
13907#define RCC_APB1LRSTR_UART8RST RCC_APB1LRSTR_UART8RST_Msk
13908
13909/* Legacy define */
13910#define RCC_APB1LRSTR_HDMICECRST_Pos RCC_APB1LRSTR_CECRST_Pos
13911#define RCC_APB1LRSTR_HDMICECRST_Msk RCC_APB1LRSTR_CECRST_Msk
13912#define RCC_APB1LRSTR_HDMICECRST RCC_APB1LRSTR_CECRST
13913/******************** Bit definition for RCC_APB1HRSTR register ******************/
13914#define RCC_APB1HRSTR_CRSRST_Pos (1U)
13915#define RCC_APB1HRSTR_CRSRST_Msk (0x1UL << RCC_APB1HRSTR_CRSRST_Pos)
13916#define RCC_APB1HRSTR_CRSRST RCC_APB1HRSTR_CRSRST_Msk
13917#define RCC_APB1HRSTR_SWPMIRST_Pos (2U)
13918#define RCC_APB1HRSTR_SWPMIRST_Msk (0x1UL << RCC_APB1HRSTR_SWPMIRST_Pos)
13919#define RCC_APB1HRSTR_SWPMIRST RCC_APB1HRSTR_SWPMIRST_Msk
13920#define RCC_APB1HRSTR_OPAMPRST_Pos (4U)
13921#define RCC_APB1HRSTR_OPAMPRST_Msk (0x1UL << RCC_APB1HRSTR_OPAMPRST_Pos)
13922#define RCC_APB1HRSTR_OPAMPRST RCC_APB1HRSTR_OPAMPRST_Msk
13923#define RCC_APB1HRSTR_MDIOSRST_Pos (5U)
13924#define RCC_APB1HRSTR_MDIOSRST_Msk (0x1UL << RCC_APB1HRSTR_MDIOSRST_Pos)
13925#define RCC_APB1HRSTR_MDIOSRST RCC_APB1HRSTR_MDIOSRST_Msk
13926#define RCC_APB1HRSTR_FDCANRST_Pos (8U)
13927#define RCC_APB1HRSTR_FDCANRST_Msk (0x1UL << RCC_APB1HRSTR_FDCANRST_Pos)
13928#define RCC_APB1HRSTR_FDCANRST RCC_APB1HRSTR_FDCANRST_Msk
13929
13930/******************** Bit definition for RCC_APB2RSTR register ******************/
13931#define RCC_APB2RSTR_TIM1RST_Pos (0U)
13932#define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)
13933#define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
13934#define RCC_APB2RSTR_TIM8RST_Pos (1U)
13935#define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)
13936#define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
13937#define RCC_APB2RSTR_USART1RST_Pos (4U)
13938#define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)
13939#define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
13940#define RCC_APB2RSTR_USART6RST_Pos (5U)
13941#define RCC_APB2RSTR_USART6RST_Msk (0x1UL << RCC_APB2RSTR_USART6RST_Pos)
13942#define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk
13943#define RCC_APB2RSTR_UART9RST_Pos (6U)
13944#define RCC_APB2RSTR_UART9RST_Msk (0x1UL << RCC_APB2RSTR_UART9RST_Pos)
13945#define RCC_APB2RSTR_UART9RST RCC_APB2RSTR_UART9RST_Msk
13946#define RCC_APB2RSTR_USART10RST_Pos (7U)
13947#define RCC_APB2RSTR_USART10RST_Msk (0x1UL << RCC_APB2RSTR_USART10RST_Pos)
13948#define RCC_APB2RSTR_USART10RST RCC_APB2RSTR_USART10RST_Msk
13949#define RCC_APB2RSTR_SPI1RST_Pos (12U)
13950#define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)
13951#define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
13952#define RCC_APB2RSTR_SPI4RST_Pos (13U)
13953#define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos)
13954#define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk
13955#define RCC_APB2RSTR_TIM15RST_Pos (16U)
13956#define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)
13957#define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
13958#define RCC_APB2RSTR_TIM16RST_Pos (17U)
13959#define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)
13960#define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
13961#define RCC_APB2RSTR_TIM17RST_Pos (18U)
13962#define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)
13963#define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
13964#define RCC_APB2RSTR_SPI5RST_Pos (20U)
13965#define RCC_APB2RSTR_SPI5RST_Msk (0x1UL << RCC_APB2RSTR_SPI5RST_Pos)
13966#define RCC_APB2RSTR_SPI5RST RCC_APB2RSTR_SPI5RST_Msk
13967#define RCC_APB2RSTR_SAI1RST_Pos (22U)
13968#define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos)
13969#define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
13970#define RCC_APB2RSTR_SAI2RST_Pos (23U)
13971#define RCC_APB2RSTR_SAI2RST_Msk (0x1UL << RCC_APB2RSTR_SAI2RST_Pos)
13972#define RCC_APB2RSTR_SAI2RST RCC_APB2RSTR_SAI2RST_Msk
13973#define RCC_APB2RSTR_DFSDM1RST_Pos (30U)
13974#define RCC_APB2RSTR_DFSDM1RST_Msk (0x1UL << RCC_APB2RSTR_DFSDM1RST_Pos)
13975#define RCC_APB2RSTR_DFSDM1RST RCC_APB2RSTR_DFSDM1RST_Msk
13976
13977/******************** Bit definition for RCC_APB4RSTR register ******************/
13978#define RCC_APB4RSTR_SYSCFGRST_Pos (1U)
13979#define RCC_APB4RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB4RSTR_SYSCFGRST_Pos)
13980#define RCC_APB4RSTR_SYSCFGRST RCC_APB4RSTR_SYSCFGRST_Msk
13981#define RCC_APB4RSTR_LPUART1RST_Pos (3U)
13982#define RCC_APB4RSTR_LPUART1RST_Msk (0x1UL << RCC_APB4RSTR_LPUART1RST_Pos)
13983#define RCC_APB4RSTR_LPUART1RST RCC_APB4RSTR_LPUART1RST_Msk
13984#define RCC_APB4RSTR_SPI6RST_Pos (5U)
13985#define RCC_APB4RSTR_SPI6RST_Msk (0x1UL << RCC_APB4RSTR_SPI6RST_Pos)
13986#define RCC_APB4RSTR_SPI6RST RCC_APB4RSTR_SPI6RST_Msk
13987#define RCC_APB4RSTR_I2C4RST_Pos (7U)
13988#define RCC_APB4RSTR_I2C4RST_Msk (0x1UL << RCC_APB4RSTR_I2C4RST_Pos)
13989#define RCC_APB4RSTR_I2C4RST RCC_APB4RSTR_I2C4RST_Msk
13990#define RCC_APB4RSTR_LPTIM2RST_Pos (9U)
13991#define RCC_APB4RSTR_LPTIM2RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM2RST_Pos)
13992#define RCC_APB4RSTR_LPTIM2RST RCC_APB4RSTR_LPTIM2RST_Msk
13993#define RCC_APB4RSTR_LPTIM3RST_Pos (10U)
13994#define RCC_APB4RSTR_LPTIM3RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM3RST_Pos)
13995#define RCC_APB4RSTR_LPTIM3RST RCC_APB4RSTR_LPTIM3RST_Msk
13996#define RCC_APB4RSTR_DAC2RST_Pos (13U)
13997#define RCC_APB4RSTR_DAC2RST_Msk (0x1UL << RCC_APB4RSTR_DAC2RST_Pos)
13998#define RCC_APB4RSTR_DAC2RST RCC_APB4RSTR_DAC2RST_Msk
13999#define RCC_APB4RSTR_COMP12RST_Pos (14U)
14000#define RCC_APB4RSTR_COMP12RST_Msk (0x1UL << RCC_APB4RSTR_COMP12RST_Pos)
14001#define RCC_APB4RSTR_COMP12RST RCC_APB4RSTR_COMP12RST_Msk
14002#define RCC_APB4RSTR_VREFRST_Pos (15U)
14003#define RCC_APB4RSTR_VREFRST_Msk (0x1UL << RCC_APB4RSTR_VREFRST_Pos)
14004#define RCC_APB4RSTR_VREFRST RCC_APB4RSTR_VREFRST_Msk
14005
14006#define RCC_APB4RSTR_DTSRST_Pos (26U)
14007#define RCC_APB4RSTR_DTSRST_Msk (0x1UL << RCC_APB4RSTR_DTSRST_Pos)
14008#define RCC_APB4RSTR_DTSRST RCC_APB4RSTR_DTSRST_Msk
14009#define RCC_APB4RSTR_DFSDM2RST_Pos (27U)
14010#define RCC_APB4RSTR_DFSDM2RST_Msk (0x1UL << RCC_APB4RSTR_DFSDM2RST_Pos)
14011#define RCC_APB4RSTR_DFSDM2RST RCC_APB4RSTR_DFSDM2RST_Msk
14012
14013
14014/******************** Bit definition for RCC_SRDAMR register ********************/
14015#define RCC_SRDAMR_BDMA2AMEN_Pos (0U)
14016#define RCC_SRDAMR_BDMA2AMEN_Msk (0x1UL << RCC_SRDAMR_BDMA2AMEN_Pos)
14017#define RCC_SRDAMR_BDMA2AMEN RCC_SRDAMR_BDMA2AMEN_Msk
14018#define RCC_SRDAMR_GPIOAMEN_Pos (1U)
14019#define RCC_SRDAMR_GPIOAMEN_Msk (0x1UL << RCC_SRDAMR_GPIOAMEN_Pos)
14020#define RCC_SRDAMR_GPIOAMEN RCC_SRDAMR_GPIOAMEN_Msk
14021#define RCC_SRDAMR_LPUART1AMEN_Pos (3U)
14022#define RCC_SRDAMR_LPUART1AMEN_Msk (0x1UL << RCC_SRDAMR_LPUART1AMEN_Pos)
14023#define RCC_SRDAMR_LPUART1AMEN RCC_SRDAMR_LPUART1AMEN_Msk
14024#define RCC_SRDAMR_SPI6AMEN_Pos (5U)
14025#define RCC_SRDAMR_SPI6AMEN_Msk (0x1UL << RCC_SRDAMR_SPI6AMEN_Pos)
14026#define RCC_SRDAMR_SPI6AMEN RCC_SRDAMR_SPI6AMEN_Msk
14027#define RCC_SRDAMR_I2C4AMEN_Pos (7U)
14028#define RCC_SRDAMR_I2C4AMEN_Msk (0x1UL << RCC_SRDAMR_I2C4AMEN_Pos)
14029#define RCC_SRDAMR_I2C4AMEN RCC_SRDAMR_I2C4AMEN_Msk
14030#define RCC_SRDAMR_LPTIM2AMEN_Pos (9U)
14031#define RCC_SRDAMR_LPTIM2AMEN_Msk (0x1UL << RCC_SRDAMR_LPTIM2AMEN_Pos)
14032#define RCC_SRDAMR_LPTIM2AMEN RCC_SRDAMR_LPTIM2AMEN_Msk
14033#define RCC_SRDAMR_LPTIM3AMEN_Pos (10U)
14034#define RCC_SRDAMR_LPTIM3AMEN_Msk (0x1UL << RCC_SRDAMR_LPTIM3AMEN_Pos)
14035#define RCC_SRDAMR_LPTIM3AMEN RCC_SRDAMR_LPTIM3AMEN_Msk
14036#define RCC_SRDAMR_DAC2AMEN_Pos (13U)
14037#define RCC_SRDAMR_DAC2AMEN_Msk (0x1UL << RCC_SRDAMR_DAC2AMEN_Pos)
14038#define RCC_SRDAMR_DAC2AMEN RCC_SRDAMR_DAC2AMEN_Msk
14039#define RCC_SRDAMR_COMP12AMEN_Pos (14U)
14040#define RCC_SRDAMR_COMP12AMEN_Msk (0x1UL << RCC_SRDAMR_COMP12AMEN_Pos)
14041#define RCC_SRDAMR_COMP12AMEN RCC_SRDAMR_COMP12AMEN_Msk
14042#define RCC_SRDAMR_VREFAMEN_Pos (15U)
14043#define RCC_SRDAMR_VREFAMEN_Msk (0x1UL << RCC_SRDAMR_VREFAMEN_Pos)
14044#define RCC_SRDAMR_VREFAMEN RCC_SRDAMR_VREFAMEN_Msk
14045#define RCC_SRDAMR_RTCAMEN_Pos (16U)
14046#define RCC_SRDAMR_RTCAMEN_Msk (0x1UL << RCC_SRDAMR_RTCAMEN_Pos)
14047#define RCC_SRDAMR_RTCAMEN RCC_SRDAMR_RTCAMEN_Msk
14048#define RCC_SRDAMR_DTSAMEN_Pos (26U)
14049#define RCC_SRDAMR_DTSAMEN_Msk (0x1UL << RCC_SRDAMR_DTSAMEN_Pos)
14050#define RCC_SRDAMR_DTSAMEN RCC_SRDAMR_DTSAMEN_Msk
14051#define RCC_SRDAMR_DFSDM2AMEN_Pos (27U)
14052#define RCC_SRDAMR_DFSDM2AMEN_Msk (0x1UL << RCC_SRDAMR_DFSDM2AMEN_Pos)
14053#define RCC_SRDAMR_DFSDM2AMEN RCC_SRDAMR_DFSDM2AMEN_Msk
14054#define RCC_SRDAMR_BKPRAMAMEN_Pos (28U)
14055#define RCC_SRDAMR_BKPRAMAMEN_Msk (0x1UL << RCC_SRDAMR_BKPRAMAMEN_Pos)
14056#define RCC_SRDAMR_BKPRAMAMEN RCC_SRDAMR_BKPRAMAMEN_Msk
14057#define RCC_SRDAMR_SRDSRAMAMEN_Pos (29U)
14058#define RCC_SRDAMR_SRDSRAMAMEN_Msk (0x1UL << RCC_SRDAMR_SRDSRAMAMEN_Pos)
14059#define RCC_SRDAMR_SRDSRAMAMEN RCC_SRDAMR_SRDSRAMAMEN_Msk
14060/******************** Bit definition for RCC_CKGAENR register ********************/
14061#define RCC_CKGAENR_AXICKG_Pos (0U)
14062#define RCC_CKGAENR_AXICKG_Msk (0x1UL << RCC_CKGAENR_AXICKG_Pos)
14063#define RCC_CKGAENR_AXICKG RCC_CKGAENR_AXICKG_Msk
14064#define RCC_CKGAENR_AHBCKG_Pos (1U)
14065#define RCC_CKGAENR_AHBCKG_Msk (0x1UL << RCC_CKGAENR_AHBCKG_Pos)
14066#define RCC_CKGAENR_AHBCKG RCC_CKGAENR_AHBCKG_Msk
14067#define RCC_CKGAENR_CPUCKG_Pos (2U)
14068#define RCC_CKGAENR_CPUCKG_Msk (0x1UL << RCC_CKGAENR_CPUCKG_Pos)
14069#define RCC_CKGAENR_CPUCKG RCC_CKGAENR_CPUCKG_Msk
14070#define RCC_CKGAENR_SDMMCCKG_Pos (3U)
14071#define RCC_CKGAENR_SDMMCCKG_Msk (0x1UL << RCC_CKGAENR_SDMMCCKG_Pos)
14072#define RCC_CKGAENR_SDMMCCKG RCC_CKGAENR_SDMMCCKG_Msk
14073#define RCC_CKGAENR_MDMACKG_Pos (4U)
14074#define RCC_CKGAENR_MDMACKG_Msk (0x1UL << RCC_CKGAENR_MDMACKG_Pos)
14075#define RCC_CKGAENR_MDMACKG RCC_CKGAENR_MDMACKG_Msk
14076#define RCC_CKGAENR_DMA2DCKG_Pos (5U)
14077#define RCC_CKGAENR_DMA2DCKG_Msk (0x1UL << RCC_CKGAENR_DMA2DCKG_Pos)
14078#define RCC_CKGAENR_DMA2DCKG RCC_CKGAENR_DMA2DCKG_Msk
14079#define RCC_CKGAENR_LTDCCKG_Pos (6U)
14080#define RCC_CKGAENR_LTDCCKG_Msk (0x1UL << RCC_CKGAENR_LTDCCKG_Pos)
14081#define RCC_CKGAENR_LTDCCKG RCC_CKGAENR_LTDCCKG_Msk
14082#define RCC_CKGAENR_GFXMMUMCKG_Pos (7U)
14083#define RCC_CKGAENR_GFXMMUMCKG_Msk (0x1UL << RCC_CKGAENR_GFXMMUMCKG_Pos)
14084#define RCC_CKGAENR_GFXMMUMCKG RCC_CKGAENR_GFXMMUMCKG_Msk
14085#define RCC_CKGAENR_AHB12CKG_Pos (8U)
14086#define RCC_CKGAENR_AHB12CKG_Msk (0x1UL << RCC_CKGAENR_AHB12CKG_Pos)
14087#define RCC_CKGAENR_AHB12CKG RCC_CKGAENR_AHB12CKG_Msk
14088#define RCC_CKGAENR_AHB34CKG_Pos (9U)
14089#define RCC_CKGAENR_AHB34CKG_Msk (0x1UL << RCC_CKGAENR_AHB34CKG_Pos)
14090#define RCC_CKGAENR_AHB34CKG RCC_CKGAENR_AHB34CKG_Msk
14091#define RCC_CKGAENR_FLIFTCKG_Pos (10U)
14092#define RCC_CKGAENR_FLIFTCKG_Msk (0x1UL << RCC_CKGAENR_FLIFTCKG_Pos)
14093#define RCC_CKGAENR_FLIFTCKG RCC_CKGAENR_FLIFTCKG_Msk
14094#define RCC_CKGAENR_OCTOSPI2CKG_Pos (11U)
14095#define RCC_CKGAENR_OCTOSPI2CKG_Msk (0x1UL << RCC_CKGAENR_OCTOSPI2CKG_Pos)
14096#define RCC_CKGAENR_OCTOSPI2CKG RCC_CKGAENR_OCTOSPI2CKG_Msk
14097#define RCC_CKGAENR_FMCCKG_Pos (12U)
14098#define RCC_CKGAENR_FMCCKG_Msk (0x1UL << RCC_CKGAENR_FMCCKG_Pos)
14099#define RCC_CKGAENR_FMCCKG RCC_CKGAENR_FMCCKG_Msk
14100#define RCC_CKGAENR_OCTOSPI1CKG_Pos (13U)
14101#define RCC_CKGAENR_OCTOSPI1CKG_Msk (0x1UL << RCC_CKGAENR_OCTOSPI1CKG_Pos)
14102#define RCC_CKGAENR_OCTOSPI1CKG RCC_CKGAENR_OCTOSPI1CKG_Msk
14103#define RCC_CKGAENR_AXIRAM1CKG_Pos (14U)
14104#define RCC_CKGAENR_AXIRAM1CKG_Msk (0x1UL << RCC_CKGAENR_AXIRAM1CKG_Pos)
14105#define RCC_CKGAENR_AXIRAM1CKG RCC_CKGAENR_AXIRAM1CKG_Msk
14106#define RCC_CKGAENR_AXIRAM2CKG_Pos (15U)
14107#define RCC_CKGAENR_AXIRAM2CKG_Msk (0x1UL << RCC_CKGAENR_AXIRAM2CKG_Pos)
14108#define RCC_CKGAENR_AXIRAM2CKG RCC_CKGAENR_AXIRAM2CKG_Msk
14109#define RCC_CKGAENR_AXIRAM3CKG_Pos (16U)
14110#define RCC_CKGAENR_AXIRAM3CKG_Msk (0x1UL << RCC_CKGAENR_AXIRAM3CKG_Pos)
14111#define RCC_CKGAENR_AXIRAM3CKG RCC_CKGAENR_AXIRAM3CKG_Msk
14112#define RCC_CKGAENR_GFXMMUSCKG_Pos (17U)
14113#define RCC_CKGAENR_GFXMMUSCKG_Msk (0x1UL << RCC_CKGAENR_GFXMMUSCKG_Pos)
14114#define RCC_CKGAENR_GFXMMUSCKG RCC_CKGAENR_GFXMMUSCKG_Msk
14115#define RCC_CKGAENR_ECCRAMCKG_Pos (29U)
14116#define RCC_CKGAENR_ECCRAMCKG_Msk (0x1UL << RCC_CKGAENR_ECCRAMCKG_Pos)
14117#define RCC_CKGAENR_ECCRAMCKG RCC_CKGAENR_ECCRAMCKG_Msk
14118#define RCC_CKGAENR_EXTICKG_Pos (30U)
14119#define RCC_CKGAENR_EXTICKG_Msk (0x1UL << RCC_CKGAENR_EXTICKG_Pos)
14120#define RCC_CKGAENR_EXTICKG RCC_CKGAENR_EXTICKG_Msk
14121#define RCC_CKGAENR_JTAGCKG_Pos (31U)
14122#define RCC_CKGAENR_JTAGCKG_Msk (0x1UL << RCC_CKGAENR_JTAGCKG_Pos)
14123#define RCC_CKGAENR_JTAGCKG RCC_CKGAENR_JTAGCKG_Msk
14124/******************** Bit definition for RCC_AHB3LPENR register **************/
14125#define RCC_AHB3LPENR_MDMALPEN_Pos (0U)
14126#define RCC_AHB3LPENR_MDMALPEN_Msk (0x1UL << RCC_AHB3LPENR_MDMALPEN_Pos)
14127#define RCC_AHB3LPENR_MDMALPEN RCC_AHB3LPENR_MDMALPEN_Msk
14128#define RCC_AHB3LPENR_DMA2DLPEN_Pos (4U)
14129#define RCC_AHB3LPENR_DMA2DLPEN_Msk (0x1UL << RCC_AHB3LPENR_DMA2DLPEN_Pos)
14130#define RCC_AHB3LPENR_DMA2DLPEN RCC_AHB3LPENR_DMA2DLPEN_Msk
14131#define RCC_AHB3LPENR_JPGDECLPEN_Pos (5U)
14132#define RCC_AHB3LPENR_JPGDECLPEN_Msk (0x1UL << RCC_AHB3LPENR_JPGDECLPEN_Pos)
14133#define RCC_AHB3LPENR_JPGDECLPEN RCC_AHB3LPENR_JPGDECLPEN_Msk
14134#define RCC_AHB3LPENR_FLASHLPEN_Pos (8U)
14135#define RCC_AHB3LPENR_FLASHLPEN_Msk (0x1UL << RCC_AHB3LPENR_FLASHLPEN_Pos)
14136#define RCC_AHB3LPENR_FLASHLPEN RCC_AHB3LPENR_FLASHLPEN_Msk
14137#define RCC_AHB3LPENR_FMCLPEN_Pos (12U)
14138#define RCC_AHB3LPENR_FMCLPEN_Msk (0x1UL << RCC_AHB3LPENR_FMCLPEN_Pos)
14139#define RCC_AHB3LPENR_FMCLPEN RCC_AHB3LPENR_FMCLPEN_Msk
14140#define RCC_AHB3LPENR_OSPI1LPEN_Pos (14U)
14141#define RCC_AHB3LPENR_OSPI1LPEN_Msk (0x1UL << RCC_AHB3LPENR_OSPI1LPEN_Pos)
14142#define RCC_AHB3LPENR_OSPI1LPEN RCC_AHB3LPENR_OSPI1LPEN_Msk
14143#define RCC_AHB3LPENR_SDMMC1LPEN_Pos (16U)
14144#define RCC_AHB3LPENR_SDMMC1LPEN_Msk (0x1UL << RCC_AHB3LPENR_SDMMC1LPEN_Pos)
14145#define RCC_AHB3LPENR_SDMMC1LPEN RCC_AHB3LPENR_SDMMC1LPEN_Msk
14146#define RCC_AHB3LPENR_OSPI2LPEN_Pos (19U)
14147#define RCC_AHB3LPENR_OSPI2LPEN_Msk (0x1UL << RCC_AHB3LPENR_OSPI2LPEN_Pos)
14148#define RCC_AHB3LPENR_OSPI2LPEN RCC_AHB3LPENR_OSPI2LPEN_Msk
14149#define RCC_AHB3LPENR_IOMNGRLPEN_Pos (21U)
14150#define RCC_AHB3LPENR_IOMNGRLPEN_Msk (0x1UL << RCC_AHB3LPENR_IOMNGRLPEN_Pos)
14151#define RCC_AHB3LPENR_IOMNGRLPEN RCC_AHB3LPENR_IOMNGRLPEN_Msk
14152#define RCC_AHB3LPENR_GFXMMULPEN_Pos (24U)
14153#define RCC_AHB3LPENR_GFXMMULPEN_Msk (0x1UL << RCC_AHB3LPENR_GFXMMULPEN_Pos)
14154#define RCC_AHB3LPENR_GFXMMULPEN RCC_AHB3LPENR_GFXMMULPEN_Msk
14155#define RCC_AHB3LPENR_AXISRAM2LPEN_Pos (26U)
14156#define RCC_AHB3LPENR_AXISRAM2LPEN_Msk (0x1UL << RCC_AHB3LPENR_AXISRAM2LPEN_Pos)
14157#define RCC_AHB3LPENR_AXISRAM2LPEN RCC_AHB3LPENR_AXISRAM2LPEN_Msk
14158#define RCC_AHB3LPENR_AXISRAM3LPEN_Pos (27U)
14159#define RCC_AHB3LPENR_AXISRAM3LPEN_Msk (0x1UL << RCC_AHB3LPENR_AXISRAM3LPEN_Pos)
14160#define RCC_AHB3LPENR_AXISRAM3LPEN RCC_AHB3LPENR_AXISRAM3LPEN_Msk
14161#define RCC_AHB3LPENR_DTCM1LPEN_Pos (28U)
14162#define RCC_AHB3LPENR_DTCM1LPEN_Msk (0x1UL << RCC_AHB3LPENR_DTCM1LPEN_Pos)
14163#define RCC_AHB3LPENR_DTCM1LPEN RCC_AHB3LPENR_DTCM1LPEN_Msk
14164#define RCC_AHB3LPENR_DTCM2LPEN_Pos (29U)
14165#define RCC_AHB3LPENR_DTCM2LPEN_Msk (0x1UL << RCC_AHB3LPENR_DTCM2LPEN_Pos)
14166#define RCC_AHB3LPENR_DTCM2LPEN RCC_AHB3LPENR_DTCM2LPEN_Msk
14167#define RCC_AHB3LPENR_ITCMLPEN_Pos (30U)
14168#define RCC_AHB3LPENR_ITCMLPEN_Msk (0x1UL << RCC_AHB3LPENR_ITCMLPEN_Pos)
14169#define RCC_AHB3LPENR_ITCMLPEN RCC_AHB3LPENR_ITCMLPEN_Msk
14170#define RCC_AHB3LPENR_AXISRAM1LPEN_Pos (31U)
14171#define RCC_AHB3LPENR_AXISRAM1LPEN_Msk (0x1UL << RCC_AHB3LPENR_AXISRAM1LPEN_Pos)
14172#define RCC_AHB3LPENR_AXISRAM1LPEN RCC_AHB3LPENR_AXISRAM1LPEN_Msk
14173
14174
14175/* Legacy define */
14176#define RCC_AHB3LPENR_AXISRAMLPEN_Pos RCC_AHB3LPENR_AXISRAM1LPEN_Pos
14177#define RCC_AHB3LPENR_AXISRAMLPEN_Msk RCC_AHB3LPENR_AXISRAM1LPEN_Msk
14178#define RCC_AHB3LPENR_AXISRAMLPEN RCC_AHB3LPENR_AXISRAM1LPEN
14179/******************** Bit definition for RCC_AHB1LPENR register ***************/
14180#define RCC_AHB1LPENR_DMA1LPEN_Pos (0U)
14181#define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA1LPEN_Pos)
14182#define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk
14183#define RCC_AHB1LPENR_DMA2LPEN_Pos (1U)
14184#define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA2LPEN_Pos)
14185#define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk
14186#define RCC_AHB1LPENR_ADC12LPEN_Pos (5U)
14187#define RCC_AHB1LPENR_ADC12LPEN_Msk (0x1UL << RCC_AHB1LPENR_ADC12LPEN_Pos)
14188#define RCC_AHB1LPENR_ADC12LPEN RCC_AHB1LPENR_ADC12LPEN_Msk
14189#define RCC_AHB1LPENR_CRCLPEN_Pos (9U)
14190#define RCC_AHB1LPENR_CRCLPEN_Msk (0x1UL << RCC_AHB1LPENR_CRCLPEN_Pos)
14191#define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk
14192#define RCC_AHB1LPENR_USB1OTGHSLPEN_Pos (25U)
14193#define RCC_AHB1LPENR_USB1OTGHSLPEN_Msk (0x1UL << RCC_AHB1LPENR_USB1OTGHSLPEN_Pos)
14194#define RCC_AHB1LPENR_USB1OTGHSLPEN RCC_AHB1LPENR_USB1OTGHSLPEN_Msk
14195#define RCC_AHB1LPENR_USB1OTGHSULPILPEN_Pos (26U)
14196#define RCC_AHB1LPENR_USB1OTGHSULPILPEN_Msk (0x1UL << RCC_AHB1LPENR_USB1OTGHSULPILPEN_Pos)
14197#define RCC_AHB1LPENR_USB1OTGHSULPILPEN RCC_AHB1LPENR_USB1OTGHSULPILPEN_Msk
14198
14199/******************** Bit definition for RCC_AHB2LPENR register ***************/
14200#define RCC_AHB2LPENR_DCMI_PSSILPEN_Pos (0U)
14201#define RCC_AHB2LPENR_DCMI_PSSILPEN_Msk (0x1UL << RCC_AHB2LPENR_DCMI_PSSILPEN_Pos)
14202#define RCC_AHB2LPENR_DCMI_PSSILPEN RCC_AHB2LPENR_DCMI_PSSILPEN_Msk
14203#define RCC_AHB2LPENR_RNGLPEN_Pos (6U)
14204#define RCC_AHB2LPENR_RNGLPEN_Msk (0x1UL << RCC_AHB2LPENR_RNGLPEN_Pos)
14205#define RCC_AHB2LPENR_RNGLPEN RCC_AHB2LPENR_RNGLPEN_Msk
14206#define RCC_AHB2LPENR_SDMMC2LPEN_Pos (9U)
14207#define RCC_AHB2LPENR_SDMMC2LPEN_Msk (0x1UL << RCC_AHB2LPENR_SDMMC2LPEN_Pos)
14208#define RCC_AHB2LPENR_SDMMC2LPEN RCC_AHB2LPENR_SDMMC2LPEN_Msk
14209#define RCC_AHB2LPENR_BDMA1LPEN_Pos (11U)
14210#define RCC_AHB2LPENR_BDMA1LPEN_Msk (0x1UL << RCC_AHB2LPENR_BDMA1LPEN_Pos)
14211#define RCC_AHB2LPENR_BDMA1LPEN RCC_AHB2LPENR_BDMA1LPEN_Msk
14212#define RCC_AHB2LPENR_AHBSRAM1LPEN_Pos (29U)
14213#define RCC_AHB2LPENR_AHBSRAM1LPEN_Msk (0x1UL << RCC_AHB2LPENR_AHBSRAM1LPEN_Pos)
14214#define RCC_AHB2LPENR_AHBSRAM1LPEN RCC_AHB2LPENR_AHBSRAM1LPEN_Msk
14215#define RCC_AHB2LPENR_AHBSRAM2LPEN_Pos (30U)
14216#define RCC_AHB2LPENR_AHBSRAM2LPEN_Msk (0x1UL << RCC_AHB2LPENR_AHBSRAM2LPEN_Pos)
14217#define RCC_AHB2LPENR_AHBSRAM2LPEN RCC_AHB2LPENR_AHBSRAM2LPEN_Msk
14218
14219/* Legacy define */
14220#define RCC_AHB2LPENR_DFSDMDMALPEN_Pos RCC_AHB2LPENR_BDMA1LPEN_Pos
14221#define RCC_AHB2LPENR_DFSDMDMALPEN_Msk RCC_AHB2LPENR_BDMA1LPEN_Msk
14222#define RCC_AHB2LPENR_DFSDMDMALPEN RCC_AHB2LPENR_BDMA1LPEN
14223#define RCC_AHB2LPENR_DCMILPEN_Pos RCC_AHB2LPENR_DCMI_PSSILPEN_Pos
14224#define RCC_AHB2LPENR_DCMILPEN_Msk RCC_AHB2LPENR_DCMI_PSSILPEN_Msk
14225#define RCC_AHB2LPENR_DCMILPEN RCC_AHB2LPENR_DCMI_PSSILPEN
14226
14227/******************** Bit definition for RCC_AHB4LPENR register ******************/
14228#define RCC_AHB4LPENR_GPIOALPEN_Pos (0U)
14229#define RCC_AHB4LPENR_GPIOALPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOALPEN_Pos)
14230#define RCC_AHB4LPENR_GPIOALPEN RCC_AHB4LPENR_GPIOALPEN_Msk
14231#define RCC_AHB4LPENR_GPIOBLPEN_Pos (1U)
14232#define RCC_AHB4LPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOBLPEN_Pos)
14233#define RCC_AHB4LPENR_GPIOBLPEN RCC_AHB4LPENR_GPIOBLPEN_Msk
14234#define RCC_AHB4LPENR_GPIOCLPEN_Pos (2U)
14235#define RCC_AHB4LPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOCLPEN_Pos)
14236#define RCC_AHB4LPENR_GPIOCLPEN RCC_AHB4LPENR_GPIOCLPEN_Msk
14237#define RCC_AHB4LPENR_GPIODLPEN_Pos (3U)
14238#define RCC_AHB4LPENR_GPIODLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIODLPEN_Pos)
14239#define RCC_AHB4LPENR_GPIODLPEN RCC_AHB4LPENR_GPIODLPEN_Msk
14240#define RCC_AHB4LPENR_GPIOELPEN_Pos (4U)
14241#define RCC_AHB4LPENR_GPIOELPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOELPEN_Pos)
14242#define RCC_AHB4LPENR_GPIOELPEN RCC_AHB4LPENR_GPIOELPEN_Msk
14243#define RCC_AHB4LPENR_GPIOFLPEN_Pos (5U)
14244#define RCC_AHB4LPENR_GPIOFLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOFLPEN_Pos)
14245#define RCC_AHB4LPENR_GPIOFLPEN RCC_AHB4LPENR_GPIOFLPEN_Msk
14246#define RCC_AHB4LPENR_GPIOGLPEN_Pos (6U)
14247#define RCC_AHB4LPENR_GPIOGLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOGLPEN_Pos)
14248#define RCC_AHB4LPENR_GPIOGLPEN RCC_AHB4LPENR_GPIOGLPEN_Msk
14249#define RCC_AHB4LPENR_GPIOHLPEN_Pos (7U)
14250#define RCC_AHB4LPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOHLPEN_Pos)
14251#define RCC_AHB4LPENR_GPIOHLPEN RCC_AHB4LPENR_GPIOHLPEN_Msk
14252#define RCC_AHB4LPENR_GPIOILPEN_Pos (8U)
14253#define RCC_AHB4LPENR_GPIOILPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOILPEN_Pos)
14254#define RCC_AHB4LPENR_GPIOILPEN RCC_AHB4LPENR_GPIOILPEN_Msk
14255#define RCC_AHB4LPENR_GPIOJLPEN_Pos (9U)
14256#define RCC_AHB4LPENR_GPIOJLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOJLPEN_Pos)
14257#define RCC_AHB4LPENR_GPIOJLPEN RCC_AHB4LPENR_GPIOJLPEN_Msk
14258#define RCC_AHB4LPENR_GPIOKLPEN_Pos (10U)
14259#define RCC_AHB4LPENR_GPIOKLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOKLPEN_Pos)
14260#define RCC_AHB4LPENR_GPIOKLPEN RCC_AHB4LPENR_GPIOKLPEN_Msk
14261#define RCC_AHB4LPENR_BDMA2LPEN_Pos (21U)
14262#define RCC_AHB4LPENR_BDMA2LPEN_Msk (0x1UL << RCC_AHB4LPENR_BDMA2LPEN_Pos)
14263#define RCC_AHB4LPENR_BDMA2LPEN RCC_AHB4LPENR_BDMA2LPEN_Msk
14264#define RCC_AHB4LPENR_BKPRAMLPEN_Pos (28U)
14265#define RCC_AHB4LPENR_BKPRAMLPEN_Msk (0x1UL << RCC_AHB4LPENR_BKPRAMLPEN_Pos)
14266#define RCC_AHB4LPENR_BKPRAMLPEN RCC_AHB4LPENR_BKPRAMLPEN_Msk
14267#define RCC_AHB4LPENR_SRDSRAMLPEN_Pos (29U)
14268#define RCC_AHB4LPENR_SRDSRAMLPEN_Msk (0x1UL << RCC_AHB4LPENR_SRDSRAMLPEN_Pos)
14269#define RCC_AHB4LPENR_SRDSRAMLPEN RCC_AHB4LPENR_SRDSRAMLPEN_Msk
14270
14271/******************** Bit definition for RCC_APB3LPENR register ******************/
14272#define RCC_APB3LPENR_LTDCLPEN_Pos (3U)
14273#define RCC_APB3LPENR_LTDCLPEN_Msk (0x1UL << RCC_APB3LPENR_LTDCLPEN_Pos)
14274#define RCC_APB3LPENR_LTDCLPEN RCC_APB3LPENR_LTDCLPEN_Msk
14275#define RCC_APB3LPENR_WWDGLPEN_Pos (6U)
14276#define RCC_APB3LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB3LPENR_WWDGLPEN_Pos)
14277#define RCC_APB3LPENR_WWDGLPEN RCC_APB3LPENR_WWDGLPEN_Msk
14278
14279/* Legacy define */
14280#define RCC_APB3LPENR_WWDG1LPEN_Pos RCC_APB3LPENR_WWDGLPEN_Pos
14281#define RCC_APB3LPENR_WWDG1LPEN_Msk RCC_APB3LPENR_WWDGLPEN_Msk
14282#define RCC_APB3LPENR_WWDG1LPEN RCC_APB3LPENR_WWDGLPEN
14283/******************** Bit definition for RCC_APB1LLPENR register ******************/
14284
14285#define RCC_APB1LLPENR_TIM2LPEN_Pos (0U)
14286#define RCC_APB1LLPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM2LPEN_Pos)
14287#define RCC_APB1LLPENR_TIM2LPEN RCC_APB1LLPENR_TIM2LPEN_Msk
14288#define RCC_APB1LLPENR_TIM3LPEN_Pos (1U)
14289#define RCC_APB1LLPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM3LPEN_Pos)
14290#define RCC_APB1LLPENR_TIM3LPEN RCC_APB1LLPENR_TIM3LPEN_Msk
14291#define RCC_APB1LLPENR_TIM4LPEN_Pos (2U)
14292#define RCC_APB1LLPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM4LPEN_Pos)
14293#define RCC_APB1LLPENR_TIM4LPEN RCC_APB1LLPENR_TIM4LPEN_Msk
14294#define RCC_APB1LLPENR_TIM5LPEN_Pos (3U)
14295#define RCC_APB1LLPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM5LPEN_Pos)
14296#define RCC_APB1LLPENR_TIM5LPEN RCC_APB1LLPENR_TIM5LPEN_Msk
14297#define RCC_APB1LLPENR_TIM6LPEN_Pos (4U)
14298#define RCC_APB1LLPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM6LPEN_Pos)
14299#define RCC_APB1LLPENR_TIM6LPEN RCC_APB1LLPENR_TIM6LPEN_Msk
14300#define RCC_APB1LLPENR_TIM7LPEN_Pos (5U)
14301#define RCC_APB1LLPENR_TIM7LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM7LPEN_Pos)
14302#define RCC_APB1LLPENR_TIM7LPEN RCC_APB1LLPENR_TIM7LPEN_Msk
14303#define RCC_APB1LLPENR_TIM12LPEN_Pos (6U)
14304#define RCC_APB1LLPENR_TIM12LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM12LPEN_Pos)
14305#define RCC_APB1LLPENR_TIM12LPEN RCC_APB1LLPENR_TIM12LPEN_Msk
14306#define RCC_APB1LLPENR_TIM13LPEN_Pos (7U)
14307#define RCC_APB1LLPENR_TIM13LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM13LPEN_Pos)
14308#define RCC_APB1LLPENR_TIM13LPEN RCC_APB1LLPENR_TIM13LPEN_Msk
14309#define RCC_APB1LLPENR_TIM14LPEN_Pos (8U)
14310#define RCC_APB1LLPENR_TIM14LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM14LPEN_Pos)
14311#define RCC_APB1LLPENR_TIM14LPEN RCC_APB1LLPENR_TIM14LPEN_Msk
14312#define RCC_APB1LLPENR_LPTIM1LPEN_Pos (9U)
14313#define RCC_APB1LLPENR_LPTIM1LPEN_Msk (0x1UL << RCC_APB1LLPENR_LPTIM1LPEN_Pos)
14314#define RCC_APB1LLPENR_LPTIM1LPEN RCC_APB1LLPENR_LPTIM1LPEN_Msk
14315
14316
14317#define RCC_APB1LLPENR_SPI2LPEN_Pos (14U)
14318#define RCC_APB1LLPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LLPENR_SPI2LPEN_Pos)
14319#define RCC_APB1LLPENR_SPI2LPEN RCC_APB1LLPENR_SPI2LPEN_Msk
14320#define RCC_APB1LLPENR_SPI3LPEN_Pos (15U)
14321#define RCC_APB1LLPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LLPENR_SPI3LPEN_Pos)
14322#define RCC_APB1LLPENR_SPI3LPEN RCC_APB1LLPENR_SPI3LPEN_Msk
14323#define RCC_APB1LLPENR_SPDIFRXLPEN_Pos (16U)
14324#define RCC_APB1LLPENR_SPDIFRXLPEN_Msk (0x1UL << RCC_APB1LLPENR_SPDIFRXLPEN_Pos)
14325#define RCC_APB1LLPENR_SPDIFRXLPEN RCC_APB1LLPENR_SPDIFRXLPEN_Msk
14326#define RCC_APB1LLPENR_USART2LPEN_Pos (17U)
14327#define RCC_APB1LLPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LLPENR_USART2LPEN_Pos)
14328#define RCC_APB1LLPENR_USART2LPEN RCC_APB1LLPENR_USART2LPEN_Msk
14329#define RCC_APB1LLPENR_USART3LPEN_Pos (18U)
14330#define RCC_APB1LLPENR_USART3LPEN_Msk (0x1UL << RCC_APB1LLPENR_USART3LPEN_Pos)
14331#define RCC_APB1LLPENR_USART3LPEN RCC_APB1LLPENR_USART3LPEN_Msk
14332#define RCC_APB1LLPENR_UART4LPEN_Pos (19U)
14333#define RCC_APB1LLPENR_UART4LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART4LPEN_Pos)
14334#define RCC_APB1LLPENR_UART4LPEN RCC_APB1LLPENR_UART4LPEN_Msk
14335#define RCC_APB1LLPENR_UART5LPEN_Pos (20U)
14336#define RCC_APB1LLPENR_UART5LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART5LPEN_Pos)
14337#define RCC_APB1LLPENR_UART5LPEN RCC_APB1LLPENR_UART5LPEN_Msk
14338#define RCC_APB1LLPENR_I2C1LPEN_Pos (21U)
14339#define RCC_APB1LLPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C1LPEN_Pos)
14340#define RCC_APB1LLPENR_I2C1LPEN RCC_APB1LLPENR_I2C1LPEN_Msk
14341#define RCC_APB1LLPENR_I2C2LPEN_Pos (22U)
14342#define RCC_APB1LLPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C2LPEN_Pos)
14343#define RCC_APB1LLPENR_I2C2LPEN RCC_APB1LLPENR_I2C2LPEN_Msk
14344#define RCC_APB1LLPENR_I2C3LPEN_Pos (23U)
14345#define RCC_APB1LLPENR_I2C3LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C3LPEN_Pos)
14346#define RCC_APB1LLPENR_I2C3LPEN RCC_APB1LLPENR_I2C3LPEN_Msk
14347#define RCC_APB1LLPENR_CECLPEN_Pos (27U)
14348#define RCC_APB1LLPENR_CECLPEN_Msk (0x1UL << RCC_APB1LLPENR_CECLPEN_Pos)
14349#define RCC_APB1LLPENR_CECLPEN RCC_APB1LLPENR_CECLPEN_Msk
14350#define RCC_APB1LLPENR_DAC12LPEN_Pos (29U)
14351#define RCC_APB1LLPENR_DAC12LPEN_Msk (0x1UL << RCC_APB1LLPENR_DAC12LPEN_Pos)
14352#define RCC_APB1LLPENR_DAC12LPEN RCC_APB1LLPENR_DAC12LPEN_Msk
14353#define RCC_APB1LLPENR_UART7LPEN_Pos (30U)
14354#define RCC_APB1LLPENR_UART7LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART7LPEN_Pos)
14355#define RCC_APB1LLPENR_UART7LPEN RCC_APB1LLPENR_UART7LPEN_Msk
14356#define RCC_APB1LLPENR_UART8LPEN_Pos (31U)
14357#define RCC_APB1LLPENR_UART8LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART8LPEN_Pos)
14358#define RCC_APB1LLPENR_UART8LPEN RCC_APB1LLPENR_UART8LPEN_Msk
14359
14360/* Legacy define */
14361#define RCC_APB1LLPENR_HDMICECEN_Pos RCC_APB1LLPENR_CECLPEN_Pos
14362#define RCC_APB1LLPENR_HDMICECEN_Msk RCC_APB1LLPENR_CECLPEN_Msk
14363#define RCC_APB1LLPENR_HDMICECEN RCC_APB1LLPENR_CECLPEN
14364/******************** Bit definition for RCC_APB1HLPENR register ******************/
14365#define RCC_APB1HLPENR_CRSLPEN_Pos (1U)
14366#define RCC_APB1HLPENR_CRSLPEN_Msk (0x1UL << RCC_APB1HLPENR_CRSLPEN_Pos)
14367#define RCC_APB1HLPENR_CRSLPEN RCC_APB1HLPENR_CRSLPEN_Msk
14368#define RCC_APB1HLPENR_SWPMILPEN_Pos (2U)
14369#define RCC_APB1HLPENR_SWPMILPEN_Msk (0x1UL << RCC_APB1HLPENR_SWPMILPEN_Pos)
14370#define RCC_APB1HLPENR_SWPMILPEN RCC_APB1HLPENR_SWPMILPEN_Msk
14371#define RCC_APB1HLPENR_OPAMPLPEN_Pos (4U)
14372#define RCC_APB1HLPENR_OPAMPLPEN_Msk (0x1UL << RCC_APB1HLPENR_OPAMPLPEN_Pos)
14373#define RCC_APB1HLPENR_OPAMPLPEN RCC_APB1HLPENR_OPAMPLPEN_Msk
14374#define RCC_APB1HLPENR_MDIOSLPEN_Pos (5U)
14375#define RCC_APB1HLPENR_MDIOSLPEN_Msk (0x1UL << RCC_APB1HLPENR_MDIOSLPEN_Pos)
14376#define RCC_APB1HLPENR_MDIOSLPEN RCC_APB1HLPENR_MDIOSLPEN_Msk
14377#define RCC_APB1HLPENR_FDCANLPEN_Pos (8U)
14378#define RCC_APB1HLPENR_FDCANLPEN_Msk (0x1UL << RCC_APB1HLPENR_FDCANLPEN_Pos)
14379#define RCC_APB1HLPENR_FDCANLPEN RCC_APB1HLPENR_FDCANLPEN_Msk
14380
14381/******************** Bit definition for RCC_APB2LPENR register ******************/
14382#define RCC_APB2LPENR_TIM1LPEN_Pos (0U)
14383#define RCC_APB2LPENR_TIM1LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM1LPEN_Pos)
14384#define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk
14385#define RCC_APB2LPENR_TIM8LPEN_Pos (1U)
14386#define RCC_APB2LPENR_TIM8LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM8LPEN_Pos)
14387#define RCC_APB2LPENR_TIM8LPEN RCC_APB2LPENR_TIM8LPEN_Msk
14388#define RCC_APB2LPENR_USART1LPEN_Pos (4U)
14389#define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos)
14390#define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk
14391#define RCC_APB2LPENR_USART6LPEN_Pos (5U)
14392#define RCC_APB2LPENR_USART6LPEN_Msk (0x1UL << RCC_APB2LPENR_USART6LPEN_Pos)
14393#define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk
14394#define RCC_APB2LPENR_UART9LPEN_Pos (6U)
14395#define RCC_APB2LPENR_UART9LPEN_Msk (0x1UL << RCC_APB2LPENR_UART9LPEN_Pos)
14396#define RCC_APB2LPENR_UART9LPEN RCC_APB2LPENR_UART9LPEN_Msk
14397#define RCC_APB2LPENR_USART10LPEN_Pos (7U)
14398#define RCC_APB2LPENR_USART10LPEN_Msk (0x1UL << RCC_APB2LPENR_USART10LPEN_Pos)
14399#define RCC_APB2LPENR_USART10LPEN RCC_APB2LPENR_USART10LPEN_Msk
14400#define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
14401#define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos)
14402#define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk
14403#define RCC_APB2LPENR_SPI4LPEN_Pos (13U)
14404#define RCC_APB2LPENR_SPI4LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI4LPEN_Pos)
14405#define RCC_APB2LPENR_SPI4LPEN RCC_APB2LPENR_SPI4LPEN_Msk
14406#define RCC_APB2LPENR_TIM15LPEN_Pos (16U)
14407#define RCC_APB2LPENR_TIM15LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM15LPEN_Pos)
14408#define RCC_APB2LPENR_TIM15LPEN RCC_APB2LPENR_TIM15LPEN_Msk
14409#define RCC_APB2LPENR_TIM16LPEN_Pos (17U)
14410#define RCC_APB2LPENR_TIM16LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM16LPEN_Pos)
14411#define RCC_APB2LPENR_TIM16LPEN RCC_APB2LPENR_TIM16LPEN_Msk
14412#define RCC_APB2LPENR_TIM17LPEN_Pos (18U)
14413#define RCC_APB2LPENR_TIM17LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM17LPEN_Pos)
14414#define RCC_APB2LPENR_TIM17LPEN RCC_APB2LPENR_TIM17LPEN_Msk
14415#define RCC_APB2LPENR_SPI5LPEN_Pos (20U)
14416#define RCC_APB2LPENR_SPI5LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI5LPEN_Pos)
14417#define RCC_APB2LPENR_SPI5LPEN RCC_APB2LPENR_SPI5LPEN_Msk
14418#define RCC_APB2LPENR_SAI1LPEN_Pos (22U)
14419#define RCC_APB2LPENR_SAI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SAI1LPEN_Pos)
14420#define RCC_APB2LPENR_SAI1LPEN RCC_APB2LPENR_SAI1LPEN_Msk
14421#define RCC_APB2LPENR_SAI2LPEN_Pos (23U)
14422#define RCC_APB2LPENR_SAI2LPEN_Msk (0x1UL << RCC_APB2LPENR_SAI2LPEN_Pos)
14423#define RCC_APB2LPENR_SAI2LPEN RCC_APB2LPENR_SAI2LPEN_Msk
14424#define RCC_APB2LPENR_DFSDM1LPEN_Pos (30U)
14425#define RCC_APB2LPENR_DFSDM1LPEN_Msk (0x1UL << RCC_APB2LPENR_DFSDM1LPEN_Pos)
14426#define RCC_APB2LPENR_DFSDM1LPEN RCC_APB2LPENR_DFSDM1LPEN_Msk
14427
14428/******************** Bit definition for RCC_APB4LPENR register ******************/
14429#define RCC_APB4LPENR_SYSCFGLPEN_Pos (1U)
14430#define RCC_APB4LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB4LPENR_SYSCFGLPEN_Pos)
14431#define RCC_APB4LPENR_SYSCFGLPEN RCC_APB4LPENR_SYSCFGLPEN_Msk
14432#define RCC_APB4LPENR_LPUART1LPEN_Pos (3U)
14433#define RCC_APB4LPENR_LPUART1LPEN_Msk (0x1UL << RCC_APB4LPENR_LPUART1LPEN_Pos)
14434#define RCC_APB4LPENR_LPUART1LPEN RCC_APB4LPENR_LPUART1LPEN_Msk
14435#define RCC_APB4LPENR_SPI6LPEN_Pos (5U)
14436#define RCC_APB4LPENR_SPI6LPEN_Msk (0x1UL << RCC_APB4LPENR_SPI6LPEN_Pos)
14437#define RCC_APB4LPENR_SPI6LPEN RCC_APB4LPENR_SPI6LPEN_Msk
14438#define RCC_APB4LPENR_I2C4LPEN_Pos (7U)
14439#define RCC_APB4LPENR_I2C4LPEN_Msk (0x1UL << RCC_APB4LPENR_I2C4LPEN_Pos)
14440#define RCC_APB4LPENR_I2C4LPEN RCC_APB4LPENR_I2C4LPEN_Msk
14441#define RCC_APB4LPENR_LPTIM2LPEN_Pos (9U)
14442#define RCC_APB4LPENR_LPTIM2LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM2LPEN_Pos)
14443#define RCC_APB4LPENR_LPTIM2LPEN RCC_APB4LPENR_LPTIM2LPEN_Msk
14444#define RCC_APB4LPENR_LPTIM3LPEN_Pos (10U)
14445#define RCC_APB4LPENR_LPTIM3LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM3LPEN_Pos)
14446#define RCC_APB4LPENR_LPTIM3LPEN RCC_APB4LPENR_LPTIM3LPEN_Msk
14447#define RCC_APB4LPENR_DAC2LPEN_Pos (13U)
14448#define RCC_APB4LPENR_DAC2LPEN_Msk (0x1UL << RCC_APB4LPENR_DAC2LPEN_Pos)
14449#define RCC_APB4LPENR_DAC2LPEN RCC_APB4LPENR_DAC2LPEN_Msk
14450#define RCC_APB4LPENR_COMP12LPEN_Pos (14U)
14451#define RCC_APB4LPENR_COMP12LPEN_Msk (0x1UL << RCC_APB4LPENR_COMP12LPEN_Pos)
14452#define RCC_APB4LPENR_COMP12LPEN RCC_APB4LPENR_COMP12LPEN_Msk
14453#define RCC_APB4LPENR_VREFLPEN_Pos (15U)
14454#define RCC_APB4LPENR_VREFLPEN_Msk (0x1UL << RCC_APB4LPENR_VREFLPEN_Pos)
14455#define RCC_APB4LPENR_VREFLPEN RCC_APB4LPENR_VREFLPEN_Msk
14456#define RCC_APB4LPENR_RTCAPBLPEN_Pos (16U)
14457#define RCC_APB4LPENR_RTCAPBLPEN_Msk (0x1UL << RCC_APB4LPENR_RTCAPBLPEN_Pos)
14458#define RCC_APB4LPENR_RTCAPBLPEN RCC_APB4LPENR_RTCAPBLPEN_Msk
14459
14460#define RCC_APB4LPENR_DTSLPEN_Pos (26U)
14461#define RCC_APB4LPENR_DTSLPEN_Msk (0x1UL << RCC_APB4LPENR_DTSLPEN_Pos)
14462#define RCC_APB4LPENR_DTSLPEN RCC_APB4LPENR_DTSLPEN_Msk
14463#define RCC_APB4LPENR_DFSDM2LPEN_Pos (27U)
14464#define RCC_APB4LPENR_DFSDM2LPEN_Msk (0x1UL << RCC_APB4LPENR_DFSDM2LPEN_Pos)
14465#define RCC_APB4LPENR_DFSDM2LPEN RCC_APB4LPENR_DFSDM2LPEN_Msk
14466
14467/******************** Bit definition for RCC_RSR register *******************/
14468#define RCC_RSR_RMVF_Pos (16U)
14469#define RCC_RSR_RMVF_Msk (0x1UL << RCC_RSR_RMVF_Pos)
14470#define RCC_RSR_RMVF RCC_RSR_RMVF_Msk
14471#define RCC_RSR_CDRSTF_Pos (19U)
14472#define RCC_RSR_CDRSTF_Msk (0x1UL << RCC_RSR_CDRSTF_Pos)
14473#define RCC_RSR_CDRSTF RCC_RSR_CDRSTF_Msk
14474#define RCC_RSR_BORRSTF_Pos (21U)
14475#define RCC_RSR_BORRSTF_Msk (0x1UL << RCC_RSR_BORRSTF_Pos)
14476#define RCC_RSR_BORRSTF RCC_RSR_BORRSTF_Msk
14477#define RCC_RSR_PINRSTF_Pos (22U)
14478#define RCC_RSR_PINRSTF_Msk (0x1UL << RCC_RSR_PINRSTF_Pos)
14479#define RCC_RSR_PINRSTF RCC_RSR_PINRSTF_Msk
14480#define RCC_RSR_PORRSTF_Pos (23U)
14481#define RCC_RSR_PORRSTF_Msk (0x1UL << RCC_RSR_PORRSTF_Pos)
14482#define RCC_RSR_PORRSTF RCC_RSR_PORRSTF_Msk
14483#define RCC_RSR_SFTRSTF_Pos (24U)
14484#define RCC_RSR_SFTRSTF_Msk (0x1UL << RCC_RSR_SFTRSTF_Pos)
14485#define RCC_RSR_SFTRSTF RCC_RSR_SFTRSTF_Msk
14486#define RCC_RSR_IWDGRSTF_Pos (26U)
14487#define RCC_RSR_IWDGRSTF_Msk (0x1UL << RCC_RSR_IWDGRSTF_Pos)
14488#define RCC_RSR_IWDGRSTF RCC_RSR_IWDGRSTF_Msk
14489#define RCC_RSR_WWDGRSTF_Pos (28U)
14490#define RCC_RSR_WWDGRSTF_Msk (0x1UL << RCC_RSR_WWDGRSTF_Pos)
14491#define RCC_RSR_WWDGRSTF RCC_RSR_WWDGRSTF_Msk
14492
14493#define RCC_RSR_LPWRRSTF_Pos (30U)
14494#define RCC_RSR_LPWRRSTF_Msk (0x1UL << RCC_RSR_LPWRRSTF_Pos)
14495#define RCC_RSR_LPWRRSTF RCC_RSR_LPWRRSTF_Msk
14496
14497
14498/* Legacy define */
14499#define RCC_RSR_IWDG1RSTF_Pos RCC_RSR_IWDGRSTF_Pos
14500#define RCC_RSR_IWDG1RSTF_Msk RCC_RSR_IWDGRSTF_Msk
14501#define RCC_RSR_IWDG1RSTF RCC_RSR_IWDGRSTF
14502#define RCC_RSR_WWDG1RSTF_Pos RCC_RSR_WWDGRSTF_Pos
14503#define RCC_RSR_WWDG1RSTF_Msk RCC_RSR_WWDGRSTF_Msk
14504#define RCC_RSR_WWDG1RSTF RCC_RSR_WWDGRSTF
14505/******************************************************************************/
14506/* */
14507/* RNG */
14508/* */
14509/******************************************************************************/
14510/*************************** RNG VER **************************************/
14511#define RNG_VER_3_1
14512/******************** Bits definition for RNG_CR register *******************/
14513#define RNG_CR_RNGEN_Pos (2U)
14514#define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos)
14515#define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
14516#define RNG_CR_IE_Pos (3U)
14517#define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos)
14518#define RNG_CR_IE RNG_CR_IE_Msk
14519#define RNG_CR_CED_Pos (5U)
14520#define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos)
14521#define RNG_CR_CED RNG_CR_CED_Msk
14522#define RNG_CR_RNG_CONFIG3_Pos (8U)
14523#define RNG_CR_RNG_CONFIG3_Msk (0xFUL << RNG_CR_RNG_CONFIG3_Pos)
14524#define RNG_CR_RNG_CONFIG3 RNG_CR_RNG_CONFIG3_Msk
14525#define RNG_CR_NISTC_Pos (12U)
14526#define RNG_CR_NISTC_Msk (0x1UL << RNG_CR_NISTC_Pos)
14527#define RNG_CR_NISTC RNG_CR_NISTC_Msk
14528#define RNG_CR_RNG_CONFIG2_Pos (13U)
14529#define RNG_CR_RNG_CONFIG2_Msk (0x7UL << RNG_CR_RNG_CONFIG2_Pos)
14530#define RNG_CR_RNG_CONFIG2 RNG_CR_RNG_CONFIG2_Msk
14531#define RNG_CR_CLKDIV_Pos (16U)
14532#define RNG_CR_CLKDIV_Msk (0xFUL << RNG_CR_CLKDIV_Pos)
14533#define RNG_CR_CLKDIV RNG_CR_CLKDIV_Msk
14534#define RNG_CR_CLKDIV_0 (0x1U << RNG_CR_CLKDIV_Pos)
14535#define RNG_CR_CLKDIV_1 (0x2U << RNG_CR_CLKDIV_Pos)
14536#define RNG_CR_CLKDIV_2 (0x4U << RNG_CR_CLKDIV_Pos)
14537#define RNG_CR_CLKDIV_3 (0x8U << RNG_CR_CLKDIV_Pos)
14538#define RNG_CR_RNG_CONFIG1_Pos (20U)
14539#define RNG_CR_RNG_CONFIG1_Msk (0x3FUL << RNG_CR_RNG_CONFIG1_Pos)
14540#define RNG_CR_RNG_CONFIG1 RNG_CR_RNG_CONFIG1_Msk
14541#define RNG_CR_CONDRST_Pos (30U)
14542#define RNG_CR_CONDRST_Msk (0x1UL << RNG_CR_CONDRST_Pos)
14543#define RNG_CR_CONDRST RNG_CR_CONDRST_Msk
14544#define RNG_CR_CONFIGLOCK_Pos (31U)
14545#define RNG_CR_CONFIGLOCK_Msk (0x1UL << RNG_CR_CONFIGLOCK_Pos)
14546#define RNG_CR_CONFIGLOCK RNG_CR_CONFIGLOCK_Msk
14547
14548/******************** Bits definition for RNG_SR register *******************/
14549#define RNG_SR_DRDY_Pos (0U)
14550#define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos)
14551#define RNG_SR_DRDY RNG_SR_DRDY_Msk
14552#define RNG_SR_CECS_Pos (1U)
14553#define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos)
14554#define RNG_SR_CECS RNG_SR_CECS_Msk
14555#define RNG_SR_SECS_Pos (2U)
14556#define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos)
14557#define RNG_SR_SECS RNG_SR_SECS_Msk
14558#define RNG_SR_CEIS_Pos (5U)
14559#define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos)
14560#define RNG_SR_CEIS RNG_SR_CEIS_Msk
14561#define RNG_SR_SEIS_Pos (6U)
14562#define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos)
14563#define RNG_SR_SEIS RNG_SR_SEIS_Msk
14564
14565/******************************************************************************/
14566/* */
14567/* Real-Time Clock (RTC) */
14568/* */
14569/******************************************************************************/
14570/******************** Bits definition for RTC_TR register *******************/
14571#define RTC_TR_PM_Pos (22U)
14572#define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos)
14573#define RTC_TR_PM RTC_TR_PM_Msk
14574#define RTC_TR_HT_Pos (20U)
14575#define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos)
14576#define RTC_TR_HT RTC_TR_HT_Msk
14577#define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos)
14578#define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos)
14579#define RTC_TR_HU_Pos (16U)
14580#define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos)
14581#define RTC_TR_HU RTC_TR_HU_Msk
14582#define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos)
14583#define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos)
14584#define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos)
14585#define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos)
14586#define RTC_TR_MNT_Pos (12U)
14587#define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos)
14588#define RTC_TR_MNT RTC_TR_MNT_Msk
14589#define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos)
14590#define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos)
14591#define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos)
14592#define RTC_TR_MNU_Pos (8U)
14593#define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos)
14594#define RTC_TR_MNU RTC_TR_MNU_Msk
14595#define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos)
14596#define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos)
14597#define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos)
14598#define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos)
14599#define RTC_TR_ST_Pos (4U)
14600#define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos)
14601#define RTC_TR_ST RTC_TR_ST_Msk
14602#define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos)
14603#define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos)
14604#define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos)
14605#define RTC_TR_SU_Pos (0U)
14606#define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos)
14607#define RTC_TR_SU RTC_TR_SU_Msk
14608#define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos)
14609#define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos)
14610#define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos)
14611#define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos)
14613/******************** Bits definition for RTC_DR register *******************/
14614#define RTC_DR_YT_Pos (20U)
14615#define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos)
14616#define RTC_DR_YT RTC_DR_YT_Msk
14617#define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos)
14618#define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos)
14619#define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos)
14620#define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos)
14621#define RTC_DR_YU_Pos (16U)
14622#define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos)
14623#define RTC_DR_YU RTC_DR_YU_Msk
14624#define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos)
14625#define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos)
14626#define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos)
14627#define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos)
14628#define RTC_DR_WDU_Pos (13U)
14629#define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos)
14630#define RTC_DR_WDU RTC_DR_WDU_Msk
14631#define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos)
14632#define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos)
14633#define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos)
14634#define RTC_DR_MT_Pos (12U)
14635#define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos)
14636#define RTC_DR_MT RTC_DR_MT_Msk
14637#define RTC_DR_MU_Pos (8U)
14638#define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos)
14639#define RTC_DR_MU RTC_DR_MU_Msk
14640#define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos)
14641#define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos)
14642#define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos)
14643#define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos)
14644#define RTC_DR_DT_Pos (4U)
14645#define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos)
14646#define RTC_DR_DT RTC_DR_DT_Msk
14647#define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos)
14648#define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos)
14649#define RTC_DR_DU_Pos (0U)
14650#define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos)
14651#define RTC_DR_DU RTC_DR_DU_Msk
14652#define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos)
14653#define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos)
14654#define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos)
14655#define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos)
14657/******************** Bits definition for RTC_CR register *******************/
14658#define RTC_CR_OUT2EN_Pos (31U)
14659#define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos)
14660#define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk
14661#define RTC_CR_TAMPALRM_TYPE_Pos (30U)
14662#define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos)
14663#define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk
14664#define RTC_CR_TAMPALRM_PU_Pos (29U)
14665#define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos)
14666#define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk
14667#define RTC_CR_TAMPOE_Pos (26U)
14668#define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos)
14669#define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk
14670#define RTC_CR_TAMPTS_Pos (25U)
14671#define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos)
14672#define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk
14673#define RTC_CR_ITSE_Pos (24U)
14674#define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos)
14675#define RTC_CR_ITSE RTC_CR_ITSE_Msk
14676#define RTC_CR_COE_Pos (23U)
14677#define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos)
14678#define RTC_CR_COE RTC_CR_COE_Msk
14679#define RTC_CR_OSEL_Pos (21U)
14680#define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos)
14681#define RTC_CR_OSEL RTC_CR_OSEL_Msk
14682#define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos)
14683#define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos)
14684#define RTC_CR_POL_Pos (20U)
14685#define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos)
14686#define RTC_CR_POL RTC_CR_POL_Msk
14687#define RTC_CR_COSEL_Pos (19U)
14688#define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos)
14689#define RTC_CR_COSEL RTC_CR_COSEL_Msk
14690#define RTC_CR_BKP_Pos (18U)
14691#define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos)
14692#define RTC_CR_BKP RTC_CR_BKP_Msk
14693#define RTC_CR_SUB1H_Pos (17U)
14694#define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos)
14695#define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
14696#define RTC_CR_ADD1H_Pos (16U)
14697#define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos)
14698#define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
14699#define RTC_CR_TSIE_Pos (15U)
14700#define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos)
14701#define RTC_CR_TSIE RTC_CR_TSIE_Msk
14702#define RTC_CR_WUTIE_Pos (14U)
14703#define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos)
14704#define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
14705#define RTC_CR_ALRBIE_Pos (13U)
14706#define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos)
14707#define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
14708#define RTC_CR_ALRAIE_Pos (12U)
14709#define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos)
14710#define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
14711#define RTC_CR_TSE_Pos (11U)
14712#define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos)
14713#define RTC_CR_TSE RTC_CR_TSE_Msk
14714#define RTC_CR_WUTE_Pos (10U)
14715#define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos)
14716#define RTC_CR_WUTE RTC_CR_WUTE_Msk
14717#define RTC_CR_ALRBE_Pos (9U)
14718#define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos)
14719#define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
14720#define RTC_CR_ALRAE_Pos (8U)
14721#define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos)
14722#define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
14723#define RTC_CR_FMT_Pos (6U)
14724#define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos)
14725#define RTC_CR_FMT RTC_CR_FMT_Msk
14726#define RTC_CR_BYPSHAD_Pos (5U)
14727#define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos)
14728#define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
14729#define RTC_CR_REFCKON_Pos (4U)
14730#define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos)
14731#define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
14732#define RTC_CR_TSEDGE_Pos (3U)
14733#define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos)
14734#define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
14735#define RTC_CR_WUCKSEL_Pos (0U)
14736#define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos)
14737#define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
14738#define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos)
14739#define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos)
14740#define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos)
14742/******************** Bits definition for RTC_ICSR register ******************/
14743#define RTC_ICSR_RECALPF_Pos (16U)
14744#define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos)
14745#define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
14746#define RTC_ICSR_INIT_Pos (7U)
14747#define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos)
14748#define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
14749#define RTC_ICSR_INITF_Pos (6U)
14750#define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos)
14751#define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
14752#define RTC_ICSR_RSF_Pos (5U)
14753#define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos)
14754#define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
14755#define RTC_ICSR_INITS_Pos (4U)
14756#define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos)
14757#define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
14758#define RTC_ICSR_SHPF_Pos (3U)
14759#define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos)
14760#define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
14761#define RTC_ICSR_WUTWF_Pos (2U)
14762#define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos)
14763#define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk
14764#define RTC_ICSR_ALRBWF_Pos (1U)
14765#define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos)
14766#define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk
14767#define RTC_ICSR_ALRAWF_Pos (0U)
14768#define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos)
14769#define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk
14770
14771/******************** Bits definition for RTC_PRER register *****************/
14772#define RTC_PRER_PREDIV_A_Pos (16U)
14773#define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos)
14774#define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
14775#define RTC_PRER_PREDIV_S_Pos (0U)
14776#define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)
14777#define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
14778
14779/******************** Bits definition for RTC_WUTR register *****************/
14780#define RTC_WUTR_WUT_Pos (0U)
14781#define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos)
14782#define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
14783
14784/******************** Bits definition for RTC_ALRMAR register ***************/
14785#define RTC_ALRMAR_MSK4_Pos (31U)
14786#define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos)
14787#define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
14788#define RTC_ALRMAR_WDSEL_Pos (30U)
14789#define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos)
14790#define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
14791#define RTC_ALRMAR_DT_Pos (28U)
14792#define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos)
14793#define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
14794#define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos)
14795#define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos)
14796#define RTC_ALRMAR_DU_Pos (24U)
14797#define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos)
14798#define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
14799#define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos)
14800#define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos)
14801#define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos)
14802#define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos)
14803#define RTC_ALRMAR_MSK3_Pos (23U)
14804#define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos)
14805#define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
14806#define RTC_ALRMAR_PM_Pos (22U)
14807#define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos)
14808#define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
14809#define RTC_ALRMAR_HT_Pos (20U)
14810#define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos)
14811#define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
14812#define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos)
14813#define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos)
14814#define RTC_ALRMAR_HU_Pos (16U)
14815#define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos)
14816#define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
14817#define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos)
14818#define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos)
14819#define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos)
14820#define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos)
14821#define RTC_ALRMAR_MSK2_Pos (15U)
14822#define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos)
14823#define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
14824#define RTC_ALRMAR_MNT_Pos (12U)
14825#define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos)
14826#define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
14827#define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos)
14828#define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos)
14829#define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos)
14830#define RTC_ALRMAR_MNU_Pos (8U)
14831#define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos)
14832#define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
14833#define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos)
14834#define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos)
14835#define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos)
14836#define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos)
14837#define RTC_ALRMAR_MSK1_Pos (7U)
14838#define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos)
14839#define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
14840#define RTC_ALRMAR_ST_Pos (4U)
14841#define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos)
14842#define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
14843#define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos)
14844#define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos)
14845#define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos)
14846#define RTC_ALRMAR_SU_Pos (0U)
14847#define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos)
14848#define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
14849#define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos)
14850#define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos)
14851#define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos)
14852#define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos)
14854/******************** Bits definition for RTC_ALRMBR register ***************/
14855#define RTC_ALRMBR_MSK4_Pos (31U)
14856#define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos)
14857#define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
14858#define RTC_ALRMBR_WDSEL_Pos (30U)
14859#define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos)
14860#define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
14861#define RTC_ALRMBR_DT_Pos (28U)
14862#define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos)
14863#define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
14864#define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos)
14865#define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos)
14866#define RTC_ALRMBR_DU_Pos (24U)
14867#define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos)
14868#define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
14869#define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos)
14870#define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos)
14871#define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos)
14872#define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos)
14873#define RTC_ALRMBR_MSK3_Pos (23U)
14874#define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos)
14875#define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
14876#define RTC_ALRMBR_PM_Pos (22U)
14877#define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos)
14878#define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
14879#define RTC_ALRMBR_HT_Pos (20U)
14880#define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos)
14881#define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
14882#define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos)
14883#define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos)
14884#define RTC_ALRMBR_HU_Pos (16U)
14885#define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos)
14886#define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
14887#define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos)
14888#define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos)
14889#define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos)
14890#define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos)
14891#define RTC_ALRMBR_MSK2_Pos (15U)
14892#define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos)
14893#define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
14894#define RTC_ALRMBR_MNT_Pos (12U)
14895#define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos)
14896#define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
14897#define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos)
14898#define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos)
14899#define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos)
14900#define RTC_ALRMBR_MNU_Pos (8U)
14901#define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos)
14902#define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
14903#define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos)
14904#define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos)
14905#define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos)
14906#define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos)
14907#define RTC_ALRMBR_MSK1_Pos (7U)
14908#define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos)
14909#define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
14910#define RTC_ALRMBR_ST_Pos (4U)
14911#define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos)
14912#define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
14913#define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos)
14914#define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos)
14915#define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos)
14916#define RTC_ALRMBR_SU_Pos (0U)
14917#define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos)
14918#define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
14919#define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos)
14920#define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos)
14921#define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos)
14922#define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos)
14924/******************** Bits definition for RTC_WPR register ******************/
14925#define RTC_WPR_KEY_Pos (0U)
14926#define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos)
14927#define RTC_WPR_KEY RTC_WPR_KEY_Msk
14928
14929/******************** Bits definition for RTC_SSR register ******************/
14930#define RTC_SSR_SS_Pos (0U)
14931#define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos)
14932#define RTC_SSR_SS RTC_SSR_SS_Msk
14933
14934/******************** Bits definition for RTC_SHIFTR register ***************/
14935#define RTC_SHIFTR_SUBFS_Pos (0U)
14936#define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)
14937#define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
14938#define RTC_SHIFTR_ADD1S_Pos (31U)
14939#define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos)
14940#define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
14941
14942/******************** Bits definition for RTC_TSTR register *****************/
14943#define RTC_TSTR_PM_Pos (22U)
14944#define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos)
14945#define RTC_TSTR_PM RTC_TSTR_PM_Msk
14946#define RTC_TSTR_HT_Pos (20U)
14947#define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos)
14948#define RTC_TSTR_HT RTC_TSTR_HT_Msk
14949#define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos)
14950#define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos)
14951#define RTC_TSTR_HU_Pos (16U)
14952#define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos)
14953#define RTC_TSTR_HU RTC_TSTR_HU_Msk
14954#define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos)
14955#define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos)
14956#define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos)
14957#define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos)
14958#define RTC_TSTR_MNT_Pos (12U)
14959#define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos)
14960#define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
14961#define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos)
14962#define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos)
14963#define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos)
14964#define RTC_TSTR_MNU_Pos (8U)
14965#define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos)
14966#define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
14967#define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos)
14968#define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos)
14969#define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos)
14970#define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos)
14971#define RTC_TSTR_ST_Pos (4U)
14972#define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos)
14973#define RTC_TSTR_ST RTC_TSTR_ST_Msk
14974#define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos)
14975#define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos)
14976#define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos)
14977#define RTC_TSTR_SU_Pos (0U)
14978#define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos)
14979#define RTC_TSTR_SU RTC_TSTR_SU_Msk
14980#define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos)
14981#define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos)
14982#define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos)
14983#define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos)
14985/******************** Bits definition for RTC_TSDR register *****************/
14986#define RTC_TSDR_WDU_Pos (13U)
14987#define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos)
14988#define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
14989#define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos)
14990#define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos)
14991#define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos)
14992#define RTC_TSDR_MT_Pos (12U)
14993#define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos)
14994#define RTC_TSDR_MT RTC_TSDR_MT_Msk
14995#define RTC_TSDR_MU_Pos (8U)
14996#define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos)
14997#define RTC_TSDR_MU RTC_TSDR_MU_Msk
14998#define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos)
14999#define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos)
15000#define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos)
15001#define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos)
15002#define RTC_TSDR_DT_Pos (4U)
15003#define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos)
15004#define RTC_TSDR_DT RTC_TSDR_DT_Msk
15005#define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos)
15006#define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos)
15007#define RTC_TSDR_DU_Pos (0U)
15008#define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos)
15009#define RTC_TSDR_DU RTC_TSDR_DU_Msk
15010#define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos)
15011#define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos)
15012#define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos)
15013#define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos)
15015/******************** Bits definition for RTC_TSSSR register ****************/
15016#define RTC_TSSSR_SS_Pos (0U)
15017#define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos)
15018#define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
15019
15020/******************** Bits definition for RTC_CALR register *****************/
15021#define RTC_CALR_CALP_Pos (15U)
15022#define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos)
15023#define RTC_CALR_CALP RTC_CALR_CALP_Msk
15024#define RTC_CALR_CALW8_Pos (14U)
15025#define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos)
15026#define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
15027#define RTC_CALR_CALW16_Pos (13U)
15028#define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos)
15029#define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
15030#define RTC_CALR_CALM_Pos (0U)
15031#define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos)
15032#define RTC_CALR_CALM RTC_CALR_CALM_Msk
15033#define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos)
15034#define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos)
15035#define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos)
15036#define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos)
15037#define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos)
15038#define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos)
15039#define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos)
15040#define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos)
15041#define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos)
15044/******************** Bits definition for RTC_ALRMASSR register *************/
15045#define RTC_ALRMASSR_MASKSS_Pos (24U)
15046#define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos)
15047#define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
15048#define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos)
15049#define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos)
15050#define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos)
15051#define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos)
15052#define RTC_ALRMASSR_SS_Pos (0U)
15053#define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos)
15054#define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
15055
15056/******************** Bits definition for RTC_ALRMBSSR register *************/
15057#define RTC_ALRMBSSR_MASKSS_Pos (24U)
15058#define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)
15059#define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
15060#define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)
15061#define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)
15062#define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)
15063#define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)
15064#define RTC_ALRMBSSR_SS_Pos (0U)
15065#define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)
15066#define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
15067
15068
15069/******************** Bits definition for RTC_SR register *******************/
15070#define RTC_SR_ITSF_Pos (5U)
15071#define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos)
15072#define RTC_SR_ITSF RTC_SR_ITSF_Msk
15073#define RTC_SR_TSOVF_Pos (4U)
15074#define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos)
15075#define RTC_SR_TSOVF RTC_SR_TSOVF_Msk
15076#define RTC_SR_TSF_Pos (3U)
15077#define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos)
15078#define RTC_SR_TSF RTC_SR_TSF_Msk
15079#define RTC_SR_WUTF_Pos (2U)
15080#define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos)
15081#define RTC_SR_WUTF RTC_SR_WUTF_Msk
15082#define RTC_SR_ALRBF_Pos (1U)
15083#define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos)
15084#define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
15085#define RTC_SR_ALRAF_Pos (0U)
15086#define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos)
15087#define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
15088
15089/******************** Bits definition for RTC_MISR register *****************/
15090#define RTC_MISR_ITSMF_Pos (5U)
15091#define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos)
15092#define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
15093#define RTC_MISR_TSOVMF_Pos (4U)
15094#define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos)
15095#define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk
15096#define RTC_MISR_TSMF_Pos (3U)
15097#define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos)
15098#define RTC_MISR_TSMF RTC_MISR_TSMF_Msk
15099#define RTC_MISR_WUTMF_Pos (2U)
15100#define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos)
15101#define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk
15102#define RTC_MISR_ALRBMF_Pos (1U)
15103#define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos)
15104#define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
15105#define RTC_MISR_ALRAMF_Pos (0U)
15106#define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos)
15107#define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
15108
15109/******************** Bits definition for RTC_SCR register ******************/
15110#define RTC_SCR_CITSF_Pos (5U)
15111#define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos)
15112#define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
15113#define RTC_SCR_CTSOVF_Pos (4U)
15114#define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos)
15115#define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk
15116#define RTC_SCR_CTSF_Pos (3U)
15117#define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos)
15118#define RTC_SCR_CTSF RTC_SCR_CTSF_Msk
15119#define RTC_SCR_CWUTF_Pos (2U)
15120#define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos)
15121#define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk
15122#define RTC_SCR_CALRBF_Pos (1U)
15123#define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos)
15124#define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
15125#define RTC_SCR_CALRAF_Pos (0U)
15126#define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos)
15127#define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
15128
15129/******************************************************************************/
15130/* */
15131/* Tamper and backup register (TAMP) */
15132/* */
15133/******************************************************************************/
15134/******************** Bits definition for TAMP_CR1 register *****************/
15135#define TAMP_CR1_TAMP1E_Pos (0U)
15136#define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos)
15137#define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
15138#define TAMP_CR1_TAMP2E_Pos (1U)
15139#define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos)
15140#define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
15141#define TAMP_CR1_TAMP3E_Pos (2U)
15142#define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos)
15143#define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk
15144#define TAMP_CR1_ITAMP1E_Pos (16U)
15145#define TAMP_CR1_ITAMP1E_Msk (0x1UL << TAMP_CR1_ITAMP1E_Pos)
15146#define TAMP_CR1_ITAMP1E TAMP_CR1_ITAMP1E_Msk
15147#define TAMP_CR1_ITAMP2E_Pos (17U)
15148#define TAMP_CR1_ITAMP2E_Msk (0x1UL << TAMP_CR1_ITAMP2E_Pos)
15149#define TAMP_CR1_ITAMP2E TAMP_CR1_ITAMP2E_Msk
15150#define TAMP_CR1_ITAMP3E_Pos (18U)
15151#define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos)
15152#define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk
15153#define TAMP_CR1_ITAMP4E_Pos (19U)
15154#define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos)
15155#define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk
15156#define TAMP_CR1_ITAMP5E_Pos (20U)
15157#define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos)
15158#define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk
15159#define TAMP_CR1_ITAMP6E_Pos (21U)
15160#define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos)
15161#define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk
15162#define TAMP_CR1_ITAMP8E_Pos (23U)
15163#define TAMP_CR1_ITAMP8E_Msk (0x1UL << TAMP_CR1_ITAMP8E_Pos)
15164#define TAMP_CR1_ITAMP8E TAMP_CR1_ITAMP8E_Msk
15165
15166/******************** Bits definition for TAMP_CR2 register *****************/
15167#define TAMP_CR2_TAMP1NOERASE_Pos (0U)
15168#define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos)
15169#define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
15170#define TAMP_CR2_TAMP2NOERASE_Pos (1U)
15171#define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos)
15172#define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
15173#define TAMP_CR2_TAMP3NOERASE_Pos (2U)
15174#define TAMP_CR2_TAMP3NOERASE_Msk (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos)
15175#define TAMP_CR2_TAMP3NOERASE TAMP_CR2_TAMP3NOERASE_Msk
15176#define TAMP_CR2_TAMP1MSK_Pos (16U)
15177#define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos)
15178#define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
15179#define TAMP_CR2_TAMP2MSK_Pos (17U)
15180#define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos)
15181#define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
15182#define TAMP_CR2_TAMP3MSK_Pos (18U)
15183#define TAMP_CR2_TAMP3MSK_Msk (0x1UL << TAMP_CR2_TAMP3MSK_Pos)
15184#define TAMP_CR2_TAMP3MSK TAMP_CR2_TAMP3MSK_Msk
15185#define TAMP_CR2_TAMP1TRG_Pos (24U)
15186#define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos)
15187#define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
15188#define TAMP_CR2_TAMP2TRG_Pos (25U)
15189#define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos)
15190#define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
15191#define TAMP_CR2_TAMP3TRG_Pos (26U)
15192#define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos)
15193#define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk
15194
15195/******************** Bits definition for TAMP_FLTCR register ***************/
15196#define TAMP_FLTCR_TAMPFREQ_Pos (0U)
15197#define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos)
15198#define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
15199#define TAMP_FLTCR_TAMPFREQ_0 (0x1UL << TAMP_FLTCR_TAMPFREQ_Pos)
15200#define TAMP_FLTCR_TAMPFREQ_1 (0x2UL << TAMP_FLTCR_TAMPFREQ_Pos)
15201#define TAMP_FLTCR_TAMPFREQ_2 (0x4UL << TAMP_FLTCR_TAMPFREQ_Pos)
15202#define TAMP_FLTCR_TAMPFLT_Pos (3U)
15203#define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos)
15204#define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
15205#define TAMP_FLTCR_TAMPFLT_0 (0x1UL << TAMP_FLTCR_TAMPFLT_Pos)
15206#define TAMP_FLTCR_TAMPFLT_1 (0x2UL << TAMP_FLTCR_TAMPFLT_Pos)
15207#define TAMP_FLTCR_TAMPPRCH_Pos (5U)
15208#define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos)
15209#define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
15210#define TAMP_FLTCR_TAMPPRCH_0 (0x1UL << TAMP_FLTCR_TAMPPRCH_Pos)
15211#define TAMP_FLTCR_TAMPPRCH_1 (0x2UL << TAMP_FLTCR_TAMPPRCH_Pos)
15212#define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
15213#define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos)
15214#define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
15215
15216/******************* Bits definition for TAMP_ATCR1 register ****************/
15217#define TAMP_ATCR1_TAMP1AM_Pos (0U)
15218#define TAMP_ATCR1_TAMP1AM_Msk (0x1UL << TAMP_ATCR1_TAMP1AM_Pos)
15219#define TAMP_ATCR1_TAMP1AM TAMP_ATCR1_TAMP1AM_Msk
15220#define TAMP_ATCR1_TAMP2AM_Pos (1U)
15221#define TAMP_ATCR1_TAMP2AM_Msk (0x1UL << TAMP_ATCR1_TAMP2AM_Pos)
15222#define TAMP_ATCR1_TAMP2AM TAMP_ATCR1_TAMP2AM_Msk
15223#define TAMP_ATCR1_TAMP3AM_Pos (2U)
15224#define TAMP_ATCR1_TAMP3AM_Msk (0x1UL << TAMP_ATCR1_TAMP3AM_Pos)
15225#define TAMP_ATCR1_TAMP3AM TAMP_ATCR1_TAMP3AM_Msk
15226#define TAMP_ATCR1_ATOSEL1_Pos (8U)
15227#define TAMP_ATCR1_ATOSEL1_Msk (0x3UL << TAMP_ATCR1_ATOSEL1_Pos)
15228#define TAMP_ATCR1_ATOSEL1 TAMP_ATCR1_ATOSEL1_Msk
15229#define TAMP_ATCR1_ATOSEL1_0 (0x1UL << TAMP_ATCR1_ATOSEL1_Pos)
15230#define TAMP_ATCR1_ATOSEL1_1 (0x2UL << TAMP_ATCR1_ATOSEL1_Pos)
15231#define TAMP_ATCR1_ATOSEL2_Pos (10U)
15232#define TAMP_ATCR1_ATOSEL2_Msk (0x3UL << TAMP_ATCR1_ATOSEL2_Pos)
15233#define TAMP_ATCR1_ATOSEL2 TAMP_ATCR1_ATOSEL2_Msk
15234#define TAMP_ATCR1_ATOSEL2_0 (0x1UL << TAMP_ATCR1_ATOSEL2_Pos)
15235#define TAMP_ATCR1_ATOSEL2_1 (0x2UL << TAMP_ATCR1_ATOSEL2_Pos)
15236#define TAMP_ATCR1_ATOSEL3_Pos (12U)
15237#define TAMP_ATCR1_ATOSEL3_Msk (0x3UL << TAMP_ATCR1_ATOSEL3_Pos)
15238#define TAMP_ATCR1_ATOSEL3 TAMP_ATCR1_ATOSEL3_Msk
15239#define TAMP_ATCR1_ATOSEL3_0 (0x1UL << TAMP_ATCR1_ATOSEL3_Pos)
15240#define TAMP_ATCR1_ATOSEL3_1 (0x2UL << TAMP_ATCR1_ATOSEL3_Pos)
15241#define TAMP_ATCR1_ATOSEL4_Pos (14U)
15242#define TAMP_ATCR1_ATOSEL4_Msk (0x3UL << TAMP_ATCR1_ATOSEL4_Pos)
15243#define TAMP_ATCR1_ATOSEL4 TAMP_ATCR1_ATOSEL4_Msk
15244#define TAMP_ATCR1_ATOSEL4_0 (0x1UL << TAMP_ATCR1_ATOSEL4_Pos)
15245#define TAMP_ATCR1_ATOSEL4_1 (0x2UL << TAMP_ATCR1_ATOSEL4_Pos)
15246#define TAMP_ATCR1_ATCKSEL_Pos (16U)
15247#define TAMP_ATCR1_ATCKSEL_Msk (0x7UL << TAMP_ATCR1_ATCKSEL_Pos)
15248#define TAMP_ATCR1_ATCKSEL TAMP_ATCR1_ATCKSEL_Msk
15249#define TAMP_ATCR1_ATCKSEL_0 (0x1UL << TAMP_ATCR1_ATCKSEL_Pos)
15250#define TAMP_ATCR1_ATCKSEL_1 (0x2UL << TAMP_ATCR1_ATCKSEL_Pos)
15251#define TAMP_ATCR1_ATCKSEL_2 (0x4UL << TAMP_ATCR1_ATCKSEL_Pos)
15252#define TAMP_ATCR1_ATPER_Pos (24U)
15253#define TAMP_ATCR1_ATPER_Msk (0x7UL << TAMP_ATCR1_ATPER_Pos)
15254#define TAMP_ATCR1_ATPER TAMP_ATCR1_ATPER_Msk
15255#define TAMP_ATCR1_ATOSHARE_Pos (30U)
15256#define TAMP_ATCR1_ATOSHARE_Msk (0x1UL << TAMP_ATCR1_ATOSHARE_Pos)
15257#define TAMP_ATCR1_ATOSHARE TAMP_ATCR1_ATOSHARE_Msk
15258#define TAMP_ATCR1_FLTEN_Pos (31U)
15259#define TAMP_ATCR1_FLTEN_Msk (0x1UL << TAMP_ATCR1_FLTEN_Pos)
15260#define TAMP_ATCR1_FLTEN TAMP_ATCR1_FLTEN_Msk
15261
15262/******************** Bits definition for TAMP_ATSEEDR register *************/
15263#define TAMP_ATSEEDR_SEED_Pos (0U)
15264#define TAMP_ATSEEDR_SEED_Msk (0xFFFFFFFFUL << TAMP_ATSEEDR_SEED_Pos)
15265#define TAMP_ATSEEDR_SEED TAMP_ATSEEDR_SEED_Msk
15266
15267/******************** Bits definition for TAMP_ATOR register ****************/
15268#define TAMP_ATOR_PRNG_Pos (0U)
15269#define TAMP_ATOR_PRNG_Msk (0x000000FFUL << TAMP_ATOR_PRNG_Pos)
15270#define TAMP_ATOR_PRNG TAMP_ATOR_PRNG_Msk
15271#define TAMP_ATOR_SEEDF_Pos (14U)
15272#define TAMP_ATOR_SEEDF_Msk (0x01UL << TAMP_ATOR_SEEDF_Pos)
15273#define TAMP_ATOR_SEEDF TAMP_ATOR_SEEDF_Msk
15274#define TAMP_ATOR_INITS_Pos (15U)
15275#define TAMP_ATOR_INITS_Msk (0x01UL << TAMP_ATOR_INITS_Pos)
15276#define TAMP_ATOR_INITS TAMP_ATOR_INITS_Msk
15277
15278/******************** Bits definition for TAMP_IER register *****************/
15279#define TAMP_IER_TAMP1IE_Pos (0U)
15280#define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos)
15281#define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
15282#define TAMP_IER_TAMP2IE_Pos (1U)
15283#define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos)
15284#define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
15285#define TAMP_IER_TAMP3IE_Pos (2U)
15286#define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos)
15287#define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk
15288#define TAMP_IER_ITAMP1IE_Pos (16U)
15289#define TAMP_IER_ITAMP1IE_Msk (0x1UL << TAMP_IER_ITAMP1IE_Pos)
15290#define TAMP_IER_ITAMP1IE TAMP_IER_ITAMP1IE_Msk
15291#define TAMP_IER_ITAMP2IE_Pos (17U)
15292#define TAMP_IER_ITAMP2IE_Msk (0x1UL << TAMP_IER_ITAMP2IE_Pos)
15293#define TAMP_IER_ITAMP2IE TAMP_IER_ITAMP2IE_Msk
15294#define TAMP_IER_ITAMP3IE_Pos (18U)
15295#define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos)
15296#define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk
15297#define TAMP_IER_ITAMP4IE_Pos (19U)
15298#define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos)
15299#define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk
15300#define TAMP_IER_ITAMP5IE_Pos (20U)
15301#define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos)
15302#define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk
15303#define TAMP_IER_ITAMP6IE_Pos (21U)
15304#define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos)
15305#define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk
15306#define TAMP_IER_ITAMP8IE_Pos (23U)
15307#define TAMP_IER_ITAMP8IE_Msk (0x1UL << TAMP_IER_ITAMP8IE_Pos)
15308#define TAMP_IER_ITAMP8IE TAMP_IER_ITAMP8IE_Msk
15309
15310/******************** Bits definition for TAMP_SR register *****************/
15311#define TAMP_SR_TAMP1F_Pos (0U)
15312#define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos)
15313#define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
15314#define TAMP_SR_TAMP2F_Pos (1U)
15315#define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos)
15316#define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
15317#define TAMP_SR_TAMP3F_Pos (2U)
15318#define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos)
15319#define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk
15320#define TAMP_SR_ITAMP1F_Pos (16U)
15321#define TAMP_SR_ITAMP1F_Msk (0x1UL << TAMP_SR_ITAMP1F_Pos)
15322#define TAMP_SR_ITAMP1F TAMP_SR_ITAMP1F_Msk
15323#define TAMP_SR_ITAMP2F_Pos (17U)
15324#define TAMP_SR_ITAMP2F_Msk (0x1UL << TAMP_SR_ITAMP2F_Pos)
15325#define TAMP_SR_ITAMP2F TAMP_SR_ITAMP2F_Msk
15326#define TAMP_SR_ITAMP3F_Pos (18U)
15327#define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos)
15328#define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk
15329#define TAMP_SR_ITAMP4F_Pos (19U)
15330#define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos)
15331#define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk
15332#define TAMP_SR_ITAMP5F_Pos (20U)
15333#define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos)
15334#define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk
15335#define TAMP_SR_ITAMP6F_Pos (21U)
15336#define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos)
15337#define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk
15338#define TAMP_SR_ITAMP8F_Pos (23U)
15339#define TAMP_SR_ITAMP8F_Msk (0x1UL << TAMP_SR_ITAMP8F_Pos)
15340#define TAMP_SR_ITAMP8F TAMP_SR_ITAMP8F_Msk
15341
15342/******************** Bits definition for TAMP_MISR register ************ *****/
15343#define TAMP_MISR_TAMP1MF_Pos (0U)
15344#define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos)
15345#define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
15346#define TAMP_MISR_TAMP2MF_Pos (1U)
15347#define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos)
15348#define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
15349#define TAMP_MISR_TAMP3MF_Pos (2U)
15350#define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos)
15351#define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk
15352#define TAMP_MISR_ITAMP1MF_Pos (16U)
15353#define TAMP_MISR_ITAMP1MF_Msk (0x1UL << TAMP_MISR_ITAMP1MF_Pos)
15354#define TAMP_MISR_ITAMP1MF TAMP_MISR_ITAMP1MF_Msk
15355#define TAMP_MISR_ITAMP2MF_Pos (17U)
15356#define TAMP_MISR_ITAMP2MF_Msk (0x1UL << TAMP_MISR_ITAMP2MF_Pos)
15357#define TAMP_MISR_ITAMP2MF TAMP_MISR_ITAMP2MF_Msk
15358#define TAMP_MISR_ITAMP3MF_Pos (18U)
15359#define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos)
15360#define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk
15361#define TAMP_MISR_ITAMP4MF_Pos (19U)
15362#define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos)
15363#define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk
15364#define TAMP_MISR_ITAMP5MF_Pos (20U)
15365#define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos)
15366#define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk
15367#define TAMP_MISR_ITAMP6MF_Pos (21U)
15368#define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos)
15369#define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk
15370#define TAMP_MISR_ITAMP8MF_Pos (23U)
15371#define TAMP_MISR_ITAMP8MF_Msk (0x1UL << TAMP_MISR_ITAMP8MF_Pos)
15372#define TAMP_MISR_ITAMP8MF TAMP_MISR_ITAMP8MF_Msk
15373
15374/******************** Bits definition for TAMP_SCR register *****************/
15375#define TAMP_SCR_CTAMP1F_Pos (0U)
15376#define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos)
15377#define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
15378#define TAMP_SCR_CTAMP2F_Pos (1U)
15379#define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos)
15380#define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
15381#define TAMP_SCR_CTAMP3F_Pos (2U)
15382#define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos)
15383#define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk
15384#define TAMP_SCR_CITAMP1F_Pos (16U)
15385#define TAMP_SCR_CITAMP1F_Msk (0x1UL << TAMP_SCR_CITAMP1F_Pos)
15386#define TAMP_SCR_CITAMP1F TAMP_SCR_CITAMP1F_Msk
15387#define TAMP_SCR_CITAMP2F_Pos (17U)
15388#define TAMP_SCR_CITAMP2F_Msk (0x1UL << TAMP_SCR_CITAMP2F_Pos)
15389#define TAMP_SCR_CITAMP2F TAMP_SCR_CITAMP2F_Msk
15390#define TAMP_SCR_CITAMP3F_Pos (18U)
15391#define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos)
15392#define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk
15393#define TAMP_SCR_CITAMP4F_Pos (19U)
15394#define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos)
15395#define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk
15396#define TAMP_SCR_CITAMP5F_Pos (20U)
15397#define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos)
15398#define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk
15399#define TAMP_SCR_CITAMP6F_Pos (21U)
15400#define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos)
15401#define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk
15402#define TAMP_SCR_CITAMP8F_Pos (23U)
15403#define TAMP_SCR_CITAMP8F_Msk (0x1UL << TAMP_SCR_CITAMP8F_Pos)
15404#define TAMP_SCR_CITAMP8F TAMP_SCR_CITAMP8F_Msk
15405
15406/******************** Bits definition for TAMP_COUNTR register **************/
15407#define TAMP_COUNTR_Pos (16U)
15408#define TAMP_COUNTR_Msk (0xFFFFUL << TAMP_COUNTR_Pos)
15409#define TAMP_COUNTR TAMP_COUNTR_Msk
15410
15411/******************** Bits definition for TAMP_OR register ******************/
15412#define TAMP_OR_OUT3_RMP_Pos (0U)
15413#define TAMP_OR_OUT3_RMP_Msk (0x1UL << TAMP_OR_OUT3_RMP_Pos)
15414#define TAMP_OR_OUT3_RMP TAMP_OR_OUT3_RMP_Msk
15415
15416/******************** Bits definition for TAMP_BKP0R register ***************/
15417#define TAMP_BKP0R_Pos (0U)
15418#define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos)
15419#define TAMP_BKP0R TAMP_BKP0R_Msk
15420
15421/******************** Bits definition for TAMP_BKP1R register ****************/
15422#define TAMP_BKP1R_Pos (0U)
15423#define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos)
15424#define TAMP_BKP1R TAMP_BKP1R_Msk
15425
15426/******************** Bits definition for TAMP_BKP2R register ****************/
15427#define TAMP_BKP2R_Pos (0U)
15428#define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos)
15429#define TAMP_BKP2R TAMP_BKP2R_Msk
15430
15431/******************** Bits definition for TAMP_BKP3R register ****************/
15432#define TAMP_BKP3R_Pos (0U)
15433#define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos)
15434#define TAMP_BKP3R TAMP_BKP3R_Msk
15435
15436/******************** Bits definition for TAMP_BKP4R register ****************/
15437#define TAMP_BKP4R_Pos (0U)
15438#define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos)
15439#define TAMP_BKP4R TAMP_BKP4R_Msk
15440
15441/******************** Bits definition for TAMP_BKP5R register ****************/
15442#define TAMP_BKP5R_Pos (0U)
15443#define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos)
15444#define TAMP_BKP5R TAMP_BKP5R_Msk
15445
15446/******************** Bits definition for TAMP_BKP6R register ****************/
15447#define TAMP_BKP6R_Pos (0U)
15448#define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos)
15449#define TAMP_BKP6R TAMP_BKP6R_Msk
15450
15451/******************** Bits definition for TAMP_BKP7R register ****************/
15452#define TAMP_BKP7R_Pos (0U)
15453#define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos)
15454#define TAMP_BKP7R TAMP_BKP7R_Msk
15455
15456/******************** Bits definition for TAMP_BKP8R register ****************/
15457#define TAMP_BKP8R_Pos (0U)
15458#define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos)
15459#define TAMP_BKP8R TAMP_BKP8R_Msk
15460
15461/******************** Bits definition for TAMP_BKP9R register ****************/
15462#define TAMP_BKP9R_Pos (0U)
15463#define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos)
15464#define TAMP_BKP9R TAMP_BKP9R_Msk
15465
15466/******************** Bits definition for TAMP_BKP10R register ***************/
15467#define TAMP_BKP10R_Pos (0U)
15468#define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos)
15469#define TAMP_BKP10R TAMP_BKP10R_Msk
15470
15471/******************** Bits definition for TAMP_BKP11R register ***************/
15472#define TAMP_BKP11R_Pos (0U)
15473#define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos)
15474#define TAMP_BKP11R TAMP_BKP11R_Msk
15475
15476/******************** Bits definition for TAMP_BKP12R register ***************/
15477#define TAMP_BKP12R_Pos (0U)
15478#define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos)
15479#define TAMP_BKP12R TAMP_BKP12R_Msk
15480
15481/******************** Bits definition for TAMP_BKP13R register ***************/
15482#define TAMP_BKP13R_Pos (0U)
15483#define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos)
15484#define TAMP_BKP13R TAMP_BKP13R_Msk
15485
15486/******************** Bits definition for TAMP_BKP14R register ***************/
15487#define TAMP_BKP14R_Pos (0U)
15488#define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos)
15489#define TAMP_BKP14R TAMP_BKP14R_Msk
15490
15491/******************** Bits definition for TAMP_BKP15R register ***************/
15492#define TAMP_BKP15R_Pos (0U)
15493#define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos)
15494#define TAMP_BKP15R TAMP_BKP15R_Msk
15495
15496/******************** Bits definition for TAMP_BKP16R register ***************/
15497#define TAMP_BKP16R_Pos (0U)
15498#define TAMP_BKP16R_Msk (0xFFFFFFFFUL << TAMP_BKP16R_Pos)
15499#define TAMP_BKP16R TAMP_BKP16R_Msk
15500
15501/******************** Bits definition for TAMP_BKP17R register ***************/
15502#define TAMP_BKP17R_Pos (0U)
15503#define TAMP_BKP17R_Msk (0xFFFFFFFFUL << TAMP_BKP17R_Pos)
15504#define TAMP_BKP17R TAMP_BKP17R_Msk
15505
15506/******************** Bits definition for TAMP_BKP18R register ***************/
15507#define TAMP_BKP18R_Pos (0U)
15508#define TAMP_BKP18R_Msk (0xFFFFFFFFUL << TAMP_BKP18R_Pos)
15509#define TAMP_BKP18R TAMP_BKP18R_Msk
15510
15511/******************** Bits definition for TAMP_BKP19R register ***************/
15512#define TAMP_BKP19R_Pos (0U)
15513#define TAMP_BKP19R_Msk (0xFFFFFFFFUL << TAMP_BKP19R_Pos)
15514#define TAMP_BKP19R TAMP_BKP19R_Msk
15515
15516/******************** Bits definition for TAMP_BKP20R register ***************/
15517#define TAMP_BKP20R_Pos (0U)
15518#define TAMP_BKP20R_Msk (0xFFFFFFFFUL << TAMP_BKP20R_Pos)
15519#define TAMP_BKP20R TAMP_BKP20R_Msk
15520
15521/******************** Bits definition for TAMP_BKP21R register ***************/
15522#define TAMP_BKP21R_Pos (0U)
15523#define TAMP_BKP21R_Msk (0xFFFFFFFFUL << TAMP_BKP21R_Pos)
15524#define TAMP_BKP21R TAMP_BKP21R_Msk
15525
15526/******************** Bits definition for TAMP_BKP22R register ***************/
15527#define TAMP_BKP22R_Pos (0U)
15528#define TAMP_BKP22R_Msk (0xFFFFFFFFUL << TAMP_BKP22R_Pos)
15529#define TAMP_BKP22R TAMP_BKP22R_Msk
15530
15531/******************** Bits definition for TAMP_BKP23R register ***************/
15532#define TAMP_BKP23R_Pos (0U)
15533#define TAMP_BKP23R_Msk (0xFFFFFFFFUL << TAMP_BKP23R_Pos)
15534#define TAMP_BKP23R TAMP_BKP23R_Msk
15535
15536/******************** Bits definition for TAMP_BKP24R register ***************/
15537#define TAMP_BKP24R_Pos (0U)
15538#define TAMP_BKP24R_Msk (0xFFFFFFFFUL << TAMP_BKP24R_Pos)
15539#define TAMP_BKP24R TAMP_BKP24R_Msk
15540
15541/******************** Bits definition for TAMP_BKP25R register ***************/
15542#define TAMP_BKP25R_Pos (0U)
15543#define TAMP_BKP25R_Msk (0xFFFFFFFFUL << TAMP_BKP25R_Pos)
15544#define TAMP_BKP25R TAMP_BKP25R_Msk
15545
15546/******************** Bits definition for TAMP_BKP26R register ***************/
15547#define TAMP_BKP26R_Pos (0U)
15548#define TAMP_BKP26R_Msk (0xFFFFFFFFUL << TAMP_BKP26R_Pos)
15549#define TAMP_BKP26R TAMP_BKP26R_Msk
15550
15551/******************** Bits definition for TAMP_BKP27R register ***************/
15552#define TAMP_BKP27R_Pos (0U)
15553#define TAMP_BKP27R_Msk (0xFFFFFFFFUL << TAMP_BKP27R_Pos)
15554#define TAMP_BKP27R TAMP_BKP27R_Msk
15555
15556/******************** Bits definition for TAMP_BKP28R register ***************/
15557#define TAMP_BKP28R_Pos (0U)
15558#define TAMP_BKP28R_Msk (0xFFFFFFFFUL << TAMP_BKP28R_Pos)
15559#define TAMP_BKP28R TAMP_BKP28R_Msk
15560
15561/******************** Bits definition for TAMP_BKP29R register ***************/
15562#define TAMP_BKP29R_Pos (0U)
15563#define TAMP_BKP29R_Msk (0xFFFFFFFFUL << TAMP_BKP29R_Pos)
15564#define TAMP_BKP29R TAMP_BKP29R_Msk
15565
15566/******************** Bits definition for TAMP_BKP30R register ***************/
15567#define TAMP_BKP30R_Pos (0U)
15568#define TAMP_BKP30R_Msk (0xFFFFFFFFUL << TAMP_BKP30R_Pos)
15569#define TAMP_BKP30R TAMP_BKP30R_Msk
15570
15571/******************** Bits definition for TAMP_BKP31R register ***************/
15572#define TAMP_BKP31R_Pos (0U)
15573#define TAMP_BKP31R_Msk (0xFFFFFFFFUL << TAMP_BKP31R_Pos)
15574#define TAMP_BKP31R TAMP_BKP31R_Msk
15575
15576/******************** Number of backup registers ******************************/
15577#define TAMP_BKP_NUMBER_Pos (5U)
15578#define TAMP_BKP_NUMBER_Msk (0x1UL << TAMP_BKP_NUMBER_Pos)
15579#define TAMP_BKP_NUMBER TAMP_BKP_NUMBER_Msk
15581/******************************************************************************/
15582/* */
15583/* SPDIF-RX Interface */
15584/* */
15585/******************************************************************************/
15586/******************** Bit definition for SPDIF_CR register ******************/
15587#define SPDIFRX_CR_SPDIFEN_Pos (0U)
15588#define SPDIFRX_CR_SPDIFEN_Msk (0x3UL << SPDIFRX_CR_SPDIFEN_Pos)
15589#define SPDIFRX_CR_SPDIFEN SPDIFRX_CR_SPDIFEN_Msk
15590#define SPDIFRX_CR_RXDMAEN_Pos (2U)
15591#define SPDIFRX_CR_RXDMAEN_Msk (0x1UL << SPDIFRX_CR_RXDMAEN_Pos)
15592#define SPDIFRX_CR_RXDMAEN SPDIFRX_CR_RXDMAEN_Msk
15593#define SPDIFRX_CR_RXSTEO_Pos (3U)
15594#define SPDIFRX_CR_RXSTEO_Msk (0x1UL << SPDIFRX_CR_RXSTEO_Pos)
15595#define SPDIFRX_CR_RXSTEO SPDIFRX_CR_RXSTEO_Msk
15596#define SPDIFRX_CR_DRFMT_Pos (4U)
15597#define SPDIFRX_CR_DRFMT_Msk (0x3UL << SPDIFRX_CR_DRFMT_Pos)
15598#define SPDIFRX_CR_DRFMT SPDIFRX_CR_DRFMT_Msk
15599#define SPDIFRX_CR_PMSK_Pos (6U)
15600#define SPDIFRX_CR_PMSK_Msk (0x1UL << SPDIFRX_CR_PMSK_Pos)
15601#define SPDIFRX_CR_PMSK SPDIFRX_CR_PMSK_Msk
15602#define SPDIFRX_CR_VMSK_Pos (7U)
15603#define SPDIFRX_CR_VMSK_Msk (0x1UL << SPDIFRX_CR_VMSK_Pos)
15604#define SPDIFRX_CR_VMSK SPDIFRX_CR_VMSK_Msk
15605#define SPDIFRX_CR_CUMSK_Pos (8U)
15606#define SPDIFRX_CR_CUMSK_Msk (0x1UL << SPDIFRX_CR_CUMSK_Pos)
15607#define SPDIFRX_CR_CUMSK SPDIFRX_CR_CUMSK_Msk
15608#define SPDIFRX_CR_PTMSK_Pos (9U)
15609#define SPDIFRX_CR_PTMSK_Msk (0x1UL << SPDIFRX_CR_PTMSK_Pos)
15610#define SPDIFRX_CR_PTMSK SPDIFRX_CR_PTMSK_Msk
15611#define SPDIFRX_CR_CBDMAEN_Pos (10U)
15612#define SPDIFRX_CR_CBDMAEN_Msk (0x1UL << SPDIFRX_CR_CBDMAEN_Pos)
15613#define SPDIFRX_CR_CBDMAEN SPDIFRX_CR_CBDMAEN_Msk
15614#define SPDIFRX_CR_CHSEL_Pos (11U)
15615#define SPDIFRX_CR_CHSEL_Msk (0x1UL << SPDIFRX_CR_CHSEL_Pos)
15616#define SPDIFRX_CR_CHSEL SPDIFRX_CR_CHSEL_Msk
15617#define SPDIFRX_CR_NBTR_Pos (12U)
15618#define SPDIFRX_CR_NBTR_Msk (0x3UL << SPDIFRX_CR_NBTR_Pos)
15619#define SPDIFRX_CR_NBTR SPDIFRX_CR_NBTR_Msk
15620#define SPDIFRX_CR_WFA_Pos (14U)
15621#define SPDIFRX_CR_WFA_Msk (0x1UL << SPDIFRX_CR_WFA_Pos)
15622#define SPDIFRX_CR_WFA SPDIFRX_CR_WFA_Msk
15623#define SPDIFRX_CR_INSEL_Pos (16U)
15624#define SPDIFRX_CR_INSEL_Msk (0x7UL << SPDIFRX_CR_INSEL_Pos)
15625#define SPDIFRX_CR_INSEL SPDIFRX_CR_INSEL_Msk
15626#define SPDIFRX_CR_CKSEN_Pos (20U)
15627#define SPDIFRX_CR_CKSEN_Msk (0x1UL << SPDIFRX_CR_CKSEN_Pos)
15628#define SPDIFRX_CR_CKSEN SPDIFRX_CR_CKSEN_Msk
15629#define SPDIFRX_CR_CKSBKPEN_Pos (21U)
15630#define SPDIFRX_CR_CKSBKPEN_Msk (0x1UL << SPDIFRX_CR_CKSBKPEN_Pos)
15631#define SPDIFRX_CR_CKSBKPEN SPDIFRX_CR_CKSBKPEN_Msk
15633/******************* Bit definition for SPDIFRX_IMR register *******************/
15634#define SPDIFRX_IMR_RXNEIE_Pos (0U)
15635#define SPDIFRX_IMR_RXNEIE_Msk (0x1UL << SPDIFRX_IMR_RXNEIE_Pos)
15636#define SPDIFRX_IMR_RXNEIE SPDIFRX_IMR_RXNEIE_Msk
15637#define SPDIFRX_IMR_CSRNEIE_Pos (1U)
15638#define SPDIFRX_IMR_CSRNEIE_Msk (0x1UL << SPDIFRX_IMR_CSRNEIE_Pos)
15639#define SPDIFRX_IMR_CSRNEIE SPDIFRX_IMR_CSRNEIE_Msk
15640#define SPDIFRX_IMR_PERRIE_Pos (2U)
15641#define SPDIFRX_IMR_PERRIE_Msk (0x1UL << SPDIFRX_IMR_PERRIE_Pos)
15642#define SPDIFRX_IMR_PERRIE SPDIFRX_IMR_PERRIE_Msk
15643#define SPDIFRX_IMR_OVRIE_Pos (3U)
15644#define SPDIFRX_IMR_OVRIE_Msk (0x1UL << SPDIFRX_IMR_OVRIE_Pos)
15645#define SPDIFRX_IMR_OVRIE SPDIFRX_IMR_OVRIE_Msk
15646#define SPDIFRX_IMR_SBLKIE_Pos (4U)
15647#define SPDIFRX_IMR_SBLKIE_Msk (0x1UL << SPDIFRX_IMR_SBLKIE_Pos)
15648#define SPDIFRX_IMR_SBLKIE SPDIFRX_IMR_SBLKIE_Msk
15649#define SPDIFRX_IMR_SYNCDIE_Pos (5U)
15650#define SPDIFRX_IMR_SYNCDIE_Msk (0x1UL << SPDIFRX_IMR_SYNCDIE_Pos)
15651#define SPDIFRX_IMR_SYNCDIE SPDIFRX_IMR_SYNCDIE_Msk
15652#define SPDIFRX_IMR_IFEIE_Pos (6U)
15653#define SPDIFRX_IMR_IFEIE_Msk (0x1UL << SPDIFRX_IMR_IFEIE_Pos)
15654#define SPDIFRX_IMR_IFEIE SPDIFRX_IMR_IFEIE_Msk
15656/******************* Bit definition for SPDIFRX_SR register *******************/
15657#define SPDIFRX_SR_RXNE_Pos (0U)
15658#define SPDIFRX_SR_RXNE_Msk (0x1UL << SPDIFRX_SR_RXNE_Pos)
15659#define SPDIFRX_SR_RXNE SPDIFRX_SR_RXNE_Msk
15660#define SPDIFRX_SR_CSRNE_Pos (1U)
15661#define SPDIFRX_SR_CSRNE_Msk (0x1UL << SPDIFRX_SR_CSRNE_Pos)
15662#define SPDIFRX_SR_CSRNE SPDIFRX_SR_CSRNE_Msk
15663#define SPDIFRX_SR_PERR_Pos (2U)
15664#define SPDIFRX_SR_PERR_Msk (0x1UL << SPDIFRX_SR_PERR_Pos)
15665#define SPDIFRX_SR_PERR SPDIFRX_SR_PERR_Msk
15666#define SPDIFRX_SR_OVR_Pos (3U)
15667#define SPDIFRX_SR_OVR_Msk (0x1UL << SPDIFRX_SR_OVR_Pos)
15668#define SPDIFRX_SR_OVR SPDIFRX_SR_OVR_Msk
15669#define SPDIFRX_SR_SBD_Pos (4U)
15670#define SPDIFRX_SR_SBD_Msk (0x1UL << SPDIFRX_SR_SBD_Pos)
15671#define SPDIFRX_SR_SBD SPDIFRX_SR_SBD_Msk
15672#define SPDIFRX_SR_SYNCD_Pos (5U)
15673#define SPDIFRX_SR_SYNCD_Msk (0x1UL << SPDIFRX_SR_SYNCD_Pos)
15674#define SPDIFRX_SR_SYNCD SPDIFRX_SR_SYNCD_Msk
15675#define SPDIFRX_SR_FERR_Pos (6U)
15676#define SPDIFRX_SR_FERR_Msk (0x1UL << SPDIFRX_SR_FERR_Pos)
15677#define SPDIFRX_SR_FERR SPDIFRX_SR_FERR_Msk
15678#define SPDIFRX_SR_SERR_Pos (7U)
15679#define SPDIFRX_SR_SERR_Msk (0x1UL << SPDIFRX_SR_SERR_Pos)
15680#define SPDIFRX_SR_SERR SPDIFRX_SR_SERR_Msk
15681#define SPDIFRX_SR_TERR_Pos (8U)
15682#define SPDIFRX_SR_TERR_Msk (0x1UL << SPDIFRX_SR_TERR_Pos)
15683#define SPDIFRX_SR_TERR SPDIFRX_SR_TERR_Msk
15684#define SPDIFRX_SR_WIDTH5_Pos (16U)
15685#define SPDIFRX_SR_WIDTH5_Msk (0x7FFFUL << SPDIFRX_SR_WIDTH5_Pos)
15686#define SPDIFRX_SR_WIDTH5 SPDIFRX_SR_WIDTH5_Msk
15688/******************* Bit definition for SPDIFRX_IFCR register *******************/
15689#define SPDIFRX_IFCR_PERRCF_Pos (2U)
15690#define SPDIFRX_IFCR_PERRCF_Msk (0x1UL << SPDIFRX_IFCR_PERRCF_Pos)
15691#define SPDIFRX_IFCR_PERRCF SPDIFRX_IFCR_PERRCF_Msk
15692#define SPDIFRX_IFCR_OVRCF_Pos (3U)
15693#define SPDIFRX_IFCR_OVRCF_Msk (0x1UL << SPDIFRX_IFCR_OVRCF_Pos)
15694#define SPDIFRX_IFCR_OVRCF SPDIFRX_IFCR_OVRCF_Msk
15695#define SPDIFRX_IFCR_SBDCF_Pos (4U)
15696#define SPDIFRX_IFCR_SBDCF_Msk (0x1UL << SPDIFRX_IFCR_SBDCF_Pos)
15697#define SPDIFRX_IFCR_SBDCF SPDIFRX_IFCR_SBDCF_Msk
15698#define SPDIFRX_IFCR_SYNCDCF_Pos (5U)
15699#define SPDIFRX_IFCR_SYNCDCF_Msk (0x1UL << SPDIFRX_IFCR_SYNCDCF_Pos)
15700#define SPDIFRX_IFCR_SYNCDCF SPDIFRX_IFCR_SYNCDCF_Msk
15702/******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
15703#define SPDIFRX_DR0_DR_Pos (0U)
15704#define SPDIFRX_DR0_DR_Msk (0xFFFFFFUL << SPDIFRX_DR0_DR_Pos)
15705#define SPDIFRX_DR0_DR SPDIFRX_DR0_DR_Msk
15706#define SPDIFRX_DR0_PE_Pos (24U)
15707#define SPDIFRX_DR0_PE_Msk (0x1UL << SPDIFRX_DR0_PE_Pos)
15708#define SPDIFRX_DR0_PE SPDIFRX_DR0_PE_Msk
15709#define SPDIFRX_DR0_V_Pos (25U)
15710#define SPDIFRX_DR0_V_Msk (0x1UL << SPDIFRX_DR0_V_Pos)
15711#define SPDIFRX_DR0_V SPDIFRX_DR0_V_Msk
15712#define SPDIFRX_DR0_U_Pos (26U)
15713#define SPDIFRX_DR0_U_Msk (0x1UL << SPDIFRX_DR0_U_Pos)
15714#define SPDIFRX_DR0_U SPDIFRX_DR0_U_Msk
15715#define SPDIFRX_DR0_C_Pos (27U)
15716#define SPDIFRX_DR0_C_Msk (0x1UL << SPDIFRX_DR0_C_Pos)
15717#define SPDIFRX_DR0_C SPDIFRX_DR0_C_Msk
15718#define SPDIFRX_DR0_PT_Pos (28U)
15719#define SPDIFRX_DR0_PT_Msk (0x3UL << SPDIFRX_DR0_PT_Pos)
15720#define SPDIFRX_DR0_PT SPDIFRX_DR0_PT_Msk
15722/******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
15723#define SPDIFRX_DR1_DR_Pos (8U)
15724#define SPDIFRX_DR1_DR_Msk (0xFFFFFFUL << SPDIFRX_DR1_DR_Pos)
15725#define SPDIFRX_DR1_DR SPDIFRX_DR1_DR_Msk
15726#define SPDIFRX_DR1_PT_Pos (4U)
15727#define SPDIFRX_DR1_PT_Msk (0x3UL << SPDIFRX_DR1_PT_Pos)
15728#define SPDIFRX_DR1_PT SPDIFRX_DR1_PT_Msk
15729#define SPDIFRX_DR1_C_Pos (3U)
15730#define SPDIFRX_DR1_C_Msk (0x1UL << SPDIFRX_DR1_C_Pos)
15731#define SPDIFRX_DR1_C SPDIFRX_DR1_C_Msk
15732#define SPDIFRX_DR1_U_Pos (2U)
15733#define SPDIFRX_DR1_U_Msk (0x1UL << SPDIFRX_DR1_U_Pos)
15734#define SPDIFRX_DR1_U SPDIFRX_DR1_U_Msk
15735#define SPDIFRX_DR1_V_Pos (1U)
15736#define SPDIFRX_DR1_V_Msk (0x1UL << SPDIFRX_DR1_V_Pos)
15737#define SPDIFRX_DR1_V SPDIFRX_DR1_V_Msk
15738#define SPDIFRX_DR1_PE_Pos (0U)
15739#define SPDIFRX_DR1_PE_Msk (0x1UL << SPDIFRX_DR1_PE_Pos)
15740#define SPDIFRX_DR1_PE SPDIFRX_DR1_PE_Msk
15742/******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
15743#define SPDIFRX_DR1_DRNL1_Pos (16U)
15744#define SPDIFRX_DR1_DRNL1_Msk (0xFFFFUL << SPDIFRX_DR1_DRNL1_Pos)
15745#define SPDIFRX_DR1_DRNL1 SPDIFRX_DR1_DRNL1_Msk
15746#define SPDIFRX_DR1_DRNL2_Pos (0U)
15747#define SPDIFRX_DR1_DRNL2_Msk (0xFFFFUL << SPDIFRX_DR1_DRNL2_Pos)
15748#define SPDIFRX_DR1_DRNL2 SPDIFRX_DR1_DRNL2_Msk
15750/******************* Bit definition for SPDIFRX_CSR register *******************/
15751#define SPDIFRX_CSR_USR_Pos (0U)
15752#define SPDIFRX_CSR_USR_Msk (0xFFFFUL << SPDIFRX_CSR_USR_Pos)
15753#define SPDIFRX_CSR_USR SPDIFRX_CSR_USR_Msk
15754#define SPDIFRX_CSR_CS_Pos (16U)
15755#define SPDIFRX_CSR_CS_Msk (0xFFUL << SPDIFRX_CSR_CS_Pos)
15756#define SPDIFRX_CSR_CS SPDIFRX_CSR_CS_Msk
15757#define SPDIFRX_CSR_SOB_Pos (24U)
15758#define SPDIFRX_CSR_SOB_Msk (0x1UL << SPDIFRX_CSR_SOB_Pos)
15759#define SPDIFRX_CSR_SOB SPDIFRX_CSR_SOB_Msk
15761/******************* Bit definition for SPDIFRX_DIR register *******************/
15762#define SPDIFRX_DIR_THI_Pos (0U)
15763#define SPDIFRX_DIR_THI_Msk (0x1FFFUL << SPDIFRX_DIR_THI_Pos)
15764#define SPDIFRX_DIR_THI SPDIFRX_DIR_THI_Msk
15765#define SPDIFRX_DIR_TLO_Pos (16U)
15766#define SPDIFRX_DIR_TLO_Msk (0x1FFFUL << SPDIFRX_DIR_TLO_Pos)
15767#define SPDIFRX_DIR_TLO SPDIFRX_DIR_TLO_Msk
15769/******************* Bit definition for SPDIFRX_VERR register *******************/
15770#define SPDIFRX_VERR_MINREV_Pos (0U)
15771#define SPDIFRX_VERR_MINREV_Msk (0xFUL << SPDIFRX_VERR_MINREV_Pos)
15772#define SPDIFRX_VERR_MINREV SPDIFRX_VERR_MINREV_Msk
15773#define SPDIFRX_VERR_MAJREV_Pos (4U)
15774#define SPDIFRX_VERR_MAJREV_Msk (0xFUL << SPDIFRX_VERR_MAJREV_Pos)
15775#define SPDIFRX_VERR_MAJREV SPDIFRX_VERR_MAJREV_Msk
15777/******************* Bit definition for SPDIFRX_IDR register *******************/
15778#define SPDIFRX_IDR_ID_Pos (0U)
15779#define SPDIFRX_IDR_ID_Msk (0xFFFFFFFFUL << SPDIFRX_IDR_ID_Pos)
15780#define SPDIFRX_IDR_ID SPDIFRX_IDR_ID_Msk
15782/******************* Bit definition for SPDIFRX_SIDR register *******************/
15783#define SPDIFRX_SIDR_SID_Pos (0U)
15784#define SPDIFRX_SIDR_SID_Msk (0xFFFFFFFFUL << SPDIFRX_SIDR_SID_Pos)
15785#define SPDIFRX_SIDR_SID SPDIFRX_SIDR_SID_Msk
15787/******************************************************************************/
15788/* */
15789/* Serial Audio Interface */
15790/* */
15791/******************************************************************************/
15792/******************************* SAI VERSION ********************************/
15793#define SAI_VER_V2_1
15794
15795/******************** Bit definition for SAI_GCR register *******************/
15796#define SAI_GCR_SYNCIN_Pos (0U)
15797#define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos)
15798#define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk
15799#define SAI_GCR_SYNCIN_0 (0x1UL << SAI_GCR_SYNCIN_Pos)
15800#define SAI_GCR_SYNCIN_1 (0x2UL << SAI_GCR_SYNCIN_Pos)
15802#define SAI_GCR_SYNCOUT_Pos (4U)
15803#define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos)
15804#define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk
15805#define SAI_GCR_SYNCOUT_0 (0x1UL << SAI_GCR_SYNCOUT_Pos)
15806#define SAI_GCR_SYNCOUT_1 (0x2UL << SAI_GCR_SYNCOUT_Pos)
15808/******************* Bit definition for SAI_xCR1 register *******************/
15809#define SAI_xCR1_MODE_Pos (0U)
15810#define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos)
15811#define SAI_xCR1_MODE SAI_xCR1_MODE_Msk
15812#define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos)
15813#define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos)
15815#define SAI_xCR1_PRTCFG_Pos (2U)
15816#define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos)
15817#define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk
15818#define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos)
15819#define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos)
15821#define SAI_xCR1_DS_Pos (5U)
15822#define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos)
15823#define SAI_xCR1_DS SAI_xCR1_DS_Msk
15824#define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos)
15825#define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos)
15826#define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos)
15828#define SAI_xCR1_LSBFIRST_Pos (8U)
15829#define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos)
15830#define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk
15831#define SAI_xCR1_CKSTR_Pos (9U)
15832#define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos)
15833#define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk
15835#define SAI_xCR1_SYNCEN_Pos (10U)
15836#define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos)
15837#define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk
15838#define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos)
15839#define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos)
15841#define SAI_xCR1_MONO_Pos (12U)
15842#define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos)
15843#define SAI_xCR1_MONO SAI_xCR1_MONO_Msk
15844#define SAI_xCR1_OUTDRIV_Pos (13U)
15845#define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos)
15846#define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk
15847#define SAI_xCR1_SAIEN_Pos (16U)
15848#define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos)
15849#define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk
15850#define SAI_xCR1_DMAEN_Pos (17U)
15851#define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos)
15852#define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk
15853#define SAI_xCR1_NODIV_Pos (19U)
15854#define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos)
15855#define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk
15857#define SAI_xCR1_MCKDIV_Pos (20U)
15858#define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos)
15859#define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk
15860#define SAI_xCR1_MCKDIV_0 (0x01UL << SAI_xCR1_MCKDIV_Pos)
15861#define SAI_xCR1_MCKDIV_1 (0x02UL << SAI_xCR1_MCKDIV_Pos)
15862#define SAI_xCR1_MCKDIV_2 (0x04UL << SAI_xCR1_MCKDIV_Pos)
15863#define SAI_xCR1_MCKDIV_3 (0x08UL << SAI_xCR1_MCKDIV_Pos)
15864#define SAI_xCR1_MCKDIV_4 (0x10UL << SAI_xCR1_MCKDIV_Pos)
15865#define SAI_xCR1_MCKDIV_5 (0x20UL << SAI_xCR1_MCKDIV_Pos)
15867#define SAI_xCR1_MCKEN_Pos (27U)
15868#define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos)
15869#define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk
15871#define SAI_xCR1_OSR_Pos (26U)
15872#define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos)
15873#define SAI_xCR1_OSR SAI_xCR1_OSR_Msk
15875/* Legacy define */
15876#define SAI_xCR1_NOMCK SAI_xCR1_NODIV
15877
15878/******************* Bit definition for SAI_xCR2 register *******************/
15879#define SAI_xCR2_FTH_Pos (0U)
15880#define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos)
15881#define SAI_xCR2_FTH SAI_xCR2_FTH_Msk
15882#define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos)
15883#define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos)
15884#define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos)
15886#define SAI_xCR2_FFLUSH_Pos (3U)
15887#define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos)
15888#define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk
15889#define SAI_xCR2_TRIS_Pos (4U)
15890#define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos)
15891#define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk
15892#define SAI_xCR2_MUTE_Pos (5U)
15893#define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos)
15894#define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk
15895#define SAI_xCR2_MUTEVAL_Pos (6U)
15896#define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos)
15897#define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk
15899#define SAI_xCR2_MUTECNT_Pos (7U)
15900#define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos)
15901#define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk
15902#define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos)
15903#define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos)
15904#define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos)
15905#define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos)
15906#define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos)
15907#define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos)
15909#define SAI_xCR2_CPL_Pos (13U)
15910#define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos)
15911#define SAI_xCR2_CPL SAI_xCR2_CPL_Msk
15913#define SAI_xCR2_COMP_Pos (14U)
15914#define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos)
15915#define SAI_xCR2_COMP SAI_xCR2_COMP_Msk
15916#define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos)
15917#define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos)
15919/****************** Bit definition for SAI_xFRCR register *******************/
15920#define SAI_xFRCR_FRL_Pos (0U)
15921#define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos)
15922#define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk
15923#define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos)
15924#define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos)
15925#define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos)
15926#define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos)
15927#define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos)
15928#define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos)
15929#define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos)
15930#define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos)
15932#define SAI_xFRCR_FSALL_Pos (8U)
15933#define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos)
15934#define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk
15935#define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos)
15936#define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos)
15937#define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos)
15938#define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos)
15939#define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos)
15940#define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos)
15941#define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos)
15943#define SAI_xFRCR_FSDEF_Pos (16U)
15944#define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos)
15945#define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk
15946#define SAI_xFRCR_FSPOL_Pos (17U)
15947#define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos)
15948#define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk
15949#define SAI_xFRCR_FSOFF_Pos (18U)
15950#define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos)
15951#define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk
15953/* Legacy define */
15954#define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
15955
15956/****************** Bit definition for SAI_xSLOTR register *******************/
15957#define SAI_xSLOTR_FBOFF_Pos (0U)
15958#define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos)
15959#define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk
15960#define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos)
15961#define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos)
15962#define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos)
15963#define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos)
15964#define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos)
15966#define SAI_xSLOTR_SLOTSZ_Pos (6U)
15967#define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos)
15968#define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk
15969#define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos)
15970#define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos)
15972#define SAI_xSLOTR_NBSLOT_Pos (8U)
15973#define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos)
15974#define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk
15975#define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos)
15976#define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos)
15977#define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos)
15978#define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos)
15980#define SAI_xSLOTR_SLOTEN_Pos (16U)
15981#define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos)
15982#define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk
15984/******************* Bit definition for SAI_xIMR register *******************/
15985#define SAI_xIMR_OVRUDRIE_Pos (0U)
15986#define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos)
15987#define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk
15988#define SAI_xIMR_MUTEDETIE_Pos (1U)
15989#define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos)
15990#define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk
15991#define SAI_xIMR_WCKCFGIE_Pos (2U)
15992#define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos)
15993#define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk
15994#define SAI_xIMR_FREQIE_Pos (3U)
15995#define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos)
15996#define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk
15997#define SAI_xIMR_CNRDYIE_Pos (4U)
15998#define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos)
15999#define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk
16000#define SAI_xIMR_AFSDETIE_Pos (5U)
16001#define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos)
16002#define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk
16003#define SAI_xIMR_LFSDETIE_Pos (6U)
16004#define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos)
16005#define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk
16007/******************** Bit definition for SAI_xSR register *******************/
16008#define SAI_xSR_OVRUDR_Pos (0U)
16009#define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos)
16010#define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk
16011#define SAI_xSR_MUTEDET_Pos (1U)
16012#define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos)
16013#define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk
16014#define SAI_xSR_WCKCFG_Pos (2U)
16015#define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos)
16016#define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk
16017#define SAI_xSR_FREQ_Pos (3U)
16018#define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos)
16019#define SAI_xSR_FREQ SAI_xSR_FREQ_Msk
16020#define SAI_xSR_CNRDY_Pos (4U)
16021#define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos)
16022#define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk
16023#define SAI_xSR_AFSDET_Pos (5U)
16024#define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos)
16025#define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk
16026#define SAI_xSR_LFSDET_Pos (6U)
16027#define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos)
16028#define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk
16030#define SAI_xSR_FLVL_Pos (16U)
16031#define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos)
16032#define SAI_xSR_FLVL SAI_xSR_FLVL_Msk
16033#define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos)
16034#define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos)
16035#define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos)
16037/****************** Bit definition for SAI_xCLRFR register ******************/
16038#define SAI_xCLRFR_COVRUDR_Pos (0U)
16039#define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos)
16040#define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk
16041#define SAI_xCLRFR_CMUTEDET_Pos (1U)
16042#define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos)
16043#define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk
16044#define SAI_xCLRFR_CWCKCFG_Pos (2U)
16045#define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos)
16046#define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk
16047#define SAI_xCLRFR_CFREQ_Pos (3U)
16048#define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos)
16049#define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk
16050#define SAI_xCLRFR_CCNRDY_Pos (4U)
16051#define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos)
16052#define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk
16053#define SAI_xCLRFR_CAFSDET_Pos (5U)
16054#define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos)
16055#define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk
16056#define SAI_xCLRFR_CLFSDET_Pos (6U)
16057#define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos)
16058#define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk
16060/****************** Bit definition for SAI_xDR register *********************/
16061#define SAI_xDR_DATA_Pos (0U)
16062#define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos)
16063#define SAI_xDR_DATA SAI_xDR_DATA_Msk
16064
16065/******************* Bit definition for SAI_PDMCR register ******************/
16066#define SAI_PDMCR_PDMEN_Pos (0U)
16067#define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos)
16068#define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk
16070#define SAI_PDMCR_MICNBR_Pos (4U)
16071#define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos)
16072#define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk
16073#define SAI_PDMCR_MICNBR_0 (0x1UL << SAI_PDMCR_MICNBR_Pos)
16074#define SAI_PDMCR_MICNBR_1 (0x2UL << SAI_PDMCR_MICNBR_Pos)
16076#define SAI_PDMCR_CKEN1_Pos (8U)
16077#define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos)
16078#define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk
16079#define SAI_PDMCR_CKEN2_Pos (9U)
16080#define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos)
16081#define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk
16082#define SAI_PDMCR_CKEN3_Pos (10U)
16083#define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos)
16084#define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk
16085#define SAI_PDMCR_CKEN4_Pos (11U)
16086#define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos)
16087#define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk
16089/****************** Bit definition for SAI_PDMDLY register ******************/
16090#define SAI_PDMDLY_DLYM1L_Pos (0U)
16091#define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos)
16092#define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk
16093#define SAI_PDMDLY_DLYM1L_0 (0x1UL << SAI_PDMDLY_DLYM1L_Pos)
16094#define SAI_PDMDLY_DLYM1L_1 (0x2UL << SAI_PDMDLY_DLYM1L_Pos)
16095#define SAI_PDMDLY_DLYM1L_2 (0x4UL << SAI_PDMDLY_DLYM1L_Pos)
16097#define SAI_PDMDLY_DLYM1R_Pos (4U)
16098#define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos)
16099#define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk
16100#define SAI_PDMDLY_DLYM1R_0 (0x1UL << SAI_PDMDLY_DLYM1R_Pos)
16101#define SAI_PDMDLY_DLYM1R_1 (0x2UL << SAI_PDMDLY_DLYM1R_Pos)
16102#define SAI_PDMDLY_DLYM1R_2 (0x4UL << SAI_PDMDLY_DLYM1R_Pos)
16104#define SAI_PDMDLY_DLYM2L_Pos (8U)
16105#define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos)
16106#define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk
16107#define SAI_PDMDLY_DLYM2L_0 (0x1UL << SAI_PDMDLY_DLYM2L_Pos)
16108#define SAI_PDMDLY_DLYM2L_1 (0x2UL << SAI_PDMDLY_DLYM2L_Pos)
16109#define SAI_PDMDLY_DLYM2L_2 (0x4UL << SAI_PDMDLY_DLYM2L_Pos)
16111#define SAI_PDMDLY_DLYM2R_Pos (12U)
16112#define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos)
16113#define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk
16114#define SAI_PDMDLY_DLYM2R_0 (0x1UL << SAI_PDMDLY_DLYM2R_Pos)
16115#define SAI_PDMDLY_DLYM2R_1 (0x2UL << SAI_PDMDLY_DLYM2R_Pos)
16116#define SAI_PDMDLY_DLYM2R_2 (0x4UL << SAI_PDMDLY_DLYM2R_Pos)
16118#define SAI_PDMDLY_DLYM3L_Pos (16U)
16119#define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos)
16120#define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk
16121#define SAI_PDMDLY_DLYM3L_0 (0x1UL << SAI_PDMDLY_DLYM3L_Pos)
16122#define SAI_PDMDLY_DLYM3L_1 (0x2UL << SAI_PDMDLY_DLYM3L_Pos)
16123#define SAI_PDMDLY_DLYM3L_2 (0x4UL << SAI_PDMDLY_DLYM3L_Pos)
16125#define SAI_PDMDLY_DLYM3R_Pos (20U)
16126#define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos)
16127#define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk
16128#define SAI_PDMDLY_DLYM3R_0 (0x1UL << SAI_PDMDLY_DLYM3R_Pos)
16129#define SAI_PDMDLY_DLYM3R_1 (0x2UL << SAI_PDMDLY_DLYM3R_Pos)
16130#define SAI_PDMDLY_DLYM3R_2 (0x4UL << SAI_PDMDLY_DLYM3R_Pos)
16132#define SAI_PDMDLY_DLYM4L_Pos (24U)
16133#define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos)
16134#define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk
16135#define SAI_PDMDLY_DLYM4L_0 (0x1UL << SAI_PDMDLY_DLYM4L_Pos)
16136#define SAI_PDMDLY_DLYM4L_1 (0x2UL << SAI_PDMDLY_DLYM4L_Pos)
16137#define SAI_PDMDLY_DLYM4L_2 (0x4UL << SAI_PDMDLY_DLYM4L_Pos)
16139#define SAI_PDMDLY_DLYM4R_Pos (28U)
16140#define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos)
16141#define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk
16142#define SAI_PDMDLY_DLYM4R_0 (0x1UL << SAI_PDMDLY_DLYM4R_Pos)
16143#define SAI_PDMDLY_DLYM4R_1 (0x2UL << SAI_PDMDLY_DLYM4R_Pos)
16144#define SAI_PDMDLY_DLYM4R_2 (0x4UL << SAI_PDMDLY_DLYM4R_Pos)
16146/******************************************************************************/
16147/* */
16148/* SDMMC Interface */
16149/* */
16150/******************************************************************************/
16151/****************** Bit definition for SDMMC_POWER register ******************/
16152#define SDMMC_POWER_PWRCTRL_Pos (0U)
16153#define SDMMC_POWER_PWRCTRL_Msk (0x3UL << SDMMC_POWER_PWRCTRL_Pos)
16154#define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk
16155#define SDMMC_POWER_PWRCTRL_0 (0x1UL << SDMMC_POWER_PWRCTRL_Pos)
16156#define SDMMC_POWER_PWRCTRL_1 (0x2UL << SDMMC_POWER_PWRCTRL_Pos)
16157#define SDMMC_POWER_VSWITCH_Pos (2U)
16158#define SDMMC_POWER_VSWITCH_Msk (0x1UL << SDMMC_POWER_VSWITCH_Pos)
16159#define SDMMC_POWER_VSWITCH SDMMC_POWER_VSWITCH_Msk
16160#define SDMMC_POWER_VSWITCHEN_Pos (3U)
16161#define SDMMC_POWER_VSWITCHEN_Msk (0x1UL << SDMMC_POWER_VSWITCHEN_Pos)
16162#define SDMMC_POWER_VSWITCHEN SDMMC_POWER_VSWITCHEN_Msk
16163#define SDMMC_POWER_DIRPOL_Pos (4U)
16164#define SDMMC_POWER_DIRPOL_Msk (0x1UL << SDMMC_POWER_DIRPOL_Pos)
16165#define SDMMC_POWER_DIRPOL SDMMC_POWER_DIRPOL_Msk
16167/****************** Bit definition for SDMMC_CLKCR register ******************/
16168#define SDMMC_CLKCR_CLKDIV_Pos (0U)
16169#define SDMMC_CLKCR_CLKDIV_Msk (0x3FFUL << SDMMC_CLKCR_CLKDIV_Pos)
16170#define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk
16171#define SDMMC_CLKCR_PWRSAV_Pos (12U)
16172#define SDMMC_CLKCR_PWRSAV_Msk (0x1UL << SDMMC_CLKCR_PWRSAV_Pos)
16173#define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk
16175#define SDMMC_CLKCR_WIDBUS_Pos (14U)
16176#define SDMMC_CLKCR_WIDBUS_Msk (0x3UL << SDMMC_CLKCR_WIDBUS_Pos)
16177#define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk
16178#define SDMMC_CLKCR_WIDBUS_0 (0x1UL << SDMMC_CLKCR_WIDBUS_Pos)
16179#define SDMMC_CLKCR_WIDBUS_1 (0x2UL << SDMMC_CLKCR_WIDBUS_Pos)
16181#define SDMMC_CLKCR_NEGEDGE_Pos (16U)
16182#define SDMMC_CLKCR_NEGEDGE_Msk (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos)
16183#define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk
16184#define SDMMC_CLKCR_HWFC_EN_Pos (17U)
16185#define SDMMC_CLKCR_HWFC_EN_Msk (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos)
16186#define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk
16187#define SDMMC_CLKCR_DDR_Pos (18U)
16188#define SDMMC_CLKCR_DDR_Msk (0x1UL << SDMMC_CLKCR_DDR_Pos)
16189#define SDMMC_CLKCR_DDR SDMMC_CLKCR_DDR_Msk
16190#define SDMMC_CLKCR_BUSSPEED_Pos (19U)
16191#define SDMMC_CLKCR_BUSSPEED_Msk (0x1UL << SDMMC_CLKCR_BUSSPEED_Pos)
16192#define SDMMC_CLKCR_BUSSPEED SDMMC_CLKCR_BUSSPEED_Msk
16193#define SDMMC_CLKCR_SELCLKRX_Pos (20U)
16194#define SDMMC_CLKCR_SELCLKRX_Msk (0x3UL << SDMMC_CLKCR_SELCLKRX_Pos)
16195#define SDMMC_CLKCR_SELCLKRX SDMMC_CLKCR_SELCLKRX_Msk
16196#define SDMMC_CLKCR_SELCLKRX_0 (0x1UL << SDMMC_CLKCR_SELCLKRX_Pos)
16197#define SDMMC_CLKCR_SELCLKRX_1 (0x2UL << SDMMC_CLKCR_SELCLKRX_Pos)
16199/******************* Bit definition for SDMMC_ARG register *******************/
16200#define SDMMC_ARG_CMDARG_Pos (0U)
16201#define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos)
16202#define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk
16204/******************* Bit definition for SDMMC_CMD register *******************/
16205#define SDMMC_CMD_CMDINDEX_Pos (0U)
16206#define SDMMC_CMD_CMDINDEX_Msk (0x3FUL << SDMMC_CMD_CMDINDEX_Pos)
16207#define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk
16208#define SDMMC_CMD_CMDTRANS_Pos (6U)
16209#define SDMMC_CMD_CMDTRANS_Msk (0x1UL << SDMMC_CMD_CMDTRANS_Pos)
16210#define SDMMC_CMD_CMDTRANS SDMMC_CMD_CMDTRANS_Msk
16211#define SDMMC_CMD_CMDSTOP_Pos (7U)
16212#define SDMMC_CMD_CMDSTOP_Msk (0x1UL << SDMMC_CMD_CMDSTOP_Pos)
16213#define SDMMC_CMD_CMDSTOP SDMMC_CMD_CMDSTOP_Msk
16215#define SDMMC_CMD_WAITRESP_Pos (8U)
16216#define SDMMC_CMD_WAITRESP_Msk (0x3UL << SDMMC_CMD_WAITRESP_Pos)
16217#define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk
16218#define SDMMC_CMD_WAITRESP_0 (0x1UL << SDMMC_CMD_WAITRESP_Pos)
16219#define SDMMC_CMD_WAITRESP_1 (0x2UL << SDMMC_CMD_WAITRESP_Pos)
16221#define SDMMC_CMD_WAITINT_Pos (10U)
16222#define SDMMC_CMD_WAITINT_Msk (0x1UL << SDMMC_CMD_WAITINT_Pos)
16223#define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk
16224#define SDMMC_CMD_WAITPEND_Pos (11U)
16225#define SDMMC_CMD_WAITPEND_Msk (0x1UL << SDMMC_CMD_WAITPEND_Pos)
16226#define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk
16227#define SDMMC_CMD_CPSMEN_Pos (12U)
16228#define SDMMC_CMD_CPSMEN_Msk (0x1UL << SDMMC_CMD_CPSMEN_Pos)
16229#define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk
16230#define SDMMC_CMD_DTHOLD_Pos (13U)
16231#define SDMMC_CMD_DTHOLD_Msk (0x1UL << SDMMC_CMD_DTHOLD_Pos)
16232#define SDMMC_CMD_DTHOLD SDMMC_CMD_DTHOLD_Msk
16233#define SDMMC_CMD_BOOTMODE_Pos (14U)
16234#define SDMMC_CMD_BOOTMODE_Msk (0x1UL << SDMMC_CMD_BOOTMODE_Pos)
16235#define SDMMC_CMD_BOOTMODE SDMMC_CMD_BOOTMODE_Msk
16236#define SDMMC_CMD_BOOTEN_Pos (15U)
16237#define SDMMC_CMD_BOOTEN_Msk (0x1UL << SDMMC_CMD_BOOTEN_Pos)
16238#define SDMMC_CMD_BOOTEN SDMMC_CMD_BOOTEN_Msk
16239#define SDMMC_CMD_CMDSUSPEND_Pos (16U)
16240#define SDMMC_CMD_CMDSUSPEND_Msk (0x1UL << SDMMC_CMD_CMDSUSPEND_Pos)
16241#define SDMMC_CMD_CMDSUSPEND SDMMC_CMD_CMDSUSPEND_Msk
16243/***************** Bit definition for SDMMC_RESPCMD register *****************/
16244#define SDMMC_RESPCMD_RESPCMD_Pos (0U)
16245#define SDMMC_RESPCMD_RESPCMD_Msk (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos)
16246#define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk
16248/****************** Bit definition for SDMMC_RESP0 register ******************/
16249#define SDMMC_RESP0_CARDSTATUS0_Pos (0U)
16250#define SDMMC_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDMMC_RESP0_CARDSTATUS0_Pos)
16251#define SDMMC_RESP0_CARDSTATUS0 SDMMC_RESP0_CARDSTATUS0_Msk
16253/****************** Bit definition for SDMMC_RESP1 register ******************/
16254#define SDMMC_RESP1_CARDSTATUS1_Pos (0U)
16255#define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos)
16256#define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk
16258/****************** Bit definition for SDMMC_RESP2 register ******************/
16259#define SDMMC_RESP2_CARDSTATUS2_Pos (0U)
16260#define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos)
16261#define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk
16263/****************** Bit definition for SDMMC_RESP3 register ******************/
16264#define SDMMC_RESP3_CARDSTATUS3_Pos (0U)
16265#define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos)
16266#define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk
16268/****************** Bit definition for SDMMC_RESP4 register ******************/
16269#define SDMMC_RESP4_CARDSTATUS4_Pos (0U)
16270#define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos)
16271#define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk
16273/****************** Bit definition for SDMMC_DTIMER register *****************/
16274#define SDMMC_DTIMER_DATATIME_Pos (0U)
16275#define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos)
16276#define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk
16278/****************** Bit definition for SDMMC_DLEN register *******************/
16279#define SDMMC_DLEN_DATALENGTH_Pos (0U)
16280#define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos)
16281#define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk
16283/****************** Bit definition for SDMMC_DCTRL register ******************/
16284#define SDMMC_DCTRL_DTEN_Pos (0U)
16285#define SDMMC_DCTRL_DTEN_Msk (0x1UL << SDMMC_DCTRL_DTEN_Pos)
16286#define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk
16287#define SDMMC_DCTRL_DTDIR_Pos (1U)
16288#define SDMMC_DCTRL_DTDIR_Msk (0x1UL << SDMMC_DCTRL_DTDIR_Pos)
16289#define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk
16290#define SDMMC_DCTRL_DTMODE_Pos (2U)
16291#define SDMMC_DCTRL_DTMODE_Msk (0x3UL << SDMMC_DCTRL_DTMODE_Pos)
16292#define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk
16293#define SDMMC_DCTRL_DTMODE_0 (0x1UL << SDMMC_DCTRL_DTMODE_Pos)
16294#define SDMMC_DCTRL_DTMODE_1 (0x2UL << SDMMC_DCTRL_DTMODE_Pos)
16296#define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U)
16297#define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
16298#define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk
16299#define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
16300#define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
16301#define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
16302#define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
16304#define SDMMC_DCTRL_RWSTART_Pos (8U)
16305#define SDMMC_DCTRL_RWSTART_Msk (0x1UL << SDMMC_DCTRL_RWSTART_Pos)
16306#define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk
16307#define SDMMC_DCTRL_RWSTOP_Pos (9U)
16308#define SDMMC_DCTRL_RWSTOP_Msk (0x1UL << SDMMC_DCTRL_RWSTOP_Pos)
16309#define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk
16310#define SDMMC_DCTRL_RWMOD_Pos (10U)
16311#define SDMMC_DCTRL_RWMOD_Msk (0x1UL << SDMMC_DCTRL_RWMOD_Pos)
16312#define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk
16313#define SDMMC_DCTRL_SDIOEN_Pos (11U)
16314#define SDMMC_DCTRL_SDIOEN_Msk (0x1UL << SDMMC_DCTRL_SDIOEN_Pos)
16315#define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk
16316#define SDMMC_DCTRL_BOOTACKEN_Pos (12U)
16317#define SDMMC_DCTRL_BOOTACKEN_Msk (0x1UL << SDMMC_DCTRL_BOOTACKEN_Pos)
16318#define SDMMC_DCTRL_BOOTACKEN SDMMC_DCTRL_BOOTACKEN_Msk
16319#define SDMMC_DCTRL_FIFORST_Pos (13U)
16320#define SDMMC_DCTRL_FIFORST_Msk (0x1UL << SDMMC_DCTRL_FIFORST_Pos)
16321#define SDMMC_DCTRL_FIFORST SDMMC_DCTRL_FIFORST_Msk
16323/****************** Bit definition for SDMMC_DCOUNT register *****************/
16324#define SDMMC_DCOUNT_DATACOUNT_Pos (0U)
16325#define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos)
16326#define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk
16328/****************** Bit definition for SDMMC_STA register ********************/
16329#define SDMMC_STA_CCRCFAIL_Pos (0U)
16330#define SDMMC_STA_CCRCFAIL_Msk (0x1UL << SDMMC_STA_CCRCFAIL_Pos)
16331#define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk
16332#define SDMMC_STA_DCRCFAIL_Pos (1U)
16333#define SDMMC_STA_DCRCFAIL_Msk (0x1UL << SDMMC_STA_DCRCFAIL_Pos)
16334#define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk
16335#define SDMMC_STA_CTIMEOUT_Pos (2U)
16336#define SDMMC_STA_CTIMEOUT_Msk (0x1UL << SDMMC_STA_CTIMEOUT_Pos)
16337#define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk
16338#define SDMMC_STA_DTIMEOUT_Pos (3U)
16339#define SDMMC_STA_DTIMEOUT_Msk (0x1UL << SDMMC_STA_DTIMEOUT_Pos)
16340#define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk
16341#define SDMMC_STA_TXUNDERR_Pos (4U)
16342#define SDMMC_STA_TXUNDERR_Msk (0x1UL << SDMMC_STA_TXUNDERR_Pos)
16343#define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk
16344#define SDMMC_STA_RXOVERR_Pos (5U)
16345#define SDMMC_STA_RXOVERR_Msk (0x1UL << SDMMC_STA_RXOVERR_Pos)
16346#define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk
16347#define SDMMC_STA_CMDREND_Pos (6U)
16348#define SDMMC_STA_CMDREND_Msk (0x1UL << SDMMC_STA_CMDREND_Pos)
16349#define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk
16350#define SDMMC_STA_CMDSENT_Pos (7U)
16351#define SDMMC_STA_CMDSENT_Msk (0x1UL << SDMMC_STA_CMDSENT_Pos)
16352#define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk
16353#define SDMMC_STA_DATAEND_Pos (8U)
16354#define SDMMC_STA_DATAEND_Msk (0x1UL << SDMMC_STA_DATAEND_Pos)
16355#define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk
16356#define SDMMC_STA_DHOLD_Pos (9U)
16357#define SDMMC_STA_DHOLD_Msk (0x1UL << SDMMC_STA_DHOLD_Pos)
16358#define SDMMC_STA_DHOLD SDMMC_STA_DHOLD_Msk
16359#define SDMMC_STA_DBCKEND_Pos (10U)
16360#define SDMMC_STA_DBCKEND_Msk (0x1UL << SDMMC_STA_DBCKEND_Pos)
16361#define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk
16362#define SDMMC_STA_DABORT_Pos (11U)
16363#define SDMMC_STA_DABORT_Msk (0x1UL << SDMMC_STA_DABORT_Pos)
16364#define SDMMC_STA_DABORT SDMMC_STA_DABORT_Msk
16365#define SDMMC_STA_DPSMACT_Pos (12U)
16366#define SDMMC_STA_DPSMACT_Msk (0x1UL << SDMMC_STA_DPSMACT_Pos)
16367#define SDMMC_STA_DPSMACT SDMMC_STA_DPSMACT_Msk
16368#define SDMMC_STA_CPSMACT_Pos (13U)
16369#define SDMMC_STA_CPSMACT_Msk (0x1UL << SDMMC_STA_CPSMACT_Pos)
16370#define SDMMC_STA_CPSMACT SDMMC_STA_CPSMACT_Msk
16371#define SDMMC_STA_TXFIFOHE_Pos (14U)
16372#define SDMMC_STA_TXFIFOHE_Msk (0x1UL << SDMMC_STA_TXFIFOHE_Pos)
16373#define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk
16374#define SDMMC_STA_RXFIFOHF_Pos (15U)
16375#define SDMMC_STA_RXFIFOHF_Msk (0x1UL << SDMMC_STA_RXFIFOHF_Pos)
16376#define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk
16377#define SDMMC_STA_TXFIFOF_Pos (16U)
16378#define SDMMC_STA_TXFIFOF_Msk (0x1UL << SDMMC_STA_TXFIFOF_Pos)
16379#define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk
16380#define SDMMC_STA_RXFIFOF_Pos (17U)
16381#define SDMMC_STA_RXFIFOF_Msk (0x1UL << SDMMC_STA_RXFIFOF_Pos)
16382#define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk
16383#define SDMMC_STA_TXFIFOE_Pos (18U)
16384#define SDMMC_STA_TXFIFOE_Msk (0x1UL << SDMMC_STA_TXFIFOE_Pos)
16385#define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk
16386#define SDMMC_STA_RXFIFOE_Pos (19U)
16387#define SDMMC_STA_RXFIFOE_Msk (0x1UL << SDMMC_STA_RXFIFOE_Pos)
16388#define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk
16389#define SDMMC_STA_BUSYD0_Pos (20U)
16390#define SDMMC_STA_BUSYD0_Msk (0x1UL << SDMMC_STA_BUSYD0_Pos)
16391#define SDMMC_STA_BUSYD0 SDMMC_STA_BUSYD0_Msk
16392#define SDMMC_STA_BUSYD0END_Pos (21U)
16393#define SDMMC_STA_BUSYD0END_Msk (0x1UL << SDMMC_STA_BUSYD0END_Pos)
16394#define SDMMC_STA_BUSYD0END SDMMC_STA_BUSYD0END_Msk
16395#define SDMMC_STA_SDIOIT_Pos (22U)
16396#define SDMMC_STA_SDIOIT_Msk (0x1UL << SDMMC_STA_SDIOIT_Pos)
16397#define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk
16398#define SDMMC_STA_ACKFAIL_Pos (23U)
16399#define SDMMC_STA_ACKFAIL_Msk (0x1UL << SDMMC_STA_ACKFAIL_Pos)
16400#define SDMMC_STA_ACKFAIL SDMMC_STA_ACKFAIL_Msk
16401#define SDMMC_STA_ACKTIMEOUT_Pos (24U)
16402#define SDMMC_STA_ACKTIMEOUT_Msk (0x1UL << SDMMC_STA_ACKTIMEOUT_Pos)
16403#define SDMMC_STA_ACKTIMEOUT SDMMC_STA_ACKTIMEOUT_Msk
16404#define SDMMC_STA_VSWEND_Pos (25U)
16405#define SDMMC_STA_VSWEND_Msk (0x1UL << SDMMC_STA_VSWEND_Pos)
16406#define SDMMC_STA_VSWEND SDMMC_STA_VSWEND_Msk
16407#define SDMMC_STA_CKSTOP_Pos (26U)
16408#define SDMMC_STA_CKSTOP_Msk (0x1UL << SDMMC_STA_CKSTOP_Pos)
16409#define SDMMC_STA_CKSTOP SDMMC_STA_CKSTOP_Msk
16410#define SDMMC_STA_IDMATE_Pos (27U)
16411#define SDMMC_STA_IDMATE_Msk (0x1UL << SDMMC_STA_IDMATE_Pos)
16412#define SDMMC_STA_IDMATE SDMMC_STA_IDMATE_Msk
16413#define SDMMC_STA_IDMABTC_Pos (28U)
16414#define SDMMC_STA_IDMABTC_Msk (0x1UL << SDMMC_STA_IDMABTC_Pos)
16415#define SDMMC_STA_IDMABTC SDMMC_STA_IDMABTC_Msk
16417/******************* Bit definition for SDMMC_ICR register *******************/
16418#define SDMMC_ICR_CCRCFAILC_Pos (0U)
16419#define SDMMC_ICR_CCRCFAILC_Msk (0x1UL << SDMMC_ICR_CCRCFAILC_Pos)
16420#define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk
16421#define SDMMC_ICR_DCRCFAILC_Pos (1U)
16422#define SDMMC_ICR_DCRCFAILC_Msk (0x1UL << SDMMC_ICR_DCRCFAILC_Pos)
16423#define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk
16424#define SDMMC_ICR_CTIMEOUTC_Pos (2U)
16425#define SDMMC_ICR_CTIMEOUTC_Msk (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos)
16426#define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk
16427#define SDMMC_ICR_DTIMEOUTC_Pos (3U)
16428#define SDMMC_ICR_DTIMEOUTC_Msk (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos)
16429#define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk
16430#define SDMMC_ICR_TXUNDERRC_Pos (4U)
16431#define SDMMC_ICR_TXUNDERRC_Msk (0x1UL << SDMMC_ICR_TXUNDERRC_Pos)
16432#define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk
16433#define SDMMC_ICR_RXOVERRC_Pos (5U)
16434#define SDMMC_ICR_RXOVERRC_Msk (0x1UL << SDMMC_ICR_RXOVERRC_Pos)
16435#define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk
16436#define SDMMC_ICR_CMDRENDC_Pos (6U)
16437#define SDMMC_ICR_CMDRENDC_Msk (0x1UL << SDMMC_ICR_CMDRENDC_Pos)
16438#define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk
16439#define SDMMC_ICR_CMDSENTC_Pos (7U)
16440#define SDMMC_ICR_CMDSENTC_Msk (0x1UL << SDMMC_ICR_CMDSENTC_Pos)
16441#define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk
16442#define SDMMC_ICR_DATAENDC_Pos (8U)
16443#define SDMMC_ICR_DATAENDC_Msk (0x1UL << SDMMC_ICR_DATAENDC_Pos)
16444#define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk
16445#define SDMMC_ICR_DHOLDC_Pos (9U)
16446#define SDMMC_ICR_DHOLDC_Msk (0x1UL << SDMMC_ICR_DHOLDC_Pos)
16447#define SDMMC_ICR_DHOLDC SDMMC_ICR_DHOLDC_Msk
16448#define SDMMC_ICR_DBCKENDC_Pos (10U)
16449#define SDMMC_ICR_DBCKENDC_Msk (0x1UL << SDMMC_ICR_DBCKENDC_Pos)
16450#define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk
16451#define SDMMC_ICR_DABORTC_Pos (11U)
16452#define SDMMC_ICR_DABORTC_Msk (0x1UL << SDMMC_ICR_DABORTC_Pos)
16453#define SDMMC_ICR_DABORTC SDMMC_ICR_DABORTC_Msk
16454#define SDMMC_ICR_BUSYD0ENDC_Pos (21U)
16455#define SDMMC_ICR_BUSYD0ENDC_Msk (0x1UL << SDMMC_ICR_BUSYD0ENDC_Pos)
16456#define SDMMC_ICR_BUSYD0ENDC SDMMC_ICR_BUSYD0ENDC_Msk
16457#define SDMMC_ICR_SDIOITC_Pos (22U)
16458#define SDMMC_ICR_SDIOITC_Msk (0x1UL << SDMMC_ICR_SDIOITC_Pos)
16459#define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk
16460#define SDMMC_ICR_ACKFAILC_Pos (23U)
16461#define SDMMC_ICR_ACKFAILC_Msk (0x1UL << SDMMC_ICR_ACKFAILC_Pos)
16462#define SDMMC_ICR_ACKFAILC SDMMC_ICR_ACKFAILC_Msk
16463#define SDMMC_ICR_ACKTIMEOUTC_Pos (24U)
16464#define SDMMC_ICR_ACKTIMEOUTC_Msk (0x1UL << SDMMC_ICR_ACKTIMEOUTC_Pos)
16465#define SDMMC_ICR_ACKTIMEOUTC SDMMC_ICR_ACKTIMEOUTC_Msk
16466#define SDMMC_ICR_VSWENDC_Pos (25U)
16467#define SDMMC_ICR_VSWENDC_Msk (0x1UL << SDMMC_ICR_VSWENDC_Pos)
16468#define SDMMC_ICR_VSWENDC SDMMC_ICR_VSWENDC_Msk
16469#define SDMMC_ICR_CKSTOPC_Pos (26U)
16470#define SDMMC_ICR_CKSTOPC_Msk (0x1UL << SDMMC_ICR_CKSTOPC_Pos)
16471#define SDMMC_ICR_CKSTOPC SDMMC_ICR_CKSTOPC_Msk
16472#define SDMMC_ICR_IDMATEC_Pos (27U)
16473#define SDMMC_ICR_IDMATEC_Msk (0x1UL << SDMMC_ICR_IDMATEC_Pos)
16474#define SDMMC_ICR_IDMATEC SDMMC_ICR_IDMATEC_Msk
16475#define SDMMC_ICR_IDMABTCC_Pos (28U)
16476#define SDMMC_ICR_IDMABTCC_Msk (0x1UL << SDMMC_ICR_IDMABTCC_Pos)
16477#define SDMMC_ICR_IDMABTCC SDMMC_ICR_IDMABTCC_Msk
16479/****************** Bit definition for SDMMC_MASK register *******************/
16480#define SDMMC_MASK_CCRCFAILIE_Pos (0U)
16481#define SDMMC_MASK_CCRCFAILIE_Msk (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos)
16482#define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk
16483#define SDMMC_MASK_DCRCFAILIE_Pos (1U)
16484#define SDMMC_MASK_DCRCFAILIE_Msk (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos)
16485#define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk
16486#define SDMMC_MASK_CTIMEOUTIE_Pos (2U)
16487#define SDMMC_MASK_CTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos)
16488#define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk
16489#define SDMMC_MASK_DTIMEOUTIE_Pos (3U)
16490#define SDMMC_MASK_DTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos)
16491#define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk
16492#define SDMMC_MASK_TXUNDERRIE_Pos (4U)
16493#define SDMMC_MASK_TXUNDERRIE_Msk (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos)
16494#define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk
16495#define SDMMC_MASK_RXOVERRIE_Pos (5U)
16496#define SDMMC_MASK_RXOVERRIE_Msk (0x1UL << SDMMC_MASK_RXOVERRIE_Pos)
16497#define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk
16498#define SDMMC_MASK_CMDRENDIE_Pos (6U)
16499#define SDMMC_MASK_CMDRENDIE_Msk (0x1UL << SDMMC_MASK_CMDRENDIE_Pos)
16500#define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk
16501#define SDMMC_MASK_CMDSENTIE_Pos (7U)
16502#define SDMMC_MASK_CMDSENTIE_Msk (0x1UL << SDMMC_MASK_CMDSENTIE_Pos)
16503#define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk
16504#define SDMMC_MASK_DATAENDIE_Pos (8U)
16505#define SDMMC_MASK_DATAENDIE_Msk (0x1UL << SDMMC_MASK_DATAENDIE_Pos)
16506#define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk
16507#define SDMMC_MASK_DHOLDIE_Pos (9U)
16508#define SDMMC_MASK_DHOLDIE_Msk (0x1UL << SDMMC_MASK_DHOLDIE_Pos)
16509#define SDMMC_MASK_DHOLDIE SDMMC_MASK_DHOLDIE_Msk
16510#define SDMMC_MASK_DBCKENDIE_Pos (10U)
16511#define SDMMC_MASK_DBCKENDIE_Msk (0x1UL << SDMMC_MASK_DBCKENDIE_Pos)
16512#define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk
16513#define SDMMC_MASK_DABORTIE_Pos (11U)
16514#define SDMMC_MASK_DABORTIE_Msk (0x1UL << SDMMC_MASK_DABORTIE_Pos)
16515#define SDMMC_MASK_DABORTIE SDMMC_MASK_DABORTIE_Msk
16517#define SDMMC_MASK_TXFIFOHEIE_Pos (14U)
16518#define SDMMC_MASK_TXFIFOHEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos)
16519#define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk
16520#define SDMMC_MASK_RXFIFOHFIE_Pos (15U)
16521#define SDMMC_MASK_RXFIFOHFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos)
16522#define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk
16524#define SDMMC_MASK_RXFIFOFIE_Pos (17U)
16525#define SDMMC_MASK_RXFIFOFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos)
16526#define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk
16527#define SDMMC_MASK_TXFIFOEIE_Pos (18U)
16528#define SDMMC_MASK_TXFIFOEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos)
16529#define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk
16531#define SDMMC_MASK_BUSYD0ENDIE_Pos (21U)
16532#define SDMMC_MASK_BUSYD0ENDIE_Msk (0x1UL << SDMMC_MASK_BUSYD0ENDIE_Pos)
16533#define SDMMC_MASK_BUSYD0ENDIE SDMMC_MASK_BUSYD0ENDIE_Msk
16534#define SDMMC_MASK_SDIOITIE_Pos (22U)
16535#define SDMMC_MASK_SDIOITIE_Msk (0x1UL << SDMMC_MASK_SDIOITIE_Pos)
16536#define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk
16537#define SDMMC_MASK_ACKFAILIE_Pos (23U)
16538#define SDMMC_MASK_ACKFAILIE_Msk (0x1UL << SDMMC_MASK_ACKFAILIE_Pos)
16539#define SDMMC_MASK_ACKFAILIE SDMMC_MASK_ACKFAILIE_Msk
16540#define SDMMC_MASK_ACKTIMEOUTIE_Pos (24U)
16541#define SDMMC_MASK_ACKTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_ACKTIMEOUTIE_Pos)
16542#define SDMMC_MASK_ACKTIMEOUTIE SDMMC_MASK_ACKTIMEOUTIE_Msk
16543#define SDMMC_MASK_VSWENDIE_Pos (25U)
16544#define SDMMC_MASK_VSWENDIE_Msk (0x1UL << SDMMC_MASK_VSWENDIE_Pos)
16545#define SDMMC_MASK_VSWENDIE SDMMC_MASK_VSWENDIE_Msk
16546#define SDMMC_MASK_CKSTOPIE_Pos (26U)
16547#define SDMMC_MASK_CKSTOPIE_Msk (0x1UL << SDMMC_MASK_CKSTOPIE_Pos)
16548#define SDMMC_MASK_CKSTOPIE SDMMC_MASK_CKSTOPIE_Msk
16549#define SDMMC_MASK_IDMABTCIE_Pos (28U)
16550#define SDMMC_MASK_IDMABTCIE_Msk (0x1UL << SDMMC_MASK_IDMABTCIE_Pos)
16551#define SDMMC_MASK_IDMABTCIE SDMMC_MASK_IDMABTCIE_Msk
16553/***************** Bit definition for SDMMC_ACKTIME register *****************/
16554#define SDMMC_ACKTIME_ACKTIME_Pos (0U)
16555#define SDMMC_ACKTIME_ACKTIME_Msk (0x1FFFFFFUL << SDMMC_ACKTIME_ACKTIME_Pos)
16556#define SDMMC_ACKTIME_ACKTIME SDMMC_ACKTIME_ACKTIME_Msk
16558/****************** Bit definition for SDMMC_FIFO register *******************/
16559#define SDMMC_FIFO_FIFODATA_Pos (0U)
16560#define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos)
16561#define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk
16563/****************** Bit definition for SDMMC_IDMACTRL register ****************/
16564#define SDMMC_IDMA_IDMAEN_Pos (0U)
16565#define SDMMC_IDMA_IDMAEN_Msk (0x1UL << SDMMC_IDMA_IDMAEN_Pos)
16566#define SDMMC_IDMA_IDMAEN SDMMC_IDMA_IDMAEN_Msk
16567#define SDMMC_IDMA_IDMABMODE_Pos (1U)
16568#define SDMMC_IDMA_IDMABMODE_Msk (0x1UL << SDMMC_IDMA_IDMABMODE_Pos)
16569#define SDMMC_IDMA_IDMABMODE SDMMC_IDMA_IDMABMODE_Msk
16570#define SDMMC_IDMA_IDMABACT_Pos (2U)
16571#define SDMMC_IDMA_IDMABACT_Msk (0x1UL << SDMMC_IDMA_IDMABACT_Pos)
16572#define SDMMC_IDMA_IDMABACT SDMMC_IDMA_IDMABACT_Msk
16574/***************** Bit definition for SDMMC_IDMABSIZE register ***************/
16575#define SDMMC_IDMABSIZE_IDMABNDT_Pos (5U)
16576#define SDMMC_IDMABSIZE_IDMABNDT_Msk (0xFFUL << SDMMC_IDMABSIZE_IDMABNDT_Pos)
16577#define SDMMC_IDMABSIZE_IDMABNDT SDMMC_IDMABSIZE_IDMABNDT_Msk
16579/***************** Bit definition for SDMMC_IDMABASE0 register ***************/
16580#define SDMMC_IDMABASE0_IDMABASE0 (0xFFFFFFFFU)
16582/***************** Bit definition for SDMMC_IDMABASE1 register ***************/
16583#define SDMMC_IDMABASE1_IDMABASE1 (0xFFFFFFFFU)
16585/******************************************************************************/
16586/* */
16587/* Delay Block Interface (DLYB) */
16588/* */
16589/******************************************************************************/
16590/******************* Bit definition for DLYB_CR register ********************/
16591#define DLYB_CR_DEN_Pos (0U)
16592#define DLYB_CR_DEN_Msk (0x1UL << DLYB_CR_DEN_Pos)
16593#define DLYB_CR_DEN DLYB_CR_DEN_Msk
16594#define DLYB_CR_SEN_Pos (1U)
16595#define DLYB_CR_SEN_Msk (0x1UL << DLYB_CR_SEN_Pos)
16596#define DLYB_CR_SEN DLYB_CR_SEN_Msk
16599/******************* Bit definition for DLYB_CFGR register ********************/
16600#define DLYB_CFGR_SEL_Pos (0U)
16601#define DLYB_CFGR_SEL_Msk (0xFUL << DLYB_CFGR_SEL_Pos)
16602#define DLYB_CFGR_SEL DLYB_CFGR_SEL_Msk
16603#define DLYB_CFGR_SEL_0 (0x1UL << DLYB_CFGR_SEL_Pos)
16604#define DLYB_CFGR_SEL_1 (0x2UL << DLYB_CFGR_SEL_Pos)
16605#define DLYB_CFGR_SEL_2 (0x3UL << DLYB_CFGR_SEL_Pos)
16606#define DLYB_CFGR_SEL_3 (0x8UL << DLYB_CFGR_SEL_Pos)
16608#define DLYB_CFGR_UNIT_Pos (8U)
16609#define DLYB_CFGR_UNIT_Msk (0x7FUL << DLYB_CFGR_UNIT_Pos)
16610#define DLYB_CFGR_UNIT DLYB_CFGR_UNIT_Msk
16611#define DLYB_CFGR_UNIT_0 (0x01UL << DLYB_CFGR_UNIT_Pos)
16612#define DLYB_CFGR_UNIT_1 (0x02UL << DLYB_CFGR_UNIT_Pos)
16613#define DLYB_CFGR_UNIT_2 (0x04UL << DLYB_CFGR_UNIT_Pos)
16614#define DLYB_CFGR_UNIT_3 (0x08UL << DLYB_CFGR_UNIT_Pos)
16615#define DLYB_CFGR_UNIT_4 (0x10UL << DLYB_CFGR_UNIT_Pos)
16616#define DLYB_CFGR_UNIT_5 (0x20UL << DLYB_CFGR_UNIT_Pos)
16617#define DLYB_CFGR_UNIT_6 (0x40UL << DLYB_CFGR_UNIT_Pos)
16619#define DLYB_CFGR_LNG_Pos (16U)
16620#define DLYB_CFGR_LNG_Msk (0xFFFUL << DLYB_CFGR_LNG_Pos)
16621#define DLYB_CFGR_LNG DLYB_CFGR_LNG_Msk
16622#define DLYB_CFGR_LNG_0 (0x001UL << DLYB_CFGR_LNG_Pos)
16623#define DLYB_CFGR_LNG_1 (0x002UL << DLYB_CFGR_LNG_Pos)
16624#define DLYB_CFGR_LNG_2 (0x004UL << DLYB_CFGR_LNG_Pos)
16625#define DLYB_CFGR_LNG_3 (0x008UL << DLYB_CFGR_LNG_Pos)
16626#define DLYB_CFGR_LNG_4 (0x010UL << DLYB_CFGR_LNG_Pos)
16627#define DLYB_CFGR_LNG_5 (0x020UL << DLYB_CFGR_LNG_Pos)
16628#define DLYB_CFGR_LNG_6 (0x040UL << DLYB_CFGR_LNG_Pos)
16629#define DLYB_CFGR_LNG_7 (0x080UL << DLYB_CFGR_LNG_Pos)
16630#define DLYB_CFGR_LNG_8 (0x100UL << DLYB_CFGR_LNG_Pos)
16631#define DLYB_CFGR_LNG_9 (0x200UL << DLYB_CFGR_LNG_Pos)
16632#define DLYB_CFGR_LNG_10 (0x400UL << DLYB_CFGR_LNG_Pos)
16633#define DLYB_CFGR_LNG_11 (0x800UL << DLYB_CFGR_LNG_Pos)
16635#define DLYB_CFGR_LNGF_Pos (31U)
16636#define DLYB_CFGR_LNGF_Msk (0x1UL << DLYB_CFGR_LNGF_Pos)
16637#define DLYB_CFGR_LNGF DLYB_CFGR_LNGF_Msk
16639/******************************************************************************/
16640/* */
16641/* Serial Peripheral Interface (SPI/I2S) */
16642/* */
16643/******************************************************************************/
16644#define SPI_SPI6I2S_SUPPORT
16645/******************* Bit definition for SPI_CR1 register ********************/
16646#define SPI_CR1_SPE_Pos (0U)
16647#define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos)
16648#define SPI_CR1_SPE SPI_CR1_SPE_Msk
16649#define SPI_CR1_MASRX_Pos (8U)
16650#define SPI_CR1_MASRX_Msk (0x1UL << SPI_CR1_MASRX_Pos)
16651#define SPI_CR1_MASRX SPI_CR1_MASRX_Msk
16652#define SPI_CR1_CSTART_Pos (9U)
16653#define SPI_CR1_CSTART_Msk (0x1UL << SPI_CR1_CSTART_Pos)
16654#define SPI_CR1_CSTART SPI_CR1_CSTART_Msk
16655#define SPI_CR1_CSUSP_Pos (10U)
16656#define SPI_CR1_CSUSP_Msk (0x1UL << SPI_CR1_CSUSP_Pos)
16657#define SPI_CR1_CSUSP SPI_CR1_CSUSP_Msk
16658#define SPI_CR1_HDDIR_Pos (11U)
16659#define SPI_CR1_HDDIR_Msk (0x1UL << SPI_CR1_HDDIR_Pos)
16660#define SPI_CR1_HDDIR SPI_CR1_HDDIR_Msk
16661#define SPI_CR1_SSI_Pos (12U)
16662#define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos)
16663#define SPI_CR1_SSI SPI_CR1_SSI_Msk
16664#define SPI_CR1_CRC33_17_Pos (13U)
16665#define SPI_CR1_CRC33_17_Msk (0x1UL << SPI_CR1_CRC33_17_Pos)
16666#define SPI_CR1_CRC33_17 SPI_CR1_CRC33_17_Msk
16667#define SPI_CR1_RCRCINI_Pos (14U)
16668#define SPI_CR1_RCRCINI_Msk (0x1UL << SPI_CR1_RCRCINI_Pos)
16669#define SPI_CR1_RCRCINI SPI_CR1_RCRCINI_Msk
16670#define SPI_CR1_TCRCINI_Pos (15U)
16671#define SPI_CR1_TCRCINI_Msk (0x1UL << SPI_CR1_TCRCINI_Pos)
16672#define SPI_CR1_TCRCINI SPI_CR1_TCRCINI_Msk
16673#define SPI_CR1_IOLOCK_Pos (16U)
16674#define SPI_CR1_IOLOCK_Msk (0x1UL << SPI_CR1_IOLOCK_Pos)
16675#define SPI_CR1_IOLOCK SPI_CR1_IOLOCK_Msk
16677/******************* Bit definition for SPI_CR2 register ********************/
16678#define SPI_CR2_TSER_Pos (16U)
16679#define SPI_CR2_TSER_Msk (0xFFFFUL << SPI_CR2_TSER_Pos)
16680#define SPI_CR2_TSER SPI_CR2_TSER_Msk
16681#define SPI_CR2_TSIZE_Pos (0U)
16682#define SPI_CR2_TSIZE_Msk (0xFFFFUL << SPI_CR2_TSIZE_Pos)
16683#define SPI_CR2_TSIZE SPI_CR2_TSIZE_Msk
16685/******************* Bit definition for SPI_CFG1 register ********************/
16686#define SPI_CFG1_DSIZE_Pos (0U)
16687#define SPI_CFG1_DSIZE_Msk (0x1FUL << SPI_CFG1_DSIZE_Pos)
16688#define SPI_CFG1_DSIZE SPI_CFG1_DSIZE_Msk
16689#define SPI_CFG1_DSIZE_0 (0x01UL << SPI_CFG1_DSIZE_Pos)
16690#define SPI_CFG1_DSIZE_1 (0x02UL << SPI_CFG1_DSIZE_Pos)
16691#define SPI_CFG1_DSIZE_2 (0x04UL << SPI_CFG1_DSIZE_Pos)
16692#define SPI_CFG1_DSIZE_3 (0x08UL << SPI_CFG1_DSIZE_Pos)
16693#define SPI_CFG1_DSIZE_4 (0x10UL << SPI_CFG1_DSIZE_Pos)
16695#define SPI_CFG1_FTHLV_Pos (5U)
16696#define SPI_CFG1_FTHLV_Msk (0xFUL << SPI_CFG1_FTHLV_Pos)
16697#define SPI_CFG1_FTHLV SPI_CFG1_FTHLV_Msk
16698#define SPI_CFG1_FTHLV_0 (0x1UL << SPI_CFG1_FTHLV_Pos)
16699#define SPI_CFG1_FTHLV_1 (0x2UL << SPI_CFG1_FTHLV_Pos)
16700#define SPI_CFG1_FTHLV_2 (0x4UL << SPI_CFG1_FTHLV_Pos)
16701#define SPI_CFG1_FTHLV_3 (0x8UL << SPI_CFG1_FTHLV_Pos)
16703#define SPI_CFG1_UDRCFG_Pos (9U)
16704#define SPI_CFG1_UDRCFG_Msk (0x3UL << SPI_CFG1_UDRCFG_Pos)
16705#define SPI_CFG1_UDRCFG SPI_CFG1_UDRCFG_Msk
16706#define SPI_CFG1_UDRCFG_0 (0x1UL << SPI_CFG1_UDRCFG_Pos)
16707#define SPI_CFG1_UDRCFG_1 (0x2UL << SPI_CFG1_UDRCFG_Pos)
16710#define SPI_CFG1_UDRDET_Pos (11U)
16711#define SPI_CFG1_UDRDET_Msk (0x3UL << SPI_CFG1_UDRDET_Pos)
16712#define SPI_CFG1_UDRDET SPI_CFG1_UDRDET_Msk
16713#define SPI_CFG1_UDRDET_0 (0x1UL << SPI_CFG1_UDRDET_Pos)
16714#define SPI_CFG1_UDRDET_1 (0x2UL << SPI_CFG1_UDRDET_Pos)
16716#define SPI_CFG1_RXDMAEN_Pos (14U)
16717#define SPI_CFG1_RXDMAEN_Msk (0x1UL << SPI_CFG1_RXDMAEN_Pos)
16718#define SPI_CFG1_RXDMAEN SPI_CFG1_RXDMAEN_Msk
16719#define SPI_CFG1_TXDMAEN_Pos (15U)
16720#define SPI_CFG1_TXDMAEN_Msk (0x1UL << SPI_CFG1_TXDMAEN_Pos)
16721#define SPI_CFG1_TXDMAEN SPI_CFG1_TXDMAEN_Msk
16723#define SPI_CFG1_CRCSIZE_Pos (16U)
16724#define SPI_CFG1_CRCSIZE_Msk (0x1FUL << SPI_CFG1_CRCSIZE_Pos)
16725#define SPI_CFG1_CRCSIZE SPI_CFG1_CRCSIZE_Msk
16726#define SPI_CFG1_CRCSIZE_0 (0x01UL << SPI_CFG1_CRCSIZE_Pos)
16727#define SPI_CFG1_CRCSIZE_1 (0x02UL << SPI_CFG1_CRCSIZE_Pos)
16728#define SPI_CFG1_CRCSIZE_2 (0x04UL << SPI_CFG1_CRCSIZE_Pos)
16729#define SPI_CFG1_CRCSIZE_3 (0x08UL << SPI_CFG1_CRCSIZE_Pos)
16730#define SPI_CFG1_CRCSIZE_4 (0x10UL << SPI_CFG1_CRCSIZE_Pos)
16732#define SPI_CFG1_CRCEN_Pos (22U)
16733#define SPI_CFG1_CRCEN_Msk (0x1UL << SPI_CFG1_CRCEN_Pos)
16734#define SPI_CFG1_CRCEN SPI_CFG1_CRCEN_Msk
16736#define SPI_CFG1_MBR_Pos (28U)
16737#define SPI_CFG1_MBR_Msk (0x7UL << SPI_CFG1_MBR_Pos)
16738#define SPI_CFG1_MBR SPI_CFG1_MBR_Msk
16739#define SPI_CFG1_MBR_0 (0x1UL << SPI_CFG1_MBR_Pos)
16740#define SPI_CFG1_MBR_1 (0x2UL << SPI_CFG1_MBR_Pos)
16741#define SPI_CFG1_MBR_2 (0x4UL << SPI_CFG1_MBR_Pos)
16743/******************* Bit definition for SPI_CFG2 register ********************/
16744#define SPI_CFG2_MSSI_Pos (0U)
16745#define SPI_CFG2_MSSI_Msk (0xFUL << SPI_CFG2_MSSI_Pos)
16746#define SPI_CFG2_MSSI SPI_CFG2_MSSI_Msk
16747#define SPI_CFG2_MSSI_0 (0x1UL << SPI_CFG2_MSSI_Pos)
16748#define SPI_CFG2_MSSI_1 (0x2UL << SPI_CFG2_MSSI_Pos)
16749#define SPI_CFG2_MSSI_2 (0x4UL << SPI_CFG2_MSSI_Pos)
16750#define SPI_CFG2_MSSI_3 (0x8UL << SPI_CFG2_MSSI_Pos)
16752#define SPI_CFG2_MIDI_Pos (4U)
16753#define SPI_CFG2_MIDI_Msk (0xFUL << SPI_CFG2_MIDI_Pos)
16754#define SPI_CFG2_MIDI SPI_CFG2_MIDI_Msk
16755#define SPI_CFG2_MIDI_0 (0x1UL << SPI_CFG2_MIDI_Pos)
16756#define SPI_CFG2_MIDI_1 (0x2UL << SPI_CFG2_MIDI_Pos)
16757#define SPI_CFG2_MIDI_2 (0x4UL << SPI_CFG2_MIDI_Pos)
16758#define SPI_CFG2_MIDI_3 (0x8UL << SPI_CFG2_MIDI_Pos)
16760#define SPI_CFG2_IOSWP_Pos (15U)
16761#define SPI_CFG2_IOSWP_Msk (0x1UL << SPI_CFG2_IOSWP_Pos)
16762#define SPI_CFG2_IOSWP SPI_CFG2_IOSWP_Msk
16764#define SPI_CFG2_COMM_Pos (17U)
16765#define SPI_CFG2_COMM_Msk (0x3UL << SPI_CFG2_COMM_Pos)
16766#define SPI_CFG2_COMM SPI_CFG2_COMM_Msk
16767#define SPI_CFG2_COMM_0 (0x1UL << SPI_CFG2_COMM_Pos)
16768#define SPI_CFG2_COMM_1 (0x2UL << SPI_CFG2_COMM_Pos)
16770#define SPI_CFG2_SP_Pos (19U)
16771#define SPI_CFG2_SP_Msk (0x7UL << SPI_CFG2_SP_Pos)
16772#define SPI_CFG2_SP SPI_CFG2_SP_Msk
16773#define SPI_CFG2_SP_0 (0x1UL << SPI_CFG2_SP_Pos)
16774#define SPI_CFG2_SP_1 (0x2UL << SPI_CFG2_SP_Pos)
16775#define SPI_CFG2_SP_2 (0x4UL << SPI_CFG2_SP_Pos)
16777#define SPI_CFG2_MASTER_Pos (22U)
16778#define SPI_CFG2_MASTER_Msk (0x1UL << SPI_CFG2_MASTER_Pos)
16779#define SPI_CFG2_MASTER SPI_CFG2_MASTER_Msk
16780#define SPI_CFG2_LSBFRST_Pos (23U)
16781#define SPI_CFG2_LSBFRST_Msk (0x1UL << SPI_CFG2_LSBFRST_Pos)
16782#define SPI_CFG2_LSBFRST SPI_CFG2_LSBFRST_Msk
16783#define SPI_CFG2_CPHA_Pos (24U)
16784#define SPI_CFG2_CPHA_Msk (0x1UL << SPI_CFG2_CPHA_Pos)
16785#define SPI_CFG2_CPHA SPI_CFG2_CPHA_Msk
16786#define SPI_CFG2_CPOL_Pos (25U)
16787#define SPI_CFG2_CPOL_Msk (0x1UL << SPI_CFG2_CPOL_Pos)
16788#define SPI_CFG2_CPOL SPI_CFG2_CPOL_Msk
16789#define SPI_CFG2_SSM_Pos (26U)
16790#define SPI_CFG2_SSM_Msk (0x1UL << SPI_CFG2_SSM_Pos)
16791#define SPI_CFG2_SSM SPI_CFG2_SSM_Msk
16793#define SPI_CFG2_SSIOP_Pos (28U)
16794#define SPI_CFG2_SSIOP_Msk (0x1UL << SPI_CFG2_SSIOP_Pos)
16795#define SPI_CFG2_SSIOP SPI_CFG2_SSIOP_Msk
16796#define SPI_CFG2_SSOE_Pos (29U)
16797#define SPI_CFG2_SSOE_Msk (0x1UL << SPI_CFG2_SSOE_Pos)
16798#define SPI_CFG2_SSOE SPI_CFG2_SSOE_Msk
16799#define SPI_CFG2_SSOM_Pos (30U)
16800#define SPI_CFG2_SSOM_Msk (0x1UL << SPI_CFG2_SSOM_Pos)
16801#define SPI_CFG2_SSOM SPI_CFG2_SSOM_Msk
16803#define SPI_CFG2_AFCNTR_Pos (31U)
16804#define SPI_CFG2_AFCNTR_Msk (0x1UL << SPI_CFG2_AFCNTR_Pos)
16805#define SPI_CFG2_AFCNTR SPI_CFG2_AFCNTR_Msk
16807/******************* Bit definition for SPI_IER register ********************/
16808#define SPI_IER_RXPIE_Pos (0U)
16809#define SPI_IER_RXPIE_Msk (0x1UL << SPI_IER_RXPIE_Pos)
16810#define SPI_IER_RXPIE SPI_IER_RXPIE_Msk
16811#define SPI_IER_TXPIE_Pos (1U)
16812#define SPI_IER_TXPIE_Msk (0x1UL << SPI_IER_TXPIE_Pos)
16813#define SPI_IER_TXPIE SPI_IER_TXPIE_Msk
16814#define SPI_IER_DXPIE_Pos (2U)
16815#define SPI_IER_DXPIE_Msk (0x1UL << SPI_IER_DXPIE_Pos)
16816#define SPI_IER_DXPIE SPI_IER_DXPIE_Msk
16817#define SPI_IER_EOTIE_Pos (3U)
16818#define SPI_IER_EOTIE_Msk (0x1UL << SPI_IER_EOTIE_Pos)
16819#define SPI_IER_EOTIE SPI_IER_EOTIE_Msk
16820#define SPI_IER_TXTFIE_Pos (4U)
16821#define SPI_IER_TXTFIE_Msk (0x1UL << SPI_IER_TXTFIE_Pos)
16822#define SPI_IER_TXTFIE SPI_IER_TXTFIE_Msk
16823#define SPI_IER_UDRIE_Pos (5U)
16824#define SPI_IER_UDRIE_Msk (0x1UL << SPI_IER_UDRIE_Pos)
16825#define SPI_IER_UDRIE SPI_IER_UDRIE_Msk
16826#define SPI_IER_OVRIE_Pos (6U)
16827#define SPI_IER_OVRIE_Msk (0x1UL << SPI_IER_OVRIE_Pos)
16828#define SPI_IER_OVRIE SPI_IER_OVRIE_Msk
16829#define SPI_IER_CRCEIE_Pos (7U)
16830#define SPI_IER_CRCEIE_Msk (0x1UL << SPI_IER_CRCEIE_Pos)
16831#define SPI_IER_CRCEIE SPI_IER_CRCEIE_Msk
16832#define SPI_IER_TIFREIE_Pos (8U)
16833#define SPI_IER_TIFREIE_Msk (0x1UL << SPI_IER_TIFREIE_Pos)
16834#define SPI_IER_TIFREIE SPI_IER_TIFREIE_Msk
16835#define SPI_IER_MODFIE_Pos (9U)
16836#define SPI_IER_MODFIE_Msk (0x1UL << SPI_IER_MODFIE_Pos)
16837#define SPI_IER_MODFIE SPI_IER_MODFIE_Msk
16838#define SPI_IER_TSERFIE_Pos (10U)
16839#define SPI_IER_TSERFIE_Msk (0x1UL << SPI_IER_TSERFIE_Pos)
16840#define SPI_IER_TSERFIE SPI_IER_TSERFIE_Msk
16842/******************* Bit definition for SPI_SR register ********************/
16843#define SPI_SR_RXP_Pos (0U)
16844#define SPI_SR_RXP_Msk (0x1UL << SPI_SR_RXP_Pos)
16845#define SPI_SR_RXP SPI_SR_RXP_Msk
16846#define SPI_SR_TXP_Pos (1U)
16847#define SPI_SR_TXP_Msk (0x1UL << SPI_SR_TXP_Pos)
16848#define SPI_SR_TXP SPI_SR_TXP_Msk
16849#define SPI_SR_DXP_Pos (2U)
16850#define SPI_SR_DXP_Msk (0x1UL << SPI_SR_DXP_Pos)
16851#define SPI_SR_DXP SPI_SR_DXP_Msk
16852#define SPI_SR_EOT_Pos (3U)
16853#define SPI_SR_EOT_Msk (0x1UL << SPI_SR_EOT_Pos)
16854#define SPI_SR_EOT SPI_SR_EOT_Msk
16855#define SPI_SR_TXTF_Pos (4U)
16856#define SPI_SR_TXTF_Msk (0x1UL << SPI_SR_TXTF_Pos)
16857#define SPI_SR_TXTF SPI_SR_TXTF_Msk
16858#define SPI_SR_UDR_Pos (5U)
16859#define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos)
16860#define SPI_SR_UDR SPI_SR_UDR_Msk
16861#define SPI_SR_OVR_Pos (6U)
16862#define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos)
16863#define SPI_SR_OVR SPI_SR_OVR_Msk
16864#define SPI_SR_CRCE_Pos (7U)
16865#define SPI_SR_CRCE_Msk (0x1UL << SPI_SR_CRCE_Pos)
16866#define SPI_SR_CRCE SPI_SR_CRCE_Msk
16867#define SPI_SR_TIFRE_Pos (8U)
16868#define SPI_SR_TIFRE_Msk (0x1UL << SPI_SR_TIFRE_Pos)
16869#define SPI_SR_TIFRE SPI_SR_TIFRE_Msk
16870#define SPI_SR_MODF_Pos (9U)
16871#define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos)
16872#define SPI_SR_MODF SPI_SR_MODF_Msk
16873#define SPI_SR_TSERF_Pos (10U)
16874#define SPI_SR_TSERF_Msk (0x1UL << SPI_SR_TSERF_Pos)
16875#define SPI_SR_TSERF SPI_SR_TSERF_Msk
16876#define SPI_SR_SUSP_Pos (11U)
16877#define SPI_SR_SUSP_Msk (0x1UL << SPI_SR_SUSP_Pos)
16878#define SPI_SR_SUSP SPI_SR_SUSP_Msk
16879#define SPI_SR_TXC_Pos (12U)
16880#define SPI_SR_TXC_Msk (0x1UL << SPI_SR_TXC_Pos)
16881#define SPI_SR_TXC SPI_SR_TXC_Msk
16882#define SPI_SR_RXPLVL_Pos (13U)
16883#define SPI_SR_RXPLVL_Msk (0x3UL << SPI_SR_RXPLVL_Pos)
16884#define SPI_SR_RXPLVL SPI_SR_RXPLVL_Msk
16885#define SPI_SR_RXPLVL_0 (0x1UL << SPI_SR_RXPLVL_Pos)
16886#define SPI_SR_RXPLVL_1 (0x2UL << SPI_SR_RXPLVL_Pos)
16887#define SPI_SR_RXWNE_Pos (15U)
16888#define SPI_SR_RXWNE_Msk (0x1UL << SPI_SR_RXWNE_Pos)
16889#define SPI_SR_RXWNE SPI_SR_RXWNE_Msk
16890#define SPI_SR_CTSIZE_Pos (16U)
16891#define SPI_SR_CTSIZE_Msk (0xFFFFUL << SPI_SR_CTSIZE_Pos)
16892#define SPI_SR_CTSIZE SPI_SR_CTSIZE_Msk
16894/******************* Bit definition for SPI_IFCR register ********************/
16895#define SPI_IFCR_EOTC_Pos (3U)
16896#define SPI_IFCR_EOTC_Msk (0x1UL << SPI_IFCR_EOTC_Pos)
16897#define SPI_IFCR_EOTC SPI_IFCR_EOTC_Msk
16898#define SPI_IFCR_TXTFC_Pos (4U)
16899#define SPI_IFCR_TXTFC_Msk (0x1UL << SPI_IFCR_TXTFC_Pos)
16900#define SPI_IFCR_TXTFC SPI_IFCR_TXTFC_Msk
16901#define SPI_IFCR_UDRC_Pos (5U)
16902#define SPI_IFCR_UDRC_Msk (0x1UL << SPI_IFCR_UDRC_Pos)
16903#define SPI_IFCR_UDRC SPI_IFCR_UDRC_Msk
16904#define SPI_IFCR_OVRC_Pos (6U)
16905#define SPI_IFCR_OVRC_Msk (0x1UL << SPI_IFCR_OVRC_Pos)
16906#define SPI_IFCR_OVRC SPI_IFCR_OVRC_Msk
16907#define SPI_IFCR_CRCEC_Pos (7U)
16908#define SPI_IFCR_CRCEC_Msk (0x1UL << SPI_IFCR_CRCEC_Pos)
16909#define SPI_IFCR_CRCEC SPI_IFCR_CRCEC_Msk
16910#define SPI_IFCR_TIFREC_Pos (8U)
16911#define SPI_IFCR_TIFREC_Msk (0x1UL << SPI_IFCR_TIFREC_Pos)
16912#define SPI_IFCR_TIFREC SPI_IFCR_TIFREC_Msk
16913#define SPI_IFCR_MODFC_Pos (9U)
16914#define SPI_IFCR_MODFC_Msk (0x1UL << SPI_IFCR_MODFC_Pos)
16915#define SPI_IFCR_MODFC SPI_IFCR_MODFC_Msk
16916#define SPI_IFCR_TSERFC_Pos (10U)
16917#define SPI_IFCR_TSERFC_Msk (0x1UL << SPI_IFCR_TSERFC_Pos)
16918#define SPI_IFCR_TSERFC SPI_IFCR_TSERFC_Msk
16919#define SPI_IFCR_SUSPC_Pos (11U)
16920#define SPI_IFCR_SUSPC_Msk (0x1UL << SPI_IFCR_SUSPC_Pos)
16921#define SPI_IFCR_SUSPC SPI_IFCR_SUSPC_Msk
16923/******************* Bit definition for SPI_TXDR register ********************/
16924#define SPI_TXDR_TXDR_Pos (0U)
16925#define SPI_TXDR_TXDR_Msk (0xFFFFFFFFUL << SPI_TXDR_TXDR_Pos)
16926#define SPI_TXDR_TXDR SPI_TXDR_TXDR_Msk /* Transmit Data Register */
16927
16928/******************* Bit definition for SPI_RXDR register ********************/
16929#define SPI_RXDR_RXDR_Pos (0U)
16930#define SPI_RXDR_RXDR_Msk (0xFFFFFFFFUL << SPI_RXDR_RXDR_Pos)
16931#define SPI_RXDR_RXDR SPI_RXDR_RXDR_Msk /* Receive Data Register */
16932
16933/******************* Bit definition for SPI_CRCPOLY register ********************/
16934#define SPI_CRCPOLY_CRCPOLY_Pos (0U)
16935#define SPI_CRCPOLY_CRCPOLY_Msk (0xFFFFFFFFUL << SPI_CRCPOLY_CRCPOLY_Pos)
16936#define SPI_CRCPOLY_CRCPOLY SPI_CRCPOLY_CRCPOLY_Msk /* CRC Polynomial register */
16937
16938/******************* Bit definition for SPI_TXCRC register ********************/
16939#define SPI_TXCRC_TXCRC_Pos (0U)
16940#define SPI_TXCRC_TXCRC_Msk (0xFFFFFFFFUL << SPI_TXCRC_TXCRC_Pos)
16941#define SPI_TXCRC_TXCRC SPI_TXCRC_TXCRC_Msk /* CRCRegister for transmitter */
16942
16943/******************* Bit definition for SPI_RXCRC register ********************/
16944#define SPI_RXCRC_RXCRC_Pos (0U)
16945#define SPI_RXCRC_RXCRC_Msk (0xFFFFFFFFUL << SPI_RXCRC_RXCRC_Pos)
16946#define SPI_RXCRC_RXCRC SPI_RXCRC_RXCRC_Msk /* CRCRegister for receiver */
16947
16948/******************* Bit definition for SPI_UDRDR register ********************/
16949#define SPI_UDRDR_UDRDR_Pos (0U)
16950#define SPI_UDRDR_UDRDR_Msk (0xFFFFFFFFUL << SPI_UDRDR_UDRDR_Pos)
16951#define SPI_UDRDR_UDRDR SPI_UDRDR_UDRDR_Msk /* Data at slave underrun condition */
16952
16953/****************** Bit definition for SPI_I2SCFGR register *****************/
16954#define SPI_I2SCFGR_I2SMOD_Pos (0U)
16955#define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)
16956#define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk
16957#define SPI_I2SCFGR_I2SCFG_Pos (1U)
16958#define SPI_I2SCFGR_I2SCFG_Msk (0x7UL << SPI_I2SCFGR_I2SCFG_Pos)
16959#define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk
16960#define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)
16961#define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)
16962#define SPI_I2SCFGR_I2SCFG_2 (0x4UL << SPI_I2SCFGR_I2SCFG_Pos)
16963#define SPI_I2SCFGR_I2SSTD_Pos (4U)
16964#define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)
16965#define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk
16966#define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)
16967#define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)
16968#define SPI_I2SCFGR_PCMSYNC_Pos (7U)
16969#define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)
16970#define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk
16971#define SPI_I2SCFGR_DATLEN_Pos (8U)
16972#define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos)
16973#define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk
16974#define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos)
16975#define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos)
16976#define SPI_I2SCFGR_CHLEN_Pos (10U)
16977#define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos)
16978#define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk
16979#define SPI_I2SCFGR_CKPOL_Pos (11U)
16980#define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos)
16981#define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk
16982#define SPI_I2SCFGR_FIXCH_Pos (12U)
16983#define SPI_I2SCFGR_FIXCH_Msk (0x1UL << SPI_I2SCFGR_FIXCH_Pos)
16984#define SPI_I2SCFGR_FIXCH SPI_I2SCFGR_FIXCH_Msk
16985#define SPI_I2SCFGR_WSINV_Pos (13U)
16986#define SPI_I2SCFGR_WSINV_Msk (0x1UL << SPI_I2SCFGR_WSINV_Pos)
16987#define SPI_I2SCFGR_WSINV SPI_I2SCFGR_WSINV_Msk
16988#define SPI_I2SCFGR_DATFMT_Pos (14U)
16989#define SPI_I2SCFGR_DATFMT_Msk (0x1UL << SPI_I2SCFGR_DATFMT_Pos)
16990#define SPI_I2SCFGR_DATFMT SPI_I2SCFGR_DATFMT_Msk
16991#define SPI_I2SCFGR_I2SDIV_Pos (16U)
16992#define SPI_I2SCFGR_I2SDIV_Msk (0xFFUL << SPI_I2SCFGR_I2SDIV_Pos)
16993#define SPI_I2SCFGR_I2SDIV SPI_I2SCFGR_I2SDIV_Msk
16994#define SPI_I2SCFGR_ODD_Pos (24U)
16995#define SPI_I2SCFGR_ODD_Msk (0x1UL << SPI_I2SCFGR_ODD_Pos)
16996#define SPI_I2SCFGR_ODD SPI_I2SCFGR_ODD_Msk
16997#define SPI_I2SCFGR_MCKOE_Pos (25U)
16998#define SPI_I2SCFGR_MCKOE_Msk (0x1UL << SPI_I2SCFGR_MCKOE_Pos)
16999#define SPI_I2SCFGR_MCKOE SPI_I2SCFGR_MCKOE_Msk
17003/******************************************************************************/
17004/* */
17005/* SYSCFG */
17006/* */
17007/******************************************************************************/
17008
17009/****************** Bit definition for SYSCFG_PMCR register ******************/
17010#define SYSCFG_PMCR_I2C1_FMP_Pos (0U)
17011#define SYSCFG_PMCR_I2C1_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C1_FMP_Pos)
17012#define SYSCFG_PMCR_I2C1_FMP SYSCFG_PMCR_I2C1_FMP_Msk
17013#define SYSCFG_PMCR_I2C2_FMP_Pos (1U)
17014#define SYSCFG_PMCR_I2C2_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C2_FMP_Pos)
17015#define SYSCFG_PMCR_I2C2_FMP SYSCFG_PMCR_I2C2_FMP_Msk
17016#define SYSCFG_PMCR_I2C3_FMP_Pos (2U)
17017#define SYSCFG_PMCR_I2C3_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C3_FMP_Pos)
17018#define SYSCFG_PMCR_I2C3_FMP SYSCFG_PMCR_I2C3_FMP_Msk
17019#define SYSCFG_PMCR_I2C4_FMP_Pos (3U)
17020#define SYSCFG_PMCR_I2C4_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C4_FMP_Pos)
17021#define SYSCFG_PMCR_I2C4_FMP SYSCFG_PMCR_I2C4_FMP_Msk
17022#define SYSCFG_PMCR_I2C_PB6_FMP_Pos (4U)
17023#define SYSCFG_PMCR_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB6_FMP_Pos)
17024#define SYSCFG_PMCR_I2C_PB6_FMP SYSCFG_PMCR_I2C_PB6_FMP_Msk
17025#define SYSCFG_PMCR_I2C_PB7_FMP_Pos (5U)
17026#define SYSCFG_PMCR_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB7_FMP_Pos)
17027#define SYSCFG_PMCR_I2C_PB7_FMP SYSCFG_PMCR_I2C_PB7_FMP_Msk
17028#define SYSCFG_PMCR_I2C_PB8_FMP_Pos (6U)
17029#define SYSCFG_PMCR_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB8_FMP_Pos)
17030#define SYSCFG_PMCR_I2C_PB8_FMP SYSCFG_PMCR_I2C_PB8_FMP_Msk
17031#define SYSCFG_PMCR_I2C_PB9_FMP_Pos (7U)
17032#define SYSCFG_PMCR_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB9_FMP_Pos)
17033#define SYSCFG_PMCR_I2C_PB9_FMP SYSCFG_PMCR_I2C_PB9_FMP_Msk
17034#define SYSCFG_PMCR_PA0SO_Pos (24U)
17035#define SYSCFG_PMCR_PA0SO_Msk (0x1UL << SYSCFG_PMCR_PA0SO_Pos)
17036#define SYSCFG_PMCR_PA0SO SYSCFG_PMCR_PA0SO_Msk
17037#define SYSCFG_PMCR_PA1SO_Pos (25U)
17038#define SYSCFG_PMCR_PA1SO_Msk (0x1UL << SYSCFG_PMCR_PA1SO_Pos)
17039#define SYSCFG_PMCR_PA1SO SYSCFG_PMCR_PA1SO_Msk
17040#define SYSCFG_PMCR_PC2SO_Pos (26U)
17041#define SYSCFG_PMCR_PC2SO_Msk (0x1UL << SYSCFG_PMCR_PC2SO_Pos)
17042#define SYSCFG_PMCR_PC2SO SYSCFG_PMCR_PC2SO_Msk
17043#define SYSCFG_PMCR_PC3SO_Pos (27U)
17044#define SYSCFG_PMCR_PC3SO_Msk (0x1UL << SYSCFG_PMCR_PC3SO_Pos)
17045#define SYSCFG_PMCR_PC3SO SYSCFG_PMCR_PC3SO_Msk
17047/***************** Bit definition for SYSCFG_EXTICR1 register ***************/
17048#define SYSCFG_EXTICR1_EXTI0_Pos (0U)
17049#define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos)
17050#define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk
17051#define SYSCFG_EXTICR1_EXTI1_Pos (4U)
17052#define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos)
17053#define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk
17054#define SYSCFG_EXTICR1_EXTI2_Pos (8U)
17055#define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos)
17056#define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk
17057#define SYSCFG_EXTICR1_EXTI3_Pos (12U)
17058#define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos)
17059#define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk
17063#define SYSCFG_EXTICR1_EXTI0_PA (0U)
17064#define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U)
17065#define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U)
17066#define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U)
17067#define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U)
17068#define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U)
17069#define SYSCFG_EXTICR1_EXTI0_PG (0x00000006U)
17070#define SYSCFG_EXTICR1_EXTI0_PH (0x00000007U)
17071#define SYSCFG_EXTICR1_EXTI0_PI (0x00000008U)
17072#define SYSCFG_EXTICR1_EXTI0_PJ (0x00000009U)
17073#define SYSCFG_EXTICR1_EXTI0_PK (0x0000000AU)
17078#define SYSCFG_EXTICR1_EXTI1_PA (0U)
17079#define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U)
17080#define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U)
17081#define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U)
17082#define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U)
17083#define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U)
17084#define SYSCFG_EXTICR1_EXTI1_PG (0x00000060U)
17085#define SYSCFG_EXTICR1_EXTI1_PH (0x00000070U)
17086#define SYSCFG_EXTICR1_EXTI1_PI (0x00000080U)
17087#define SYSCFG_EXTICR1_EXTI1_PJ (0x00000090U)
17088#define SYSCFG_EXTICR1_EXTI1_PK (0x000000A0U)
17092#define SYSCFG_EXTICR1_EXTI2_PA (0U)
17093#define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U)
17094#define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U)
17095#define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U)
17096#define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U)
17097#define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U)
17098#define SYSCFG_EXTICR1_EXTI2_PG (0x00000600U)
17099#define SYSCFG_EXTICR1_EXTI2_PH (0x00000700U)
17100#define SYSCFG_EXTICR1_EXTI2_PI (0x00000800U)
17101#define SYSCFG_EXTICR1_EXTI2_PJ (0x00000900U)
17102#define SYSCFG_EXTICR1_EXTI2_PK (0x00000A00U)
17107#define SYSCFG_EXTICR1_EXTI3_PA (0U)
17108#define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U)
17109#define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U)
17110#define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U)
17111#define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U)
17112#define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U)
17113#define SYSCFG_EXTICR1_EXTI3_PG (0x00006000U)
17114#define SYSCFG_EXTICR1_EXTI3_PH (0x00007000U)
17115#define SYSCFG_EXTICR1_EXTI3_PI (0x00008000U)
17116#define SYSCFG_EXTICR1_EXTI3_PJ (0x00009000U)
17117#define SYSCFG_EXTICR1_EXTI3_PK (0x0000A000U)
17119/***************** Bit definition for SYSCFG_EXTICR2 register ***************/
17120#define SYSCFG_EXTICR2_EXTI4_Pos (0U)
17121#define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos)
17122#define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk
17123#define SYSCFG_EXTICR2_EXTI5_Pos (4U)
17124#define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos)
17125#define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk
17126#define SYSCFG_EXTICR2_EXTI6_Pos (8U)
17127#define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos)
17128#define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk
17129#define SYSCFG_EXTICR2_EXTI7_Pos (12U)
17130#define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos)
17131#define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk
17135#define SYSCFG_EXTICR2_EXTI4_PA (0U)
17136#define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U)
17137#define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U)
17138#define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U)
17139#define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U)
17140#define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U)
17141#define SYSCFG_EXTICR2_EXTI4_PG (0x00000006U)
17142#define SYSCFG_EXTICR2_EXTI4_PH (0x00000007U)
17143#define SYSCFG_EXTICR2_EXTI4_PI (0x00000008U)
17144#define SYSCFG_EXTICR2_EXTI4_PJ (0x00000009U)
17145#define SYSCFG_EXTICR2_EXTI4_PK (0x0000000AU)
17149#define SYSCFG_EXTICR2_EXTI5_PA (0U)
17150#define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U)
17151#define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U)
17152#define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U)
17153#define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U)
17154#define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U)
17155#define SYSCFG_EXTICR2_EXTI5_PG (0x00000060U)
17156#define SYSCFG_EXTICR2_EXTI5_PH (0x00000070U)
17157#define SYSCFG_EXTICR2_EXTI5_PI (0x00000080U)
17158#define SYSCFG_EXTICR2_EXTI5_PJ (0x00000090U)
17159#define SYSCFG_EXTICR2_EXTI5_PK (0x000000A0U)
17163#define SYSCFG_EXTICR2_EXTI6_PA (0U)
17164#define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U)
17165#define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U)
17166#define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U)
17167#define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U)
17168#define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U)
17169#define SYSCFG_EXTICR2_EXTI6_PG (0x00000600U)
17170#define SYSCFG_EXTICR2_EXTI6_PH (0x00000700U)
17171#define SYSCFG_EXTICR2_EXTI6_PI (0x00000800U)
17172#define SYSCFG_EXTICR2_EXTI6_PJ (0x00000900U)
17173#define SYSCFG_EXTICR2_EXTI6_PK (0x00000A00U)
17178#define SYSCFG_EXTICR2_EXTI7_PA (0U)
17179#define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U)
17180#define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U)
17181#define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U)
17182#define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U)
17183#define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U)
17184#define SYSCFG_EXTICR2_EXTI7_PG (0x00006000U)
17185#define SYSCFG_EXTICR2_EXTI7_PH (0x00007000U)
17186#define SYSCFG_EXTICR2_EXTI7_PI (0x00008000U)
17187#define SYSCFG_EXTICR2_EXTI7_PJ (0x00009000U)
17188#define SYSCFG_EXTICR2_EXTI7_PK (0x0000A000U)
17190/***************** Bit definition for SYSCFG_EXTICR3 register ***************/
17191#define SYSCFG_EXTICR3_EXTI8_Pos (0U)
17192#define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos)
17193#define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk
17194#define SYSCFG_EXTICR3_EXTI9_Pos (4U)
17195#define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos)
17196#define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk
17197#define SYSCFG_EXTICR3_EXTI10_Pos (8U)
17198#define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos)
17199#define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk
17200#define SYSCFG_EXTICR3_EXTI11_Pos (12U)
17201#define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos)
17202#define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk
17207#define SYSCFG_EXTICR3_EXTI8_PA (0U)
17208#define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U)
17209#define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U)
17210#define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U)
17211#define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U)
17212#define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U)
17213#define SYSCFG_EXTICR3_EXTI8_PG (0x00000006U)
17214#define SYSCFG_EXTICR3_EXTI8_PH (0x00000007U)
17215#define SYSCFG_EXTICR3_EXTI8_PI (0x00000008U)
17216#define SYSCFG_EXTICR3_EXTI8_PJ (0x00000009U)
17217#define SYSCFG_EXTICR3_EXTI8_PK (0x0000000AU)
17222#define SYSCFG_EXTICR3_EXTI9_PA (0U)
17223#define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U)
17224#define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U)
17225#define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U)
17226#define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U)
17227#define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U)
17228#define SYSCFG_EXTICR3_EXTI9_PG (0x00000060U)
17229#define SYSCFG_EXTICR3_EXTI9_PH (0x00000070U)
17230#define SYSCFG_EXTICR3_EXTI9_PI (0x00000080U)
17231#define SYSCFG_EXTICR3_EXTI9_PJ (0x00000090U)
17232#define SYSCFG_EXTICR3_EXTI9_PK (0x000000A0U)
17237#define SYSCFG_EXTICR3_EXTI10_PA (0U)
17238#define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U)
17239#define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U)
17240#define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U)
17241#define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U)
17242#define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U)
17243#define SYSCFG_EXTICR3_EXTI10_PG (0x00000600U)
17244#define SYSCFG_EXTICR3_EXTI10_PH (0x00000700U)
17245#define SYSCFG_EXTICR3_EXTI10_PI (0x00000800U)
17246#define SYSCFG_EXTICR3_EXTI10_PJ (0x00000900U)
17247#define SYSCFG_EXTICR3_EXTI10_PK (0x00000A00U)
17252#define SYSCFG_EXTICR3_EXTI11_PA (0U)
17253#define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U)
17254#define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U)
17255#define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U)
17256#define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U)
17257#define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U)
17258#define SYSCFG_EXTICR3_EXTI11_PG (0x00006000U)
17259#define SYSCFG_EXTICR3_EXTI11_PH (0x00007000U)
17260#define SYSCFG_EXTICR3_EXTI11_PI (0x00008000U)
17261#define SYSCFG_EXTICR3_EXTI11_PJ (0x00009000U)
17262#define SYSCFG_EXTICR3_EXTI11_PK (0x0000A000U)
17264/***************** Bit definition for SYSCFG_EXTICR4 register ***************/
17265#define SYSCFG_EXTICR4_EXTI12_Pos (0U)
17266#define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos)
17267#define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk
17268#define SYSCFG_EXTICR4_EXTI13_Pos (4U)
17269#define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos)
17270#define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk
17271#define SYSCFG_EXTICR4_EXTI14_Pos (8U)
17272#define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos)
17273#define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk
17274#define SYSCFG_EXTICR4_EXTI15_Pos (12U)
17275#define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos)
17276#define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk
17280#define SYSCFG_EXTICR4_EXTI12_PA (0U)
17281#define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U)
17282#define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U)
17283#define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U)
17284#define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U)
17285#define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U)
17286#define SYSCFG_EXTICR4_EXTI12_PG (0x00000006U)
17287#define SYSCFG_EXTICR4_EXTI12_PH (0x00000007U)
17288#define SYSCFG_EXTICR4_EXTI12_PI (0x00000008U)
17289#define SYSCFG_EXTICR4_EXTI12_PJ (0x00000009U)
17290#define SYSCFG_EXTICR4_EXTI12_PK (0x0000000AU)
17294#define SYSCFG_EXTICR4_EXTI13_PA (0U)
17295#define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U)
17296#define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U)
17297#define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U)
17298#define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U)
17299#define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U)
17300#define SYSCFG_EXTICR4_EXTI13_PG (0x00000060U)
17301#define SYSCFG_EXTICR4_EXTI13_PH (0x00000070U)
17302#define SYSCFG_EXTICR4_EXTI13_PI (0x00000080U)
17303#define SYSCFG_EXTICR4_EXTI13_PJ (0x00000090U)
17304#define SYSCFG_EXTICR4_EXTI13_PK (0x000000A0U)
17308#define SYSCFG_EXTICR4_EXTI14_PA (0U)
17309#define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U)
17310#define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U)
17311#define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U)
17312#define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U)
17313#define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U)
17314#define SYSCFG_EXTICR4_EXTI14_PG (0x00000600U)
17315#define SYSCFG_EXTICR4_EXTI14_PH (0x00000700U)
17316#define SYSCFG_EXTICR4_EXTI14_PI (0x00000800U)
17317#define SYSCFG_EXTICR4_EXTI14_PJ (0x00000900U)
17318#define SYSCFG_EXTICR4_EXTI14_PK (0x00000A00U)
17322#define SYSCFG_EXTICR4_EXTI15_PA (0U)
17323#define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U)
17324#define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U)
17325#define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U)
17326#define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U)
17327#define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U)
17328#define SYSCFG_EXTICR4_EXTI15_PG (0x00006000U)
17329#define SYSCFG_EXTICR4_EXTI15_PH (0x00007000U)
17330#define SYSCFG_EXTICR4_EXTI15_PI (0x00008000U)
17331#define SYSCFG_EXTICR4_EXTI15_PJ (0x00009000U)
17332#define SYSCFG_EXTICR4_EXTI15_PK (0x0000A000U)
17334/****************** Bit definition for SYSCFG_CFGR register ******************/
17335#define SYSCFG_CFGR_PVDL_Pos (2U)
17336#define SYSCFG_CFGR_PVDL_Msk (0x1UL << SYSCFG_CFGR_PVDL_Pos)
17337#define SYSCFG_CFGR_PVDL SYSCFG_CFGR_PVDL_Msk
17338#define SYSCFG_CFGR_FLASHL_Pos (3U)
17339#define SYSCFG_CFGR_FLASHL_Msk (0x1UL << SYSCFG_CFGR_FLASHL_Pos)
17340#define SYSCFG_CFGR_FLASHL SYSCFG_CFGR_FLASHL_Msk
17341#define SYSCFG_CFGR_CM7L_Pos (6U)
17342#define SYSCFG_CFGR_CM7L_Msk (0x1UL << SYSCFG_CFGR_CM7L_Pos)
17343#define SYSCFG_CFGR_CM7L SYSCFG_CFGR_CM7L_Msk
17344#define SYSCFG_CFGR_DTCML_Pos (13U)
17345#define SYSCFG_CFGR_DTCML_Msk (0x1UL << SYSCFG_CFGR_DTCML_Pos)
17346#define SYSCFG_CFGR_DTCML SYSCFG_CFGR_DTCML_Msk
17347#define SYSCFG_CFGR_ITCML_Pos (14U)
17348#define SYSCFG_CFGR_ITCML_Msk (0x1UL << SYSCFG_CFGR_ITCML_Pos)
17349#define SYSCFG_CFGR_ITCML SYSCFG_CFGR_ITCML_Msk
17350/****************** Bit definition for SYSCFG_CCCSR register ******************/
17351#define SYSCFG_CCCSR_EN_Pos (0U)
17352#define SYSCFG_CCCSR_EN_Msk (0x1UL << SYSCFG_CCCSR_EN_Pos)
17353#define SYSCFG_CCCSR_EN SYSCFG_CCCSR_EN_Msk
17354#define SYSCFG_CCCSR_CS_Pos (1U)
17355#define SYSCFG_CCCSR_CS_Msk (0x1UL << SYSCFG_CCCSR_CS_Pos)
17356#define SYSCFG_CCCSR_CS SYSCFG_CCCSR_CS_Msk
17357#define SYSCFG_CCCSR_CS_MMC_Pos (3U)
17358#define SYSCFG_CCCSR_CS_MMC_Msk (0x1UL << SYSCFG_CCCSR_CS_MMC_Pos)
17359#define SYSCFG_CCCSR_CS_MMC SYSCFG_CCCSR_CS_MMC_Msk
17360#define SYSCFG_CCCSR_READY_Pos (8U)
17361#define SYSCFG_CCCSR_READY_Msk (0x1UL << SYSCFG_CCCSR_READY_Pos)
17362#define SYSCFG_CCCSR_READY SYSCFG_CCCSR_READY_Msk
17363#define SYSCFG_CCCSR_HSLV0_Pos (16U)
17364#define SYSCFG_CCCSR_HSLV0_Msk (0x1UL << SYSCFG_CCCSR_HSLV0_Pos)
17365#define SYSCFG_CCCSR_HSLV0 SYSCFG_CCCSR_HSLV0_Msk
17366#define SYSCFG_CCCSR_HSLV1_Pos (17U)
17367#define SYSCFG_CCCSR_HSLV1_Msk (0x1UL << SYSCFG_CCCSR_HSLV1_Pos)
17368#define SYSCFG_CCCSR_HSLV1 SYSCFG_CCCSR_HSLV1_Msk
17369#define SYSCFG_CCCSR_HSLV2_Pos (18U)
17370#define SYSCFG_CCCSR_HSLV2_Msk (0x1UL << SYSCFG_CCCSR_HSLV2_Pos)
17371#define SYSCFG_CCCSR_HSLV2 SYSCFG_CCCSR_HSLV2_Msk
17372#define SYSCFG_CCCSR_HSLV3_Pos (19U)
17373#define SYSCFG_CCCSR_HSLV3_Msk (0x1UL << SYSCFG_CCCSR_HSLV3_Pos)
17374#define SYSCFG_CCCSR_HSLV3 SYSCFG_CCCSR_HSLV3_Msk
17375/****************** Bit definition for SYSCFG_CCVR register *******************/
17376#define SYSCFG_CCVR_NCV_Pos (0U)
17377#define SYSCFG_CCVR_NCV_Msk (0xFUL << SYSCFG_CCVR_NCV_Pos)
17378#define SYSCFG_CCVR_NCV SYSCFG_CCVR_NCV_Msk
17379#define SYSCFG_CCVR_PCV_Pos (4U)
17380#define SYSCFG_CCVR_PCV_Msk (0xFUL << SYSCFG_CCVR_PCV_Pos)
17381#define SYSCFG_CCVR_PCV SYSCFG_CCVR_PCV_Msk
17383/****************** Bit definition for SYSCFG_CCCR register *******************/
17384#define SYSCFG_CCCR_NCC_Pos (0U)
17385#define SYSCFG_CCCR_NCC_Msk (0xFUL << SYSCFG_CCCR_NCC_Pos)
17386#define SYSCFG_CCCR_NCC SYSCFG_CCCR_NCC_Msk
17387#define SYSCFG_CCCR_PCC_Pos (4U)
17388#define SYSCFG_CCCR_PCC_Msk (0xFUL << SYSCFG_CCCR_PCC_Pos)
17389#define SYSCFG_CCCR_PCC SYSCFG_CCCR_PCC_Msk
17390#define SYSCFG_CCCR_NCC_MMC_Pos (8U)
17391#define SYSCFG_CCCR_NCC_MMC_Msk (0xFUL << SYSCFG_CCCR_NCC_MMC_Pos)
17392#define SYSCFG_CCCR_NCC_MMC SYSCFG_CCCR_NCC_MMC_Msk
17393#define SYSCFG_CCCR_PCC_MMC_Pos (12U)
17394#define SYSCFG_CCCR_PCC_MMC_Msk (0xFUL << SYSCFG_CCCR_PCC_MMC_Pos)
17395#define SYSCFG_CCCR_PCC_MMC SYSCFG_CCCR_PCC_MMC_Msk
17396/******************************************************************************/
17397/* */
17398/* Digital Temperature Sensor (DTS) */
17399/* */
17400/******************************************************************************/
17401
17402/****************** Bit definition for DTS_CFGR1 register ******************/
17403#define DTS_CFGR1_TS1_EN_Pos (0U)
17404#define DTS_CFGR1_TS1_EN_Msk (0x1UL << DTS_CFGR1_TS1_EN_Pos)
17405#define DTS_CFGR1_TS1_EN DTS_CFGR1_TS1_EN_Msk
17406#define DTS_CFGR1_TS1_START_Pos (4U)
17407#define DTS_CFGR1_TS1_START_Msk (0x1UL << DTS_CFGR1_TS1_START_Pos)
17408#define DTS_CFGR1_TS1_START DTS_CFGR1_TS1_START_Msk
17409#define DTS_CFGR1_TS1_INTRIG_SEL_Pos (8U)
17410#define DTS_CFGR1_TS1_INTRIG_SEL_Msk (0xFUL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
17411#define DTS_CFGR1_TS1_INTRIG_SEL DTS_CFGR1_TS1_INTRIG_SEL_Msk
17412#define DTS_CFGR1_TS1_INTRIG_SEL_0 (0x1UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
17413#define DTS_CFGR1_TS1_INTRIG_SEL_1 (0x2UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
17414#define DTS_CFGR1_TS1_INTRIG_SEL_2 (0x4UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
17415#define DTS_CFGR1_TS1_INTRIG_SEL_3 (0x8UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
17416#define DTS_CFGR1_TS1_SMP_TIME_Pos (16U)
17417#define DTS_CFGR1_TS1_SMP_TIME_Msk (0xFUL << DTS_CFGR1_TS1_SMP_TIME_Pos)
17418#define DTS_CFGR1_TS1_SMP_TIME DTS_CFGR1_TS1_SMP_TIME_Msk
17419#define DTS_CFGR1_TS1_SMP_TIME_0 (0x1UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
17420#define DTS_CFGR1_TS1_SMP_TIME_1 (0x2UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
17421#define DTS_CFGR1_TS1_SMP_TIME_2 (0x4UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
17422#define DTS_CFGR1_TS1_SMP_TIME_3 (0x8UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
17423#define DTS_CFGR1_REFCLK_SEL_Pos (20U)
17424#define DTS_CFGR1_REFCLK_SEL_Msk (0x1UL << DTS_CFGR1_REFCLK_SEL_Pos)
17425#define DTS_CFGR1_REFCLK_SEL DTS_CFGR1_REFCLK_SEL_Msk
17426#define DTS_CFGR1_Q_MEAS_OPT_Pos (21U)
17427#define DTS_CFGR1_Q_MEAS_OPT_Msk (0x1UL << DTS_CFGR1_Q_MEAS_OPT_Pos)
17428#define DTS_CFGR1_Q_MEAS_OPT DTS_CFGR1_Q_MEAS_OPT_Msk
17429#define DTS_CFGR1_HSREF_CLK_DIV_Pos (24U)
17430#define DTS_CFGR1_HSREF_CLK_DIV_Msk (0x7FUL << DTS_CFGR1_HSREF_CLK_DIV_Pos)
17431#define DTS_CFGR1_HSREF_CLK_DIV DTS_CFGR1_HSREF_CLK_DIV_Msk
17433/****************** Bit definition for DTS_T0VALR1 register ******************/
17434#define DTS_T0VALR1_TS1_FMT0_Pos (0U)
17435#define DTS_T0VALR1_TS1_FMT0_Msk (0xFFFFUL << DTS_T0VALR1_TS1_FMT0_Pos)
17436#define DTS_T0VALR1_TS1_FMT0 DTS_T0VALR1_TS1_FMT0_Msk
17437#define DTS_T0VALR1_TS1_T0_Pos (16U)
17438#define DTS_T0VALR1_TS1_T0_Msk (0x3UL << DTS_T0VALR1_TS1_T0_Pos)
17439#define DTS_T0VALR1_TS1_T0 DTS_T0VALR1_TS1_T0_Msk
17441/****************** Bit definition for DTS_RAMPVALR register ******************/
17442#define DTS_RAMPVALR_TS1_RAMP_COEFF_Pos (0U)
17443#define DTS_RAMPVALR_TS1_RAMP_COEFF_Msk (0xFFFFUL << DTS_RAMPVALR_TS1_RAMP_COEFF_Pos)
17444#define DTS_RAMPVALR_TS1_RAMP_COEFF DTS_RAMPVALR_TS1_RAMP_COEFF_Msk
17446/****************** Bit definition for DTS_ITR1 register ******************/
17447#define DTS_ITR1_TS1_LITTHD_Pos (0U)
17448#define DTS_ITR1_TS1_LITTHD_Msk (0xFFFFUL << DTS_ITR1_TS1_LITTHD_Pos)
17449#define DTS_ITR1_TS1_LITTHD DTS_ITR1_TS1_LITTHD_Msk
17450#define DTS_ITR1_TS1_HITTHD_Pos (16U)
17451#define DTS_ITR1_TS1_HITTHD_Msk (0xFFFFUL << DTS_ITR1_TS1_HITTHD_Pos)
17452#define DTS_ITR1_TS1_HITTHD DTS_ITR1_TS1_HITTHD_Msk
17454/****************** Bit definition for DTS_DR register ******************/
17455#define DTS_DR_TS1_MFREQ_Pos (0U)
17456#define DTS_DR_TS1_MFREQ_Msk (0xFFFFUL << DTS_DR_TS1_MFREQ_Pos)
17457#define DTS_DR_TS1_MFREQ DTS_DR_TS1_MFREQ_Msk
17459/****************** Bit definition for DTS_SR register ******************/
17460#define DTS_SR_TS1_ITEF_Pos (0U)
17461#define DTS_SR_TS1_ITEF_Msk (0x1UL << DTS_SR_TS1_ITEF_Pos)
17462#define DTS_SR_TS1_ITEF DTS_SR_TS1_ITEF_Msk
17463#define DTS_SR_TS1_ITLF_Pos (1U)
17464#define DTS_SR_TS1_ITLF_Msk (0x1UL << DTS_SR_TS1_ITLF_Pos)
17465#define DTS_SR_TS1_ITLF DTS_SR_TS1_ITLF_Msk
17466#define DTS_SR_TS1_ITHF_Pos (2U)
17467#define DTS_SR_TS1_ITHF_Msk (0x1UL << DTS_SR_TS1_ITHF_Pos)
17468#define DTS_SR_TS1_ITHF DTS_SR_TS1_ITHF_Msk
17469#define DTS_SR_TS1_AITEF_Pos (4U)
17470#define DTS_SR_TS1_AITEF_Msk (0x1UL << DTS_SR_TS1_AITEF_Pos)
17471#define DTS_SR_TS1_AITEF DTS_SR_TS1_AITEF_Msk
17472#define DTS_SR_TS1_AITLF_Pos (5U)
17473#define DTS_SR_TS1_AITLF_Msk (0x1UL << DTS_SR_TS1_AITLF_Pos)
17474#define DTS_SR_TS1_AITLF DTS_SR_TS1_AITLF_Msk
17475#define DTS_SR_TS1_AITHF_Pos (6U)
17476#define DTS_SR_TS1_AITHF_Msk (0x1UL << DTS_SR_TS1_AITHF_Pos)
17477#define DTS_SR_TS1_AITHF DTS_SR_TS1_AITHF_Msk
17478#define DTS_SR_TS1_RDY_Pos (15U)
17479#define DTS_SR_TS1_RDY_Msk (0x1UL << DTS_SR_TS1_RDY_Pos)
17480#define DTS_SR_TS1_RDY DTS_SR_TS1_RDY_Msk
17482/****************** Bit definition for DTS_ITENR register ******************/
17483#define DTS_ITENR_TS1_ITEEN_Pos (0U)
17484#define DTS_ITENR_TS1_ITEEN_Msk (0x1UL << DTS_ITENR_TS1_ITEEN_Pos)
17485#define DTS_ITENR_TS1_ITEEN DTS_ITENR_TS1_ITEEN_Msk
17486#define DTS_ITENR_TS1_ITLEN_Pos (1U)
17487#define DTS_ITENR_TS1_ITLEN_Msk (0x1UL << DTS_ITENR_TS1_ITLEN_Pos)
17488#define DTS_ITENR_TS1_ITLEN DTS_ITENR_TS1_ITLEN_Msk
17489#define DTS_ITENR_TS1_ITHEN_Pos (2U)
17490#define DTS_ITENR_TS1_ITHEN_Msk (0x1UL << DTS_ITENR_TS1_ITHEN_Pos)
17491#define DTS_ITENR_TS1_ITHEN DTS_ITENR_TS1_ITHEN_Msk
17492#define DTS_ITENR_TS1_AITEEN_Pos (4U)
17493#define DTS_ITENR_TS1_AITEEN_Msk (0x1UL << DTS_ITENR_TS1_AITEEN_Pos)
17494#define DTS_ITENR_TS1_AITEEN DTS_ITENR_TS1_AITEEN_Msk
17495#define DTS_ITENR_TS1_AITLEN_Pos (5U)
17496#define DTS_ITENR_TS1_AITLEN_Msk (0x1UL << DTS_ITENR_TS1_AITLEN_Pos)
17497#define DTS_ITENR_TS1_AITLEN DTS_ITENR_TS1_AITLEN_Msk
17498#define DTS_ITENR_TS1_AITHEN_Pos (6U)
17499#define DTS_ITENR_TS1_AITHEN_Msk (0x1UL << DTS_ITENR_TS1_AITHEN_Pos)
17500#define DTS_ITENR_TS1_AITHEN DTS_ITENR_TS1_AITHEN_Msk
17502/****************** Bit definition for DTS_ICIFR register ******************/
17503#define DTS_ICIFR_TS1_CITEF_Pos (0U)
17504#define DTS_ICIFR_TS1_CITEF_Msk (0x1UL << DTS_ICIFR_TS1_CITEF_Pos)
17505#define DTS_ICIFR_TS1_CITEF DTS_ICIFR_TS1_CITEF_Msk
17506#define DTS_ICIFR_TS1_CITLF_Pos (1U)
17507#define DTS_ICIFR_TS1_CITLF_Msk (0x1UL << DTS_ICIFR_TS1_CITLF_Pos)
17508#define DTS_ICIFR_TS1_CITLF DTS_ICIFR_TS1_CITLF_Msk
17509#define DTS_ICIFR_TS1_CITHF_Pos (2U)
17510#define DTS_ICIFR_TS1_CITHF_Msk (0x1UL << DTS_ICIFR_TS1_CITHF_Pos)
17511#define DTS_ICIFR_TS1_CITHF DTS_ICIFR_TS1_CITHF_Msk
17512#define DTS_ICIFR_TS1_CAITEF_Pos (4U)
17513#define DTS_ICIFR_TS1_CAITEF_Msk (0x1UL << DTS_ICIFR_TS1_CAITEF_Pos)
17514#define DTS_ICIFR_TS1_CAITEF DTS_ICIFR_TS1_CAITEF_Msk
17515#define DTS_ICIFR_TS1_CAITLF_Pos (5U)
17516#define DTS_ICIFR_TS1_CAITLF_Msk (0x1UL << DTS_ICIFR_TS1_CAITLF_Pos)
17517#define DTS_ICIFR_TS1_CAITLF DTS_ICIFR_TS1_CAITLF_Msk
17518#define DTS_ICIFR_TS1_CAITHF_Pos (6U)
17519#define DTS_ICIFR_TS1_CAITHF_Msk (0x1UL << DTS_ICIFR_TS1_CAITHF_Pos)
17520#define DTS_ICIFR_TS1_CAITHF DTS_ICIFR_TS1_CAITHF_Msk
17523/******************************************************************************/
17524/* */
17525/* TIM */
17526/* */
17527/******************************************************************************/
17528#define TIM_BREAK_INPUT_SUPPORT
17530/******************* Bit definition for TIM_CR1 register ********************/
17531#define TIM_CR1_CEN_Pos (0U)
17532#define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos)
17533#define TIM_CR1_CEN TIM_CR1_CEN_Msk
17534#define TIM_CR1_UDIS_Pos (1U)
17535#define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos)
17536#define TIM_CR1_UDIS TIM_CR1_UDIS_Msk
17537#define TIM_CR1_URS_Pos (2U)
17538#define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos)
17539#define TIM_CR1_URS TIM_CR1_URS_Msk
17540#define TIM_CR1_OPM_Pos (3U)
17541#define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos)
17542#define TIM_CR1_OPM TIM_CR1_OPM_Msk
17543#define TIM_CR1_DIR_Pos (4U)
17544#define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos)
17545#define TIM_CR1_DIR TIM_CR1_DIR_Msk
17547#define TIM_CR1_CMS_Pos (5U)
17548#define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos)
17549#define TIM_CR1_CMS TIM_CR1_CMS_Msk
17550#define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos)
17551#define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos)
17553#define TIM_CR1_ARPE_Pos (7U)
17554#define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos)
17555#define TIM_CR1_ARPE TIM_CR1_ARPE_Msk
17557#define TIM_CR1_CKD_Pos (8U)
17558#define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos)
17559#define TIM_CR1_CKD TIM_CR1_CKD_Msk
17560#define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos)
17561#define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos)
17563#define TIM_CR1_UIFREMAP_Pos (11U)
17564#define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos)
17565#define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk
17567/******************* Bit definition for TIM_CR2 register ********************/
17568#define TIM_CR2_CCPC_Pos (0U)
17569#define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos)
17570#define TIM_CR2_CCPC TIM_CR2_CCPC_Msk
17571#define TIM_CR2_CCUS_Pos (2U)
17572#define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos)
17573#define TIM_CR2_CCUS TIM_CR2_CCUS_Msk
17574#define TIM_CR2_CCDS_Pos (3U)
17575#define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos)
17576#define TIM_CR2_CCDS TIM_CR2_CCDS_Msk
17578#define TIM_CR2_MMS_Pos (4U)
17579#define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos)
17580#define TIM_CR2_MMS TIM_CR2_MMS_Msk
17581#define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos)
17582#define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos)
17583#define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos)
17585#define TIM_CR2_TI1S_Pos (7U)
17586#define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos)
17587#define TIM_CR2_TI1S TIM_CR2_TI1S_Msk
17588#define TIM_CR2_OIS1_Pos (8U)
17589#define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos)
17590#define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk
17591#define TIM_CR2_OIS1N_Pos (9U)
17592#define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos)
17593#define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk
17594#define TIM_CR2_OIS2_Pos (10U)
17595#define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos)
17596#define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk
17597#define TIM_CR2_OIS2N_Pos (11U)
17598#define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos)
17599#define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk
17600#define TIM_CR2_OIS3_Pos (12U)
17601#define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos)
17602#define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk
17603#define TIM_CR2_OIS3N_Pos (13U)
17604#define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos)
17605#define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk
17606#define TIM_CR2_OIS4_Pos (14U)
17607#define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos)
17608#define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk
17609#define TIM_CR2_OIS5_Pos (16U)
17610#define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos)
17611#define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk
17612#define TIM_CR2_OIS6_Pos (18U)
17613#define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos)
17614#define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk
17616#define TIM_CR2_MMS2_Pos (20U)
17617#define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos)
17618#define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk
17619#define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos)
17620#define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos)
17621#define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos)
17622#define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos)
17624/******************* Bit definition for TIM_SMCR register *******************/
17625#define TIM_SMCR_SMS_Pos (0U)
17626#define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos)
17627#define TIM_SMCR_SMS TIM_SMCR_SMS_Msk
17628#define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos)
17629#define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos)
17630#define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos)
17631#define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos)
17633#define TIM_SMCR_TS_Pos (4U)
17634#define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos)
17635#define TIM_SMCR_TS TIM_SMCR_TS_Msk
17636#define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos)
17637#define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos)
17638#define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos)
17639#define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos)
17640#define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos)
17642#define TIM_SMCR_MSM_Pos (7U)
17643#define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos)
17644#define TIM_SMCR_MSM TIM_SMCR_MSM_Msk
17646#define TIM_SMCR_ETF_Pos (8U)
17647#define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos)
17648#define TIM_SMCR_ETF TIM_SMCR_ETF_Msk
17649#define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos)
17650#define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos)
17651#define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos)
17652#define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos)
17654#define TIM_SMCR_ETPS_Pos (12U)
17655#define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos)
17656#define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk
17657#define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos)
17658#define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos)
17660#define TIM_SMCR_ECE_Pos (14U)
17661#define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos)
17662#define TIM_SMCR_ECE TIM_SMCR_ECE_Msk
17663#define TIM_SMCR_ETP_Pos (15U)
17664#define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos)
17665#define TIM_SMCR_ETP TIM_SMCR_ETP_Msk
17667/******************* Bit definition for TIM_DIER register *******************/
17668#define TIM_DIER_UIE_Pos (0U)
17669#define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos)
17670#define TIM_DIER_UIE TIM_DIER_UIE_Msk
17671#define TIM_DIER_CC1IE_Pos (1U)
17672#define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos)
17673#define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk
17674#define TIM_DIER_CC2IE_Pos (2U)
17675#define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos)
17676#define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk
17677#define TIM_DIER_CC3IE_Pos (3U)
17678#define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos)
17679#define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk
17680#define TIM_DIER_CC4IE_Pos (4U)
17681#define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos)
17682#define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk
17683#define TIM_DIER_COMIE_Pos (5U)
17684#define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos)
17685#define TIM_DIER_COMIE TIM_DIER_COMIE_Msk
17686#define TIM_DIER_TIE_Pos (6U)
17687#define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos)
17688#define TIM_DIER_TIE TIM_DIER_TIE_Msk
17689#define TIM_DIER_BIE_Pos (7U)
17690#define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos)
17691#define TIM_DIER_BIE TIM_DIER_BIE_Msk
17692#define TIM_DIER_UDE_Pos (8U)
17693#define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos)
17694#define TIM_DIER_UDE TIM_DIER_UDE_Msk
17695#define TIM_DIER_CC1DE_Pos (9U)
17696#define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos)
17697#define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk
17698#define TIM_DIER_CC2DE_Pos (10U)
17699#define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos)
17700#define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk
17701#define TIM_DIER_CC3DE_Pos (11U)
17702#define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos)
17703#define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk
17704#define TIM_DIER_CC4DE_Pos (12U)
17705#define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos)
17706#define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk
17707#define TIM_DIER_COMDE_Pos (13U)
17708#define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos)
17709#define TIM_DIER_COMDE TIM_DIER_COMDE_Msk
17710#define TIM_DIER_TDE_Pos (14U)
17711#define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos)
17712#define TIM_DIER_TDE TIM_DIER_TDE_Msk
17714/******************** Bit definition for TIM_SR register ********************/
17715#define TIM_SR_UIF_Pos (0U)
17716#define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos)
17717#define TIM_SR_UIF TIM_SR_UIF_Msk
17718#define TIM_SR_CC1IF_Pos (1U)
17719#define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos)
17720#define TIM_SR_CC1IF TIM_SR_CC1IF_Msk
17721#define TIM_SR_CC2IF_Pos (2U)
17722#define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos)
17723#define TIM_SR_CC2IF TIM_SR_CC2IF_Msk
17724#define TIM_SR_CC3IF_Pos (3U)
17725#define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos)
17726#define TIM_SR_CC3IF TIM_SR_CC3IF_Msk
17727#define TIM_SR_CC4IF_Pos (4U)
17728#define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos)
17729#define TIM_SR_CC4IF TIM_SR_CC4IF_Msk
17730#define TIM_SR_COMIF_Pos (5U)
17731#define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos)
17732#define TIM_SR_COMIF TIM_SR_COMIF_Msk
17733#define TIM_SR_TIF_Pos (6U)
17734#define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos)
17735#define TIM_SR_TIF TIM_SR_TIF_Msk
17736#define TIM_SR_BIF_Pos (7U)
17737#define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos)
17738#define TIM_SR_BIF TIM_SR_BIF_Msk
17739#define TIM_SR_B2IF_Pos (8U)
17740#define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos)
17741#define TIM_SR_B2IF TIM_SR_B2IF_Msk
17742#define TIM_SR_CC1OF_Pos (9U)
17743#define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos)
17744#define TIM_SR_CC1OF TIM_SR_CC1OF_Msk
17745#define TIM_SR_CC2OF_Pos (10U)
17746#define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos)
17747#define TIM_SR_CC2OF TIM_SR_CC2OF_Msk
17748#define TIM_SR_CC3OF_Pos (11U)
17749#define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos)
17750#define TIM_SR_CC3OF TIM_SR_CC3OF_Msk
17751#define TIM_SR_CC4OF_Pos (12U)
17752#define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos)
17753#define TIM_SR_CC4OF TIM_SR_CC4OF_Msk
17754#define TIM_SR_CC5IF_Pos (16U)
17755#define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos)
17756#define TIM_SR_CC5IF TIM_SR_CC5IF_Msk
17757#define TIM_SR_CC6IF_Pos (17U)
17758#define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos)
17759#define TIM_SR_CC6IF TIM_SR_CC6IF_Msk
17760#define TIM_SR_SBIF_Pos (13U)
17761#define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos)
17762#define TIM_SR_SBIF TIM_SR_SBIF_Msk
17764/******************* Bit definition for TIM_EGR register ********************/
17765#define TIM_EGR_UG_Pos (0U)
17766#define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos)
17767#define TIM_EGR_UG TIM_EGR_UG_Msk
17768#define TIM_EGR_CC1G_Pos (1U)
17769#define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos)
17770#define TIM_EGR_CC1G TIM_EGR_CC1G_Msk
17771#define TIM_EGR_CC2G_Pos (2U)
17772#define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos)
17773#define TIM_EGR_CC2G TIM_EGR_CC2G_Msk
17774#define TIM_EGR_CC3G_Pos (3U)
17775#define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos)
17776#define TIM_EGR_CC3G TIM_EGR_CC3G_Msk
17777#define TIM_EGR_CC4G_Pos (4U)
17778#define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos)
17779#define TIM_EGR_CC4G TIM_EGR_CC4G_Msk
17780#define TIM_EGR_COMG_Pos (5U)
17781#define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos)
17782#define TIM_EGR_COMG TIM_EGR_COMG_Msk
17783#define TIM_EGR_TG_Pos (6U)
17784#define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos)
17785#define TIM_EGR_TG TIM_EGR_TG_Msk
17786#define TIM_EGR_BG_Pos (7U)
17787#define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos)
17788#define TIM_EGR_BG TIM_EGR_BG_Msk
17789#define TIM_EGR_B2G_Pos (8U)
17790#define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos)
17791#define TIM_EGR_B2G TIM_EGR_B2G_Msk
17794/****************** Bit definition for TIM_CCMR1 register *******************/
17795#define TIM_CCMR1_CC1S_Pos (0U)
17796#define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos)
17797#define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk
17798#define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos)
17799#define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos)
17801#define TIM_CCMR1_OC1FE_Pos (2U)
17802#define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos)
17803#define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk
17804#define TIM_CCMR1_OC1PE_Pos (3U)
17805#define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos)
17806#define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk
17808#define TIM_CCMR1_OC1M_Pos (4U)
17809#define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos)
17810#define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk
17811#define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos)
17812#define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos)
17813#define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos)
17814#define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos)
17816#define TIM_CCMR1_OC1CE_Pos (7U)
17817#define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos)
17818#define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk
17820#define TIM_CCMR1_CC2S_Pos (8U)
17821#define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos)
17822#define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk
17823#define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos)
17824#define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos)
17826#define TIM_CCMR1_OC2FE_Pos (10U)
17827#define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos)
17828#define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk
17829#define TIM_CCMR1_OC2PE_Pos (11U)
17830#define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos)
17831#define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk
17833#define TIM_CCMR1_OC2M_Pos (12U)
17834#define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos)
17835#define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk
17836#define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos)
17837#define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos)
17838#define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos)
17839#define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos)
17841#define TIM_CCMR1_OC2CE_Pos (15U)
17842#define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos)
17843#define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk
17845/*----------------------------------------------------------------------------*/
17846
17847#define TIM_CCMR1_IC1PSC_Pos (2U)
17848#define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos)
17849#define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk
17850#define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos)
17851#define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos)
17853#define TIM_CCMR1_IC1F_Pos (4U)
17854#define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos)
17855#define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk
17856#define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos)
17857#define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos)
17858#define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos)
17859#define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos)
17861#define TIM_CCMR1_IC2PSC_Pos (10U)
17862#define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos)
17863#define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk
17864#define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos)
17865#define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos)
17867#define TIM_CCMR1_IC2F_Pos (12U)
17868#define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos)
17869#define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk
17870#define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos)
17871#define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos)
17872#define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos)
17873#define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos)
17875/****************** Bit definition for TIM_CCMR2 register *******************/
17876#define TIM_CCMR2_CC3S_Pos (0U)
17877#define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos)
17878#define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk
17879#define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos)
17880#define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos)
17882#define TIM_CCMR2_OC3FE_Pos (2U)
17883#define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos)
17884#define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk
17885#define TIM_CCMR2_OC3PE_Pos (3U)
17886#define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos)
17887#define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk
17889#define TIM_CCMR2_OC3M_Pos (4U)
17890#define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos)
17891#define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk
17892#define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos)
17893#define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos)
17894#define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos)
17895#define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos)
17897#define TIM_CCMR2_OC3CE_Pos (7U)
17898#define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos)
17899#define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk
17901#define TIM_CCMR2_CC4S_Pos (8U)
17902#define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos)
17903#define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk
17904#define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos)
17905#define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos)
17907#define TIM_CCMR2_OC4FE_Pos (10U)
17908#define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos)
17909#define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk
17910#define TIM_CCMR2_OC4PE_Pos (11U)
17911#define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos)
17912#define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk
17914#define TIM_CCMR2_OC4M_Pos (12U)
17915#define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos)
17916#define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk
17917#define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos)
17918#define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos)
17919#define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos)
17920#define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos)
17922#define TIM_CCMR2_OC4CE_Pos (15U)
17923#define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos)
17924#define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk
17926/*----------------------------------------------------------------------------*/
17927
17928#define TIM_CCMR2_IC3PSC_Pos (2U)
17929#define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos)
17930#define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk
17931#define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos)
17932#define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos)
17934#define TIM_CCMR2_IC3F_Pos (4U)
17935#define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos)
17936#define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk
17937#define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos)
17938#define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos)
17939#define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos)
17940#define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos)
17942#define TIM_CCMR2_IC4PSC_Pos (10U)
17943#define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos)
17944#define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk
17945#define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos)
17946#define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos)
17948#define TIM_CCMR2_IC4F_Pos (12U)
17949#define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos)
17950#define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk
17951#define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos)
17952#define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos)
17953#define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos)
17954#define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos)
17956/******************* Bit definition for TIM_CCER register *******************/
17957#define TIM_CCER_CC1E_Pos (0U)
17958#define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos)
17959#define TIM_CCER_CC1E TIM_CCER_CC1E_Msk
17960#define TIM_CCER_CC1P_Pos (1U)
17961#define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos)
17962#define TIM_CCER_CC1P TIM_CCER_CC1P_Msk
17963#define TIM_CCER_CC1NE_Pos (2U)
17964#define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos)
17965#define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk
17966#define TIM_CCER_CC1NP_Pos (3U)
17967#define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos)
17968#define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk
17969#define TIM_CCER_CC2E_Pos (4U)
17970#define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos)
17971#define TIM_CCER_CC2E TIM_CCER_CC2E_Msk
17972#define TIM_CCER_CC2P_Pos (5U)
17973#define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos)
17974#define TIM_CCER_CC2P TIM_CCER_CC2P_Msk
17975#define TIM_CCER_CC2NE_Pos (6U)
17976#define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos)
17977#define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk
17978#define TIM_CCER_CC2NP_Pos (7U)
17979#define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos)
17980#define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk
17981#define TIM_CCER_CC3E_Pos (8U)
17982#define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos)
17983#define TIM_CCER_CC3E TIM_CCER_CC3E_Msk
17984#define TIM_CCER_CC3P_Pos (9U)
17985#define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos)
17986#define TIM_CCER_CC3P TIM_CCER_CC3P_Msk
17987#define TIM_CCER_CC3NE_Pos (10U)
17988#define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos)
17989#define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk
17990#define TIM_CCER_CC3NP_Pos (11U)
17991#define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos)
17992#define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk
17993#define TIM_CCER_CC4E_Pos (12U)
17994#define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos)
17995#define TIM_CCER_CC4E TIM_CCER_CC4E_Msk
17996#define TIM_CCER_CC4P_Pos (13U)
17997#define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos)
17998#define TIM_CCER_CC4P TIM_CCER_CC4P_Msk
17999#define TIM_CCER_CC4NP_Pos (15U)
18000#define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos)
18001#define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk
18002#define TIM_CCER_CC5E_Pos (16U)
18003#define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos)
18004#define TIM_CCER_CC5E TIM_CCER_CC5E_Msk
18005#define TIM_CCER_CC5P_Pos (17U)
18006#define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos)
18007#define TIM_CCER_CC5P TIM_CCER_CC5P_Msk
18008#define TIM_CCER_CC6E_Pos (20U)
18009#define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos)
18010#define TIM_CCER_CC6E TIM_CCER_CC6E_Msk
18011#define TIM_CCER_CC6P_Pos (21U)
18012#define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos)
18013#define TIM_CCER_CC6P TIM_CCER_CC6P_Msk
18014/******************* Bit definition for TIM_CNT register ********************/
18015#define TIM_CNT_CNT_Pos (0U)
18016#define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)
18017#define TIM_CNT_CNT TIM_CNT_CNT_Msk
18018#define TIM_CNT_UIFCPY_Pos (31U)
18019#define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos)
18020#define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk
18021/******************* Bit definition for TIM_PSC register ********************/
18022#define TIM_PSC_PSC_Pos (0U)
18023#define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos)
18024#define TIM_PSC_PSC TIM_PSC_PSC_Msk
18026/******************* Bit definition for TIM_ARR register ********************/
18027#define TIM_ARR_ARR_Pos (0U)
18028#define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)
18029#define TIM_ARR_ARR TIM_ARR_ARR_Msk
18031/******************* Bit definition for TIM_RCR register ********************/
18032#define TIM_RCR_REP_Pos (0U)
18033#define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos)
18034#define TIM_RCR_REP TIM_RCR_REP_Msk
18036/******************* Bit definition for TIM_CCR1 register *******************/
18037#define TIM_CCR1_CCR1_Pos (0U)
18038#define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos)
18039#define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk
18041/******************* Bit definition for TIM_CCR2 register *******************/
18042#define TIM_CCR2_CCR2_Pos (0U)
18043#define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos)
18044#define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk
18046/******************* Bit definition for TIM_CCR3 register *******************/
18047#define TIM_CCR3_CCR3_Pos (0U)
18048#define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos)
18049#define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk
18051/******************* Bit definition for TIM_CCR4 register *******************/
18052#define TIM_CCR4_CCR4_Pos (0U)
18053#define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos)
18054#define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk
18056/******************* Bit definition for TIM_CCR5 register *******************/
18057#define TIM_CCR5_CCR5_Pos (0U)
18058#define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos)
18059#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk
18060#define TIM_CCR5_GC5C1_Pos (29U)
18061#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos)
18062#define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk
18063#define TIM_CCR5_GC5C2_Pos (30U)
18064#define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos)
18065#define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk
18066#define TIM_CCR5_GC5C3_Pos (31U)
18067#define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos)
18068#define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk
18070/******************* Bit definition for TIM_CCR6 register *******************/
18071#define TIM_CCR6_CCR6_Pos (0U)
18072#define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos)
18073#define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk
18075/******************* Bit definition for TIM_BDTR register *******************/
18076#define TIM_BDTR_DTG_Pos (0U)
18077#define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos)
18078#define TIM_BDTR_DTG TIM_BDTR_DTG_Msk
18079#define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos)
18080#define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos)
18081#define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos)
18082#define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos)
18083#define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos)
18084#define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos)
18085#define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos)
18086#define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos)
18088#define TIM_BDTR_LOCK_Pos (8U)
18089#define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos)
18090#define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk
18091#define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos)
18092#define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos)
18094#define TIM_BDTR_OSSI_Pos (10U)
18095#define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos)
18096#define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk
18097#define TIM_BDTR_OSSR_Pos (11U)
18098#define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos)
18099#define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk
18100#define TIM_BDTR_BKE_Pos (12U)
18101#define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos)
18102#define TIM_BDTR_BKE TIM_BDTR_BKE_Msk
18103#define TIM_BDTR_BKP_Pos (13U)
18104#define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos)
18105#define TIM_BDTR_BKP TIM_BDTR_BKP_Msk
18106#define TIM_BDTR_AOE_Pos (14U)
18107#define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos)
18108#define TIM_BDTR_AOE TIM_BDTR_AOE_Msk
18109#define TIM_BDTR_MOE_Pos (15U)
18110#define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos)
18111#define TIM_BDTR_MOE TIM_BDTR_MOE_Msk
18113#define TIM_BDTR_BKF_Pos (16U)
18114#define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos)
18115#define TIM_BDTR_BKF TIM_BDTR_BKF_Msk
18116#define TIM_BDTR_BK2F_Pos (20U)
18117#define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos)
18118#define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk
18120#define TIM_BDTR_BK2E_Pos (24U)
18121#define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos)
18122#define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk
18123#define TIM_BDTR_BK2P_Pos (25U)
18124#define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos)
18125#define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk
18126#define TIM_BDTR_BKDSRM_Pos (26U)
18127#define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos)
18128#define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk
18129#define TIM_BDTR_BK2DSRM_Pos (27U)
18130#define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos)
18131#define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk
18132#define TIM_BDTR_BKBID_Pos (28U)
18133#define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos)
18134#define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk
18135#define TIM_BDTR_BK2BID_Pos (29U)
18136#define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos)
18137#define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk
18139/******************* Bit definition for TIM_DCR register ********************/
18140#define TIM_DCR_DBA_Pos (0U)
18141#define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos)
18142#define TIM_DCR_DBA TIM_DCR_DBA_Msk
18143#define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos)
18144#define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos)
18145#define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos)
18146#define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos)
18147#define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos)
18149#define TIM_DCR_DBL_Pos (8U)
18150#define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos)
18151#define TIM_DCR_DBL TIM_DCR_DBL_Msk
18152#define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos)
18153#define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos)
18154#define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos)
18155#define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos)
18156#define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos)
18158/******************* Bit definition for TIM_DMAR register *******************/
18159#define TIM_DMAR_DMAB_Pos (0U)
18160#define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos)
18161#define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk
18163/****************** Bit definition for TIM_CCMR3 register *******************/
18164#define TIM_CCMR3_OC5FE_Pos (2U)
18165#define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos)
18166#define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk
18167#define TIM_CCMR3_OC5PE_Pos (3U)
18168#define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos)
18169#define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk
18171#define TIM_CCMR3_OC5M_Pos (4U)
18172#define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos)
18173#define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk
18174#define TIM_CCMR3_OC5M_0 (0x1UL << TIM_CCMR3_OC5M_Pos)
18175#define TIM_CCMR3_OC5M_1 (0x2UL << TIM_CCMR3_OC5M_Pos)
18176#define TIM_CCMR3_OC5M_2 (0x4UL << TIM_CCMR3_OC5M_Pos)
18177#define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos)
18179#define TIM_CCMR3_OC5CE_Pos (7U)
18180#define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos)
18181#define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk
18183#define TIM_CCMR3_OC6FE_Pos (10U)
18184#define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos)
18185#define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk
18186#define TIM_CCMR3_OC6PE_Pos (11U)
18187#define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos)
18188#define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk
18190#define TIM_CCMR3_OC6M_Pos (12U)
18191#define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos)
18192#define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk
18193#define TIM_CCMR3_OC6M_0 (0x1UL << TIM_CCMR3_OC6M_Pos)
18194#define TIM_CCMR3_OC6M_1 (0x2UL << TIM_CCMR3_OC6M_Pos)
18195#define TIM_CCMR3_OC6M_2 (0x4UL << TIM_CCMR3_OC6M_Pos)
18196#define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos)
18198#define TIM_CCMR3_OC6CE_Pos (15U)
18199#define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos)
18200#define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk
18201/******************* Bit definition for TIM1_AF1 register *********************/
18202#define TIM1_AF1_BKINE_Pos (0U)
18203#define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos)
18204#define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk
18205#define TIM1_AF1_BKCMP1E_Pos (1U)
18206#define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos)
18207#define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk
18208#define TIM1_AF1_BKCMP2E_Pos (2U)
18209#define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos)
18210#define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk
18211#define TIM1_AF1_BKDF1BK0E_Pos (8U)
18212#define TIM1_AF1_BKDF1BK0E_Msk (0x1UL << TIM1_AF1_BKDF1BK0E_Pos)
18213#define TIM1_AF1_BKDF1BK0E TIM1_AF1_BKDF1BK0E_Msk
18214#define TIM1_AF1_BKINP_Pos (9U)
18215#define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos)
18216#define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk
18217#define TIM1_AF1_BKCMP1P_Pos (10U)
18218#define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos)
18219#define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk
18220#define TIM1_AF1_BKCMP2P_Pos (11U)
18221#define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos)
18222#define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk
18224#define TIM1_AF1_ETRSEL_Pos (14U)
18225#define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos)
18226#define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk
18227#define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos)
18228#define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos)
18229#define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos)
18230#define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos)
18232/******************* Bit definition for TIM1_AF2 register *********************/
18233#define TIM1_AF2_BK2INE_Pos (0U)
18234#define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos)
18235#define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk
18236#define TIM1_AF2_BK2CMP1E_Pos (1U)
18237#define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos)
18238#define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk
18239#define TIM1_AF2_BK2CMP2E_Pos (2U)
18240#define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos)
18241#define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk
18242#define TIM1_AF2_BK2DFBK1E_Pos (8U)
18243#define TIM1_AF2_BK2DFBK1E_Msk (0x1UL << TIM1_AF2_BK2DFBK1E_Pos)
18244#define TIM1_AF2_BK2DFBK1E TIM1_AF2_BK2DFBK1E_Msk
18245#define TIM1_AF2_BK2INP_Pos (9U)
18246#define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos)
18247#define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk
18248#define TIM1_AF2_BK2CMP1P_Pos (10U)
18249#define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos)
18250#define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk
18251#define TIM1_AF2_BK2CMP2P_Pos (11U)
18252#define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos)
18253#define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk
18255/******************* Bit definition for TIM_TISEL register *********************/
18256#define TIM_TISEL_TI1SEL_Pos (0U)
18257#define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos)
18258#define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk
18259#define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos)
18260#define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos)
18261#define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos)
18262#define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos)
18264#define TIM_TISEL_TI2SEL_Pos (8U)
18265#define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos)
18266#define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk
18267#define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos)
18268#define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos)
18269#define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos)
18270#define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos)
18272#define TIM_TISEL_TI3SEL_Pos (16U)
18273#define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos)
18274#define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk
18275#define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos)
18276#define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos)
18277#define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos)
18278#define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos)
18280#define TIM_TISEL_TI4SEL_Pos (24U)
18281#define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos)
18282#define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk
18283#define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos)
18284#define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos)
18285#define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos)
18286#define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos)
18288/******************* Bit definition for TIM8_AF1 register *********************/
18289#define TIM8_AF1_BKINE_Pos (0U)
18290#define TIM8_AF1_BKINE_Msk (0x1UL << TIM8_AF1_BKINE_Pos)
18291#define TIM8_AF1_BKINE TIM8_AF1_BKINE_Msk
18292#define TIM8_AF1_BKCMP1E_Pos (1U)
18293#define TIM8_AF1_BKCMP1E_Msk (0x1UL << TIM8_AF1_BKCMP1E_Pos)
18294#define TIM8_AF1_BKCMP1E TIM8_AF1_BKCMP1E_Msk
18295#define TIM8_AF1_BKCMP2E_Pos (2U)
18296#define TIM8_AF1_BKCMP2E_Msk (0x1UL << TIM8_AF1_BKCMP2E_Pos)
18297#define TIM8_AF1_BKCMP2E TIM8_AF1_BKCMP2E_Msk
18298#define TIM8_AF1_BKDFBK2E_Pos (8U)
18299#define TIM8_AF1_BKDFBK2E_Msk (0x1UL << TIM8_AF1_BKDFBK2E_Pos)
18300#define TIM8_AF1_BKDFBK2E TIM8_AF1_BKDFBK2E_Msk
18301#define TIM8_AF1_BKINP_Pos (9U)
18302#define TIM8_AF1_BKINP_Msk (0x1UL << TIM8_AF1_BKINP_Pos)
18303#define TIM8_AF1_BKINP TIM8_AF1_BKINP_Msk
18304#define TIM8_AF1_BKCMP1P_Pos (10U)
18305#define TIM8_AF1_BKCMP1P_Msk (0x1UL << TIM8_AF1_BKCMP1P_Pos)
18306#define TIM8_AF1_BKCMP1P TIM8_AF1_BKCMP1P_Msk
18307#define TIM8_AF1_BKCMP2P_Pos (11U)
18308#define TIM8_AF1_BKCMP2P_Msk (0x1UL << TIM8_AF1_BKCMP2P_Pos)
18309#define TIM8_AF1_BKCMP2P TIM8_AF1_BKCMP2P_Msk
18311#define TIM8_AF1_ETRSEL_Pos (14U)
18312#define TIM8_AF1_ETRSEL_Msk (0xFUL << TIM8_AF1_ETRSEL_Pos)
18313#define TIM8_AF1_ETRSEL TIM8_AF1_ETRSEL_Msk
18314#define TIM8_AF1_ETRSEL_0 (0x1UL << TIM8_AF1_ETRSEL_Pos)
18315#define TIM8_AF1_ETRSEL_1 (0x2UL << TIM8_AF1_ETRSEL_Pos)
18316#define TIM8_AF1_ETRSEL_2 (0x4UL << TIM8_AF1_ETRSEL_Pos)
18317#define TIM8_AF1_ETRSEL_3 (0x8UL << TIM8_AF1_ETRSEL_Pos)
18318/******************* Bit definition for TIM8_AF2 register *********************/
18319#define TIM8_AF2_BK2INE_Pos (0U)
18320#define TIM8_AF2_BK2INE_Msk (0x1UL << TIM8_AF2_BK2INE_Pos)
18321#define TIM8_AF2_BK2INE TIM8_AF2_BK2INE_Msk
18322#define TIM8_AF2_BK2CMP1E_Pos (1U)
18323#define TIM8_AF2_BK2CMP1E_Msk (0x1UL << TIM8_AF2_BK2CMP1E_Pos)
18324#define TIM8_AF2_BK2CMP1E TIM8_AF2_BK2CMP1E_Msk
18325#define TIM8_AF2_BK2CMP2E_Pos (2U)
18326#define TIM8_AF2_BK2CMP2E_Msk (0x1UL << TIM8_AF2_BK2CMP2E_Pos)
18327#define TIM8_AF2_BK2CMP2E TIM8_AF2_BK2CMP2E_Msk
18328#define TIM8_AF2_BK2DFBK3E_Pos (8U)
18329#define TIM8_AF2_BK2DFBK3E_Msk (0x1UL << TIM8_AF2_BK2DFBK3E_Pos)
18330#define TIM8_AF2_BK2DFBK3E TIM8_AF2_BK2DFBK3E_Msk
18331#define TIM8_AF2_BK2INP_Pos (9U)
18332#define TIM8_AF2_BK2INP_Msk (0x1UL << TIM8_AF2_BK2INP_Pos)
18333#define TIM8_AF2_BK2INP TIM8_AF2_BK2INP_Msk
18334#define TIM8_AF2_BK2CMP1P_Pos (10U)
18335#define TIM8_AF2_BK2CMP1P_Msk (0x1UL << TIM8_AF2_BK2CMP1P_Pos)
18336#define TIM8_AF2_BK2CMP1P TIM8_AF2_BK2CMP1P_Msk
18337#define TIM8_AF2_BK2CMP2P_Pos (11U)
18338#define TIM8_AF2_BK2CMP2P_Msk (0x1UL << TIM8_AF2_BK2CMP2P_Pos)
18339#define TIM8_AF2_BK2CMP2P TIM8_AF2_BK2CMP2P_Msk
18341/******************* Bit definition for TIM2_AF1 register *********************/
18342#define TIM2_AF1_ETRSEL_Pos (14U)
18343#define TIM2_AF1_ETRSEL_Msk (0xFUL << TIM2_AF1_ETRSEL_Pos)
18344#define TIM2_AF1_ETRSEL TIM2_AF1_ETRSEL_Msk
18345#define TIM2_AF1_ETRSEL_0 (0x1UL << TIM2_AF1_ETRSEL_Pos)
18346#define TIM2_AF1_ETRSEL_1 (0x2UL << TIM2_AF1_ETRSEL_Pos)
18347#define TIM2_AF1_ETRSEL_2 (0x4UL << TIM2_AF1_ETRSEL_Pos)
18348#define TIM2_AF1_ETRSEL_3 (0x8UL << TIM2_AF1_ETRSEL_Pos)
18350/******************* Bit definition for TIM3_AF1 register *********************/
18351#define TIM3_AF1_ETRSEL_Pos (14U)
18352#define TIM3_AF1_ETRSEL_Msk (0xFUL << TIM3_AF1_ETRSEL_Pos)
18353#define TIM3_AF1_ETRSEL TIM3_AF1_ETRSEL_Msk
18354#define TIM3_AF1_ETRSEL_0 (0x1UL << TIM3_AF1_ETRSEL_Pos)
18355#define TIM3_AF1_ETRSEL_1 (0x2UL << TIM3_AF1_ETRSEL_Pos)
18356#define TIM3_AF1_ETRSEL_2 (0x4UL << TIM3_AF1_ETRSEL_Pos)
18357#define TIM3_AF1_ETRSEL_3 (0x8UL << TIM3_AF1_ETRSEL_Pos)
18359/******************* Bit definition for TIM5_AF1 register *********************/
18360#define TIM5_AF1_ETRSEL_Pos (14U)
18361#define TIM5_AF1_ETRSEL_Msk (0xFUL << TIM5_AF1_ETRSEL_Pos)
18362#define TIM5_AF1_ETRSEL TIM5_AF1_ETRSEL_Msk
18363#define TIM5_AF1_ETRSEL_0 (0x1UL << TIM5_AF1_ETRSEL_Pos)
18364#define TIM5_AF1_ETRSEL_1 (0x2UL << TIM5_AF1_ETRSEL_Pos)
18365#define TIM5_AF1_ETRSEL_2 (0x4UL << TIM5_AF1_ETRSEL_Pos)
18366#define TIM5_AF1_ETRSEL_3 (0x8UL << TIM5_AF1_ETRSEL_Pos)
18368/******************* Bit definition for TIM15_AF1 register *********************/
18369#define TIM15_AF1_BKINE_Pos (0U)
18370#define TIM15_AF1_BKINE_Msk (0x1UL << TIM15_AF1_BKINE_Pos)
18371#define TIM15_AF1_BKINE TIM15_AF1_BKINE_Msk
18372#define TIM15_AF1_BKCMP1E_Pos (1U)
18373#define TIM15_AF1_BKCMP1E_Msk (0x1UL << TIM15_AF1_BKCMP1E_Pos)
18374#define TIM15_AF1_BKCMP1E TIM15_AF1_BKCMP1E_Msk
18375#define TIM15_AF1_BKCMP2E_Pos (2U)
18376#define TIM15_AF1_BKCMP2E_Msk (0x1UL << TIM15_AF1_BKCMP2E_Pos)
18377#define TIM15_AF1_BKCMP2E TIM15_AF1_BKCMP2E_Msk
18378#define TIM15_AF1_BKDF1BK2E_Pos (8U)
18379#define TIM15_AF1_BKDF1BK2E_Msk (0x1UL << TIM15_AF1_BKDF1BK2E_Pos)
18380#define TIM15_AF1_BKDF1BK2E TIM15_AF1_BKDF1BK2E_Msk
18381#define TIM15_AF1_BKINP_Pos (9U)
18382#define TIM15_AF1_BKINP_Msk (0x1UL << TIM15_AF1_BKINP_Pos)
18383#define TIM15_AF1_BKINP TIM15_AF1_BKINP_Msk
18384#define TIM15_AF1_BKCMP1P_Pos (10U)
18385#define TIM15_AF1_BKCMP1P_Msk (0x1UL << TIM15_AF1_BKCMP1P_Pos)
18386#define TIM15_AF1_BKCMP1P TIM15_AF1_BKCMP1P_Msk
18387#define TIM15_AF1_BKCMP2P_Pos (11U)
18388#define TIM15_AF1_BKCMP2P_Msk (0x1UL << TIM15_AF1_BKCMP2P_Pos)
18389#define TIM15_AF1_BKCMP2P TIM15_AF1_BKCMP2P_Msk
18391/******************* Bit definition for TIM16_ register *********************/
18392#define TIM16_AF1_BKINE_Pos (0U)
18393#define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos)
18394#define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk
18395#define TIM16_AF1_BKCMP1E_Pos (1U)
18396#define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos)
18397#define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk
18398#define TIM16_AF1_BKCMP2E_Pos (2U)
18399#define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos)
18400#define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk
18401#define TIM16_AF1_BKDF1BK2E_Pos (8U)
18402#define TIM16_AF1_BKDF1BK2E_Msk (0x1UL << TIM16_AF1_BKDF1BK2E_Pos)
18403#define TIM16_AF1_BKDF1BK2E TIM16_AF1_BKDF1BK2E_Msk
18404#define TIM16_AF1_BKINP_Pos (9U)
18405#define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos)
18406#define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk
18407#define TIM16_AF1_BKCMP1P_Pos (10U)
18408#define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos)
18409#define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk
18410#define TIM16_AF1_BKCMP2P_Pos (11U)
18411#define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos)
18412#define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk
18414/******************* Bit definition for TIM17_AF1 register *********************/
18415#define TIM17_AF1_BKINE_Pos (0U)
18416#define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos)
18417#define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk
18418#define TIM17_AF1_BKCMP1E_Pos (1U)
18419#define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos)
18420#define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk
18421#define TIM17_AF1_BKCMP2E_Pos (2U)
18422#define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos)
18423#define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk
18424#define TIM17_AF1_BKDF1BK2E_Pos (8U)
18425#define TIM17_AF1_BKDF1BK2E_Msk (0x1UL << TIM17_AF1_BKDF1BK2E_Pos)
18426#define TIM17_AF1_BKDF1BK2E TIM17_AF1_BKDF1BK2E_Msk
18427#define TIM17_AF1_BKINP_Pos (9U)
18428#define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos)
18429#define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk
18430#define TIM17_AF1_BKCMP1P_Pos (10U)
18431#define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos)
18432#define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk
18433#define TIM17_AF1_BKCMP2P_Pos (11U)
18434#define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos)
18435#define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk
18437/******************************************************************************/
18438/* */
18439/* Low Power Timer (LPTTIM) */
18440/* */
18441/******************************************************************************/
18442/****************** Bit definition for LPTIM_ISR register *******************/
18443#define LPTIM_ISR_CMPM_Pos (0U)
18444#define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos)
18445#define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk
18446#define LPTIM_ISR_ARRM_Pos (1U)
18447#define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos)
18448#define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk
18449#define LPTIM_ISR_EXTTRIG_Pos (2U)
18450#define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos)
18451#define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk
18452#define LPTIM_ISR_CMPOK_Pos (3U)
18453#define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos)
18454#define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk
18455#define LPTIM_ISR_ARROK_Pos (4U)
18456#define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos)
18457#define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk
18458#define LPTIM_ISR_UP_Pos (5U)
18459#define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos)
18460#define LPTIM_ISR_UP LPTIM_ISR_UP_Msk
18461#define LPTIM_ISR_DOWN_Pos (6U)
18462#define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos)
18463#define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk
18465/****************** Bit definition for LPTIM_ICR register *******************/
18466#define LPTIM_ICR_CMPMCF_Pos (0U)
18467#define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos)
18468#define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk
18469#define LPTIM_ICR_ARRMCF_Pos (1U)
18470#define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos)
18471#define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk
18472#define LPTIM_ICR_EXTTRIGCF_Pos (2U)
18473#define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)
18474#define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk
18475#define LPTIM_ICR_CMPOKCF_Pos (3U)
18476#define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos)
18477#define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk
18478#define LPTIM_ICR_ARROKCF_Pos (4U)
18479#define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos)
18480#define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk
18481#define LPTIM_ICR_UPCF_Pos (5U)
18482#define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos)
18483#define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk
18484#define LPTIM_ICR_DOWNCF_Pos (6U)
18485#define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos)
18486#define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk
18488/****************** Bit definition for LPTIM_IER register ********************/
18489#define LPTIM_IER_CMPMIE_Pos (0U)
18490#define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos)
18491#define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk
18492#define LPTIM_IER_ARRMIE_Pos (1U)
18493#define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos)
18494#define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk
18495#define LPTIM_IER_EXTTRIGIE_Pos (2U)
18496#define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos)
18497#define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk
18498#define LPTIM_IER_CMPOKIE_Pos (3U)
18499#define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos)
18500#define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk
18501#define LPTIM_IER_ARROKIE_Pos (4U)
18502#define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos)
18503#define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk
18504#define LPTIM_IER_UPIE_Pos (5U)
18505#define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos)
18506#define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk
18507#define LPTIM_IER_DOWNIE_Pos (6U)
18508#define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos)
18509#define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk
18511/****************** Bit definition for LPTIM_CFGR register *******************/
18512#define LPTIM_CFGR_CKSEL_Pos (0U)
18513#define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos)
18514#define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk
18516#define LPTIM_CFGR_CKPOL_Pos (1U)
18517#define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos)
18518#define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk
18519#define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos)
18520#define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos)
18522#define LPTIM_CFGR_CKFLT_Pos (3U)
18523#define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos)
18524#define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk
18525#define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos)
18526#define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos)
18528#define LPTIM_CFGR_TRGFLT_Pos (6U)
18529#define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos)
18530#define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk
18531#define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos)
18532#define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos)
18534#define LPTIM_CFGR_PRESC_Pos (9U)
18535#define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos)
18536#define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk
18537#define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos)
18538#define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos)
18539#define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos)
18541#define LPTIM_CFGR_TRIGSEL_Pos (13U)
18542#define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos)
18543#define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk
18544#define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos)
18545#define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos)
18546#define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos)
18548#define LPTIM_CFGR_TRIGEN_Pos (17U)
18549#define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos)
18550#define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk
18551#define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos)
18552#define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos)
18554#define LPTIM_CFGR_TIMOUT_Pos (19U)
18555#define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos)
18556#define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk
18557#define LPTIM_CFGR_WAVE_Pos (20U)
18558#define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos)
18559#define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk
18560#define LPTIM_CFGR_WAVPOL_Pos (21U)
18561#define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos)
18562#define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk
18563#define LPTIM_CFGR_PRELOAD_Pos (22U)
18564#define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos)
18565#define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk
18566#define LPTIM_CFGR_COUNTMODE_Pos (23U)
18567#define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)
18568#define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk
18569#define LPTIM_CFGR_ENC_Pos (24U)
18570#define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos)
18571#define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk
18573/****************** Bit definition for LPTIM_CR register ********************/
18574#define LPTIM_CR_ENABLE_Pos (0U)
18575#define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos)
18576#define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk
18577#define LPTIM_CR_SNGSTRT_Pos (1U)
18578#define LPTIM_CR_SNGSTRT_Msk (0x40001UL << LPTIM_CR_SNGSTRT_Pos)
18579#define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk
18580#define LPTIM_CR_CNTSTRT_Pos (2U)
18581#define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos)
18582#define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk
18583#define LPTIM_CR_COUNTRST_Pos (3U)
18584#define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos)
18585#define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk
18586#define LPTIM_CR_RSTARE_Pos (4U)
18587#define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos)
18588#define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk
18591/****************** Bit definition for LPTIM_CMP register *******************/
18592#define LPTIM_CMP_CMP_Pos (0U)
18593#define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos)
18594#define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk
18596/****************** Bit definition for LPTIM_ARR register *******************/
18597#define LPTIM_ARR_ARR_Pos (0U)
18598#define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos)
18599#define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk
18601/****************** Bit definition for LPTIM_CNT register *******************/
18602#define LPTIM_CNT_CNT_Pos (0U)
18603#define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos)
18604#define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk
18606/****************** Bit definition for LPTIM_CFGR2 register *****************/
18607#define LPTIM_CFGR2_IN1SEL_Pos (0U)
18608#define LPTIM_CFGR2_IN1SEL_Msk (0x3UL << LPTIM_CFGR2_IN1SEL_Pos)
18609#define LPTIM_CFGR2_IN1SEL LPTIM_CFGR2_IN1SEL_Msk
18610#define LPTIM_CFGR2_IN1SEL_0 (0x1UL << LPTIM_CFGR2_IN1SEL_Pos)
18611#define LPTIM_CFGR2_IN1SEL_1 (0x2UL << LPTIM_CFGR2_IN1SEL_Pos)
18612#define LPTIM_CFGR2_IN2SEL_Pos (4U)
18613#define LPTIM_CFGR2_IN2SEL_Msk (0x3UL << LPTIM_CFGR2_IN2SEL_Pos)
18614#define LPTIM_CFGR2_IN2SEL LPTIM_CFGR2_IN2SEL_Msk
18615#define LPTIM_CFGR2_IN2SEL_0 (0x1UL << LPTIM_CFGR2_IN2SEL_Pos)
18616#define LPTIM_CFGR2_IN2SEL_1 (0x2UL << LPTIM_CFGR2_IN2SEL_Pos)
18618/******************************************************************************/
18619/* */
18620/* OCTOSPI */
18621/* */
18622/******************************************************************************/
18623/***************** Bit definition for OCTOSPI_CR register *******************/
18624#define OCTOSPI_CR_EN_Pos (0U)
18625#define OCTOSPI_CR_EN_Msk (0x1UL << OCTOSPI_CR_EN_Pos)
18626#define OCTOSPI_CR_EN OCTOSPI_CR_EN_Msk
18627#define OCTOSPI_CR_ABORT_Pos (1U)
18628#define OCTOSPI_CR_ABORT_Msk (0x1UL << OCTOSPI_CR_ABORT_Pos)
18629#define OCTOSPI_CR_ABORT OCTOSPI_CR_ABORT_Msk
18630#define OCTOSPI_CR_DMAEN_Pos (2U)
18631#define OCTOSPI_CR_DMAEN_Msk (0x1UL << OCTOSPI_CR_DMAEN_Pos)
18632#define OCTOSPI_CR_DMAEN OCTOSPI_CR_DMAEN_Msk
18633#define OCTOSPI_CR_TCEN_Pos (3U)
18634#define OCTOSPI_CR_TCEN_Msk (0x1UL << OCTOSPI_CR_TCEN_Pos)
18635#define OCTOSPI_CR_TCEN OCTOSPI_CR_TCEN_Msk
18636#define OCTOSPI_CR_DQM_Pos (6U)
18637#define OCTOSPI_CR_DQM_Msk (0x1UL << OCTOSPI_CR_DQM_Pos)
18638#define OCTOSPI_CR_DQM OCTOSPI_CR_DQM_Msk
18639#define OCTOSPI_CR_FSEL_Pos (7U)
18640#define OCTOSPI_CR_FSEL_Msk (0x1UL << OCTOSPI_CR_FSEL_Pos)
18641#define OCTOSPI_CR_FSEL OCTOSPI_CR_FSEL_Msk
18642#define OCTOSPI_CR_FTHRES_Pos (8U)
18643#define OCTOSPI_CR_FTHRES_Msk (0x1FUL << OCTOSPI_CR_FTHRES_Pos)
18644#define OCTOSPI_CR_FTHRES OCTOSPI_CR_FTHRES_Msk
18645#define OCTOSPI_CR_TEIE_Pos (16U)
18646#define OCTOSPI_CR_TEIE_Msk (0x1UL << OCTOSPI_CR_TEIE_Pos)
18647#define OCTOSPI_CR_TEIE OCTOSPI_CR_TEIE_Msk
18648#define OCTOSPI_CR_TCIE_Pos (17U)
18649#define OCTOSPI_CR_TCIE_Msk (0x1UL << OCTOSPI_CR_TCIE_Pos)
18650#define OCTOSPI_CR_TCIE OCTOSPI_CR_TCIE_Msk
18651#define OCTOSPI_CR_FTIE_Pos (18U)
18652#define OCTOSPI_CR_FTIE_Msk (0x1UL << OCTOSPI_CR_FTIE_Pos)
18653#define OCTOSPI_CR_FTIE OCTOSPI_CR_FTIE_Msk
18654#define OCTOSPI_CR_SMIE_Pos (19U)
18655#define OCTOSPI_CR_SMIE_Msk (0x1UL << OCTOSPI_CR_SMIE_Pos)
18656#define OCTOSPI_CR_SMIE OCTOSPI_CR_SMIE_Msk
18657#define OCTOSPI_CR_TOIE_Pos (20U)
18658#define OCTOSPI_CR_TOIE_Msk (0x1UL << OCTOSPI_CR_TOIE_Pos)
18659#define OCTOSPI_CR_TOIE OCTOSPI_CR_TOIE_Msk
18660#define OCTOSPI_CR_APMS_Pos (22U)
18661#define OCTOSPI_CR_APMS_Msk (0x1UL << OCTOSPI_CR_APMS_Pos)
18662#define OCTOSPI_CR_APMS OCTOSPI_CR_APMS_Msk
18663#define OCTOSPI_CR_PMM_Pos (23U)
18664#define OCTOSPI_CR_PMM_Msk (0x1UL << OCTOSPI_CR_PMM_Pos)
18665#define OCTOSPI_CR_PMM OCTOSPI_CR_PMM_Msk
18666#define OCTOSPI_CR_FMODE_Pos (28U)
18667#define OCTOSPI_CR_FMODE_Msk (0x3UL << OCTOSPI_CR_FMODE_Pos)
18668#define OCTOSPI_CR_FMODE OCTOSPI_CR_FMODE_Msk
18669#define OCTOSPI_CR_FMODE_0 (0x1UL << OCTOSPI_CR_FMODE_Pos)
18670#define OCTOSPI_CR_FMODE_1 (0x2UL << OCTOSPI_CR_FMODE_Pos)
18672/**************** Bit definition for OCTOSPI_DCR1 register ******************/
18673#define OCTOSPI_DCR1_CKMODE_Pos (0U)
18674#define OCTOSPI_DCR1_CKMODE_Msk (0x1UL << OCTOSPI_DCR1_CKMODE_Pos)
18675#define OCTOSPI_DCR1_CKMODE OCTOSPI_DCR1_CKMODE_Msk
18676#define OCTOSPI_DCR1_FRCK_Pos (1U)
18677#define OCTOSPI_DCR1_FRCK_Msk (0x1UL << OCTOSPI_DCR1_FRCK_Pos)
18678#define OCTOSPI_DCR1_FRCK OCTOSPI_DCR1_FRCK_Msk
18679#define OCTOSPI_DCR1_DLYBYP_Pos (3U)
18680#define OCTOSPI_DCR1_DLYBYP_Msk (0x1UL << OCTOSPI_DCR1_DLYBYP_Pos)
18681#define OCTOSPI_DCR1_DLYBYP OCTOSPI_DCR1_DLYBYP_Msk
18682#define OCTOSPI_DCR1_CSHT_Pos (8U)
18683#define OCTOSPI_DCR1_CSHT_Msk (0x7UL << OCTOSPI_DCR1_CSHT_Pos)
18684#define OCTOSPI_DCR1_CSHT OCTOSPI_DCR1_CSHT_Msk
18685#define OCTOSPI_DCR1_DEVSIZE_Pos (16U)
18686#define OCTOSPI_DCR1_DEVSIZE_Msk (0x1FUL << OCTOSPI_DCR1_DEVSIZE_Pos)
18687#define OCTOSPI_DCR1_DEVSIZE OCTOSPI_DCR1_DEVSIZE_Msk
18688#define OCTOSPI_DCR1_MTYP_Pos (24U)
18689#define OCTOSPI_DCR1_MTYP_Msk (0x7UL << OCTOSPI_DCR1_MTYP_Pos)
18690#define OCTOSPI_DCR1_MTYP OCTOSPI_DCR1_MTYP_Msk
18691#define OCTOSPI_DCR1_MTYP_0 (0x1UL << OCTOSPI_DCR1_MTYP_Pos)
18692#define OCTOSPI_DCR1_MTYP_1 (0x2UL << OCTOSPI_DCR1_MTYP_Pos)
18693#define OCTOSPI_DCR1_MTYP_2 (0x4UL << OCTOSPI_DCR1_MTYP_Pos)
18695/* Legacy define */
18696#define OCTOSPI_DCR1_CKCSHT_Pos (4U)
18697#define OCTOSPI_DCR1_CKCSHT_Msk (0x7UL << OCTOSPI_DCR1_CKCSHT_Pos)
18698#define OCTOSPI_DCR1_CKCSHT OCTOSPI_DCR1_CKCSHT_Msk
18700/**************** Bit definition for OCTOSPI_DCR2 register ******************/
18701#define OCTOSPI_DCR2_PRESCALER_Pos (0U)
18702#define OCTOSPI_DCR2_PRESCALER_Msk (0xFFUL << OCTOSPI_DCR2_PRESCALER_Pos)
18703#define OCTOSPI_DCR2_PRESCALER OCTOSPI_DCR2_PRESCALER_Msk
18704#define OCTOSPI_DCR2_WRAPSIZE_Pos (16U)
18705#define OCTOSPI_DCR2_WRAPSIZE_Msk (0x7UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
18706#define OCTOSPI_DCR2_WRAPSIZE OCTOSPI_DCR2_WRAPSIZE_Msk
18707#define OCTOSPI_DCR2_WRAPSIZE_0 (0x1UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
18708#define OCTOSPI_DCR2_WRAPSIZE_1 (0x2UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
18709#define OCTOSPI_DCR2_WRAPSIZE_2 (0x4UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
18711/**************** Bit definition for OCTOSPI_DCR3 register ******************/
18712#define OCTOSPI_DCR3_MAXTRAN_Pos (0U)
18713#define OCTOSPI_DCR3_MAXTRAN_Msk (0xFFUL << OCTOSPI_DCR3_MAXTRAN_Pos)
18714#define OCTOSPI_DCR3_MAXTRAN OCTOSPI_DCR3_MAXTRAN_Msk
18715#define OCTOSPI_DCR3_CSBOUND_Pos (16U)
18716#define OCTOSPI_DCR3_CSBOUND_Msk (0x1FUL << OCTOSPI_DCR3_CSBOUND_Pos)
18717#define OCTOSPI_DCR3_CSBOUND OCTOSPI_DCR3_CSBOUND_Msk
18719/**************** Bit definition for OCTOSPI_DCR4 register ******************/
18720#define OCTOSPI_DCR4_REFRESH_Pos (0U)
18721#define OCTOSPI_DCR4_REFRESH_Msk (0xFFFFFFFFUL << OCTOSPI_DCR4_REFRESH_Pos)
18722#define OCTOSPI_DCR4_REFRESH OCTOSPI_DCR4_REFRESH_Msk
18724/***************** Bit definition for OCTOSPI_SR register *******************/
18725#define OCTOSPI_SR_TEF_Pos (0U)
18726#define OCTOSPI_SR_TEF_Msk (0x1UL << OCTOSPI_SR_TEF_Pos)
18727#define OCTOSPI_SR_TEF OCTOSPI_SR_TEF_Msk
18728#define OCTOSPI_SR_TCF_Pos (1U)
18729#define OCTOSPI_SR_TCF_Msk (0x1UL << OCTOSPI_SR_TCF_Pos)
18730#define OCTOSPI_SR_TCF OCTOSPI_SR_TCF_Msk
18731#define OCTOSPI_SR_FTF_Pos (2U)
18732#define OCTOSPI_SR_FTF_Msk (0x1UL << OCTOSPI_SR_FTF_Pos)
18733#define OCTOSPI_SR_FTF OCTOSPI_SR_FTF_Msk
18734#define OCTOSPI_SR_SMF_Pos (3U)
18735#define OCTOSPI_SR_SMF_Msk (0x1UL << OCTOSPI_SR_SMF_Pos)
18736#define OCTOSPI_SR_SMF OCTOSPI_SR_SMF_Msk
18737#define OCTOSPI_SR_TOF_Pos (4U)
18738#define OCTOSPI_SR_TOF_Msk (0x1UL << OCTOSPI_SR_TOF_Pos)
18739#define OCTOSPI_SR_TOF OCTOSPI_SR_TOF_Msk
18740#define OCTOSPI_SR_BUSY_Pos (5U)
18741#define OCTOSPI_SR_BUSY_Msk (0x1UL << OCTOSPI_SR_BUSY_Pos)
18742#define OCTOSPI_SR_BUSY OCTOSPI_SR_BUSY_Msk
18743#define OCTOSPI_SR_FLEVEL_Pos (8U)
18744#define OCTOSPI_SR_FLEVEL_Msk (0x3FUL << OCTOSPI_SR_FLEVEL_Pos)
18745#define OCTOSPI_SR_FLEVEL OCTOSPI_SR_FLEVEL_Msk
18747/**************** Bit definition for OCTOSPI_FCR register *******************/
18748#define OCTOSPI_FCR_CTEF_Pos (0U)
18749#define OCTOSPI_FCR_CTEF_Msk (0x1UL << OCTOSPI_FCR_CTEF_Pos)
18750#define OCTOSPI_FCR_CTEF OCTOSPI_FCR_CTEF_Msk
18751#define OCTOSPI_FCR_CTCF_Pos (1U)
18752#define OCTOSPI_FCR_CTCF_Msk (0x1UL << OCTOSPI_FCR_CTCF_Pos)
18753#define OCTOSPI_FCR_CTCF OCTOSPI_FCR_CTCF_Msk
18754#define OCTOSPI_FCR_CSMF_Pos (3U)
18755#define OCTOSPI_FCR_CSMF_Msk (0x1UL << OCTOSPI_FCR_CSMF_Pos)
18756#define OCTOSPI_FCR_CSMF OCTOSPI_FCR_CSMF_Msk
18757#define OCTOSPI_FCR_CTOF_Pos (4U)
18758#define OCTOSPI_FCR_CTOF_Msk (0x1UL << OCTOSPI_FCR_CTOF_Pos)
18759#define OCTOSPI_FCR_CTOF OCTOSPI_FCR_CTOF_Msk
18761/**************** Bit definition for OCTOSPI_DLR register *******************/
18762#define OCTOSPI_DLR_DL_Pos (0U)
18763#define OCTOSPI_DLR_DL_Msk (0xFFFFFFFFUL << OCTOSPI_DLR_DL_Pos)
18764#define OCTOSPI_DLR_DL OCTOSPI_DLR_DL_Msk
18766/***************** Bit definition for OCTOSPI_AR register *******************/
18767#define OCTOSPI_AR_ADDRESS_Pos (0U)
18768#define OCTOSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << OCTOSPI_AR_ADDRESS_Pos)
18769#define OCTOSPI_AR_ADDRESS OCTOSPI_AR_ADDRESS_Msk
18771/***************** Bit definition for OCTOSPI_DR register *******************/
18772#define OCTOSPI_DR_DATA_Pos (0U)
18773#define OCTOSPI_DR_DATA_Msk (0xFFFFFFFFUL << OCTOSPI_DR_DATA_Pos)
18774#define OCTOSPI_DR_DATA OCTOSPI_DR_DATA_Msk
18776/*************** Bit definition for OCTOSPI_PSMKR register ******************/
18777#define OCTOSPI_PSMKR_MASK_Pos (0U)
18778#define OCTOSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << OCTOSPI_PSMKR_MASK_Pos)
18779#define OCTOSPI_PSMKR_MASK OCTOSPI_PSMKR_MASK_Msk
18781/*************** Bit definition for OCTOSPI_PSMAR register ******************/
18782#define OCTOSPI_PSMAR_MATCH_Pos (0U)
18783#define OCTOSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << OCTOSPI_PSMAR_MATCH_Pos)
18784#define OCTOSPI_PSMAR_MATCH OCTOSPI_PSMAR_MATCH_Msk
18786/**************** Bit definition for OCTOSPI_PIR register *******************/
18787#define OCTOSPI_PIR_INTERVAL_Pos (0U)
18788#define OCTOSPI_PIR_INTERVAL_Msk (0xFFFFUL << OCTOSPI_PIR_INTERVAL_Pos)
18789#define OCTOSPI_PIR_INTERVAL OCTOSPI_PIR_INTERVAL_Msk
18791/**************** Bit definition for OCTOSPI_CCR register *******************/
18792#define OCTOSPI_CCR_IMODE_Pos (0U)
18793#define OCTOSPI_CCR_IMODE_Msk (0x7UL << OCTOSPI_CCR_IMODE_Pos)
18794#define OCTOSPI_CCR_IMODE OCTOSPI_CCR_IMODE_Msk
18795#define OCTOSPI_CCR_IMODE_0 (0x1UL << OCTOSPI_CCR_IMODE_Pos)
18796#define OCTOSPI_CCR_IMODE_1 (0x2UL << OCTOSPI_CCR_IMODE_Pos)
18797#define OCTOSPI_CCR_IMODE_2 (0x4UL << OCTOSPI_CCR_IMODE_Pos)
18798#define OCTOSPI_CCR_IDTR_Pos (3U)
18799#define OCTOSPI_CCR_IDTR_Msk (0x1UL << OCTOSPI_CCR_IDTR_Pos)
18800#define OCTOSPI_CCR_IDTR OCTOSPI_CCR_IDTR_Msk
18801#define OCTOSPI_CCR_ISIZE_Pos (4U)
18802#define OCTOSPI_CCR_ISIZE_Msk (0x3UL << OCTOSPI_CCR_ISIZE_Pos)
18803#define OCTOSPI_CCR_ISIZE OCTOSPI_CCR_ISIZE_Msk
18804#define OCTOSPI_CCR_ISIZE_0 (0x1UL << OCTOSPI_CCR_ISIZE_Pos)
18805#define OCTOSPI_CCR_ISIZE_1 (0x2UL << OCTOSPI_CCR_ISIZE_Pos)
18806#define OCTOSPI_CCR_ADMODE_Pos (8U)
18807#define OCTOSPI_CCR_ADMODE_Msk (0x7UL << OCTOSPI_CCR_ADMODE_Pos)
18808#define OCTOSPI_CCR_ADMODE OCTOSPI_CCR_ADMODE_Msk
18809#define OCTOSPI_CCR_ADMODE_0 (0x1UL << OCTOSPI_CCR_ADMODE_Pos)
18810#define OCTOSPI_CCR_ADMODE_1 (0x2UL << OCTOSPI_CCR_ADMODE_Pos)
18811#define OCTOSPI_CCR_ADMODE_2 (0x4UL << OCTOSPI_CCR_ADMODE_Pos)
18812#define OCTOSPI_CCR_ADDTR_Pos (11U)
18813#define OCTOSPI_CCR_ADDTR_Msk (0x1UL << OCTOSPI_CCR_ADDTR_Pos)
18814#define OCTOSPI_CCR_ADDTR OCTOSPI_CCR_ADDTR_Msk
18815#define OCTOSPI_CCR_ADSIZE_Pos (12U)
18816#define OCTOSPI_CCR_ADSIZE_Msk (0x3UL << OCTOSPI_CCR_ADSIZE_Pos)
18817#define OCTOSPI_CCR_ADSIZE OCTOSPI_CCR_ADSIZE_Msk
18818#define OCTOSPI_CCR_ADSIZE_0 (0x1UL << OCTOSPI_CCR_ADSIZE_Pos)
18819#define OCTOSPI_CCR_ADSIZE_1 (0x2UL << OCTOSPI_CCR_ADSIZE_Pos)
18820#define OCTOSPI_CCR_ABMODE_Pos (16U)
18821#define OCTOSPI_CCR_ABMODE_Msk (0x7UL << OCTOSPI_CCR_ABMODE_Pos)
18822#define OCTOSPI_CCR_ABMODE OCTOSPI_CCR_ABMODE_Msk
18823#define OCTOSPI_CCR_ABMODE_0 (0x1UL << OCTOSPI_CCR_ABMODE_Pos)
18824#define OCTOSPI_CCR_ABMODE_1 (0x2UL << OCTOSPI_CCR_ABMODE_Pos)
18825#define OCTOSPI_CCR_ABMODE_2 (0x4UL << OCTOSPI_CCR_ABMODE_Pos)
18826#define OCTOSPI_CCR_ABDTR_Pos (19U)
18827#define OCTOSPI_CCR_ABDTR_Msk (0x1UL << OCTOSPI_CCR_ABDTR_Pos)
18828#define OCTOSPI_CCR_ABDTR OCTOSPI_CCR_ABDTR_Msk
18829#define OCTOSPI_CCR_ABSIZE_Pos (20U)
18830#define OCTOSPI_CCR_ABSIZE_Msk (0x3UL << OCTOSPI_CCR_ABSIZE_Pos)
18831#define OCTOSPI_CCR_ABSIZE OCTOSPI_CCR_ABSIZE_Msk
18832#define OCTOSPI_CCR_ABSIZE_0 (0x1UL << OCTOSPI_CCR_ABSIZE_Pos)
18833#define OCTOSPI_CCR_ABSIZE_1 (0x2UL << OCTOSPI_CCR_ABSIZE_Pos)
18834#define OCTOSPI_CCR_DMODE_Pos (24U)
18835#define OCTOSPI_CCR_DMODE_Msk (0x7UL << OCTOSPI_CCR_DMODE_Pos)
18836#define OCTOSPI_CCR_DMODE OCTOSPI_CCR_DMODE_Msk
18837#define OCTOSPI_CCR_DMODE_0 (0x1UL << OCTOSPI_CCR_DMODE_Pos)
18838#define OCTOSPI_CCR_DMODE_1 (0x2UL << OCTOSPI_CCR_DMODE_Pos)
18839#define OCTOSPI_CCR_DMODE_2 (0x4UL << OCTOSPI_CCR_DMODE_Pos)
18840#define OCTOSPI_CCR_DDTR_Pos (27U)
18841#define OCTOSPI_CCR_DDTR_Msk (0x1UL << OCTOSPI_CCR_DDTR_Pos)
18842#define OCTOSPI_CCR_DDTR OCTOSPI_CCR_DDTR_Msk
18843#define OCTOSPI_CCR_DQSE_Pos (29U)
18844#define OCTOSPI_CCR_DQSE_Msk (0x1UL << OCTOSPI_CCR_DQSE_Pos)
18845#define OCTOSPI_CCR_DQSE OCTOSPI_CCR_DQSE_Msk
18846#define OCTOSPI_CCR_SIOO_Pos (31U)
18847#define OCTOSPI_CCR_SIOO_Msk (0x1UL << OCTOSPI_CCR_SIOO_Pos)
18848#define OCTOSPI_CCR_SIOO OCTOSPI_CCR_SIOO_Msk
18850/**************** Bit definition for OCTOSPI_TCR register *******************/
18851#define OCTOSPI_TCR_DCYC_Pos (0U)
18852#define OCTOSPI_TCR_DCYC_Msk (0x1FUL << OCTOSPI_TCR_DCYC_Pos)
18853#define OCTOSPI_TCR_DCYC OCTOSPI_TCR_DCYC_Msk
18854#define OCTOSPI_TCR_DHQC_Pos (28U)
18855#define OCTOSPI_TCR_DHQC_Msk (0x1UL << OCTOSPI_TCR_DHQC_Pos)
18856#define OCTOSPI_TCR_DHQC OCTOSPI_TCR_DHQC_Msk
18857#define OCTOSPI_TCR_SSHIFT_Pos (30U)
18858#define OCTOSPI_TCR_SSHIFT_Msk (0x1UL << OCTOSPI_TCR_SSHIFT_Pos)
18859#define OCTOSPI_TCR_SSHIFT OCTOSPI_TCR_SSHIFT_Msk
18861/***************** Bit definition for OCTOSPI_IR register *******************/
18862#define OCTOSPI_IR_INSTRUCTION_Pos (0U)
18863#define OCTOSPI_IR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_IR_INSTRUCTION_Pos)
18864#define OCTOSPI_IR_INSTRUCTION OCTOSPI_IR_INSTRUCTION_Msk
18866/**************** Bit definition for OCTOSPI_ABR register *******************/
18867#define OCTOSPI_ABR_ALTERNATE_Pos (0U)
18868#define OCTOSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_ABR_ALTERNATE_Pos)
18869#define OCTOSPI_ABR_ALTERNATE OCTOSPI_ABR_ALTERNATE_Msk
18871/**************** Bit definition for OCTOSPI_LPTR register ******************/
18872#define OCTOSPI_LPTR_TIMEOUT_Pos (0U)
18873#define OCTOSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << OCTOSPI_LPTR_TIMEOUT_Pos)
18874#define OCTOSPI_LPTR_TIMEOUT OCTOSPI_LPTR_TIMEOUT_Msk
18876/**************** Bit definition for OCTOSPI_WPCCR register *******************/
18877#define OCTOSPI_WPCCR_IMODE_Pos (0U)
18878#define OCTOSPI_WPCCR_IMODE_Msk (0x7UL << OCTOSPI_WPCCR_IMODE_Pos)
18879#define OCTOSPI_WPCCR_IMODE OCTOSPI_WPCCR_IMODE_Msk
18880#define OCTOSPI_WPCCR_IMODE_0 (0x1UL << OCTOSPI_WPCCR_IMODE_Pos)
18881#define OCTOSPI_WPCCR_IMODE_1 (0x2UL << OCTOSPI_WPCCR_IMODE_Pos)
18882#define OCTOSPI_WPCCR_IMODE_2 (0x4UL << OCTOSPI_WPCCR_IMODE_Pos)
18883#define OCTOSPI_WPCCR_IDTR_Pos (3U)
18884#define OCTOSPI_WPCCR_IDTR_Msk (0x1UL << OCTOSPI_WPCCR_IDTR_Pos)
18885#define OCTOSPI_WPCCR_IDTR OCTOSPI_WPCCR_IDTR_Msk
18886#define OCTOSPI_WPCCR_ISIZE_Pos (4U)
18887#define OCTOSPI_WPCCR_ISIZE_Msk (0x3UL << OCTOSPI_WPCCR_ISIZE_Pos)
18888#define OCTOSPI_WPCCR_ISIZE OCTOSPI_WPCCR_ISIZE_Msk
18889#define OCTOSPI_WPCCR_ISIZE_0 (0x1UL << OCTOSPI_WPCCR_ISIZE_Pos)
18890#define OCTOSPI_WPCCR_ISIZE_1 (0x2UL << OCTOSPI_WPCCR_ISIZE_Pos)
18891#define OCTOSPI_WPCCR_ADMODE_Pos (8U)
18892#define OCTOSPI_WPCCR_ADMODE_Msk (0x7UL << OCTOSPI_WPCCR_ADMODE_Pos)
18893#define OCTOSPI_WPCCR_ADMODE OCTOSPI_WPCCR_ADMODE_Msk
18894#define OCTOSPI_WPCCR_ADMODE_0 (0x1UL << OCTOSPI_WPCCR_ADMODE_Pos)
18895#define OCTOSPI_WPCCR_ADMODE_1 (0x2UL << OCTOSPI_WPCCR_ADMODE_Pos)
18896#define OCTOSPI_WPCCR_ADMODE_2 (0x4UL << OCTOSPI_WPCCR_ADMODE_Pos)
18897#define OCTOSPI_WPCCR_ADDTR_Pos (11U)
18898#define OCTOSPI_WPCCR_ADDTR_Msk (0x1UL << OCTOSPI_WPCCR_ADDTR_Pos)
18899#define OCTOSPI_WPCCR_ADDTR OCTOSPI_WPCCR_ADDTR_Msk
18900#define OCTOSPI_WPCCR_ADSIZE_Pos (12U)
18901#define OCTOSPI_WPCCR_ADSIZE_Msk (0x3UL << OCTOSPI_WPCCR_ADSIZE_Pos)
18902#define OCTOSPI_WPCCR_ADSIZE OCTOSPI_WPCCR_ADSIZE_Msk
18903#define OCTOSPI_WPCCR_ADSIZE_0 (0x1UL << OCTOSPI_WPCCR_ADSIZE_Pos)
18904#define OCTOSPI_WPCCR_ADSIZE_1 (0x2UL << OCTOSPI_WPCCR_ADSIZE_Pos)
18905#define OCTOSPI_WPCCR_ABMODE_Pos (16U)
18906#define OCTOSPI_WPCCR_ABMODE_Msk (0x7UL << OCTOSPI_WPCCR_ABMODE_Pos)
18907#define OCTOSPI_WPCCR_ABMODE OCTOSPI_WPCCR_ABMODE_Msk
18908#define OCTOSPI_WPCCR_ABMODE_0 (0x1UL << OCTOSPI_WPCCR_ABMODE_Pos)
18909#define OCTOSPI_WPCCR_ABMODE_1 (0x2UL << OCTOSPI_WPCCR_ABMODE_Pos)
18910#define OCTOSPI_WPCCR_ABMODE_2 (0x4UL << OCTOSPI_WPCCR_ABMODE_Pos)
18911#define OCTOSPI_WPCCR_ABDTR_Pos (19U)
18912#define OCTOSPI_WPCCR_ABDTR_Msk (0x1UL << OCTOSPI_WPCCR_ABDTR_Pos)
18913#define OCTOSPI_WPCCR_ABDTR OCTOSPI_WPCCR_ABDTR_Msk
18914#define OCTOSPI_WPCCR_ABSIZE_Pos (20U)
18915#define OCTOSPI_WPCCR_ABSIZE_Msk (0x3UL << OCTOSPI_WPCCR_ABSIZE_Pos)
18916#define OCTOSPI_WPCCR_ABSIZE OCTOSPI_WPCCR_ABSIZE_Msk
18917#define OCTOSPI_WPCCR_ABSIZE_0 (0x1UL << OCTOSPI_WPCCR_ABSIZE_Pos)
18918#define OCTOSPI_WPCCR_ABSIZE_1 (0x2UL << OCTOSPI_WPCCR_ABSIZE_Pos)
18919#define OCTOSPI_WPCCR_DMODE_Pos (24U)
18920#define OCTOSPI_WPCCR_DMODE_Msk (0x7UL << OCTOSPI_WPCCR_DMODE_Pos)
18921#define OCTOSPI_WPCCR_DMODE OCTOSPI_WPCCR_DMODE_Msk
18922#define OCTOSPI_WPCCR_DMODE_0 (0x1UL << OCTOSPI_WPCCR_DMODE_Pos)
18923#define OCTOSPI_WPCCR_DMODE_1 (0x2UL << OCTOSPI_WPCCR_DMODE_Pos)
18924#define OCTOSPI_WPCCR_DMODE_2 (0x4UL << OCTOSPI_WPCCR_DMODE_Pos)
18925#define OCTOSPI_WPCCR_DDTR_Pos (27U)
18926#define OCTOSPI_WPCCR_DDTR_Msk (0x1UL << OCTOSPI_WPCCR_DDTR_Pos)
18927#define OCTOSPI_WPCCR_DDTR OCTOSPI_WPCCR_DDTR_Msk
18928#define OCTOSPI_WPCCR_DQSE_Pos (29U)
18929#define OCTOSPI_WPCCR_DQSE_Msk (0x1UL << OCTOSPI_WPCCR_DQSE_Pos)
18930#define OCTOSPI_WPCCR_DQSE OCTOSPI_WPCCR_DQSE_Msk
18931#define OCTOSPI_WPCCR_SIOO_Pos (31U)
18932#define OCTOSPI_WPCCR_SIOO_Msk (0x1UL << OCTOSPI_WPCCR_SIOO_Pos)
18933#define OCTOSPI_WPCCR_SIOO OCTOSPI_WPCCR_SIOO_Msk
18935/**************** Bit definition for OCTOSPI_WPTCR register *******************/
18936#define OCTOSPI_WPTCR_DCYC_Pos (0U)
18937#define OCTOSPI_WPTCR_DCYC_Msk (0x1FUL << OCTOSPI_WPTCR_DCYC_Pos)
18938#define OCTOSPI_WPTCR_DCYC OCTOSPI_WPTCR_DCYC_Msk
18939#define OCTOSPI_WPTCR_DHQC_Pos (28U)
18940#define OCTOSPI_WPTCR_DHQC_Msk (0x1UL << OCTOSPI_WPTCR_DHQC_Pos)
18941#define OCTOSPI_WPTCR_DHQC OCTOSPI_WPTCR_DHQC_Msk
18942#define OCTOSPI_WPTCR_SSHIFT_Pos (30U)
18943#define OCTOSPI_WPTCR_SSHIFT_Msk (0x1UL << OCTOSPI_WPTCR_SSHIFT_Pos)
18944#define OCTOSPI_WPTCR_SSHIFT OCTOSPI_WPTCR_SSHIFT_Msk
18946/***************** Bit definition for OCTOSPI_WPIR register *******************/
18947#define OCTOSPI_WPIR_INSTRUCTION_Pos (0U)
18948#define OCTOSPI_WPIR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_WPIR_INSTRUCTION_Pos)
18949#define OCTOSPI_WPIR_INSTRUCTION OCTOSPI_WPIR_INSTRUCTION_Msk
18951/**************** Bit definition for OCTOSPI_WPABR register *******************/
18952#define OCTOSPI_WPABR_ALTERNATE_Pos (0U)
18953#define OCTOSPI_WPABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_WPABR_ALTERNATE_Pos)
18954#define OCTOSPI_WPABR_ALTERNATE OCTOSPI_WPABR_ALTERNATE_Msk
18956/**************** Bit definition for OCTOSPI_WCCR register ******************/
18957#define OCTOSPI_WCCR_IMODE_Pos (0U)
18958#define OCTOSPI_WCCR_IMODE_Msk (0x7UL << OCTOSPI_WCCR_IMODE_Pos)
18959#define OCTOSPI_WCCR_IMODE OCTOSPI_WCCR_IMODE_Msk
18960#define OCTOSPI_WCCR_IMODE_0 (0x1UL << OCTOSPI_WCCR_IMODE_Pos)
18961#define OCTOSPI_WCCR_IMODE_1 (0x2UL << OCTOSPI_WCCR_IMODE_Pos)
18962#define OCTOSPI_WCCR_IMODE_2 (0x4UL << OCTOSPI_WCCR_IMODE_Pos)
18963#define OCTOSPI_WCCR_IDTR_Pos (3U)
18964#define OCTOSPI_WCCR_IDTR_Msk (0x1UL << OCTOSPI_WCCR_IDTR_Pos)
18965#define OCTOSPI_WCCR_IDTR OCTOSPI_WCCR_IDTR_Msk
18966#define OCTOSPI_WCCR_ISIZE_Pos (4U)
18967#define OCTOSPI_WCCR_ISIZE_Msk (0x3UL << OCTOSPI_WCCR_ISIZE_Pos)
18968#define OCTOSPI_WCCR_ISIZE OCTOSPI_WCCR_ISIZE_Msk
18969#define OCTOSPI_WCCR_ISIZE_0 (0x1UL << OCTOSPI_WCCR_ISIZE_Pos)
18970#define OCTOSPI_WCCR_ISIZE_1 (0x2UL << OCTOSPI_WCCR_ISIZE_Pos)
18971#define OCTOSPI_WCCR_ADMODE_Pos (8U)
18972#define OCTOSPI_WCCR_ADMODE_Msk (0x7UL << OCTOSPI_WCCR_ADMODE_Pos)
18973#define OCTOSPI_WCCR_ADMODE OCTOSPI_WCCR_ADMODE_Msk
18974#define OCTOSPI_WCCR_ADMODE_0 (0x1UL << OCTOSPI_WCCR_ADMODE_Pos)
18975#define OCTOSPI_WCCR_ADMODE_1 (0x2UL << OCTOSPI_WCCR_ADMODE_Pos)
18976#define OCTOSPI_WCCR_ADMODE_2 (0x4UL << OCTOSPI_WCCR_ADMODE_Pos)
18977#define OCTOSPI_WCCR_ADDTR_Pos (11U)
18978#define OCTOSPI_WCCR_ADDTR_Msk (0x1UL << OCTOSPI_WCCR_ADDTR_Pos)
18979#define OCTOSPI_WCCR_ADDTR OCTOSPI_WCCR_ADDTR_Msk
18980#define OCTOSPI_WCCR_ADSIZE_Pos (12U)
18981#define OCTOSPI_WCCR_ADSIZE_Msk (0x3UL << OCTOSPI_WCCR_ADSIZE_Pos)
18982#define OCTOSPI_WCCR_ADSIZE OCTOSPI_WCCR_ADSIZE_Msk
18983#define OCTOSPI_WCCR_ADSIZE_0 (0x1UL << OCTOSPI_WCCR_ADSIZE_Pos)
18984#define OCTOSPI_WCCR_ADSIZE_1 (0x2UL << OCTOSPI_WCCR_ADSIZE_Pos)
18985#define OCTOSPI_WCCR_ABMODE_Pos (16U)
18986#define OCTOSPI_WCCR_ABMODE_Msk (0x7UL << OCTOSPI_WCCR_ABMODE_Pos)
18987#define OCTOSPI_WCCR_ABMODE OCTOSPI_WCCR_ABMODE_Msk
18988#define OCTOSPI_WCCR_ABMODE_0 (0x1UL << OCTOSPI_WCCR_ABMODE_Pos)
18989#define OCTOSPI_WCCR_ABMODE_1 (0x2UL << OCTOSPI_WCCR_ABMODE_Pos)
18990#define OCTOSPI_WCCR_ABMODE_2 (0x4UL << OCTOSPI_WCCR_ABMODE_Pos)
18991#define OCTOSPI_WCCR_ABDTR_Pos (19U)
18992#define OCTOSPI_WCCR_ABDTR_Msk (0x1UL << OCTOSPI_WCCR_ABDTR_Pos)
18993#define OCTOSPI_WCCR_ABDTR OCTOSPI_WCCR_ABDTR_Msk
18994#define OCTOSPI_WCCR_ABSIZE_Pos (20U)
18995#define OCTOSPI_WCCR_ABSIZE_Msk (0x3UL << OCTOSPI_WCCR_ABSIZE_Pos)
18996#define OCTOSPI_WCCR_ABSIZE OCTOSPI_WCCR_ABSIZE_Msk
18997#define OCTOSPI_WCCR_ABSIZE_0 (0x1UL << OCTOSPI_WCCR_ABSIZE_Pos)
18998#define OCTOSPI_WCCR_ABSIZE_1 (0x2UL << OCTOSPI_WCCR_ABSIZE_Pos)
18999#define OCTOSPI_WCCR_DMODE_Pos (24U)
19000#define OCTOSPI_WCCR_DMODE_Msk (0x7UL << OCTOSPI_WCCR_DMODE_Pos)
19001#define OCTOSPI_WCCR_DMODE OCTOSPI_WCCR_DMODE_Msk
19002#define OCTOSPI_WCCR_DMODE_0 (0x1UL << OCTOSPI_WCCR_DMODE_Pos)
19003#define OCTOSPI_WCCR_DMODE_1 (0x2UL << OCTOSPI_WCCR_DMODE_Pos)
19004#define OCTOSPI_WCCR_DMODE_2 (0x4UL << OCTOSPI_WCCR_DMODE_Pos)
19005#define OCTOSPI_WCCR_DDTR_Pos (27U)
19006#define OCTOSPI_WCCR_DDTR_Msk (0x1UL << OCTOSPI_WCCR_DDTR_Pos)
19007#define OCTOSPI_WCCR_DDTR OCTOSPI_WCCR_DDTR_Msk
19008#define OCTOSPI_WCCR_DQSE_Pos (29U)
19009#define OCTOSPI_WCCR_DQSE_Msk (0x1UL << OCTOSPI_WCCR_DQSE_Pos)
19010#define OCTOSPI_WCCR_DQSE OCTOSPI_WCCR_DQSE_Msk
19011#define OCTOSPI_WCCR_SIOO_Pos (31U)
19012#define OCTOSPI_WCCR_SIOO_Msk (0x1UL << OCTOSPI_WCCR_SIOO_Pos)
19013#define OCTOSPI_WCCR_SIOO OCTOSPI_WCCR_SIOO_Msk
19015/**************** Bit definition for OCTOSPI_WTCR register ******************/
19016#define OCTOSPI_WTCR_DCYC_Pos (0U)
19017#define OCTOSPI_WTCR_DCYC_Msk (0x1FUL << OCTOSPI_WTCR_DCYC_Pos)
19018#define OCTOSPI_WTCR_DCYC OCTOSPI_WTCR_DCYC_Msk
19020/**************** Bit definition for OCTOSPI_WIR register *******************/
19021#define OCTOSPI_WIR_INSTRUCTION_Pos (0U)
19022#define OCTOSPI_WIR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_WIR_INSTRUCTION_Pos)
19023#define OCTOSPI_WIR_INSTRUCTION OCTOSPI_WIR_INSTRUCTION_Msk
19025/**************** Bit definition for OCTOSPI_WABR register ******************/
19026#define OCTOSPI_WABR_ALTERNATE_Pos (0U)
19027#define OCTOSPI_WABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_WABR_ALTERNATE_Pos)
19028#define OCTOSPI_WABR_ALTERNATE OCTOSPI_WABR_ALTERNATE_Msk
19030/**************** Bit definition for OCTOSPI_HLCR register ******************/
19031#define OCTOSPI_HLCR_LM_Pos (0U)
19032#define OCTOSPI_HLCR_LM_Msk (0x1UL << OCTOSPI_HLCR_LM_Pos)
19033#define OCTOSPI_HLCR_LM OCTOSPI_HLCR_LM_Msk
19034#define OCTOSPI_HLCR_WZL_Pos (1U)
19035#define OCTOSPI_HLCR_WZL_Msk (0x1UL << OCTOSPI_HLCR_WZL_Pos)
19036#define OCTOSPI_HLCR_WZL OCTOSPI_HLCR_WZL_Msk
19037#define OCTOSPI_HLCR_TACC_Pos (8U)
19038#define OCTOSPI_HLCR_TACC_Msk (0xFFUL << OCTOSPI_HLCR_TACC_Pos)
19039#define OCTOSPI_HLCR_TACC OCTOSPI_HLCR_TACC_Msk
19040#define OCTOSPI_HLCR_TRWR_Pos (16U)
19041#define OCTOSPI_HLCR_TRWR_Msk (0xFFUL << OCTOSPI_HLCR_TRWR_Pos)
19042#define OCTOSPI_HLCR_TRWR OCTOSPI_HLCR_TRWR_Msk
19044/**************** Bit definition for OCTOSPI_VER register *******************/
19045#define OCTOSPI_VER_VER_Pos (0U)
19046#define OCTOSPI_VER_VER_Msk (0xFFUL << OCTOSPI_VER_VER_Pos)
19047#define OCTOSPI_VER_VER OCTOSPI_VER_VER_Msk
19049/***************** Bit definition for OCTOSPI_ID register *******************/
19050#define OCTOSPI_ID_ID_Pos (0U)
19051#define OCTOSPI_ID_ID_Msk (0xFFFFFFFFUL << OCTOSPI_ID_ID_Pos)
19052#define OCTOSPI_ID_ID OCTOSPI_ID_ID_Msk
19054/**************** Bit definition for OCTOSPI_MID register *******************/
19055#define OCTOSPI_MID_MID_Pos (0U)
19056#define OCTOSPI_MID_MID_Msk (0xFFFFFFFFUL << OCTOSPI_MID_MID_Pos)
19057#define OCTOSPI_MID_MID OCTOSPI_MID_MID_Msk
19059/******************************************************************************/
19060/* */
19061/* OCTOSPIM */
19062/* */
19063/******************************************************************************/
19064
19065/*************** Bit definition for OCTOSPIM_CR register ********************/
19066#define OCTOSPIM_CR_MUXEN_Pos (0U)
19067#define OCTOSPIM_CR_MUXEN_Msk (0x1UL << OCTOSPIM_CR_MUXEN_Pos)
19068#define OCTOSPIM_CR_MUXEN OCTOSPIM_CR_MUXEN_Msk
19069#define OCTOSPIM_CR_REQ2ACK_TIME_Pos (16U)
19070#define OCTOSPIM_CR_REQ2ACK_TIME_Msk (0xFFUL << OCTOSPIM_CR_REQ2ACK_TIME_Pos)
19071#define OCTOSPIM_CR_REQ2ACK_TIME OCTOSPIM_CR_REQ2ACK_TIME_Msk
19073/*************** Bit definition for OCTOSPIM_PCR register *******************/
19074#define OCTOSPIM_PCR_CLKEN_Pos (0U)
19075#define OCTOSPIM_PCR_CLKEN_Msk (0x1UL << OCTOSPIM_PCR_CLKEN_Pos)
19076#define OCTOSPIM_PCR_CLKEN OCTOSPIM_PCR_CLKEN_Msk
19077#define OCTOSPIM_PCR_CLKSRC_Pos (1U)
19078#define OCTOSPIM_PCR_CLKSRC_Msk (0x1UL << OCTOSPIM_PCR_CLKSRC_Pos)
19079#define OCTOSPIM_PCR_CLKSRC OCTOSPIM_PCR_CLKSRC_Msk
19080#define OCTOSPIM_PCR_DQSEN_Pos (4U)
19081#define OCTOSPIM_PCR_DQSEN_Msk (0x1UL << OCTOSPIM_PCR_DQSEN_Pos)
19082#define OCTOSPIM_PCR_DQSEN OCTOSPIM_PCR_DQSEN_Msk
19083#define OCTOSPIM_PCR_DQSSRC_Pos (5U)
19084#define OCTOSPIM_PCR_DQSSRC_Msk (0x1UL << OCTOSPIM_PCR_DQSSRC_Pos)
19085#define OCTOSPIM_PCR_DQSSRC OCTOSPIM_PCR_DQSSRC_Msk
19086#define OCTOSPIM_PCR_NCSEN_Pos (8U)
19087#define OCTOSPIM_PCR_NCSEN_Msk (0x1UL << OCTOSPIM_PCR_NCSEN_Pos)
19088#define OCTOSPIM_PCR_NCSEN OCTOSPIM_PCR_NCSEN_Msk
19089#define OCTOSPIM_PCR_NCSSRC_Pos (9U)
19090#define OCTOSPIM_PCR_NCSSRC_Msk (0x1UL << OCTOSPIM_PCR_NCSSRC_Pos)
19091#define OCTOSPIM_PCR_NCSSRC OCTOSPIM_PCR_NCSSRC_Msk
19092#define OCTOSPIM_PCR_IOLEN_Pos (16U)
19093#define OCTOSPIM_PCR_IOLEN_Msk (0x1UL << OCTOSPIM_PCR_IOLEN_Pos)
19094#define OCTOSPIM_PCR_IOLEN OCTOSPIM_PCR_IOLEN_Msk
19095#define OCTOSPIM_PCR_IOLSRC_Pos (17U)
19096#define OCTOSPIM_PCR_IOLSRC_Msk (0x3UL << OCTOSPIM_PCR_IOLSRC_Pos)
19097#define OCTOSPIM_PCR_IOLSRC OCTOSPIM_PCR_IOLSRC_Msk
19098#define OCTOSPIM_PCR_IOLSRC_0 (0x1UL << OCTOSPIM_PCR_IOLSRC_Pos)
19099#define OCTOSPIM_PCR_IOLSRC_1 (0x2UL << OCTOSPIM_PCR_IOLSRC_Pos)
19100#define OCTOSPIM_PCR_IOHEN_Pos (24U)
19101#define OCTOSPIM_PCR_IOHEN_Msk (0x1UL << OCTOSPIM_PCR_IOHEN_Pos)
19102#define OCTOSPIM_PCR_IOHEN OCTOSPIM_PCR_IOHEN_Msk
19103#define OCTOSPIM_PCR_IOHSRC_Pos (25U)
19104#define OCTOSPIM_PCR_IOHSRC_Msk (0x3UL << OCTOSPIM_PCR_IOHSRC_Pos)
19105#define OCTOSPIM_PCR_IOHSRC OCTOSPIM_PCR_IOHSRC_Msk
19106#define OCTOSPIM_PCR_IOHSRC_0 (0x1UL << OCTOSPIM_PCR_IOHSRC_Pos)
19107#define OCTOSPIM_PCR_IOHSRC_1 (0x2UL << OCTOSPIM_PCR_IOHSRC_Pos)
19108/******************************************************************************/
19109/* */
19110/* Analog Comparators (COMP) */
19111/* */
19112/******************************************************************************/
19113
19114/******************* Bit definition for COMP_SR register ********************/
19115#define COMP_SR_C1VAL_Pos (0U)
19116#define COMP_SR_C1VAL_Msk (0x1UL << COMP_SR_C1VAL_Pos)
19117#define COMP_SR_C1VAL COMP_SR_C1VAL_Msk
19118#define COMP_SR_C2VAL_Pos (1U)
19119#define COMP_SR_C2VAL_Msk (0x1UL << COMP_SR_C2VAL_Pos)
19120#define COMP_SR_C2VAL COMP_SR_C2VAL_Msk
19121#define COMP_SR_C1IF_Pos (16U)
19122#define COMP_SR_C1IF_Msk (0x1UL << COMP_SR_C1IF_Pos)
19123#define COMP_SR_C1IF COMP_SR_C1IF_Msk
19124#define COMP_SR_C2IF_Pos (17U)
19125#define COMP_SR_C2IF_Msk (0x1UL << COMP_SR_C2IF_Pos)
19126#define COMP_SR_C2IF COMP_SR_C2IF_Msk
19127/******************* Bit definition for COMP_ICFR register ********************/
19128#define COMP_ICFR_C1IF_Pos (16U)
19129#define COMP_ICFR_C1IF_Msk (0x1UL << COMP_ICFR_C1IF_Pos)
19130#define COMP_ICFR_C1IF COMP_ICFR_C1IF_Msk
19131#define COMP_ICFR_C2IF_Pos (17U)
19132#define COMP_ICFR_C2IF_Msk (0x1UL << COMP_ICFR_C2IF_Pos)
19133#define COMP_ICFR_C2IF COMP_ICFR_C2IF_Msk
19134/******************* Bit definition for COMP_OR register ********************/
19135#define COMP_OR_AFOPA6_Pos (0U)
19136#define COMP_OR_AFOPA6_Msk (0x1UL << COMP_OR_AFOPA6_Pos)
19137#define COMP_OR_AFOPA6 COMP_OR_AFOPA6_Msk
19138#define COMP_OR_AFOPA8_Pos (1U)
19139#define COMP_OR_AFOPA8_Msk (0x1UL << COMP_OR_AFOPA8_Pos)
19140#define COMP_OR_AFOPA8 COMP_OR_AFOPA8_Msk
19141#define COMP_OR_AFOPB12_Pos (2U)
19142#define COMP_OR_AFOPB12_Msk (0x1UL << COMP_OR_AFOPB12_Pos)
19143#define COMP_OR_AFOPB12 COMP_OR_AFOPB12_Msk
19144#define COMP_OR_AFOPE6_Pos (3U)
19145#define COMP_OR_AFOPE6_Msk (0x1UL << COMP_OR_AFOPE6_Pos)
19146#define COMP_OR_AFOPE6 COMP_OR_AFOPE6_Msk
19147#define COMP_OR_AFOPE15_Pos (4U)
19148#define COMP_OR_AFOPE15_Msk (0x1UL << COMP_OR_AFOPE15_Pos)
19149#define COMP_OR_AFOPE15 COMP_OR_AFOPE15_Msk
19150#define COMP_OR_AFOPG2_Pos (5U)
19151#define COMP_OR_AFOPG2_Msk (0x1UL << COMP_OR_AFOPG2_Pos)
19152#define COMP_OR_AFOPG2 COMP_OR_AFOPG2_Msk
19153#define COMP_OR_AFOPG3_Pos (6U)
19154#define COMP_OR_AFOPG3_Msk (0x1UL << COMP_OR_AFOPG3_Pos)
19155#define COMP_OR_AFOPG3 COMP_OR_AFOPG3_Msk
19156#define COMP_OR_AFOPG4_Pos (7U)
19157#define COMP_OR_AFOPG4_Msk (0x1UL << COMP_OR_AFOPG4_Pos)
19158#define COMP_OR_AFOPG4 COMP_OR_AFOPG4_Msk
19159#define COMP_OR_AFOPI1_Pos (8U)
19160#define COMP_OR_AFOPI1_Msk (0x1UL << COMP_OR_AFOPI1_Pos)
19161#define COMP_OR_AFOPI1 COMP_OR_AFOPI1_Msk
19162#define COMP_OR_AFOPI4_Pos (9U)
19163#define COMP_OR_AFOPI4_Msk (0x1UL << COMP_OR_AFOPI4_Pos)
19164#define COMP_OR_AFOPI4 COMP_OR_AFOPI4_Msk
19165#define COMP_OR_AFOPK2_Pos (10U)
19166#define COMP_OR_AFOPK2_Msk (0x1UL << COMP_OR_AFOPK2_Pos)
19167#define COMP_OR_AFOPK2 COMP_OR_AFOPK2_Msk
19168
19170#define COMP_CFGRx_EN_Pos (0U)
19171#define COMP_CFGRx_EN_Msk (0x1UL << COMP_CFGRx_EN_Pos)
19172#define COMP_CFGRx_EN COMP_CFGRx_EN_Msk
19173#define COMP_CFGRx_BRGEN_Pos (1U)
19174#define COMP_CFGRx_BRGEN_Msk (0x1UL << COMP_CFGRx_BRGEN_Pos)
19175#define COMP_CFGRx_BRGEN COMP_CFGRx_BRGEN_Msk
19176#define COMP_CFGRx_SCALEN_Pos (2U)
19177#define COMP_CFGRx_SCALEN_Msk (0x1UL << COMP_CFGRx_SCALEN_Pos)
19178#define COMP_CFGRx_SCALEN COMP_CFGRx_SCALEN_Msk
19179#define COMP_CFGRx_POLARITY_Pos (3U)
19180#define COMP_CFGRx_POLARITY_Msk (0x1UL << COMP_CFGRx_POLARITY_Pos)
19181#define COMP_CFGRx_POLARITY COMP_CFGRx_POLARITY_Msk
19182#define COMP_CFGRx_WINMODE_Pos (4U)
19183#define COMP_CFGRx_WINMODE_Msk (0x1UL << COMP_CFGRx_WINMODE_Pos)
19184#define COMP_CFGRx_WINMODE COMP_CFGRx_WINMODE_Msk
19185#define COMP_CFGRx_ITEN_Pos (6U)
19186#define COMP_CFGRx_ITEN_Msk (0x1UL << COMP_CFGRx_ITEN_Pos)
19187#define COMP_CFGRx_ITEN COMP_CFGRx_ITEN_Msk
19188#define COMP_CFGRx_HYST_Pos (8U)
19189#define COMP_CFGRx_HYST_Msk (0x3UL << COMP_CFGRx_HYST_Pos)
19190#define COMP_CFGRx_HYST COMP_CFGRx_HYST_Msk
19191#define COMP_CFGRx_HYST_0 (0x1UL << COMP_CFGRx_HYST_Pos)
19192#define COMP_CFGRx_HYST_1 (0x2UL << COMP_CFGRx_HYST_Pos)
19193#define COMP_CFGRx_PWRMODE_Pos (12U)
19194#define COMP_CFGRx_PWRMODE_Msk (0x3UL << COMP_CFGRx_PWRMODE_Pos)
19195#define COMP_CFGRx_PWRMODE COMP_CFGRx_PWRMODE_Msk
19196#define COMP_CFGRx_PWRMODE_0 (0x1UL << COMP_CFGRx_PWRMODE_Pos)
19197#define COMP_CFGRx_PWRMODE_1 (0x2UL << COMP_CFGRx_PWRMODE_Pos)
19198#define COMP_CFGRx_INMSEL_Pos (16U)
19199#define COMP_CFGRx_INMSEL_Msk (0xFUL << COMP_CFGRx_INMSEL_Pos)
19200#define COMP_CFGRx_INMSEL COMP_CFGRx_INMSEL_Msk
19201#define COMP_CFGRx_INMSEL_0 (0x1UL << COMP_CFGRx_INMSEL_Pos)
19202#define COMP_CFGRx_INMSEL_1 (0x2UL << COMP_CFGRx_INMSEL_Pos)
19203#define COMP_CFGRx_INMSEL_2 (0x4UL << COMP_CFGRx_INMSEL_Pos)
19204#define COMP_CFGRx_INMSEL_3 (0x8UL << COMP_CFGRx_INMSEL_Pos)
19205#define COMP_CFGRx_INPSEL_Pos (20U)
19206#define COMP_CFGRx_INPSEL_Msk (0x1UL << COMP_CFGRx_INPSEL_Pos)
19207#define COMP_CFGRx_INPSEL COMP_CFGRx_INPSEL_Msk
19208#define COMP_CFGRx_INP2SEL_Pos (22U)
19209#define COMP_CFGRx_INP2SEL_Msk (0x1UL << COMP_CFGRx_INP2SEL_Pos)
19210#define COMP_CFGRx_INP2SEL COMP_CFGRx_INP2SEL_Msk
19211#define COMP_CFGRx_BLANKING_Pos (24U)
19212#define COMP_CFGRx_BLANKING_Msk (0xFUL << COMP_CFGRx_BLANKING_Pos)
19213#define COMP_CFGRx_BLANKING COMP_CFGRx_BLANKING_Msk
19214#define COMP_CFGRx_BLANKING_0 (0x1UL << COMP_CFGRx_BLANKING_Pos)
19215#define COMP_CFGRx_BLANKING_1 (0x2UL << COMP_CFGRx_BLANKING_Pos)
19216#define COMP_CFGRx_BLANKING_2 (0x4UL << COMP_CFGRx_BLANKING_Pos)
19217#define COMP_CFGRx_LOCK_Pos (31U)
19218#define COMP_CFGRx_LOCK_Msk (0x1UL << COMP_CFGRx_LOCK_Pos)
19219#define COMP_CFGRx_LOCK COMP_CFGRx_LOCK_Msk
19222/******************************************************************************/
19223/* */
19224/* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
19225/* */
19226/******************************************************************************/
19227/****************** Bit definition for USART_CR1 register *******************/
19228#define USART_CR1_UE_Pos (0U)
19229#define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos)
19230#define USART_CR1_UE USART_CR1_UE_Msk
19231#define USART_CR1_UESM_Pos (1U)
19232#define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos)
19233#define USART_CR1_UESM USART_CR1_UESM_Msk
19234#define USART_CR1_RE_Pos (2U)
19235#define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos)
19236#define USART_CR1_RE USART_CR1_RE_Msk
19237#define USART_CR1_TE_Pos (3U)
19238#define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos)
19239#define USART_CR1_TE USART_CR1_TE_Msk
19240#define USART_CR1_IDLEIE_Pos (4U)
19241#define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos)
19242#define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk
19243#define USART_CR1_RXNEIE_RXFNEIE_Pos (5U)
19244#define USART_CR1_RXNEIE_RXFNEIE_Msk (0x1UL << USART_CR1_RXNEIE_RXFNEIE_Pos)
19245#define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_RXFNEIE_Msk
19246#define USART_CR1_TCIE_Pos (6U)
19247#define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos)
19248#define USART_CR1_TCIE USART_CR1_TCIE_Msk
19249#define USART_CR1_TXEIE_TXFNFIE_Pos (7U)
19250#define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_TXFNFIE_Pos)
19251#define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_TXFNFIE_Msk
19252#define USART_CR1_PEIE_Pos (8U)
19253#define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos)
19254#define USART_CR1_PEIE USART_CR1_PEIE_Msk
19255#define USART_CR1_PS_Pos (9U)
19256#define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos)
19257#define USART_CR1_PS USART_CR1_PS_Msk
19258#define USART_CR1_PCE_Pos (10U)
19259#define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos)
19260#define USART_CR1_PCE USART_CR1_PCE_Msk
19261#define USART_CR1_WAKE_Pos (11U)
19262#define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos)
19263#define USART_CR1_WAKE USART_CR1_WAKE_Msk
19264#define USART_CR1_M_Pos (12U)
19265#define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos)
19266#define USART_CR1_M USART_CR1_M_Msk
19267#define USART_CR1_M0_Pos (12U)
19268#define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos)
19269#define USART_CR1_M0 USART_CR1_M0_Msk
19270#define USART_CR1_MME_Pos (13U)
19271#define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos)
19272#define USART_CR1_MME USART_CR1_MME_Msk
19273#define USART_CR1_CMIE_Pos (14U)
19274#define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos)
19275#define USART_CR1_CMIE USART_CR1_CMIE_Msk
19276#define USART_CR1_OVER8_Pos (15U)
19277#define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos)
19278#define USART_CR1_OVER8 USART_CR1_OVER8_Msk
19279#define USART_CR1_DEDT_Pos (16U)
19280#define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos)
19281#define USART_CR1_DEDT USART_CR1_DEDT_Msk
19282#define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos)
19283#define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos)
19284#define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos)
19285#define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos)
19286#define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos)
19287#define USART_CR1_DEAT_Pos (21U)
19288#define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos)
19289#define USART_CR1_DEAT USART_CR1_DEAT_Msk
19290#define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos)
19291#define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos)
19292#define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos)
19293#define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos)
19294#define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos)
19295#define USART_CR1_RTOIE_Pos (26U)
19296#define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos)
19297#define USART_CR1_RTOIE USART_CR1_RTOIE_Msk
19298#define USART_CR1_EOBIE_Pos (27U)
19299#define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos)
19300#define USART_CR1_EOBIE USART_CR1_EOBIE_Msk
19301#define USART_CR1_M1_Pos (28U)
19302#define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos)
19303#define USART_CR1_M1 USART_CR1_M1_Msk
19304#define USART_CR1_FIFOEN_Pos (29U)
19305#define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos)
19306#define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk
19307#define USART_CR1_TXFEIE_Pos (30U)
19308#define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos)
19309#define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk
19310#define USART_CR1_RXFFIE_Pos (31U)
19311#define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos)
19312#define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk
19314/* Legacy define */
19315#define USART_CR1_RXNEIE USART_CR1_RXNEIE_RXFNEIE
19316#define USART_CR1_TXEIE USART_CR1_TXEIE_TXFNFIE
19317
19318/****************** Bit definition for USART_CR2 register *******************/
19319#define USART_CR2_SLVEN_Pos (0U)
19320#define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos)
19321#define USART_CR2_SLVEN USART_CR2_SLVEN_Msk
19322#define USART_CR2_DIS_NSS_Pos (3U)
19323#define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos)
19324#define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk
19325#define USART_CR2_ADDM7_Pos (4U)
19326#define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos)
19327#define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk
19328#define USART_CR2_LBDL_Pos (5U)
19329#define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos)
19330#define USART_CR2_LBDL USART_CR2_LBDL_Msk
19331#define USART_CR2_LBDIE_Pos (6U)
19332#define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos)
19333#define USART_CR2_LBDIE USART_CR2_LBDIE_Msk
19334#define USART_CR2_LBCL_Pos (8U)
19335#define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos)
19336#define USART_CR2_LBCL USART_CR2_LBCL_Msk
19337#define USART_CR2_CPHA_Pos (9U)
19338#define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos)
19339#define USART_CR2_CPHA USART_CR2_CPHA_Msk
19340#define USART_CR2_CPOL_Pos (10U)
19341#define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos)
19342#define USART_CR2_CPOL USART_CR2_CPOL_Msk
19343#define USART_CR2_CLKEN_Pos (11U)
19344#define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos)
19345#define USART_CR2_CLKEN USART_CR2_CLKEN_Msk
19346#define USART_CR2_STOP_Pos (12U)
19347#define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos)
19348#define USART_CR2_STOP USART_CR2_STOP_Msk
19349#define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos)
19350#define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos)
19351#define USART_CR2_LINEN_Pos (14U)
19352#define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos)
19353#define USART_CR2_LINEN USART_CR2_LINEN_Msk
19354#define USART_CR2_SWAP_Pos (15U)
19355#define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos)
19356#define USART_CR2_SWAP USART_CR2_SWAP_Msk
19357#define USART_CR2_RXINV_Pos (16U)
19358#define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos)
19359#define USART_CR2_RXINV USART_CR2_RXINV_Msk
19360#define USART_CR2_TXINV_Pos (17U)
19361#define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos)
19362#define USART_CR2_TXINV USART_CR2_TXINV_Msk
19363#define USART_CR2_DATAINV_Pos (18U)
19364#define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos)
19365#define USART_CR2_DATAINV USART_CR2_DATAINV_Msk
19366#define USART_CR2_MSBFIRST_Pos (19U)
19367#define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos)
19368#define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk
19369#define USART_CR2_ABREN_Pos (20U)
19370#define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos)
19371#define USART_CR2_ABREN USART_CR2_ABREN_Msk
19372#define USART_CR2_ABRMODE_Pos (21U)
19373#define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos)
19374#define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk
19375#define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos)
19376#define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos)
19377#define USART_CR2_RTOEN_Pos (23U)
19378#define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos)
19379#define USART_CR2_RTOEN USART_CR2_RTOEN_Msk
19380#define USART_CR2_ADD_Pos (24U)
19381#define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos)
19382#define USART_CR2_ADD USART_CR2_ADD_Msk
19384/****************** Bit definition for USART_CR3 register *******************/
19385#define USART_CR3_EIE_Pos (0U)
19386#define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos)
19387#define USART_CR3_EIE USART_CR3_EIE_Msk
19388#define USART_CR3_IREN_Pos (1U)
19389#define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos)
19390#define USART_CR3_IREN USART_CR3_IREN_Msk
19391#define USART_CR3_IRLP_Pos (2U)
19392#define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos)
19393#define USART_CR3_IRLP USART_CR3_IRLP_Msk
19394#define USART_CR3_HDSEL_Pos (3U)
19395#define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos)
19396#define USART_CR3_HDSEL USART_CR3_HDSEL_Msk
19397#define USART_CR3_NACK_Pos (4U)
19398#define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos)
19399#define USART_CR3_NACK USART_CR3_NACK_Msk
19400#define USART_CR3_SCEN_Pos (5U)
19401#define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos)
19402#define USART_CR3_SCEN USART_CR3_SCEN_Msk
19403#define USART_CR3_DMAR_Pos (6U)
19404#define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos)
19405#define USART_CR3_DMAR USART_CR3_DMAR_Msk
19406#define USART_CR3_DMAT_Pos (7U)
19407#define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos)
19408#define USART_CR3_DMAT USART_CR3_DMAT_Msk
19409#define USART_CR3_RTSE_Pos (8U)
19410#define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos)
19411#define USART_CR3_RTSE USART_CR3_RTSE_Msk
19412#define USART_CR3_CTSE_Pos (9U)
19413#define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos)
19414#define USART_CR3_CTSE USART_CR3_CTSE_Msk
19415#define USART_CR3_CTSIE_Pos (10U)
19416#define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos)
19417#define USART_CR3_CTSIE USART_CR3_CTSIE_Msk
19418#define USART_CR3_ONEBIT_Pos (11U)
19419#define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos)
19420#define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk
19421#define USART_CR3_OVRDIS_Pos (12U)
19422#define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos)
19423#define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk
19424#define USART_CR3_DDRE_Pos (13U)
19425#define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos)
19426#define USART_CR3_DDRE USART_CR3_DDRE_Msk
19427#define USART_CR3_DEM_Pos (14U)
19428#define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos)
19429#define USART_CR3_DEM USART_CR3_DEM_Msk
19430#define USART_CR3_DEP_Pos (15U)
19431#define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos)
19432#define USART_CR3_DEP USART_CR3_DEP_Msk
19433#define USART_CR3_SCARCNT_Pos (17U)
19434#define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos)
19435#define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk
19436#define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos)
19437#define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos)
19438#define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos)
19439#define USART_CR3_WUS_Pos (20U)
19440#define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos)
19441#define USART_CR3_WUS USART_CR3_WUS_Msk
19442#define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos)
19443#define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos)
19444#define USART_CR3_WUFIE_Pos (22U)
19445#define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos)
19446#define USART_CR3_WUFIE USART_CR3_WUFIE_Msk
19447#define USART_CR3_TXFTIE_Pos (23U)
19448#define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos)
19449#define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk
19450#define USART_CR3_TCBGTIE_Pos (24U)
19451#define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos)
19452#define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk
19453#define USART_CR3_RXFTCFG_Pos (25U)
19454#define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos)
19455#define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk
19456#define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos)
19457#define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos)
19458#define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos)
19459#define USART_CR3_RXFTIE_Pos (28U)
19460#define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos)
19461#define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk
19462#define USART_CR3_TXFTCFG_Pos (29U)
19463#define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos)
19464#define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk
19465#define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos)
19466#define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos)
19467#define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos)
19469/****************** Bit definition for USART_BRR register *******************/
19470#define USART_BRR_DIV_FRACTION_Pos (0U)
19471#define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos)
19472#define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk
19473#define USART_BRR_DIV_MANTISSA_Pos (4U)
19474#define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos)
19475#define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk
19477/****************** Bit definition for USART_GTPR register ******************/
19478#define USART_GTPR_PSC_Pos (0U)
19479#define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos)
19480#define USART_GTPR_PSC USART_GTPR_PSC_Msk
19481#define USART_GTPR_GT_Pos (8U)
19482#define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos)
19483#define USART_GTPR_GT USART_GTPR_GT_Msk
19485/******************* Bit definition for USART_RTOR register *****************/
19486#define USART_RTOR_RTO_Pos (0U)
19487#define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos)
19488#define USART_RTOR_RTO USART_RTOR_RTO_Msk
19489#define USART_RTOR_BLEN_Pos (24U)
19490#define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos)
19491#define USART_RTOR_BLEN USART_RTOR_BLEN_Msk
19493/******************* Bit definition for USART_RQR register ******************/
19494#define USART_RQR_ABRRQ_Pos (0U)
19495#define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos)
19496#define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk
19497#define USART_RQR_SBKRQ_Pos (1U)
19498#define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos)
19499#define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk
19500#define USART_RQR_MMRQ_Pos (2U)
19501#define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos)
19502#define USART_RQR_MMRQ USART_RQR_MMRQ_Msk
19503#define USART_RQR_RXFRQ_Pos (3U)
19504#define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos)
19505#define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk
19506#define USART_RQR_TXFRQ_Pos (4U)
19507#define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos)
19508#define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk
19510/******************* Bit definition for USART_ISR register ******************/
19511#define USART_ISR_PE_Pos (0U)
19512#define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos)
19513#define USART_ISR_PE USART_ISR_PE_Msk
19514#define USART_ISR_FE_Pos (1U)
19515#define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos)
19516#define USART_ISR_FE USART_ISR_FE_Msk
19517#define USART_ISR_NE_Pos (2U)
19518#define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos)
19519#define USART_ISR_NE USART_ISR_NE_Msk
19520#define USART_ISR_ORE_Pos (3U)
19521#define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos)
19522#define USART_ISR_ORE USART_ISR_ORE_Msk
19523#define USART_ISR_IDLE_Pos (4U)
19524#define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos)
19525#define USART_ISR_IDLE USART_ISR_IDLE_Msk
19526#define USART_ISR_RXNE_RXFNE_Pos (5U)
19527#define USART_ISR_RXNE_RXFNE_Msk (0x1UL << USART_ISR_RXNE_RXFNE_Pos)
19528#define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_RXFNE_Msk
19529#define USART_ISR_TC_Pos (6U)
19530#define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos)
19531#define USART_ISR_TC USART_ISR_TC_Msk
19532#define USART_ISR_TXE_TXFNF_Pos (7U)
19533#define USART_ISR_TXE_TXFNF_Msk (0x1UL << USART_ISR_TXE_TXFNF_Pos)
19534#define USART_ISR_TXE_TXFNF USART_ISR_TXE_TXFNF_Msk
19535#define USART_ISR_LBDF_Pos (8U)
19536#define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos)
19537#define USART_ISR_LBDF USART_ISR_LBDF_Msk
19538#define USART_ISR_CTSIF_Pos (9U)
19539#define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos)
19540#define USART_ISR_CTSIF USART_ISR_CTSIF_Msk
19541#define USART_ISR_CTS_Pos (10U)
19542#define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos)
19543#define USART_ISR_CTS USART_ISR_CTS_Msk
19544#define USART_ISR_RTOF_Pos (11U)
19545#define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos)
19546#define USART_ISR_RTOF USART_ISR_RTOF_Msk
19547#define USART_ISR_EOBF_Pos (12U)
19548#define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos)
19549#define USART_ISR_EOBF USART_ISR_EOBF_Msk
19550#define USART_ISR_UDR_Pos (13U)
19551#define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos)
19552#define USART_ISR_UDR USART_ISR_UDR_Msk
19553#define USART_ISR_ABRE_Pos (14U)
19554#define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos)
19555#define USART_ISR_ABRE USART_ISR_ABRE_Msk
19556#define USART_ISR_ABRF_Pos (15U)
19557#define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos)
19558#define USART_ISR_ABRF USART_ISR_ABRF_Msk
19559#define USART_ISR_BUSY_Pos (16U)
19560#define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos)
19561#define USART_ISR_BUSY USART_ISR_BUSY_Msk
19562#define USART_ISR_CMF_Pos (17U)
19563#define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos)
19564#define USART_ISR_CMF USART_ISR_CMF_Msk
19565#define USART_ISR_SBKF_Pos (18U)
19566#define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos)
19567#define USART_ISR_SBKF USART_ISR_SBKF_Msk
19568#define USART_ISR_RWU_Pos (19U)
19569#define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos)
19570#define USART_ISR_RWU USART_ISR_RWU_Msk
19571#define USART_ISR_WUF_Pos (20U)
19572#define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos)
19573#define USART_ISR_WUF USART_ISR_WUF_Msk
19574#define USART_ISR_TEACK_Pos (21U)
19575#define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos)
19576#define USART_ISR_TEACK USART_ISR_TEACK_Msk
19577#define USART_ISR_REACK_Pos (22U)
19578#define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos)
19579#define USART_ISR_REACK USART_ISR_REACK_Msk
19580#define USART_ISR_TXFE_Pos (23U)
19581#define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos)
19582#define USART_ISR_TXFE USART_ISR_TXFE_Msk
19583#define USART_ISR_RXFF_Pos (24U)
19584#define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos)
19585#define USART_ISR_RXFF USART_ISR_RXFF_Msk
19586#define USART_ISR_TCBGT_Pos (25U)
19587#define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos)
19588#define USART_ISR_TCBGT USART_ISR_TCBGT_Msk
19589#define USART_ISR_RXFT_Pos (26U)
19590#define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos)
19591#define USART_ISR_RXFT USART_ISR_RXFT_Msk
19592#define USART_ISR_TXFT_Pos (27U)
19593#define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos)
19594#define USART_ISR_TXFT USART_ISR_TXFT_Msk
19596/******************* Bit definition for USART_ICR register ******************/
19597#define USART_ICR_PECF_Pos (0U)
19598#define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos)
19599#define USART_ICR_PECF USART_ICR_PECF_Msk
19600#define USART_ICR_FECF_Pos (1U)
19601#define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos)
19602#define USART_ICR_FECF USART_ICR_FECF_Msk
19603#define USART_ICR_NECF_Pos (2U)
19604#define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos)
19605#define USART_ICR_NECF USART_ICR_NECF_Msk
19606#define USART_ICR_ORECF_Pos (3U)
19607#define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos)
19608#define USART_ICR_ORECF USART_ICR_ORECF_Msk
19609#define USART_ICR_IDLECF_Pos (4U)
19610#define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos)
19611#define USART_ICR_IDLECF USART_ICR_IDLECF_Msk
19612#define USART_ICR_TXFECF_Pos (5U)
19613#define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos)
19614#define USART_ICR_TXFECF USART_ICR_TXFECF_Msk
19615#define USART_ICR_TCCF_Pos (6U)
19616#define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos)
19617#define USART_ICR_TCCF USART_ICR_TCCF_Msk
19618#define USART_ICR_TCBGTCF_Pos (7U)
19619#define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos)
19620#define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk
19621#define USART_ICR_LBDCF_Pos (8U)
19622#define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos)
19623#define USART_ICR_LBDCF USART_ICR_LBDCF_Msk
19624#define USART_ICR_CTSCF_Pos (9U)
19625#define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos)
19626#define USART_ICR_CTSCF USART_ICR_CTSCF_Msk
19627#define USART_ICR_RTOCF_Pos (11U)
19628#define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos)
19629#define USART_ICR_RTOCF USART_ICR_RTOCF_Msk
19630#define USART_ICR_EOBCF_Pos (12U)
19631#define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos)
19632#define USART_ICR_EOBCF USART_ICR_EOBCF_Msk
19633#define USART_ICR_UDRCF_Pos (13U)
19634#define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos)
19635#define USART_ICR_UDRCF USART_ICR_UDRCF_Msk
19636#define USART_ICR_CMCF_Pos (17U)
19637#define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos)
19638#define USART_ICR_CMCF USART_ICR_CMCF_Msk
19639#define USART_ICR_WUCF_Pos (20U)
19640#define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos)
19641#define USART_ICR_WUCF USART_ICR_WUCF_Msk
19643/******************* Bit definition for USART_RDR register ******************/
19644#define USART_RDR_RDR_Pos (0U)
19645#define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos)
19646#define USART_RDR_RDR USART_RDR_RDR_Msk
19648/******************* Bit definition for USART_TDR register ******************/
19649#define USART_TDR_TDR_Pos (0U)
19650#define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos)
19651#define USART_TDR_TDR USART_TDR_TDR_Msk
19653/******************* Bit definition for USART_PRESC register ******************/
19654#define USART_PRESC_PRESCALER_Pos (0U)
19655#define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos)
19656#define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk
19657#define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos)
19658#define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos)
19659#define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos)
19660#define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos)
19662/******************************************************************************/
19663/* */
19664/* Single Wire Protocol Master Interface (SWPMI) */
19665/* */
19666/******************************************************************************/
19667
19668/******************* Bit definition for SWPMI_CR register ********************/
19669#define SWPMI_CR_RXDMA_Pos (0U)
19670#define SWPMI_CR_RXDMA_Msk (0x1UL << SWPMI_CR_RXDMA_Pos)
19671#define SWPMI_CR_RXDMA SWPMI_CR_RXDMA_Msk
19672#define SWPMI_CR_TXDMA_Pos (1U)
19673#define SWPMI_CR_TXDMA_Msk (0x1UL << SWPMI_CR_TXDMA_Pos)
19674#define SWPMI_CR_TXDMA SWPMI_CR_TXDMA_Msk
19675#define SWPMI_CR_RXMODE_Pos (2U)
19676#define SWPMI_CR_RXMODE_Msk (0x1UL << SWPMI_CR_RXMODE_Pos)
19677#define SWPMI_CR_RXMODE SWPMI_CR_RXMODE_Msk
19678#define SWPMI_CR_TXMODE_Pos (3U)
19679#define SWPMI_CR_TXMODE_Msk (0x1UL << SWPMI_CR_TXMODE_Pos)
19680#define SWPMI_CR_TXMODE SWPMI_CR_TXMODE_Msk
19681#define SWPMI_CR_LPBK_Pos (4U)
19682#define SWPMI_CR_LPBK_Msk (0x1UL << SWPMI_CR_LPBK_Pos)
19683#define SWPMI_CR_LPBK SWPMI_CR_LPBK_Msk
19684#define SWPMI_CR_SWPACT_Pos (5U)
19685#define SWPMI_CR_SWPACT_Msk (0x1UL << SWPMI_CR_SWPACT_Pos)
19686#define SWPMI_CR_SWPACT SWPMI_CR_SWPACT_Msk
19687#define SWPMI_CR_DEACT_Pos (10U)
19688#define SWPMI_CR_DEACT_Msk (0x1UL << SWPMI_CR_DEACT_Pos)
19689#define SWPMI_CR_DEACT SWPMI_CR_DEACT_Msk
19690#define SWPMI_CR_SWPEN_Pos (11U)
19691#define SWPMI_CR_SWPEN_Msk (0x1UL << SWPMI_CR_SWPEN_Pos)
19692#define SWPMI_CR_SWPEN SWPMI_CR_SWPEN_Msk
19694/******************* Bit definition for SWPMI_BRR register ********************/
19695#define SWPMI_BRR_BR_Pos (0U)
19696#define SWPMI_BRR_BR_Msk (0xFFUL << SWPMI_BRR_BR_Pos)
19697#define SWPMI_BRR_BR SWPMI_BRR_BR_Msk
19699/******************* Bit definition for SWPMI_ISR register ********************/
19700#define SWPMI_ISR_RXBFF_Pos (0U)
19701#define SWPMI_ISR_RXBFF_Msk (0x1UL << SWPMI_ISR_RXBFF_Pos)
19702#define SWPMI_ISR_RXBFF SWPMI_ISR_RXBFF_Msk
19703#define SWPMI_ISR_TXBEF_Pos (1U)
19704#define SWPMI_ISR_TXBEF_Msk (0x1UL << SWPMI_ISR_TXBEF_Pos)
19705#define SWPMI_ISR_TXBEF SWPMI_ISR_TXBEF_Msk
19706#define SWPMI_ISR_RXBERF_Pos (2U)
19707#define SWPMI_ISR_RXBERF_Msk (0x1UL << SWPMI_ISR_RXBERF_Pos)
19708#define SWPMI_ISR_RXBERF SWPMI_ISR_RXBERF_Msk
19709#define SWPMI_ISR_RXOVRF_Pos (3U)
19710#define SWPMI_ISR_RXOVRF_Msk (0x1UL << SWPMI_ISR_RXOVRF_Pos)
19711#define SWPMI_ISR_RXOVRF SWPMI_ISR_RXOVRF_Msk
19712#define SWPMI_ISR_TXUNRF_Pos (4U)
19713#define SWPMI_ISR_TXUNRF_Msk (0x1UL << SWPMI_ISR_TXUNRF_Pos)
19714#define SWPMI_ISR_TXUNRF SWPMI_ISR_TXUNRF_Msk
19715#define SWPMI_ISR_RXNE_Pos (5U)
19716#define SWPMI_ISR_RXNE_Msk (0x1UL << SWPMI_ISR_RXNE_Pos)
19717#define SWPMI_ISR_RXNE SWPMI_ISR_RXNE_Msk
19718#define SWPMI_ISR_TXE_Pos (6U)
19719#define SWPMI_ISR_TXE_Msk (0x1UL << SWPMI_ISR_TXE_Pos)
19720#define SWPMI_ISR_TXE SWPMI_ISR_TXE_Msk
19721#define SWPMI_ISR_TCF_Pos (7U)
19722#define SWPMI_ISR_TCF_Msk (0x1UL << SWPMI_ISR_TCF_Pos)
19723#define SWPMI_ISR_TCF SWPMI_ISR_TCF_Msk
19724#define SWPMI_ISR_SRF_Pos (8U)
19725#define SWPMI_ISR_SRF_Msk (0x1UL << SWPMI_ISR_SRF_Pos)
19726#define SWPMI_ISR_SRF SWPMI_ISR_SRF_Msk
19727#define SWPMI_ISR_SUSP_Pos (9U)
19728#define SWPMI_ISR_SUSP_Msk (0x1UL << SWPMI_ISR_SUSP_Pos)
19729#define SWPMI_ISR_SUSP SWPMI_ISR_SUSP_Msk
19730#define SWPMI_ISR_DEACTF_Pos (10U)
19731#define SWPMI_ISR_DEACTF_Msk (0x1UL << SWPMI_ISR_DEACTF_Pos)
19732#define SWPMI_ISR_DEACTF SWPMI_ISR_DEACTF_Msk
19733#define SWPMI_ISR_RDYF_Pos (11U)
19734#define SWPMI_ISR_RDYF_Msk (0x1UL << SWPMI_ISR_RDYF_Pos)
19735#define SWPMI_ISR_RDYF SWPMI_ISR_RDYF_Msk
19737/******************* Bit definition for SWPMI_ICR register ********************/
19738#define SWPMI_ICR_CRXBFF_Pos (0U)
19739#define SWPMI_ICR_CRXBFF_Msk (0x1UL << SWPMI_ICR_CRXBFF_Pos)
19740#define SWPMI_ICR_CRXBFF SWPMI_ICR_CRXBFF_Msk
19741#define SWPMI_ICR_CTXBEF_Pos (1U)
19742#define SWPMI_ICR_CTXBEF_Msk (0x1UL << SWPMI_ICR_CTXBEF_Pos)
19743#define SWPMI_ICR_CTXBEF SWPMI_ICR_CTXBEF_Msk
19744#define SWPMI_ICR_CRXBERF_Pos (2U)
19745#define SWPMI_ICR_CRXBERF_Msk (0x1UL << SWPMI_ICR_CRXBERF_Pos)
19746#define SWPMI_ICR_CRXBERF SWPMI_ICR_CRXBERF_Msk
19747#define SWPMI_ICR_CRXOVRF_Pos (3U)
19748#define SWPMI_ICR_CRXOVRF_Msk (0x1UL << SWPMI_ICR_CRXOVRF_Pos)
19749#define SWPMI_ICR_CRXOVRF SWPMI_ICR_CRXOVRF_Msk
19750#define SWPMI_ICR_CTXUNRF_Pos (4U)
19751#define SWPMI_ICR_CTXUNRF_Msk (0x1UL << SWPMI_ICR_CTXUNRF_Pos)
19752#define SWPMI_ICR_CTXUNRF SWPMI_ICR_CTXUNRF_Msk
19753#define SWPMI_ICR_CTCF_Pos (7U)
19754#define SWPMI_ICR_CTCF_Msk (0x1UL << SWPMI_ICR_CTCF_Pos)
19755#define SWPMI_ICR_CTCF SWPMI_ICR_CTCF_Msk
19756#define SWPMI_ICR_CSRF_Pos (8U)
19757#define SWPMI_ICR_CSRF_Msk (0x1UL << SWPMI_ICR_CSRF_Pos)
19758#define SWPMI_ICR_CSRF SWPMI_ICR_CSRF_Msk
19759#define SWPMI_ICR_CRDYF_Pos (11U)
19760#define SWPMI_ICR_CRDYF_Msk (0x1UL << SWPMI_ICR_CRDYF_Pos)
19761#define SWPMI_ICR_CRDYF SWPMI_ICR_CRDYF_Msk
19763/******************* Bit definition for SWPMI_IER register ********************/
19764#define SWPMI_IER_RXBFIE_Pos (0U)
19765#define SWPMI_IER_RXBFIE_Msk (0x1UL << SWPMI_IER_RXBFIE_Pos)
19766#define SWPMI_IER_RXBFIE SWPMI_IER_RXBFIE_Msk
19767#define SWPMI_IER_TXBEIE_Pos (1U)
19768#define SWPMI_IER_TXBEIE_Msk (0x1UL << SWPMI_IER_TXBEIE_Pos)
19769#define SWPMI_IER_TXBEIE SWPMI_IER_TXBEIE_Msk
19770#define SWPMI_IER_RXBERIE_Pos (2U)
19771#define SWPMI_IER_RXBERIE_Msk (0x1UL << SWPMI_IER_RXBERIE_Pos)
19772#define SWPMI_IER_RXBERIE SWPMI_IER_RXBERIE_Msk
19773#define SWPMI_IER_RXOVRIE_Pos (3U)
19774#define SWPMI_IER_RXOVRIE_Msk (0x1UL << SWPMI_IER_RXOVRIE_Pos)
19775#define SWPMI_IER_RXOVRIE SWPMI_IER_RXOVRIE_Msk
19776#define SWPMI_IER_TXUNRIE_Pos (4U)
19777#define SWPMI_IER_TXUNRIE_Msk (0x1UL << SWPMI_IER_TXUNRIE_Pos)
19778#define SWPMI_IER_TXUNRIE SWPMI_IER_TXUNRIE_Msk
19779#define SWPMI_IER_RIE_Pos (5U)
19780#define SWPMI_IER_RIE_Msk (0x1UL << SWPMI_IER_RIE_Pos)
19781#define SWPMI_IER_RIE SWPMI_IER_RIE_Msk
19782#define SWPMI_IER_TIE_Pos (6U)
19783#define SWPMI_IER_TIE_Msk (0x1UL << SWPMI_IER_TIE_Pos)
19784#define SWPMI_IER_TIE SWPMI_IER_TIE_Msk
19785#define SWPMI_IER_TCIE_Pos (7U)
19786#define SWPMI_IER_TCIE_Msk (0x1UL << SWPMI_IER_TCIE_Pos)
19787#define SWPMI_IER_TCIE SWPMI_IER_TCIE_Msk
19788#define SWPMI_IER_SRIE_Pos (8U)
19789#define SWPMI_IER_SRIE_Msk (0x1UL << SWPMI_IER_SRIE_Pos)
19790#define SWPMI_IER_SRIE SWPMI_IER_SRIE_Msk
19791#define SWPMI_IER_RDYIE_Pos (11U)
19792#define SWPMI_IER_RDYIE_Msk (0x1UL << SWPMI_IER_RDYIE_Pos)
19793#define SWPMI_IER_RDYIE SWPMI_IER_RDYIE_Msk
19795/******************* Bit definition for SWPMI_RFL register ********************/
19796#define SWPMI_RFL_RFL_Pos (0U)
19797#define SWPMI_RFL_RFL_Msk (0x1FUL << SWPMI_RFL_RFL_Pos)
19798#define SWPMI_RFL_RFL SWPMI_RFL_RFL_Msk
19799#define SWPMI_RFL_RFL_0_1 (0x00000003U)
19801/******************* Bit definition for SWPMI_TDR register ********************/
19802#define SWPMI_TDR_TD_Pos (0U)
19803#define SWPMI_TDR_TD_Msk (0xFFFFFFFFUL << SWPMI_TDR_TD_Pos)
19804#define SWPMI_TDR_TD SWPMI_TDR_TD_Msk
19806/******************* Bit definition for SWPMI_RDR register ********************/
19807#define SWPMI_RDR_RD_Pos (0U)
19808#define SWPMI_RDR_RD_Msk (0xFFFFFFFFUL << SWPMI_RDR_RD_Pos)
19809#define SWPMI_RDR_RD SWPMI_RDR_RD_Msk
19812/******************* Bit definition for SWPMI_OR register ********************/
19813#define SWPMI_OR_TBYP_Pos (0U)
19814#define SWPMI_OR_TBYP_Msk (0x1UL << SWPMI_OR_TBYP_Pos)
19815#define SWPMI_OR_TBYP SWPMI_OR_TBYP_Msk
19816#define SWPMI_OR_CLASS_Pos (1U)
19817#define SWPMI_OR_CLASS_Msk (0x1UL << SWPMI_OR_CLASS_Pos)
19818#define SWPMI_OR_CLASS SWPMI_OR_CLASS_Msk
19820/******************************************************************************/
19821/* */
19822/* Window WATCHDOG */
19823/* */
19824/******************************************************************************/
19825/******************* Bit definition for WWDG_CR register ********************/
19826#define WWDG_CR_T_Pos (0U)
19827#define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos)
19828#define WWDG_CR_T WWDG_CR_T_Msk
19829#define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos)
19830#define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos)
19831#define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos)
19832#define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos)
19833#define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos)
19834#define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos)
19835#define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos)
19837#define WWDG_CR_WDGA_Pos (7U)
19838#define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos)
19839#define WWDG_CR_WDGA WWDG_CR_WDGA_Msk
19841/******************* Bit definition for WWDG_CFR register *******************/
19842#define WWDG_CFR_W_Pos (0U)
19843#define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos)
19844#define WWDG_CFR_W WWDG_CFR_W_Msk
19845#define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos)
19846#define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos)
19847#define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos)
19848#define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos)
19849#define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos)
19850#define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos)
19851#define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos)
19853#define WWDG_CFR_EWI_Pos (9U)
19854#define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos)
19855#define WWDG_CFR_EWI WWDG_CFR_EWI_Msk
19857#define WWDG_CFR_WDGTB_Pos (11U)
19858#define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos)
19859#define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk
19860#define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos)
19861#define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos)
19862#define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos)
19864/******************* Bit definition for WWDG_SR register ********************/
19865#define WWDG_SR_EWIF_Pos (0U)
19866#define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos)
19867#define WWDG_SR_EWIF WWDG_SR_EWIF_Msk
19870/******************************************************************************/
19871/* */
19872/* DBG */
19873/* */
19874/******************************************************************************/
19875/********************************* DEVICE ID ********************************/
19876#define STM32H7_DEV_ID 0x480UL
19877
19878/******************** Bit definition for DBGMCU_IDCODE register *************/
19879#define DBGMCU_IDCODE_DEV_ID_Pos (0U)
19880#define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)
19881#define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
19882#define DBGMCU_IDCODE_REV_ID_Pos (16U)
19883#define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)
19884#define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
19885
19886/******************** Bit definition for DBGMCU_CR register *****************/
19887#define DBGMCU_CR_DBG_SLEEPCD_Pos (0U)
19888#define DBGMCU_CR_DBG_SLEEPCD_Msk (0x1UL << DBGMCU_CR_DBG_SLEEPCD_Pos)
19889#define DBGMCU_CR_DBG_SLEEPCD DBGMCU_CR_DBG_SLEEPCD_Msk
19890#define DBGMCU_CR_DBG_STOPCD_Pos (1U)
19891#define DBGMCU_CR_DBG_STOPCD_Msk (0x1UL << DBGMCU_CR_DBG_STOPCD_Pos)
19892#define DBGMCU_CR_DBG_STOPCD DBGMCU_CR_DBG_STOPCD_Msk
19893#define DBGMCU_CR_DBG_STANDBYCD_Pos (2U)
19894#define DBGMCU_CR_DBG_STANDBYCD_Msk (0x1UL << DBGMCU_CR_DBG_STANDBYCD_Pos)
19895#define DBGMCU_CR_DBG_STANDBYCD DBGMCU_CR_DBG_STANDBYCD_Msk
19896
19897/* Legacy defines */
19898#define DBGMCU_CR_DBG_SLEEPD1_Pos DBGMCU_CR_DBG_SLEEPCD_Pos
19899#define DBGMCU_CR_DBG_SLEEPD1_Msk DBGMCU_CR_DBG_SLEEPCD_Msk
19900#define DBGMCU_CR_DBG_SLEEPD1 DBGMCU_CR_DBG_SLEEPCD
19901#define DBGMCU_CR_DBG_STOPD1_Pos DBGMCU_CR_DBG_STOPCD_Pos
19902#define DBGMCU_CR_DBG_STOPD1_Msk DBGMCU_CR_DBG_STOPCD_Msk
19903#define DBGMCU_CR_DBG_STOPD1 DBGMCU_CR_DBG_STOPCD
19904#define DBGMCU_CR_DBG_STANDBYD1_Pos DBGMCU_CR_DBG_STANDBYCD_Pos
19905#define DBGMCU_CR_DBG_STANDBYD1_Msk DBGMCU_CR_DBG_STANDBYCD_Msk
19906#define DBGMCU_CR_DBG_STANDBYD1 DBGMCU_CR_DBG_STANDBYCD
19907#define DBGMCU_CR_DBG_STOPSRD_Pos (7U)
19908#define DBGMCU_CR_DBG_STOPSRD_Msk (0x1UL << DBGMCU_CR_DBG_STOPSRD_Pos)
19909#define DBGMCU_CR_DBG_STOPSRD DBGMCU_CR_DBG_STOPSRD_Msk
19910#define DBGMCU_CR_DBG_STANDBYSRD_Pos (8U)
19911#define DBGMCU_CR_DBG_STANDBYSRD_Msk (0x1UL << DBGMCU_CR_DBG_STANDBYSRD_Pos)
19912#define DBGMCU_CR_DBG_STANDBYSRD DBGMCU_CR_DBG_STANDBYSRD_Msk
19913
19914/* Legacy defines */
19915#define DBGMCU_CR_DBG_STOPD3_Pos DBGMCU_CR_DBG_STOPSRD_Pos
19916#define DBGMCU_CR_DBG_STOPD3_Msk DBGMCU_CR_DBG_STOPSRD_Msk
19917#define DBGMCU_CR_DBG_STOPD3 DBGMCU_CR_DBG_STOPSRD
19918#define DBGMCU_CR_DBG_STANDBYD3_Pos DBGMCU_CR_DBG_STANDBYSRD_Pos
19919#define DBGMCU_CR_DBG_STANDBYD3_Msk DBGMCU_CR_DBG_STANDBYSRD_Msk
19920#define DBGMCU_CR_DBG_STANDBYD3 DBGMCU_CR_DBG_STANDBYSRD
19921
19922#define DBGMCU_CR_DBG_TRACECKEN_Pos (20U)
19923#define DBGMCU_CR_DBG_TRACECKEN_Msk (0x1UL << DBGMCU_CR_DBG_TRACECKEN_Pos)
19924#define DBGMCU_CR_DBG_TRACECKEN DBGMCU_CR_DBG_TRACECKEN_Msk
19925#define DBGMCU_CR_DBG_CKCDEN_Pos (21U)
19926#define DBGMCU_CR_DBG_CKCDEN_Msk (0x1UL << DBGMCU_CR_DBG_CKCDEN_Pos)
19927#define DBGMCU_CR_DBG_CKCDEN DBGMCU_CR_DBG_CKCDEN_Msk
19928#define DBGMCU_CR_DBG_CKSRDEN_Pos (22U)
19929#define DBGMCU_CR_DBG_CKSRDEN_Msk (0x1UL << DBGMCU_CR_DBG_CKSRDEN_Pos)
19930#define DBGMCU_CR_DBG_CKSRDEN DBGMCU_CR_DBG_CKSRDEN_Msk
19931
19932/* Legacy defines */
19933#define DBGMCU_CR_DBG_CKD1EN_Pos DBGMCU_CR_DBG_CKCDEN_Pos
19934#define DBGMCU_CR_DBG_CKD1EN_Msk DBGMCU_CR_DBG_CKCDEN_Msk
19935#define DBGMCU_CR_DBG_CKD1EN DBGMCU_CR_DBG_CKCDEN
19936#define DBGMCU_CR_DBG_CKD3EN_Pos DBGMCU_CR_DBG_CKSRDEN_Pos
19937#define DBGMCU_CR_DBG_CKD3EN_Msk DBGMCU_CR_DBG_CKSRDEN_Msk
19938#define DBGMCU_CR_DBG_CKD3EN DBGMCU_CR_DBG_CKSRDEN
19939
19940#define DBGMCU_CR_DBG_TRGOEN_Pos (28U)
19941#define DBGMCU_CR_DBG_TRGOEN_Msk (0x1UL << DBGMCU_CR_DBG_TRGOEN_Pos)
19942#define DBGMCU_CR_DBG_TRGOEN DBGMCU_CR_DBG_TRGOEN_Msk
19943
19944/******************** Bit definition for APB3FZ1 register ************/
19945#define DBGMCU_APB3FZ1_DBG_WWDG1_Pos (6U)
19946#define DBGMCU_APB3FZ1_DBG_WWDG1_Msk (0x1UL << DBGMCU_APB3FZ1_DBG_WWDG1_Pos)
19947#define DBGMCU_APB3FZ1_DBG_WWDG1 DBGMCU_APB3FZ1_DBG_WWDG1_Msk
19948/******************** Bit definition for APB1LFZ1 register ************/
19949#define DBGMCU_APB1LFZ1_DBG_TIM2_Pos (0U)
19950#define DBGMCU_APB1LFZ1_DBG_TIM2_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM2_Pos)
19951#define DBGMCU_APB1LFZ1_DBG_TIM2 DBGMCU_APB1LFZ1_DBG_TIM2_Msk
19952#define DBGMCU_APB1LFZ1_DBG_TIM3_Pos (1U)
19953#define DBGMCU_APB1LFZ1_DBG_TIM3_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM3_Pos)
19954#define DBGMCU_APB1LFZ1_DBG_TIM3 DBGMCU_APB1LFZ1_DBG_TIM3_Msk
19955#define DBGMCU_APB1LFZ1_DBG_TIM4_Pos (2U)
19956#define DBGMCU_APB1LFZ1_DBG_TIM4_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM4_Pos)
19957#define DBGMCU_APB1LFZ1_DBG_TIM4 DBGMCU_APB1LFZ1_DBG_TIM4_Msk
19958#define DBGMCU_APB1LFZ1_DBG_TIM5_Pos (3U)
19959#define DBGMCU_APB1LFZ1_DBG_TIM5_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM5_Pos)
19960#define DBGMCU_APB1LFZ1_DBG_TIM5 DBGMCU_APB1LFZ1_DBG_TIM5_Msk
19961#define DBGMCU_APB1LFZ1_DBG_TIM6_Pos (4U)
19962#define DBGMCU_APB1LFZ1_DBG_TIM6_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM6_Pos)
19963#define DBGMCU_APB1LFZ1_DBG_TIM6 DBGMCU_APB1LFZ1_DBG_TIM6_Msk
19964#define DBGMCU_APB1LFZ1_DBG_TIM7_Pos (5U)
19965#define DBGMCU_APB1LFZ1_DBG_TIM7_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM7_Pos)
19966#define DBGMCU_APB1LFZ1_DBG_TIM7 DBGMCU_APB1LFZ1_DBG_TIM7_Msk
19967#define DBGMCU_APB1LFZ1_DBG_TIM12_Pos (6U)
19968#define DBGMCU_APB1LFZ1_DBG_TIM12_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM12_Pos)
19969#define DBGMCU_APB1LFZ1_DBG_TIM12 DBGMCU_APB1LFZ1_DBG_TIM12_Msk
19970#define DBGMCU_APB1LFZ1_DBG_TIM13_Pos (7U)
19971#define DBGMCU_APB1LFZ1_DBG_TIM13_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM13_Pos)
19972#define DBGMCU_APB1LFZ1_DBG_TIM13 DBGMCU_APB1LFZ1_DBG_TIM13_Msk
19973#define DBGMCU_APB1LFZ1_DBG_TIM14_Pos (8U)
19974#define DBGMCU_APB1LFZ1_DBG_TIM14_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM14_Pos)
19975#define DBGMCU_APB1LFZ1_DBG_TIM14 DBGMCU_APB1LFZ1_DBG_TIM14_Msk
19976#define DBGMCU_APB1LFZ1_DBG_LPTIM1_Pos (9U)
19977#define DBGMCU_APB1LFZ1_DBG_LPTIM1_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_LPTIM1_Pos)
19978#define DBGMCU_APB1LFZ1_DBG_LPTIM1 DBGMCU_APB1LFZ1_DBG_LPTIM1_Msk
19979#define DBGMCU_APB1LFZ1_DBG_I2C1_Pos (21U)
19980#define DBGMCU_APB1LFZ1_DBG_I2C1_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C1_Pos)
19981#define DBGMCU_APB1LFZ1_DBG_I2C1 DBGMCU_APB1LFZ1_DBG_I2C1_Msk
19982#define DBGMCU_APB1LFZ1_DBG_I2C2_Pos (22U)
19983#define DBGMCU_APB1LFZ1_DBG_I2C2_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C2_Pos)
19984#define DBGMCU_APB1LFZ1_DBG_I2C2 DBGMCU_APB1LFZ1_DBG_I2C2_Msk
19985#define DBGMCU_APB1LFZ1_DBG_I2C3_Pos (23U)
19986#define DBGMCU_APB1LFZ1_DBG_I2C3_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C3_Pos)
19987#define DBGMCU_APB1LFZ1_DBG_I2C3 DBGMCU_APB1LFZ1_DBG_I2C3_Msk
19988
19989/******************** Bit definition for APB2FZ1 register ************/
19990#define DBGMCU_APB2FZ1_DBG_TIM1_Pos (0U)
19991#define DBGMCU_APB2FZ1_DBG_TIM1_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM1_Pos)
19992#define DBGMCU_APB2FZ1_DBG_TIM1 DBGMCU_APB2FZ1_DBG_TIM1_Msk
19993#define DBGMCU_APB2FZ1_DBG_TIM8_Pos (1U)
19994#define DBGMCU_APB2FZ1_DBG_TIM8_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM8_Pos)
19995#define DBGMCU_APB2FZ1_DBG_TIM8 DBGMCU_APB2FZ1_DBG_TIM8_Msk
19996#define DBGMCU_APB2FZ1_DBG_TIM15_Pos (16U)
19997#define DBGMCU_APB2FZ1_DBG_TIM15_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM15_Pos)
19998#define DBGMCU_APB2FZ1_DBG_TIM15 DBGMCU_APB2FZ1_DBG_TIM15_Msk
19999#define DBGMCU_APB2FZ1_DBG_TIM16_Pos (17U)
20000#define DBGMCU_APB2FZ1_DBG_TIM16_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM16_Pos)
20001#define DBGMCU_APB2FZ1_DBG_TIM16 DBGMCU_APB2FZ1_DBG_TIM16_Msk
20002#define DBGMCU_APB2FZ1_DBG_TIM17_Pos (18U)
20003#define DBGMCU_APB2FZ1_DBG_TIM17_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM17_Pos)
20004#define DBGMCU_APB2FZ1_DBG_TIM17 DBGMCU_APB2FZ1_DBG_TIM17_Msk
20005/******************** Bit definition for APB4FZ1 register ************/
20006#define DBGMCU_APB4FZ1_DBG_I2C4_Pos (7U)
20007#define DBGMCU_APB4FZ1_DBG_I2C4_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_I2C4_Pos)
20008#define DBGMCU_APB4FZ1_DBG_I2C4 DBGMCU_APB4FZ1_DBG_I2C4_Msk
20009#define DBGMCU_APB4FZ1_DBG_LPTIM2_Pos (9U)
20010#define DBGMCU_APB4FZ1_DBG_LPTIM2_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM2_Pos)
20011#define DBGMCU_APB4FZ1_DBG_LPTIM2 DBGMCU_APB4FZ1_DBG_LPTIM2_Msk
20012#define DBGMCU_APB4FZ1_DBG_LPTIM3_Pos (10U)
20013#define DBGMCU_APB4FZ1_DBG_LPTIM3_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM3_Pos)
20014#define DBGMCU_APB4FZ1_DBG_LPTIM3 DBGMCU_APB4FZ1_DBG_LPTIM3_Msk
20015#define DBGMCU_APB4FZ1_DBG_RTC_Pos (16U)
20016#define DBGMCU_APB4FZ1_DBG_RTC_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_RTC_Pos)
20017#define DBGMCU_APB4FZ1_DBG_RTC DBGMCU_APB4FZ1_DBG_RTC_Msk
20018#define DBGMCU_APB4FZ1_DBG_IWDG1_Pos (18U)
20019#define DBGMCU_APB4FZ1_DBG_IWDG1_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_IWDG1_Pos)
20020#define DBGMCU_APB4FZ1_DBG_IWDG1 DBGMCU_APB4FZ1_DBG_IWDG1_Msk
20021/******************************************************************************/
20022/* */
20023/* RAM ECC monitoring */
20024/* */
20025/******************************************************************************/
20026/****************** Bit definition for RAMECC_IER register ******************/
20027#define RAMECC_IER_GECCDEBWIE_Pos (3U)
20028#define RAMECC_IER_GECCDEBWIE_Msk (0x1UL << RAMECC_IER_GECCDEBWIE_Pos)
20029#define RAMECC_IER_GECCDEBWIE RAMECC_IER_GECCDEBWIE_Msk
20030#define RAMECC_IER_GECCDEIE_Pos (2U)
20031#define RAMECC_IER_GECCDEIE_Msk (0x1UL << RAMECC_IER_GECCDEIE_Pos)
20032#define RAMECC_IER_GECCDEIE RAMECC_IER_GECCDEIE_Msk
20033#define RAMECC_IER_GECCSEIE_Pos (1U)
20034#define RAMECC_IER_GECCSEIE_Msk (0x1UL << RAMECC_IER_GECCSEIE_Pos)
20035#define RAMECC_IER_GECCSEIE RAMECC_IER_GECCSEIE_Msk
20036#define RAMECC_IER_GIE_Pos (0U)
20037#define RAMECC_IER_GIE_Msk (0x1UL << RAMECC_IER_GIE_Pos)
20038#define RAMECC_IER_GIE RAMECC_IER_GIE_Msk
20040/******************* Bit definition for RAMECC_CR register ******************/
20041#define RAMECC_CR_ECCELEN_Pos (5U)
20042#define RAMECC_CR_ECCELEN_Msk (0x1UL << RAMECC_CR_ECCELEN_Pos)
20043#define RAMECC_CR_ECCELEN RAMECC_CR_ECCELEN_Msk
20044#define RAMECC_CR_ECCDEBWIE_Pos (4U)
20045#define RAMECC_CR_ECCDEBWIE_Msk (0x1UL << RAMECC_CR_ECCDEBWIE_Pos)
20046#define RAMECC_CR_ECCDEBWIE RAMECC_CR_ECCDEBWIE_Msk
20047#define RAMECC_CR_ECCDEIE_Pos (3U)
20048#define RAMECC_CR_ECCDEIE_Msk (0x1UL << RAMECC_CR_ECCDEIE_Pos)
20049#define RAMECC_CR_ECCDEIE RAMECC_CR_ECCDEIE_Msk
20050#define RAMECC_CR_ECCSEIE_Pos (2U)
20051#define RAMECC_CR_ECCSEIE_Msk (0x1UL << RAMECC_CR_ECCSEIE_Pos)
20052#define RAMECC_CR_ECCSEIE RAMECC_CR_ECCSEIE_Msk
20054/******************* Bit definition for RAMECC_SR register ******************/
20055#define RAMECC_SR_DEBWDF_Pos (2U)
20056#define RAMECC_SR_DEBWDF_Msk (0x1UL << RAMECC_SR_DEBWDF_Pos)
20057#define RAMECC_SR_DEBWDF RAMECC_SR_DEBWDF_Msk
20058#define RAMECC_SR_DEDF_Pos (1U)
20059#define RAMECC_SR_DEDF_Msk (0x1UL << RAMECC_SR_DEDF_Pos)
20060#define RAMECC_SR_DEDF RAMECC_SR_DEDF_Msk
20061#define RAMECC_SR_SEDCF_Pos (0U)
20062#define RAMECC_SR_SEDCF_Msk (0x1UL << RAMECC_SR_SEDCF_Pos)
20063#define RAMECC_SR_SEDCF RAMECC_SR_SEDCF_Msk
20065/****************** Bit definition for RAMECC_FAR register ******************/
20066#define RAMECC_FAR_FADD_Pos (0U)
20067#define RAMECC_FAR_FADD_Msk (0xFFFFFFFFUL << RAMECC_FAR_FADD_Pos)
20068#define RAMECC_FAR_FADD RAMECC_FAR_FADD_Msk
20070/****************** Bit definition for RAMECC_FDRL register *****************/
20071#define RAMECC_FAR_FDATAL_Pos (0U)
20072#define RAMECC_FAR_FDATAL_Msk (0xFFFFFFFFUL << RAMECC_FAR_FDATAL_Pos)
20073#define RAMECC_FAR_FDATAL RAMECC_FAR_FDATAL_Msk
20075/****************** Bit definition for RAMECC_FDRH register *****************/
20076#define RAMECC_FAR_FDATAH_Pos (0U)
20077#define RAMECC_FAR_FDATAH_Msk (0xFFFFFFFFUL << RAMECC_FAR_FDATAH_Pos)
20078#define RAMECC_FAR_FDATAH RAMECC_FAR_FDATAH_Msk /* Failing data high (64-bit memory) */
20079
20080/***************** Bit definition for RAMECC_FECR register ******************/
20081#define RAMECC_FECR_FEC_Pos (0U)
20082#define RAMECC_FECR_FEC_Msk (0xFFFFFFFFUL << RAMECC_FECR_FEC_Pos)
20083#define RAMECC_FECR_FEC RAMECC_FECR_FEC_Msk
20085/******************************************************************************/
20086/* */
20087/* MDIOS */
20088/* */
20089/******************************************************************************/
20090/******************** Bit definition for MDIOS_CR register *******************/
20091#define MDIOS_CR_EN_Pos (0U)
20092#define MDIOS_CR_EN_Msk (0x1UL << MDIOS_CR_EN_Pos)
20093#define MDIOS_CR_EN MDIOS_CR_EN_Msk
20094#define MDIOS_CR_WRIE_Pos (1U)
20095#define MDIOS_CR_WRIE_Msk (0x1UL << MDIOS_CR_WRIE_Pos)
20096#define MDIOS_CR_WRIE MDIOS_CR_WRIE_Msk
20097#define MDIOS_CR_RDIE_Pos (2U)
20098#define MDIOS_CR_RDIE_Msk (0x1UL << MDIOS_CR_RDIE_Pos)
20099#define MDIOS_CR_RDIE MDIOS_CR_RDIE_Msk
20100#define MDIOS_CR_EIE_Pos (3U)
20101#define MDIOS_CR_EIE_Msk (0x1UL << MDIOS_CR_EIE_Pos)
20102#define MDIOS_CR_EIE MDIOS_CR_EIE_Msk
20103#define MDIOS_CR_DPC_Pos (7U)
20104#define MDIOS_CR_DPC_Msk (0x1UL << MDIOS_CR_DPC_Pos)
20105#define MDIOS_CR_DPC MDIOS_CR_DPC_Msk
20106#define MDIOS_CR_PORT_ADDRESS_Pos (8U)
20107#define MDIOS_CR_PORT_ADDRESS_Msk (0x1FUL << MDIOS_CR_PORT_ADDRESS_Pos)
20108#define MDIOS_CR_PORT_ADDRESS MDIOS_CR_PORT_ADDRESS_Msk
20109#define MDIOS_CR_PORT_ADDRESS_0 (0x01UL << MDIOS_CR_PORT_ADDRESS_Pos)
20110#define MDIOS_CR_PORT_ADDRESS_1 (0x02UL << MDIOS_CR_PORT_ADDRESS_Pos)
20111#define MDIOS_CR_PORT_ADDRESS_2 (0x04UL << MDIOS_CR_PORT_ADDRESS_Pos)
20112#define MDIOS_CR_PORT_ADDRESS_3 (0x08UL << MDIOS_CR_PORT_ADDRESS_Pos)
20113#define MDIOS_CR_PORT_ADDRESS_4 (0x10UL << MDIOS_CR_PORT_ADDRESS_Pos)
20115/******************** Bit definition for MDIOS_SR register *******************/
20116#define MDIOS_SR_PERF_Pos (0U)
20117#define MDIOS_SR_PERF_Msk (0x1UL << MDIOS_SR_PERF_Pos)
20118#define MDIOS_SR_PERF MDIOS_SR_PERF_Msk
20119#define MDIOS_SR_SERF_Pos (1U)
20120#define MDIOS_SR_SERF_Msk (0x1UL << MDIOS_SR_SERF_Pos)
20121#define MDIOS_SR_SERF MDIOS_SR_SERF_Msk
20122#define MDIOS_SR_TERF_Pos (2U)
20123#define MDIOS_SR_TERF_Msk (0x1UL << MDIOS_SR_TERF_Pos)
20124#define MDIOS_SR_TERF MDIOS_SR_TERF_Msk
20126/******************** Bit definition for MDIOS_CLRFR register *******************/
20127#define MDIOS_SR_CPERF_Pos (0U)
20128#define MDIOS_SR_CPERF_Msk (0x1UL << MDIOS_SR_CPERF_Pos)
20129#define MDIOS_SR_CPERF MDIOS_SR_CPERF_Msk
20130#define MDIOS_SR_CSERF_Pos (1U)
20131#define MDIOS_SR_CSERF_Msk (0x1UL << MDIOS_SR_CSERF_Pos)
20132#define MDIOS_SR_CSERF MDIOS_SR_CSERF_Msk
20133#define MDIOS_SR_CTERF_Pos (2U)
20134#define MDIOS_SR_CTERF_Msk (0x1UL << MDIOS_SR_CTERF_Pos)
20135#define MDIOS_SR_CTERF MDIOS_SR_CTERF_Msk
20137/******************************************************************************/
20138/* */
20139/* USB_OTG */
20140/* */
20141/******************************************************************************/
20142/******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
20143#define USB_OTG_GOTGCTL_SRQSCS_Pos (0U)
20144#define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos)
20145#define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk
20146#define USB_OTG_GOTGCTL_SRQ_Pos (1U)
20147#define USB_OTG_GOTGCTL_SRQ_Msk (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos)
20148#define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk
20149#define USB_OTG_GOTGCTL_VBVALOEN_Pos (2U)
20150#define USB_OTG_GOTGCTL_VBVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOEN_Pos)
20151#define USB_OTG_GOTGCTL_VBVALOEN USB_OTG_GOTGCTL_VBVALOEN_Msk
20152#define USB_OTG_GOTGCTL_VBVALOVAL_Pos (3U)
20153#define USB_OTG_GOTGCTL_VBVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOVAL_Pos)
20154#define USB_OTG_GOTGCTL_VBVALOVAL USB_OTG_GOTGCTL_VBVALOVAL_Msk
20155#define USB_OTG_GOTGCTL_AVALOEN_Pos (4U)
20156#define USB_OTG_GOTGCTL_AVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOEN_Pos)
20157#define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk
20158#define USB_OTG_GOTGCTL_AVALOVAL_Pos (5U)
20159#define USB_OTG_GOTGCTL_AVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOVAL_Pos)
20160#define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk
20161#define USB_OTG_GOTGCTL_BVALOEN_Pos (6U)
20162#define USB_OTG_GOTGCTL_BVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOEN_Pos)
20163#define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk
20164#define USB_OTG_GOTGCTL_BVALOVAL_Pos (7U)
20165#define USB_OTG_GOTGCTL_BVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOVAL_Pos)
20166#define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk
20167#define USB_OTG_GOTGCTL_HNGSCS_Pos (8U)
20168#define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1UL << USB_OTG_GOTGCTL_HNGSCS_Pos)
20169#define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk
20170#define USB_OTG_GOTGCTL_HNPRQ_Pos (9U)
20171#define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1UL << USB_OTG_GOTGCTL_HNPRQ_Pos)
20172#define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk
20173#define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U)
20174#define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_HSHNPEN_Pos)
20175#define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk
20176#define USB_OTG_GOTGCTL_DHNPEN_Pos (11U)
20177#define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_DHNPEN_Pos)
20178#define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk
20179#define USB_OTG_GOTGCTL_EHEN_Pos (12U)
20180#define USB_OTG_GOTGCTL_EHEN_Msk (0x1UL << USB_OTG_GOTGCTL_EHEN_Pos)
20181#define USB_OTG_GOTGCTL_EHEN USB_OTG_GOTGCTL_EHEN_Msk
20182#define USB_OTG_GOTGCTL_CIDSTS_Pos (16U)
20183#define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1UL << USB_OTG_GOTGCTL_CIDSTS_Pos)
20184#define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk
20185#define USB_OTG_GOTGCTL_DBCT_Pos (17U)
20186#define USB_OTG_GOTGCTL_DBCT_Msk (0x1UL << USB_OTG_GOTGCTL_DBCT_Pos)
20187#define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk
20188#define USB_OTG_GOTGCTL_ASVLD_Pos (18U)
20189#define USB_OTG_GOTGCTL_ASVLD_Msk (0x1UL << USB_OTG_GOTGCTL_ASVLD_Pos)
20190#define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk
20191#define USB_OTG_GOTGCTL_BSESVLD_Pos (19U)
20192#define USB_OTG_GOTGCTL_BSESVLD_Msk (0x1UL << USB_OTG_GOTGCTL_BSESVLD_Pos)
20193#define USB_OTG_GOTGCTL_BSESVLD USB_OTG_GOTGCTL_BSESVLD_Msk
20194#define USB_OTG_GOTGCTL_OTGVER_Pos (20U)
20195#define USB_OTG_GOTGCTL_OTGVER_Msk (0x1UL << USB_OTG_GOTGCTL_OTGVER_Pos)
20196#define USB_OTG_GOTGCTL_OTGVER USB_OTG_GOTGCTL_OTGVER_Msk
20197#define USB_OTG_GOTGCTL_CURMOD_Pos (21U)
20198#define USB_OTG_GOTGCTL_CURMOD_Msk (0x1UL << USB_OTG_GOTGCTL_CURMOD_Pos)
20199#define USB_OTG_GOTGCTL_CURMOD USB_OTG_GOTGCTL_CURMOD_Msk
20201/******************** Bit definition forUSB_OTG_HCFG register ********************/
20202
20203#define USB_OTG_HCFG_FSLSPCS_Pos (0U)
20204#define USB_OTG_HCFG_FSLSPCS_Msk (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos)
20205#define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk
20206#define USB_OTG_HCFG_FSLSPCS_0 (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos)
20207#define USB_OTG_HCFG_FSLSPCS_1 (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos)
20208#define USB_OTG_HCFG_FSLSS_Pos (2U)
20209#define USB_OTG_HCFG_FSLSS_Msk (0x1UL << USB_OTG_HCFG_FSLSS_Pos)
20210#define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk
20212/******************** Bit definition forUSB_OTG_DCFG register ********************/
20213
20214#define USB_OTG_DCFG_DSPD_Pos (0U)
20215#define USB_OTG_DCFG_DSPD_Msk (0x3UL << USB_OTG_DCFG_DSPD_Pos)
20216#define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk
20217#define USB_OTG_DCFG_DSPD_0 (0x1UL << USB_OTG_DCFG_DSPD_Pos)
20218#define USB_OTG_DCFG_DSPD_1 (0x2UL << USB_OTG_DCFG_DSPD_Pos)
20219#define USB_OTG_DCFG_NZLSOHSK_Pos (2U)
20220#define USB_OTG_DCFG_NZLSOHSK_Msk (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos)
20221#define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk
20223#define USB_OTG_DCFG_DAD_Pos (4U)
20224#define USB_OTG_DCFG_DAD_Msk (0x7FUL << USB_OTG_DCFG_DAD_Pos)
20225#define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk
20226#define USB_OTG_DCFG_DAD_0 (0x01UL << USB_OTG_DCFG_DAD_Pos)
20227#define USB_OTG_DCFG_DAD_1 (0x02UL << USB_OTG_DCFG_DAD_Pos)
20228#define USB_OTG_DCFG_DAD_2 (0x04UL << USB_OTG_DCFG_DAD_Pos)
20229#define USB_OTG_DCFG_DAD_3 (0x08UL << USB_OTG_DCFG_DAD_Pos)
20230#define USB_OTG_DCFG_DAD_4 (0x10UL << USB_OTG_DCFG_DAD_Pos)
20231#define USB_OTG_DCFG_DAD_5 (0x20UL << USB_OTG_DCFG_DAD_Pos)
20232#define USB_OTG_DCFG_DAD_6 (0x40UL << USB_OTG_DCFG_DAD_Pos)
20234#define USB_OTG_DCFG_PFIVL_Pos (11U)
20235#define USB_OTG_DCFG_PFIVL_Msk (0x3UL << USB_OTG_DCFG_PFIVL_Pos)
20236#define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk
20237#define USB_OTG_DCFG_PFIVL_0 (0x1UL << USB_OTG_DCFG_PFIVL_Pos)
20238#define USB_OTG_DCFG_PFIVL_1 (0x2UL << USB_OTG_DCFG_PFIVL_Pos)
20240#define USB_OTG_DCFG_XCVRDLY_Pos (14U)
20241#define USB_OTG_DCFG_XCVRDLY_Msk (0x1UL << USB_OTG_DCFG_XCVRDLY_Pos)
20242#define USB_OTG_DCFG_XCVRDLY USB_OTG_DCFG_XCVRDLY_Msk
20244#define USB_OTG_DCFG_ERRATIM_Pos (15U)
20245#define USB_OTG_DCFG_ERRATIM_Msk (0x1UL << USB_OTG_DCFG_ERRATIM_Pos)
20246#define USB_OTG_DCFG_ERRATIM USB_OTG_DCFG_ERRATIM_Msk
20248#define USB_OTG_DCFG_PERSCHIVL_Pos (24U)
20249#define USB_OTG_DCFG_PERSCHIVL_Msk (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos)
20250#define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk
20251#define USB_OTG_DCFG_PERSCHIVL_0 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos)
20252#define USB_OTG_DCFG_PERSCHIVL_1 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos)
20254/******************** Bit definition forUSB_OTG_PCGCR register ********************/
20255#define USB_OTG_PCGCR_STPPCLK_Pos (0U)
20256#define USB_OTG_PCGCR_STPPCLK_Msk (0x1UL << USB_OTG_PCGCR_STPPCLK_Pos)
20257#define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk
20258#define USB_OTG_PCGCR_GATEHCLK_Pos (1U)
20259#define USB_OTG_PCGCR_GATEHCLK_Msk (0x1UL << USB_OTG_PCGCR_GATEHCLK_Pos)
20260#define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk
20261#define USB_OTG_PCGCR_PHYSUSP_Pos (4U)
20262#define USB_OTG_PCGCR_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCR_PHYSUSP_Pos)
20263#define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk
20265/******************** Bit definition forUSB_OTG_GOTGINT register ********************/
20266#define USB_OTG_GOTGINT_SEDET_Pos (2U)
20267#define USB_OTG_GOTGINT_SEDET_Msk (0x1UL << USB_OTG_GOTGINT_SEDET_Pos)
20268#define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk
20269#define USB_OTG_GOTGINT_SRSSCHG_Pos (8U)
20270#define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos)
20271#define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk
20272#define USB_OTG_GOTGINT_HNSSCHG_Pos (9U)
20273#define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos)
20274#define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk
20275#define USB_OTG_GOTGINT_HNGDET_Pos (17U)
20276#define USB_OTG_GOTGINT_HNGDET_Msk (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos)
20277#define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk
20278#define USB_OTG_GOTGINT_ADTOCHG_Pos (18U)
20279#define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos)
20280#define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk
20281#define USB_OTG_GOTGINT_DBCDNE_Pos (19U)
20282#define USB_OTG_GOTGINT_DBCDNE_Msk (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos)
20283#define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk
20285/******************** Bit definition forUSB_OTG_DCTL register ********************/
20286#define USB_OTG_DCTL_RWUSIG_Pos (0U)
20287#define USB_OTG_DCTL_RWUSIG_Msk (0x1UL << USB_OTG_DCTL_RWUSIG_Pos)
20288#define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk
20289#define USB_OTG_DCTL_SDIS_Pos (1U)
20290#define USB_OTG_DCTL_SDIS_Msk (0x1UL << USB_OTG_DCTL_SDIS_Pos)
20291#define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk
20292#define USB_OTG_DCTL_GINSTS_Pos (2U)
20293#define USB_OTG_DCTL_GINSTS_Msk (0x1UL << USB_OTG_DCTL_GINSTS_Pos)
20294#define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk
20295#define USB_OTG_DCTL_GONSTS_Pos (3U)
20296#define USB_OTG_DCTL_GONSTS_Msk (0x1UL << USB_OTG_DCTL_GONSTS_Pos)
20297#define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk
20299#define USB_OTG_DCTL_TCTL_Pos (4U)
20300#define USB_OTG_DCTL_TCTL_Msk (0x7UL << USB_OTG_DCTL_TCTL_Pos)
20301#define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk
20302#define USB_OTG_DCTL_TCTL_0 (0x1UL << USB_OTG_DCTL_TCTL_Pos)
20303#define USB_OTG_DCTL_TCTL_1 (0x2UL << USB_OTG_DCTL_TCTL_Pos)
20304#define USB_OTG_DCTL_TCTL_2 (0x4UL << USB_OTG_DCTL_TCTL_Pos)
20305#define USB_OTG_DCTL_SGINAK_Pos (7U)
20306#define USB_OTG_DCTL_SGINAK_Msk (0x1UL << USB_OTG_DCTL_SGINAK_Pos)
20307#define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk
20308#define USB_OTG_DCTL_CGINAK_Pos (8U)
20309#define USB_OTG_DCTL_CGINAK_Msk (0x1UL << USB_OTG_DCTL_CGINAK_Pos)
20310#define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk
20311#define USB_OTG_DCTL_SGONAK_Pos (9U)
20312#define USB_OTG_DCTL_SGONAK_Msk (0x1UL << USB_OTG_DCTL_SGONAK_Pos)
20313#define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk
20314#define USB_OTG_DCTL_CGONAK_Pos (10U)
20315#define USB_OTG_DCTL_CGONAK_Msk (0x1UL << USB_OTG_DCTL_CGONAK_Pos)
20316#define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk
20317#define USB_OTG_DCTL_POPRGDNE_Pos (11U)
20318#define USB_OTG_DCTL_POPRGDNE_Msk (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos)
20319#define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk
20320#define USB_OTG_DCTL_ENCONTONBNA_Pos (17U)
20321#define USB_OTG_DCTL_ENCONTONBNA_Msk (0x1UL << USB_OTG_DCTL_ENCONTONBNA_Pos)
20322#define USB_OTG_DCTL_ENCONTONBNA USB_OTG_DCTL_ENCONTONBNA_Msk
20323#define USB_OTG_DCTL_DSBESLRJCT_Pos (18U)
20324#define USB_OTG_DCTL_DSBESLRJCT_Msk (0x1UL << USB_OTG_DCTL_DSBESLRJCT_Pos)
20325#define USB_OTG_DCTL_DSBESLRJCT USB_OTG_DCTL_DSBESLRJCT_Msk
20327/******************** Bit definition forUSB_OTG_HFIR register ********************/
20328#define USB_OTG_HFIR_FRIVL_Pos (0U)
20329#define USB_OTG_HFIR_FRIVL_Msk (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos)
20330#define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk
20332/******************** Bit definition forUSB_OTG_HFNUM register ********************/
20333#define USB_OTG_HFNUM_FRNUM_Pos (0U)
20334#define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos)
20335#define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk
20336#define USB_OTG_HFNUM_FTREM_Pos (16U)
20337#define USB_OTG_HFNUM_FTREM_Msk (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos)
20338#define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk
20340/******************** Bit definition forUSB_OTG_DSTS register ********************/
20341#define USB_OTG_DSTS_SUSPSTS_Pos (0U)
20342#define USB_OTG_DSTS_SUSPSTS_Msk (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos)
20343#define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk
20345#define USB_OTG_DSTS_ENUMSPD_Pos (1U)
20346#define USB_OTG_DSTS_ENUMSPD_Msk (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos)
20347#define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk
20348#define USB_OTG_DSTS_ENUMSPD_0 (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos)
20349#define USB_OTG_DSTS_ENUMSPD_1 (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos)
20350#define USB_OTG_DSTS_EERR_Pos (3U)
20351#define USB_OTG_DSTS_EERR_Msk (0x1UL << USB_OTG_DSTS_EERR_Pos)
20352#define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk
20353#define USB_OTG_DSTS_FNSOF_Pos (8U)
20354#define USB_OTG_DSTS_FNSOF_Msk (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos)
20355#define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk
20357/******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
20358#define USB_OTG_GAHBCFG_GINT_Pos (0U)
20359#define USB_OTG_GAHBCFG_GINT_Msk (0x1UL << USB_OTG_GAHBCFG_GINT_Pos)
20360#define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk
20362#define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U)
20363#define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
20364#define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk
20365#define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
20366#define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
20367#define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
20368#define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
20369#define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
20370#define USB_OTG_GAHBCFG_DMAEN_Pos (5U)
20371#define USB_OTG_GAHBCFG_DMAEN_Msk (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos)
20372#define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk
20373#define USB_OTG_GAHBCFG_TXFELVL_Pos (7U)
20374#define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos)
20375#define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk
20376#define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U)
20377#define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos)
20378#define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk
20380/******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
20381
20382#define USB_OTG_GUSBCFG_TOCAL_Pos (0U)
20383#define USB_OTG_GUSBCFG_TOCAL_Msk (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos)
20384#define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk
20385#define USB_OTG_GUSBCFG_TOCAL_0 (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos)
20386#define USB_OTG_GUSBCFG_TOCAL_1 (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos)
20387#define USB_OTG_GUSBCFG_TOCAL_2 (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos)
20388#define USB_OTG_GUSBCFG_PHYSEL_Pos (6U)
20389#define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos)
20390#define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk
20391#define USB_OTG_GUSBCFG_SRPCAP_Pos (8U)
20392#define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos)
20393#define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk
20394#define USB_OTG_GUSBCFG_HNPCAP_Pos (9U)
20395#define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos)
20396#define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk
20398#define USB_OTG_GUSBCFG_TRDT_Pos (10U)
20399#define USB_OTG_GUSBCFG_TRDT_Msk (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos)
20400#define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk
20401#define USB_OTG_GUSBCFG_TRDT_0 (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos)
20402#define USB_OTG_GUSBCFG_TRDT_1 (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos)
20403#define USB_OTG_GUSBCFG_TRDT_2 (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos)
20404#define USB_OTG_GUSBCFG_TRDT_3 (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos)
20405#define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U)
20406#define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos)
20407#define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk
20408#define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U)
20409#define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos)
20410#define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk
20411#define USB_OTG_GUSBCFG_ULPIAR_Pos (18U)
20412#define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos)
20413#define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk
20414#define USB_OTG_GUSBCFG_ULPICSM_Pos (19U)
20415#define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos)
20416#define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk
20417#define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U)
20418#define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos)
20419#define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk
20420#define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U)
20421#define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos)
20422#define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk
20423#define USB_OTG_GUSBCFG_TSDPS_Pos (22U)
20424#define USB_OTG_GUSBCFG_TSDPS_Msk (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos)
20425#define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk
20426#define USB_OTG_GUSBCFG_PCCI_Pos (23U)
20427#define USB_OTG_GUSBCFG_PCCI_Msk (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos)
20428#define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk
20429#define USB_OTG_GUSBCFG_PTCI_Pos (24U)
20430#define USB_OTG_GUSBCFG_PTCI_Msk (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos)
20431#define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk
20432#define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U)
20433#define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos)
20434#define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk
20435#define USB_OTG_GUSBCFG_FHMOD_Pos (29U)
20436#define USB_OTG_GUSBCFG_FHMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos)
20437#define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk
20438#define USB_OTG_GUSBCFG_FDMOD_Pos (30U)
20439#define USB_OTG_GUSBCFG_FDMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos)
20440#define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk
20441#define USB_OTG_GUSBCFG_CTXPKT_Pos (31U)
20442#define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos)
20443#define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk
20445/******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
20446#define USB_OTG_GRSTCTL_CSRST_Pos (0U)
20447#define USB_OTG_GRSTCTL_CSRST_Msk (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos)
20448#define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk
20449#define USB_OTG_GRSTCTL_HSRST_Pos (1U)
20450#define USB_OTG_GRSTCTL_HSRST_Msk (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos)
20451#define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk
20452#define USB_OTG_GRSTCTL_FCRST_Pos (2U)
20453#define USB_OTG_GRSTCTL_FCRST_Msk (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos)
20454#define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk
20455#define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U)
20456#define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos)
20457#define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk
20458#define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U)
20459#define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos)
20460#define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk
20462#define USB_OTG_GRSTCTL_TXFNUM_Pos (6U)
20463#define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos)
20464#define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk
20465#define USB_OTG_GRSTCTL_TXFNUM_0 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
20466#define USB_OTG_GRSTCTL_TXFNUM_1 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
20467#define USB_OTG_GRSTCTL_TXFNUM_2 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
20468#define USB_OTG_GRSTCTL_TXFNUM_3 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
20469#define USB_OTG_GRSTCTL_TXFNUM_4 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
20470#define USB_OTG_GRSTCTL_DMAREQ_Pos (30U)
20471#define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos)
20472#define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk
20473#define USB_OTG_GRSTCTL_AHBIDL_Pos (31U)
20474#define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos)
20475#define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk
20477/******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
20478#define USB_OTG_DIEPMSK_XFRCM_Pos (0U)
20479#define USB_OTG_DIEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos)
20480#define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk
20481#define USB_OTG_DIEPMSK_EPDM_Pos (1U)
20482#define USB_OTG_DIEPMSK_EPDM_Msk (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos)
20483#define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk
20484#define USB_OTG_DIEPMSK_TOM_Pos (3U)
20485#define USB_OTG_DIEPMSK_TOM_Msk (0x1UL << USB_OTG_DIEPMSK_TOM_Pos)
20486#define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk
20487#define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U)
20488#define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos)
20489#define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk
20490#define USB_OTG_DIEPMSK_INEPNMM_Pos (5U)
20491#define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos)
20492#define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk
20493#define USB_OTG_DIEPMSK_INEPNEM_Pos (6U)
20494#define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos)
20495#define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk
20496#define USB_OTG_DIEPMSK_TXFURM_Pos (8U)
20497#define USB_OTG_DIEPMSK_TXFURM_Msk (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos)
20498#define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk
20499#define USB_OTG_DIEPMSK_BIM_Pos (9U)
20500#define USB_OTG_DIEPMSK_BIM_Msk (0x1UL << USB_OTG_DIEPMSK_BIM_Pos)
20501#define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk
20503/******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
20504#define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U)
20505#define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos)
20506#define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk
20508#define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U)
20509#define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20510#define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk
20511#define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20512#define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20513#define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20514#define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20515#define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20516#define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20517#define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20518#define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
20520#define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U)
20521#define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20522#define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk
20523#define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20524#define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20525#define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20526#define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20527#define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20528#define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20529#define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20530#define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
20532/******************** Bit definition forUSB_OTG_HAINT register ********************/
20533#define USB_OTG_HAINT_HAINT_Pos (0U)
20534#define USB_OTG_HAINT_HAINT_Msk (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos)
20535#define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk
20537/******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
20538#define USB_OTG_DOEPMSK_XFRCM_Pos (0U)
20539#define USB_OTG_DOEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos)
20540#define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk
20541#define USB_OTG_DOEPMSK_EPDM_Pos (1U)
20542#define USB_OTG_DOEPMSK_EPDM_Msk (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos)
20543#define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk
20544#define USB_OTG_DOEPMSK_AHBERRM_Pos (2U)
20545#define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1UL << USB_OTG_DOEPMSK_AHBERRM_Pos)
20546#define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk
20547#define USB_OTG_DOEPMSK_STUPM_Pos (3U)
20548#define USB_OTG_DOEPMSK_STUPM_Msk (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos)
20549#define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk
20550#define USB_OTG_DOEPMSK_OTEPDM_Pos (4U)
20551#define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos)
20552#define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk
20553#define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U)
20554#define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPSPRM_Pos)
20555#define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk
20556#define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U)
20557#define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos)
20558#define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk
20559#define USB_OTG_DOEPMSK_OPEM_Pos (8U)
20560#define USB_OTG_DOEPMSK_OPEM_Msk (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos)
20561#define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk
20562#define USB_OTG_DOEPMSK_BOIM_Pos (9U)
20563#define USB_OTG_DOEPMSK_BOIM_Msk (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos)
20564#define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk
20565#define USB_OTG_DOEPMSK_BERRM_Pos (12U)
20566#define USB_OTG_DOEPMSK_BERRM_Msk (0x1UL << USB_OTG_DOEPMSK_BERRM_Pos)
20567#define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk
20568#define USB_OTG_DOEPMSK_NAKM_Pos (13U)
20569#define USB_OTG_DOEPMSK_NAKM_Msk (0x1UL << USB_OTG_DOEPMSK_NAKM_Pos)
20570#define USB_OTG_DOEPMSK_NAKM USB_OTG_DOEPMSK_NAKM_Msk
20571#define USB_OTG_DOEPMSK_NYETM_Pos (14U)
20572#define USB_OTG_DOEPMSK_NYETM_Msk (0x1UL << USB_OTG_DOEPMSK_NYETM_Pos)
20573#define USB_OTG_DOEPMSK_NYETM USB_OTG_DOEPMSK_NYETM_Msk
20575/******************** Bit definition forUSB_OTG_GINTSTS register ********************/
20576#define USB_OTG_GINTSTS_CMOD_Pos (0U)
20577#define USB_OTG_GINTSTS_CMOD_Msk (0x1UL << USB_OTG_GINTSTS_CMOD_Pos)
20578#define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk
20579#define USB_OTG_GINTSTS_MMIS_Pos (1U)
20580#define USB_OTG_GINTSTS_MMIS_Msk (0x1UL << USB_OTG_GINTSTS_MMIS_Pos)
20581#define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk
20582#define USB_OTG_GINTSTS_OTGINT_Pos (2U)
20583#define USB_OTG_GINTSTS_OTGINT_Msk (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos)
20584#define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk
20585#define USB_OTG_GINTSTS_SOF_Pos (3U)
20586#define USB_OTG_GINTSTS_SOF_Msk (0x1UL << USB_OTG_GINTSTS_SOF_Pos)
20587#define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk
20588#define USB_OTG_GINTSTS_RXFLVL_Pos (4U)
20589#define USB_OTG_GINTSTS_RXFLVL_Msk (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos)
20590#define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk
20591#define USB_OTG_GINTSTS_NPTXFE_Pos (5U)
20592#define USB_OTG_GINTSTS_NPTXFE_Msk (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos)
20593#define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk
20594#define USB_OTG_GINTSTS_GINAKEFF_Pos (6U)
20595#define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos)
20596#define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk
20597#define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U)
20598#define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos)
20599#define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk
20600#define USB_OTG_GINTSTS_ESUSP_Pos (10U)
20601#define USB_OTG_GINTSTS_ESUSP_Msk (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos)
20602#define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk
20603#define USB_OTG_GINTSTS_USBSUSP_Pos (11U)
20604#define USB_OTG_GINTSTS_USBSUSP_Msk (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos)
20605#define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk
20606#define USB_OTG_GINTSTS_USBRST_Pos (12U)
20607#define USB_OTG_GINTSTS_USBRST_Msk (0x1UL << USB_OTG_GINTSTS_USBRST_Pos)
20608#define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk
20609#define USB_OTG_GINTSTS_ENUMDNE_Pos (13U)
20610#define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos)
20611#define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk
20612#define USB_OTG_GINTSTS_ISOODRP_Pos (14U)
20613#define USB_OTG_GINTSTS_ISOODRP_Msk (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos)
20614#define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk
20615#define USB_OTG_GINTSTS_EOPF_Pos (15U)
20616#define USB_OTG_GINTSTS_EOPF_Msk (0x1UL << USB_OTG_GINTSTS_EOPF_Pos)
20617#define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk
20618#define USB_OTG_GINTSTS_IEPINT_Pos (18U)
20619#define USB_OTG_GINTSTS_IEPINT_Msk (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos)
20620#define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk
20621#define USB_OTG_GINTSTS_OEPINT_Pos (19U)
20622#define USB_OTG_GINTSTS_OEPINT_Msk (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos)
20623#define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk
20624#define USB_OTG_GINTSTS_IISOIXFR_Pos (20U)
20625#define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos)
20626#define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk
20627#define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U)
20628#define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos)
20629#define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk
20630#define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U)
20631#define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos)
20632#define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk
20633#define USB_OTG_GINTSTS_RSTDET_Pos (23U)
20634#define USB_OTG_GINTSTS_RSTDET_Msk (0x1UL << USB_OTG_GINTSTS_RSTDET_Pos)
20635#define USB_OTG_GINTSTS_RSTDET USB_OTG_GINTSTS_RSTDET_Msk
20636#define USB_OTG_GINTSTS_HPRTINT_Pos (24U)
20637#define USB_OTG_GINTSTS_HPRTINT_Msk (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos)
20638#define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk
20639#define USB_OTG_GINTSTS_HCINT_Pos (25U)
20640#define USB_OTG_GINTSTS_HCINT_Msk (0x1UL << USB_OTG_GINTSTS_HCINT_Pos)
20641#define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk
20642#define USB_OTG_GINTSTS_PTXFE_Pos (26U)
20643#define USB_OTG_GINTSTS_PTXFE_Msk (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos)
20644#define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk
20645#define USB_OTG_GINTSTS_LPMINT_Pos (27U)
20646#define USB_OTG_GINTSTS_LPMINT_Msk (0x1UL << USB_OTG_GINTSTS_LPMINT_Pos)
20647#define USB_OTG_GINTSTS_LPMINT USB_OTG_GINTSTS_LPMINT_Msk
20648#define USB_OTG_GINTSTS_CIDSCHG_Pos (28U)
20649#define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos)
20650#define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk
20651#define USB_OTG_GINTSTS_DISCINT_Pos (29U)
20652#define USB_OTG_GINTSTS_DISCINT_Msk (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos)
20653#define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk
20654#define USB_OTG_GINTSTS_SRQINT_Pos (30U)
20655#define USB_OTG_GINTSTS_SRQINT_Msk (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos)
20656#define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk
20657#define USB_OTG_GINTSTS_WKUINT_Pos (31U)
20658#define USB_OTG_GINTSTS_WKUINT_Msk (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos)
20659#define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk
20661/******************** Bit definition forUSB_OTG_GINTMSK register ********************/
20662#define USB_OTG_GINTMSK_MMISM_Pos (1U)
20663#define USB_OTG_GINTMSK_MMISM_Msk (0x1UL << USB_OTG_GINTMSK_MMISM_Pos)
20664#define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk
20665#define USB_OTG_GINTMSK_OTGINT_Pos (2U)
20666#define USB_OTG_GINTMSK_OTGINT_Msk (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos)
20667#define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk
20668#define USB_OTG_GINTMSK_SOFM_Pos (3U)
20669#define USB_OTG_GINTMSK_SOFM_Msk (0x1UL << USB_OTG_GINTMSK_SOFM_Pos)
20670#define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk
20671#define USB_OTG_GINTMSK_RXFLVLM_Pos (4U)
20672#define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos)
20673#define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk
20674#define USB_OTG_GINTMSK_NPTXFEM_Pos (5U)
20675#define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos)
20676#define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk
20677#define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U)
20678#define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos)
20679#define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk
20680#define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U)
20681#define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos)
20682#define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk
20683#define USB_OTG_GINTMSK_ESUSPM_Pos (10U)
20684#define USB_OTG_GINTMSK_ESUSPM_Msk (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos)
20685#define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk
20686#define USB_OTG_GINTMSK_USBSUSPM_Pos (11U)
20687#define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos)
20688#define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk
20689#define USB_OTG_GINTMSK_USBRST_Pos (12U)
20690#define USB_OTG_GINTMSK_USBRST_Msk (0x1UL << USB_OTG_GINTMSK_USBRST_Pos)
20691#define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk
20692#define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U)
20693#define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos)
20694#define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk
20695#define USB_OTG_GINTMSK_ISOODRPM_Pos (14U)
20696#define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos)
20697#define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk
20698#define USB_OTG_GINTMSK_EOPFM_Pos (15U)
20699#define USB_OTG_GINTMSK_EOPFM_Msk (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos)
20700#define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk
20701#define USB_OTG_GINTMSK_EPMISM_Pos (17U)
20702#define USB_OTG_GINTMSK_EPMISM_Msk (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos)
20703#define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk
20704#define USB_OTG_GINTMSK_IEPINT_Pos (18U)
20705#define USB_OTG_GINTMSK_IEPINT_Msk (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos)
20706#define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk
20707#define USB_OTG_GINTMSK_OEPINT_Pos (19U)
20708#define USB_OTG_GINTMSK_OEPINT_Msk (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos)
20709#define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk
20710#define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U)
20711#define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos)
20712#define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk
20713#define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U)
20714#define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos)
20715#define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk
20716#define USB_OTG_GINTMSK_FSUSPM_Pos (22U)
20717#define USB_OTG_GINTMSK_FSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos)
20718#define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk
20719#define USB_OTG_GINTMSK_RSTDEM_Pos (23U)
20720#define USB_OTG_GINTMSK_RSTDEM_Msk (0x1UL << USB_OTG_GINTMSK_RSTDEM_Pos)
20721#define USB_OTG_GINTMSK_RSTDEM USB_OTG_GINTMSK_RSTDEM_Msk
20722#define USB_OTG_GINTMSK_PRTIM_Pos (24U)
20723#define USB_OTG_GINTMSK_PRTIM_Msk (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos)
20724#define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk
20725#define USB_OTG_GINTMSK_HCIM_Pos (25U)
20726#define USB_OTG_GINTMSK_HCIM_Msk (0x1UL << USB_OTG_GINTMSK_HCIM_Pos)
20727#define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk
20728#define USB_OTG_GINTMSK_PTXFEM_Pos (26U)
20729#define USB_OTG_GINTMSK_PTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos)
20730#define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk
20731#define USB_OTG_GINTMSK_LPMINTM_Pos (27U)
20732#define USB_OTG_GINTMSK_LPMINTM_Msk (0x1UL << USB_OTG_GINTMSK_LPMINTM_Pos)
20733#define USB_OTG_GINTMSK_LPMINTM USB_OTG_GINTMSK_LPMINTM_Msk
20734#define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U)
20735#define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos)
20736#define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk
20737#define USB_OTG_GINTMSK_DISCINT_Pos (29U)
20738#define USB_OTG_GINTMSK_DISCINT_Msk (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos)
20739#define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk
20740#define USB_OTG_GINTMSK_SRQIM_Pos (30U)
20741#define USB_OTG_GINTMSK_SRQIM_Msk (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos)
20742#define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk
20743#define USB_OTG_GINTMSK_WUIM_Pos (31U)
20744#define USB_OTG_GINTMSK_WUIM_Msk (0x1UL << USB_OTG_GINTMSK_WUIM_Pos)
20745#define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk
20747/******************** Bit definition forUSB_OTG_DAINT register ********************/
20748#define USB_OTG_DAINT_IEPINT_Pos (0U)
20749#define USB_OTG_DAINT_IEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos)
20750#define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk
20751#define USB_OTG_DAINT_OEPINT_Pos (16U)
20752#define USB_OTG_DAINT_OEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos)
20753#define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk
20755/******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
20756#define USB_OTG_HAINTMSK_HAINTM_Pos (0U)
20757#define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos)
20758#define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk
20760/******************** Bit definition for USB_OTG_GRXSTSP register ********************/
20761#define USB_OTG_GRXSTSP_EPNUM_Pos (0U)
20762#define USB_OTG_GRXSTSP_EPNUM_Msk (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos)
20763#define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk
20764#define USB_OTG_GRXSTSP_BCNT_Pos (4U)
20765#define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos)
20766#define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk
20767#define USB_OTG_GRXSTSP_DPID_Pos (15U)
20768#define USB_OTG_GRXSTSP_DPID_Msk (0x3UL << USB_OTG_GRXSTSP_DPID_Pos)
20769#define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk
20770#define USB_OTG_GRXSTSP_PKTSTS_Pos (17U)
20771#define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos)
20772#define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk
20774/******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
20775#define USB_OTG_DAINTMSK_IEPM_Pos (0U)
20776#define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos)
20777#define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk
20778#define USB_OTG_DAINTMSK_OEPM_Pos (16U)
20779#define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos)
20780#define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk
20782/******************** Bit definition for OTG register ********************/
20783
20784#define USB_OTG_CHNUM_Pos (0U)
20785#define USB_OTG_CHNUM_Msk (0xFUL << USB_OTG_CHNUM_Pos)
20786#define USB_OTG_CHNUM USB_OTG_CHNUM_Msk
20787#define USB_OTG_CHNUM_0 (0x1UL << USB_OTG_CHNUM_Pos)
20788#define USB_OTG_CHNUM_1 (0x2UL << USB_OTG_CHNUM_Pos)
20789#define USB_OTG_CHNUM_2 (0x4UL << USB_OTG_CHNUM_Pos)
20790#define USB_OTG_CHNUM_3 (0x8UL << USB_OTG_CHNUM_Pos)
20791#define USB_OTG_BCNT_Pos (4U)
20792#define USB_OTG_BCNT_Msk (0x7FFUL << USB_OTG_BCNT_Pos)
20793#define USB_OTG_BCNT USB_OTG_BCNT_Msk
20795#define USB_OTG_DPID_Pos (15U)
20796#define USB_OTG_DPID_Msk (0x3UL << USB_OTG_DPID_Pos)
20797#define USB_OTG_DPID USB_OTG_DPID_Msk
20798#define USB_OTG_DPID_0 (0x1UL << USB_OTG_DPID_Pos)
20799#define USB_OTG_DPID_1 (0x2UL << USB_OTG_DPID_Pos)
20801#define USB_OTG_PKTSTS_Pos (17U)
20802#define USB_OTG_PKTSTS_Msk (0xFUL << USB_OTG_PKTSTS_Pos)
20803#define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk
20804#define USB_OTG_PKTSTS_0 (0x1UL << USB_OTG_PKTSTS_Pos)
20805#define USB_OTG_PKTSTS_1 (0x2UL << USB_OTG_PKTSTS_Pos)
20806#define USB_OTG_PKTSTS_2 (0x4UL << USB_OTG_PKTSTS_Pos)
20807#define USB_OTG_PKTSTS_3 (0x8UL << USB_OTG_PKTSTS_Pos)
20809#define USB_OTG_EPNUM_Pos (0U)
20810#define USB_OTG_EPNUM_Msk (0xFUL << USB_OTG_EPNUM_Pos)
20811#define USB_OTG_EPNUM USB_OTG_EPNUM_Msk
20812#define USB_OTG_EPNUM_0 (0x1UL << USB_OTG_EPNUM_Pos)
20813#define USB_OTG_EPNUM_1 (0x2UL << USB_OTG_EPNUM_Pos)
20814#define USB_OTG_EPNUM_2 (0x4UL << USB_OTG_EPNUM_Pos)
20815#define USB_OTG_EPNUM_3 (0x8UL << USB_OTG_EPNUM_Pos)
20817#define USB_OTG_FRMNUM_Pos (21U)
20818#define USB_OTG_FRMNUM_Msk (0xFUL << USB_OTG_FRMNUM_Pos)
20819#define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk
20820#define USB_OTG_FRMNUM_0 (0x1UL << USB_OTG_FRMNUM_Pos)
20821#define USB_OTG_FRMNUM_1 (0x2UL << USB_OTG_FRMNUM_Pos)
20822#define USB_OTG_FRMNUM_2 (0x4UL << USB_OTG_FRMNUM_Pos)
20823#define USB_OTG_FRMNUM_3 (0x8UL << USB_OTG_FRMNUM_Pos)
20825/******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
20826#define USB_OTG_GRXFSIZ_RXFD_Pos (0U)
20827#define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos)
20828#define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk
20830/******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
20831#define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U)
20832#define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos)
20833#define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk
20835/******************** Bit definition for OTG register ********************/
20836#define USB_OTG_NPTXFSA_Pos (0U)
20837#define USB_OTG_NPTXFSA_Msk (0xFFFFUL << USB_OTG_NPTXFSA_Pos)
20838#define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk
20839#define USB_OTG_NPTXFD_Pos (16U)
20840#define USB_OTG_NPTXFD_Msk (0xFFFFUL << USB_OTG_NPTXFD_Pos)
20841#define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk
20842#define USB_OTG_TX0FSA_Pos (0U)
20843#define USB_OTG_TX0FSA_Msk (0xFFFFUL << USB_OTG_TX0FSA_Pos)
20844#define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk
20845#define USB_OTG_TX0FD_Pos (16U)
20846#define USB_OTG_TX0FD_Msk (0xFFFFUL << USB_OTG_TX0FD_Pos)
20847#define USB_OTG_TX0FD USB_OTG_TX0FD_Msk
20849/******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
20850#define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U)
20851#define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos)
20852#define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk
20854/******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
20855#define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U)
20856#define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos)
20857#define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk
20859#define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U)
20860#define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20861#define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk
20862#define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20863#define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20864#define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20865#define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20866#define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20867#define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20868#define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20869#define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
20871#define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U)
20872#define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20873#define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk
20874#define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20875#define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20876#define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20877#define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20878#define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20879#define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20880#define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
20882/******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
20883#define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U)
20884#define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos)
20885#define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk
20886#define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U)
20887#define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos)
20888#define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk
20890#define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U)
20891#define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20892#define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk
20893#define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20894#define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20895#define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20896#define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20897#define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20898#define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20899#define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20900#define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20901#define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
20902#define USB_OTG_DTHRCTL_RXTHREN_Pos (16U)
20903#define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos)
20904#define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk
20906#define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U)
20907#define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20908#define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk
20909#define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20910#define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20911#define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20912#define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20913#define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20914#define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20915#define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20916#define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20917#define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
20918#define USB_OTG_DTHRCTL_ARPEN_Pos (27U)
20919#define USB_OTG_DTHRCTL_ARPEN_Msk (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos)
20920#define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk
20922/******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
20923#define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U)
20924#define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos)
20925#define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk
20927/******************** Bit definition forUSB_OTG_DEACHINT register ********************/
20928#define USB_OTG_DEACHINT_IEP1INT_Pos (1U)
20929#define USB_OTG_DEACHINT_IEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos)
20930#define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk
20931#define USB_OTG_DEACHINT_OEP1INT_Pos (17U)
20932#define USB_OTG_DEACHINT_OEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos)
20933#define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk
20935/******************** Bit definition forUSB_OTG_GCCFG register ********************/
20936#define USB_OTG_GCCFG_DCDET_Pos (0U)
20937#define USB_OTG_GCCFG_DCDET_Msk (0x1UL << USB_OTG_GCCFG_DCDET_Pos)
20938#define USB_OTG_GCCFG_DCDET USB_OTG_GCCFG_DCDET_Msk
20939#define USB_OTG_GCCFG_PDET_Pos (1U)
20940#define USB_OTG_GCCFG_PDET_Msk (0x1UL << USB_OTG_GCCFG_PDET_Pos)
20941#define USB_OTG_GCCFG_PDET USB_OTG_GCCFG_PDET_Msk
20942#define USB_OTG_GCCFG_SDET_Pos (2U)
20943#define USB_OTG_GCCFG_SDET_Msk (0x1UL << USB_OTG_GCCFG_SDET_Pos)
20944#define USB_OTG_GCCFG_SDET USB_OTG_GCCFG_SDET_Msk
20945#define USB_OTG_GCCFG_PS2DET_Pos (3U)
20946#define USB_OTG_GCCFG_PS2DET_Msk (0x1UL << USB_OTG_GCCFG_PS2DET_Pos)
20947#define USB_OTG_GCCFG_PS2DET USB_OTG_GCCFG_PS2DET_Msk
20948#define USB_OTG_GCCFG_PWRDWN_Pos (16U)
20949#define USB_OTG_GCCFG_PWRDWN_Msk (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos)
20950#define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk
20951#define USB_OTG_GCCFG_BCDEN_Pos (17U)
20952#define USB_OTG_GCCFG_BCDEN_Msk (0x1UL << USB_OTG_GCCFG_BCDEN_Pos)
20953#define USB_OTG_GCCFG_BCDEN USB_OTG_GCCFG_BCDEN_Msk
20954#define USB_OTG_GCCFG_DCDEN_Pos (18U)
20955#define USB_OTG_GCCFG_DCDEN_Msk (0x1UL << USB_OTG_GCCFG_DCDEN_Pos)
20956#define USB_OTG_GCCFG_DCDEN USB_OTG_GCCFG_DCDEN_Msk
20957#define USB_OTG_GCCFG_PDEN_Pos (19U)
20958#define USB_OTG_GCCFG_PDEN_Msk (0x1UL << USB_OTG_GCCFG_PDEN_Pos)
20959#define USB_OTG_GCCFG_PDEN USB_OTG_GCCFG_PDEN_Msk
20960#define USB_OTG_GCCFG_SDEN_Pos (20U)
20961#define USB_OTG_GCCFG_SDEN_Msk (0x1UL << USB_OTG_GCCFG_SDEN_Pos)
20962#define USB_OTG_GCCFG_SDEN USB_OTG_GCCFG_SDEN_Msk
20963#define USB_OTG_GCCFG_VBDEN_Pos (21U)
20964#define USB_OTG_GCCFG_VBDEN_Msk (0x1UL << USB_OTG_GCCFG_VBDEN_Pos)
20965#define USB_OTG_GCCFG_VBDEN USB_OTG_GCCFG_VBDEN_Msk
20967/******************** Bit definition forUSB_OTG_GPWRDN) register ********************/
20968#define USB_OTG_GPWRDN_ADPMEN_Pos (0U)
20969#define USB_OTG_GPWRDN_ADPMEN_Msk (0x1UL << USB_OTG_GPWRDN_ADPMEN_Pos)
20970#define USB_OTG_GPWRDN_ADPMEN USB_OTG_GPWRDN_ADPMEN_Msk
20971#define USB_OTG_GPWRDN_ADPIF_Pos (23U)
20972#define USB_OTG_GPWRDN_ADPIF_Msk (0x1UL << USB_OTG_GPWRDN_ADPIF_Pos)
20973#define USB_OTG_GPWRDN_ADPIF USB_OTG_GPWRDN_ADPIF_Msk
20975/******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
20976#define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U)
20977#define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos)
20978#define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk
20979#define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U)
20980#define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos)
20981#define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk
20983/******************** Bit definition forUSB_OTG_CID register ********************/
20984#define USB_OTG_CID_PRODUCT_ID_Pos (0U)
20985#define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos)
20986#define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk
20988/******************** Bit definition for USB_OTG_GLPMCFG register ********************/
20989#define USB_OTG_GLPMCFG_LPMEN_Pos (0U)
20990#define USB_OTG_GLPMCFG_LPMEN_Msk (0x1UL << USB_OTG_GLPMCFG_LPMEN_Pos)
20991#define USB_OTG_GLPMCFG_LPMEN USB_OTG_GLPMCFG_LPMEN_Msk
20992#define USB_OTG_GLPMCFG_LPMACK_Pos (1U)
20993#define USB_OTG_GLPMCFG_LPMACK_Msk (0x1UL << USB_OTG_GLPMCFG_LPMACK_Pos)
20994#define USB_OTG_GLPMCFG_LPMACK USB_OTG_GLPMCFG_LPMACK_Msk
20995#define USB_OTG_GLPMCFG_BESL_Pos (2U)
20996#define USB_OTG_GLPMCFG_BESL_Msk (0xFUL << USB_OTG_GLPMCFG_BESL_Pos)
20997#define USB_OTG_GLPMCFG_BESL USB_OTG_GLPMCFG_BESL_Msk
20998#define USB_OTG_GLPMCFG_REMWAKE_Pos (6U)
20999#define USB_OTG_GLPMCFG_REMWAKE_Msk (0x1UL << USB_OTG_GLPMCFG_REMWAKE_Pos)
21000#define USB_OTG_GLPMCFG_REMWAKE USB_OTG_GLPMCFG_REMWAKE_Msk
21001#define USB_OTG_GLPMCFG_L1SSEN_Pos (7U)
21002#define USB_OTG_GLPMCFG_L1SSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1SSEN_Pos)
21003#define USB_OTG_GLPMCFG_L1SSEN USB_OTG_GLPMCFG_L1SSEN_Msk
21004#define USB_OTG_GLPMCFG_BESLTHRS_Pos (8U)
21005#define USB_OTG_GLPMCFG_BESLTHRS_Msk (0xFUL << USB_OTG_GLPMCFG_BESLTHRS_Pos)
21006#define USB_OTG_GLPMCFG_BESLTHRS USB_OTG_GLPMCFG_BESLTHRS_Msk
21007#define USB_OTG_GLPMCFG_L1DSEN_Pos (12U)
21008#define USB_OTG_GLPMCFG_L1DSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1DSEN_Pos)
21009#define USB_OTG_GLPMCFG_L1DSEN USB_OTG_GLPMCFG_L1DSEN_Msk
21010#define USB_OTG_GLPMCFG_LPMRSP_Pos (13U)
21011#define USB_OTG_GLPMCFG_LPMRSP_Msk (0x3UL << USB_OTG_GLPMCFG_LPMRSP_Pos)
21012#define USB_OTG_GLPMCFG_LPMRSP USB_OTG_GLPMCFG_LPMRSP_Msk
21013#define USB_OTG_GLPMCFG_SLPSTS_Pos (15U)
21014#define USB_OTG_GLPMCFG_SLPSTS_Msk (0x1UL << USB_OTG_GLPMCFG_SLPSTS_Pos)
21015#define USB_OTG_GLPMCFG_SLPSTS USB_OTG_GLPMCFG_SLPSTS_Msk
21016#define USB_OTG_GLPMCFG_L1RSMOK_Pos (16U)
21017#define USB_OTG_GLPMCFG_L1RSMOK_Msk (0x1UL << USB_OTG_GLPMCFG_L1RSMOK_Pos)
21018#define USB_OTG_GLPMCFG_L1RSMOK USB_OTG_GLPMCFG_L1RSMOK_Msk
21019#define USB_OTG_GLPMCFG_LPMCHIDX_Pos (17U)
21020#define USB_OTG_GLPMCFG_LPMCHIDX_Msk (0xFUL << USB_OTG_GLPMCFG_LPMCHIDX_Pos)
21021#define USB_OTG_GLPMCFG_LPMCHIDX USB_OTG_GLPMCFG_LPMCHIDX_Msk
21022#define USB_OTG_GLPMCFG_LPMRCNT_Pos (21U)
21023#define USB_OTG_GLPMCFG_LPMRCNT_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNT_Pos)
21024#define USB_OTG_GLPMCFG_LPMRCNT USB_OTG_GLPMCFG_LPMRCNT_Msk
21025#define USB_OTG_GLPMCFG_SNDLPM_Pos (24U)
21026#define USB_OTG_GLPMCFG_SNDLPM_Msk (0x1UL << USB_OTG_GLPMCFG_SNDLPM_Pos)
21027#define USB_OTG_GLPMCFG_SNDLPM USB_OTG_GLPMCFG_SNDLPM_Msk
21028#define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos (25U)
21029#define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos)
21030#define USB_OTG_GLPMCFG_LPMRCNTSTS USB_OTG_GLPMCFG_LPMRCNTSTS_Msk
21031#define USB_OTG_GLPMCFG_ENBESL_Pos (28U)
21032#define USB_OTG_GLPMCFG_ENBESL_Msk (0x1UL << USB_OTG_GLPMCFG_ENBESL_Pos)
21033#define USB_OTG_GLPMCFG_ENBESL USB_OTG_GLPMCFG_ENBESL_Msk
21035/******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
21036#define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U)
21037#define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_XFRCM_Pos)
21038#define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk
21039#define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U)
21040#define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_EPDM_Pos)
21041#define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk
21042#define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U)
21043#define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TOM_Pos)
21044#define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk
21045#define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U)
21046#define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos)
21047#define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk
21048#define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U)
21049#define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos)
21050#define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk
21051#define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U)
21052#define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos)
21053#define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk
21054#define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U)
21055#define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TXFURM_Pos)
21056#define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk
21057#define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U)
21058#define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_BIM_Pos)
21059#define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk
21060#define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U)
21061#define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos)
21062#define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk
21064/******************** Bit definition forUSB_OTG_HPRT register ********************/
21065#define USB_OTG_HPRT_PCSTS_Pos (0U)
21066#define USB_OTG_HPRT_PCSTS_Msk (0x1UL << USB_OTG_HPRT_PCSTS_Pos)
21067#define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk
21068#define USB_OTG_HPRT_PCDET_Pos (1U)
21069#define USB_OTG_HPRT_PCDET_Msk (0x1UL << USB_OTG_HPRT_PCDET_Pos)
21070#define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk
21071#define USB_OTG_HPRT_PENA_Pos (2U)
21072#define USB_OTG_HPRT_PENA_Msk (0x1UL << USB_OTG_HPRT_PENA_Pos)
21073#define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk
21074#define USB_OTG_HPRT_PENCHNG_Pos (3U)
21075#define USB_OTG_HPRT_PENCHNG_Msk (0x1UL << USB_OTG_HPRT_PENCHNG_Pos)
21076#define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk
21077#define USB_OTG_HPRT_POCA_Pos (4U)
21078#define USB_OTG_HPRT_POCA_Msk (0x1UL << USB_OTG_HPRT_POCA_Pos)
21079#define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk
21080#define USB_OTG_HPRT_POCCHNG_Pos (5U)
21081#define USB_OTG_HPRT_POCCHNG_Msk (0x1UL << USB_OTG_HPRT_POCCHNG_Pos)
21082#define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk
21083#define USB_OTG_HPRT_PRES_Pos (6U)
21084#define USB_OTG_HPRT_PRES_Msk (0x1UL << USB_OTG_HPRT_PRES_Pos)
21085#define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk
21086#define USB_OTG_HPRT_PSUSP_Pos (7U)
21087#define USB_OTG_HPRT_PSUSP_Msk (0x1UL << USB_OTG_HPRT_PSUSP_Pos)
21088#define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk
21089#define USB_OTG_HPRT_PRST_Pos (8U)
21090#define USB_OTG_HPRT_PRST_Msk (0x1UL << USB_OTG_HPRT_PRST_Pos)
21091#define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk
21093#define USB_OTG_HPRT_PLSTS_Pos (10U)
21094#define USB_OTG_HPRT_PLSTS_Msk (0x3UL << USB_OTG_HPRT_PLSTS_Pos)
21095#define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk
21096#define USB_OTG_HPRT_PLSTS_0 (0x1UL << USB_OTG_HPRT_PLSTS_Pos)
21097#define USB_OTG_HPRT_PLSTS_1 (0x2UL << USB_OTG_HPRT_PLSTS_Pos)
21098#define USB_OTG_HPRT_PPWR_Pos (12U)
21099#define USB_OTG_HPRT_PPWR_Msk (0x1UL << USB_OTG_HPRT_PPWR_Pos)
21100#define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk
21102#define USB_OTG_HPRT_PTCTL_Pos (13U)
21103#define USB_OTG_HPRT_PTCTL_Msk (0xFUL << USB_OTG_HPRT_PTCTL_Pos)
21104#define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk
21105#define USB_OTG_HPRT_PTCTL_0 (0x1UL << USB_OTG_HPRT_PTCTL_Pos)
21106#define USB_OTG_HPRT_PTCTL_1 (0x2UL << USB_OTG_HPRT_PTCTL_Pos)
21107#define USB_OTG_HPRT_PTCTL_2 (0x4UL << USB_OTG_HPRT_PTCTL_Pos)
21108#define USB_OTG_HPRT_PTCTL_3 (0x8UL << USB_OTG_HPRT_PTCTL_Pos)
21110#define USB_OTG_HPRT_PSPD_Pos (17U)
21111#define USB_OTG_HPRT_PSPD_Msk (0x3UL << USB_OTG_HPRT_PSPD_Pos)
21112#define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk
21113#define USB_OTG_HPRT_PSPD_0 (0x1UL << USB_OTG_HPRT_PSPD_Pos)
21114#define USB_OTG_HPRT_PSPD_1 (0x2UL << USB_OTG_HPRT_PSPD_Pos)
21116/******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
21117#define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U)
21118#define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_XFRCM_Pos)
21119#define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk
21120#define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U)
21121#define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_EPDM_Pos)
21122#define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk
21123#define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U)
21124#define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TOM_Pos)
21125#define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk
21126#define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U)
21127#define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos)
21128#define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk
21129#define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U)
21130#define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos)
21131#define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk
21132#define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U)
21133#define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos)
21134#define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk
21135#define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U)
21136#define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TXFURM_Pos)
21137#define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk
21138#define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U)
21139#define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BIM_Pos)
21140#define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk
21141#define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U)
21142#define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos)
21143#define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk
21144#define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U)
21145#define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos)
21146#define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk
21147#define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U)
21148#define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos)
21149#define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk
21151/******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
21152#define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U)
21153#define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos)
21154#define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk
21155#define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U)
21156#define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos)
21157#define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk
21159/******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
21160#define USB_OTG_DIEPCTL_MPSIZ_Pos (0U)
21161#define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos)
21162#define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk
21163#define USB_OTG_DIEPCTL_USBAEP_Pos (15U)
21164#define USB_OTG_DIEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos)
21165#define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk
21166#define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U)
21167#define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos)
21168#define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk
21169#define USB_OTG_DIEPCTL_NAKSTS_Pos (17U)
21170#define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos)
21171#define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk
21173#define USB_OTG_DIEPCTL_EPTYP_Pos (18U)
21174#define USB_OTG_DIEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos)
21175#define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk
21176#define USB_OTG_DIEPCTL_EPTYP_0 (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos)
21177#define USB_OTG_DIEPCTL_EPTYP_1 (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos)
21178#define USB_OTG_DIEPCTL_STALL_Pos (21U)
21179#define USB_OTG_DIEPCTL_STALL_Msk (0x1UL << USB_OTG_DIEPCTL_STALL_Pos)
21180#define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk
21182#define USB_OTG_DIEPCTL_TXFNUM_Pos (22U)
21183#define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos)
21184#define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk
21185#define USB_OTG_DIEPCTL_TXFNUM_0 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
21186#define USB_OTG_DIEPCTL_TXFNUM_1 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
21187#define USB_OTG_DIEPCTL_TXFNUM_2 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
21188#define USB_OTG_DIEPCTL_TXFNUM_3 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
21189#define USB_OTG_DIEPCTL_CNAK_Pos (26U)
21190#define USB_OTG_DIEPCTL_CNAK_Msk (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos)
21191#define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk
21192#define USB_OTG_DIEPCTL_SNAK_Pos (27U)
21193#define USB_OTG_DIEPCTL_SNAK_Msk (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos)
21194#define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk
21195#define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U)
21196#define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos)
21197#define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk
21198#define USB_OTG_DIEPCTL_SODDFRM_Pos (29U)
21199#define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos)
21200#define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk
21201#define USB_OTG_DIEPCTL_EPDIS_Pos (30U)
21202#define USB_OTG_DIEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos)
21203#define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk
21204#define USB_OTG_DIEPCTL_EPENA_Pos (31U)
21205#define USB_OTG_DIEPCTL_EPENA_Msk (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos)
21206#define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk
21208/******************** Bit definition forUSB_OTG_HCCHAR register ********************/
21209#define USB_OTG_HCCHAR_MPSIZ_Pos (0U)
21210#define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos)
21211#define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk
21213#define USB_OTG_HCCHAR_EPNUM_Pos (11U)
21214#define USB_OTG_HCCHAR_EPNUM_Msk (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos)
21215#define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk
21216#define USB_OTG_HCCHAR_EPNUM_0 (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos)
21217#define USB_OTG_HCCHAR_EPNUM_1 (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos)
21218#define USB_OTG_HCCHAR_EPNUM_2 (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos)
21219#define USB_OTG_HCCHAR_EPNUM_3 (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos)
21220#define USB_OTG_HCCHAR_EPDIR_Pos (15U)
21221#define USB_OTG_HCCHAR_EPDIR_Msk (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos)
21222#define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk
21223#define USB_OTG_HCCHAR_LSDEV_Pos (17U)
21224#define USB_OTG_HCCHAR_LSDEV_Msk (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos)
21225#define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk
21227#define USB_OTG_HCCHAR_EPTYP_Pos (18U)
21228#define USB_OTG_HCCHAR_EPTYP_Msk (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos)
21229#define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk
21230#define USB_OTG_HCCHAR_EPTYP_0 (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos)
21231#define USB_OTG_HCCHAR_EPTYP_1 (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos)
21233#define USB_OTG_HCCHAR_MC_Pos (20U)
21234#define USB_OTG_HCCHAR_MC_Msk (0x3UL << USB_OTG_HCCHAR_MC_Pos)
21235#define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk
21236#define USB_OTG_HCCHAR_MC_0 (0x1UL << USB_OTG_HCCHAR_MC_Pos)
21237#define USB_OTG_HCCHAR_MC_1 (0x2UL << USB_OTG_HCCHAR_MC_Pos)
21239#define USB_OTG_HCCHAR_DAD_Pos (22U)
21240#define USB_OTG_HCCHAR_DAD_Msk (0x7FUL << USB_OTG_HCCHAR_DAD_Pos)
21241#define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk
21242#define USB_OTG_HCCHAR_DAD_0 (0x01UL << USB_OTG_HCCHAR_DAD_Pos)
21243#define USB_OTG_HCCHAR_DAD_1 (0x02UL << USB_OTG_HCCHAR_DAD_Pos)
21244#define USB_OTG_HCCHAR_DAD_2 (0x04UL << USB_OTG_HCCHAR_DAD_Pos)
21245#define USB_OTG_HCCHAR_DAD_3 (0x08UL << USB_OTG_HCCHAR_DAD_Pos)
21246#define USB_OTG_HCCHAR_DAD_4 (0x10UL << USB_OTG_HCCHAR_DAD_Pos)
21247#define USB_OTG_HCCHAR_DAD_5 (0x20UL << USB_OTG_HCCHAR_DAD_Pos)
21248#define USB_OTG_HCCHAR_DAD_6 (0x40UL << USB_OTG_HCCHAR_DAD_Pos)
21249#define USB_OTG_HCCHAR_ODDFRM_Pos (29U)
21250#define USB_OTG_HCCHAR_ODDFRM_Msk (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos)
21251#define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk
21252#define USB_OTG_HCCHAR_CHDIS_Pos (30U)
21253#define USB_OTG_HCCHAR_CHDIS_Msk (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos)
21254#define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk
21255#define USB_OTG_HCCHAR_CHENA_Pos (31U)
21256#define USB_OTG_HCCHAR_CHENA_Msk (0x1UL << USB_OTG_HCCHAR_CHENA_Pos)
21257#define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk
21259/******************** Bit definition forUSB_OTG_HCSPLT register ********************/
21260
21261#define USB_OTG_HCSPLT_PRTADDR_Pos (0U)
21262#define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos)
21263#define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk
21264#define USB_OTG_HCSPLT_PRTADDR_0 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos)
21265#define USB_OTG_HCSPLT_PRTADDR_1 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos)
21266#define USB_OTG_HCSPLT_PRTADDR_2 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos)
21267#define USB_OTG_HCSPLT_PRTADDR_3 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos)
21268#define USB_OTG_HCSPLT_PRTADDR_4 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos)
21269#define USB_OTG_HCSPLT_PRTADDR_5 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos)
21270#define USB_OTG_HCSPLT_PRTADDR_6 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos)
21272#define USB_OTG_HCSPLT_HUBADDR_Pos (7U)
21273#define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos)
21274#define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk
21275#define USB_OTG_HCSPLT_HUBADDR_0 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos)
21276#define USB_OTG_HCSPLT_HUBADDR_1 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos)
21277#define USB_OTG_HCSPLT_HUBADDR_2 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos)
21278#define USB_OTG_HCSPLT_HUBADDR_3 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos)
21279#define USB_OTG_HCSPLT_HUBADDR_4 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos)
21280#define USB_OTG_HCSPLT_HUBADDR_5 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos)
21281#define USB_OTG_HCSPLT_HUBADDR_6 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos)
21283#define USB_OTG_HCSPLT_XACTPOS_Pos (14U)
21284#define USB_OTG_HCSPLT_XACTPOS_Msk (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos)
21285#define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk
21286#define USB_OTG_HCSPLT_XACTPOS_0 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos)
21287#define USB_OTG_HCSPLT_XACTPOS_1 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos)
21288#define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U)
21289#define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos)
21290#define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk
21291#define USB_OTG_HCSPLT_SPLITEN_Pos (31U)
21292#define USB_OTG_HCSPLT_SPLITEN_Msk (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos)
21293#define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk
21295/******************** Bit definition forUSB_OTG_HCINT register ********************/
21296#define USB_OTG_HCINT_XFRC_Pos (0U)
21297#define USB_OTG_HCINT_XFRC_Msk (0x1UL << USB_OTG_HCINT_XFRC_Pos)
21298#define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk
21299#define USB_OTG_HCINT_CHH_Pos (1U)
21300#define USB_OTG_HCINT_CHH_Msk (0x1UL << USB_OTG_HCINT_CHH_Pos)
21301#define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk
21302#define USB_OTG_HCINT_AHBERR_Pos (2U)
21303#define USB_OTG_HCINT_AHBERR_Msk (0x1UL << USB_OTG_HCINT_AHBERR_Pos)
21304#define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk
21305#define USB_OTG_HCINT_STALL_Pos (3U)
21306#define USB_OTG_HCINT_STALL_Msk (0x1UL << USB_OTG_HCINT_STALL_Pos)
21307#define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk
21308#define USB_OTG_HCINT_NAK_Pos (4U)
21309#define USB_OTG_HCINT_NAK_Msk (0x1UL << USB_OTG_HCINT_NAK_Pos)
21310#define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk
21311#define USB_OTG_HCINT_ACK_Pos (5U)
21312#define USB_OTG_HCINT_ACK_Msk (0x1UL << USB_OTG_HCINT_ACK_Pos)
21313#define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk
21314#define USB_OTG_HCINT_NYET_Pos (6U)
21315#define USB_OTG_HCINT_NYET_Msk (0x1UL << USB_OTG_HCINT_NYET_Pos)
21316#define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk
21317#define USB_OTG_HCINT_TXERR_Pos (7U)
21318#define USB_OTG_HCINT_TXERR_Msk (0x1UL << USB_OTG_HCINT_TXERR_Pos)
21319#define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk
21320#define USB_OTG_HCINT_BBERR_Pos (8U)
21321#define USB_OTG_HCINT_BBERR_Msk (0x1UL << USB_OTG_HCINT_BBERR_Pos)
21322#define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk
21323#define USB_OTG_HCINT_FRMOR_Pos (9U)
21324#define USB_OTG_HCINT_FRMOR_Msk (0x1UL << USB_OTG_HCINT_FRMOR_Pos)
21325#define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk
21326#define USB_OTG_HCINT_DTERR_Pos (10U)
21327#define USB_OTG_HCINT_DTERR_Msk (0x1UL << USB_OTG_HCINT_DTERR_Pos)
21328#define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk
21330/******************** Bit definition forUSB_OTG_DIEPINT register ********************/
21331#define USB_OTG_DIEPINT_XFRC_Pos (0U)
21332#define USB_OTG_DIEPINT_XFRC_Msk (0x1UL << USB_OTG_DIEPINT_XFRC_Pos)
21333#define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk
21334#define USB_OTG_DIEPINT_EPDISD_Pos (1U)
21335#define USB_OTG_DIEPINT_EPDISD_Msk (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos)
21336#define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk
21337#define USB_OTG_DIEPINT_AHBERR_Pos (2U)
21338#define USB_OTG_DIEPINT_AHBERR_Msk (0x1UL << USB_OTG_DIEPINT_AHBERR_Pos)
21339#define USB_OTG_DIEPINT_AHBERR USB_OTG_DIEPINT_AHBERR_Msk
21340#define USB_OTG_DIEPINT_TOC_Pos (3U)
21341#define USB_OTG_DIEPINT_TOC_Msk (0x1UL << USB_OTG_DIEPINT_TOC_Pos)
21342#define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk
21343#define USB_OTG_DIEPINT_ITTXFE_Pos (4U)
21344#define USB_OTG_DIEPINT_ITTXFE_Msk (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos)
21345#define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk
21346#define USB_OTG_DIEPINT_INEPNM_Pos (5U)
21347#define USB_OTG_DIEPINT_INEPNM_Msk (0x1UL << USB_OTG_DIEPINT_INEPNM_Pos)
21348#define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk
21349#define USB_OTG_DIEPINT_INEPNE_Pos (6U)
21350#define USB_OTG_DIEPINT_INEPNE_Msk (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos)
21351#define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk
21352#define USB_OTG_DIEPINT_TXFE_Pos (7U)
21353#define USB_OTG_DIEPINT_TXFE_Msk (0x1UL << USB_OTG_DIEPINT_TXFE_Pos)
21354#define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk
21355#define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U)
21356#define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos)
21357#define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk
21358#define USB_OTG_DIEPINT_BNA_Pos (9U)
21359#define USB_OTG_DIEPINT_BNA_Msk (0x1UL << USB_OTG_DIEPINT_BNA_Pos)
21360#define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk
21361#define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U)
21362#define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos)
21363#define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk
21364#define USB_OTG_DIEPINT_BERR_Pos (12U)
21365#define USB_OTG_DIEPINT_BERR_Msk (0x1UL << USB_OTG_DIEPINT_BERR_Pos)
21366#define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk
21367#define USB_OTG_DIEPINT_NAK_Pos (13U)
21368#define USB_OTG_DIEPINT_NAK_Msk (0x1UL << USB_OTG_DIEPINT_NAK_Pos)
21369#define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk
21371/******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
21372#define USB_OTG_HCINTMSK_XFRCM_Pos (0U)
21373#define USB_OTG_HCINTMSK_XFRCM_Msk (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos)
21374#define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk
21375#define USB_OTG_HCINTMSK_CHHM_Pos (1U)
21376#define USB_OTG_HCINTMSK_CHHM_Msk (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos)
21377#define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk
21378#define USB_OTG_HCINTMSK_AHBERR_Pos (2U)
21379#define USB_OTG_HCINTMSK_AHBERR_Msk (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos)
21380#define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk
21381#define USB_OTG_HCINTMSK_STALLM_Pos (3U)
21382#define USB_OTG_HCINTMSK_STALLM_Msk (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos)
21383#define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk
21384#define USB_OTG_HCINTMSK_NAKM_Pos (4U)
21385#define USB_OTG_HCINTMSK_NAKM_Msk (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos)
21386#define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk
21387#define USB_OTG_HCINTMSK_ACKM_Pos (5U)
21388#define USB_OTG_HCINTMSK_ACKM_Msk (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos)
21389#define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk
21390#define USB_OTG_HCINTMSK_NYET_Pos (6U)
21391#define USB_OTG_HCINTMSK_NYET_Msk (0x1UL << USB_OTG_HCINTMSK_NYET_Pos)
21392#define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk
21393#define USB_OTG_HCINTMSK_TXERRM_Pos (7U)
21394#define USB_OTG_HCINTMSK_TXERRM_Msk (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos)
21395#define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk
21396#define USB_OTG_HCINTMSK_BBERRM_Pos (8U)
21397#define USB_OTG_HCINTMSK_BBERRM_Msk (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos)
21398#define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk
21399#define USB_OTG_HCINTMSK_FRMORM_Pos (9U)
21400#define USB_OTG_HCINTMSK_FRMORM_Msk (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos)
21401#define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk
21402#define USB_OTG_HCINTMSK_DTERRM_Pos (10U)
21403#define USB_OTG_HCINTMSK_DTERRM_Msk (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos)
21404#define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk
21406/******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
21407
21408#define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U)
21409#define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos)
21410#define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk
21411#define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U)
21412#define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos)
21413#define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk
21414#define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U)
21415#define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos)
21416#define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk
21417/******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
21418#define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U)
21419#define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos)
21420#define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk
21421#define USB_OTG_HCTSIZ_PKTCNT_Pos (19U)
21422#define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos)
21423#define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk
21424#define USB_OTG_HCTSIZ_DOPING_Pos (31U)
21425#define USB_OTG_HCTSIZ_DOPING_Msk (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos)
21426#define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk
21427#define USB_OTG_HCTSIZ_DPID_Pos (29U)
21428#define USB_OTG_HCTSIZ_DPID_Msk (0x3UL << USB_OTG_HCTSIZ_DPID_Pos)
21429#define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk
21430#define USB_OTG_HCTSIZ_DPID_0 (0x1UL << USB_OTG_HCTSIZ_DPID_Pos)
21431#define USB_OTG_HCTSIZ_DPID_1 (0x2UL << USB_OTG_HCTSIZ_DPID_Pos)
21433/******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
21434#define USB_OTG_DIEPDMA_DMAADDR_Pos (0U)
21435#define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos)
21436#define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk
21438/******************** Bit definition forUSB_OTG_HCDMA register ********************/
21439#define USB_OTG_HCDMA_DMAADDR_Pos (0U)
21440#define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos)
21441#define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk
21443/******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
21444#define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U)
21445#define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos)
21446#define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk
21448/******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
21449#define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U)
21450#define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos)
21451#define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk
21452#define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U)
21453#define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos)
21454#define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk
21456/******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
21457
21458#define USB_OTG_DOEPCTL_MPSIZ_Pos (0U)
21459#define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos)
21460#define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk
21461#define USB_OTG_DOEPCTL_USBAEP_Pos (15U)
21462#define USB_OTG_DOEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos)
21463#define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk
21464#define USB_OTG_DOEPCTL_NAKSTS_Pos (17U)
21465#define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos)
21466#define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk
21467#define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U)
21468#define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos)
21469#define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk
21470#define USB_OTG_DOEPCTL_SODDFRM_Pos (29U)
21471#define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos)
21472#define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk
21473#define USB_OTG_DOEPCTL_EPTYP_Pos (18U)
21474#define USB_OTG_DOEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos)
21475#define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk
21476#define USB_OTG_DOEPCTL_EPTYP_0 (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos)
21477#define USB_OTG_DOEPCTL_EPTYP_1 (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos)
21478#define USB_OTG_DOEPCTL_SNPM_Pos (20U)
21479#define USB_OTG_DOEPCTL_SNPM_Msk (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos)
21480#define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk
21481#define USB_OTG_DOEPCTL_STALL_Pos (21U)
21482#define USB_OTG_DOEPCTL_STALL_Msk (0x1UL << USB_OTG_DOEPCTL_STALL_Pos)
21483#define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk
21484#define USB_OTG_DOEPCTL_CNAK_Pos (26U)
21485#define USB_OTG_DOEPCTL_CNAK_Msk (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos)
21486#define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk
21487#define USB_OTG_DOEPCTL_SNAK_Pos (27U)
21488#define USB_OTG_DOEPCTL_SNAK_Msk (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos)
21489#define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk
21490#define USB_OTG_DOEPCTL_EPDIS_Pos (30U)
21491#define USB_OTG_DOEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos)
21492#define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk
21493#define USB_OTG_DOEPCTL_EPENA_Pos (31U)
21494#define USB_OTG_DOEPCTL_EPENA_Msk (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos)
21495#define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk
21497/******************** Bit definition forUSB_OTG_DOEPINT register ********************/
21498#define USB_OTG_DOEPINT_XFRC_Pos (0U)
21499#define USB_OTG_DOEPINT_XFRC_Msk (0x1UL << USB_OTG_DOEPINT_XFRC_Pos)
21500#define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk
21501#define USB_OTG_DOEPINT_EPDISD_Pos (1U)
21502#define USB_OTG_DOEPINT_EPDISD_Msk (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos)
21503#define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk
21504#define USB_OTG_DOEPINT_AHBERR_Pos (2U)
21505#define USB_OTG_DOEPINT_AHBERR_Msk (0x1UL << USB_OTG_DOEPINT_AHBERR_Pos)
21506#define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk
21507#define USB_OTG_DOEPINT_STUP_Pos (3U)
21508#define USB_OTG_DOEPINT_STUP_Msk (0x1UL << USB_OTG_DOEPINT_STUP_Pos)
21509#define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk
21510#define USB_OTG_DOEPINT_OTEPDIS_Pos (4U)
21511#define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos)
21512#define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk
21513#define USB_OTG_DOEPINT_OTEPSPR_Pos (5U)
21514#define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1UL << USB_OTG_DOEPINT_OTEPSPR_Pos)
21515#define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk
21516#define USB_OTG_DOEPINT_B2BSTUP_Pos (6U)
21517#define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos)
21518#define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk
21519#define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U)
21520#define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1UL << USB_OTG_DOEPINT_OUTPKTERR_Pos)
21521#define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk
21522#define USB_OTG_DOEPINT_BNA_Pos (9U)
21523#define USB_OTG_DOEPINT_BNA_Msk (0x1UL << USB_OTG_DOEPINT_BNA_Pos)
21524#define USB_OTG_DOEPINT_BNA USB_OTG_DOEPINT_BNA_Msk
21525#define USB_OTG_DOEPINT_BERR_Pos (12U)
21526#define USB_OTG_DOEPINT_BERR_Msk (0x1UL << USB_OTG_DOEPINT_BERR_Pos)
21527#define USB_OTG_DOEPINT_BERR USB_OTG_DOEPINT_BERR_Msk
21528#define USB_OTG_DOEPINT_NAK_Pos (13U)
21529#define USB_OTG_DOEPINT_NAK_Msk (0x1UL << USB_OTG_DOEPINT_NAK_Pos)
21530#define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk
21531#define USB_OTG_DOEPINT_NYET_Pos (14U)
21532#define USB_OTG_DOEPINT_NYET_Msk (0x1UL << USB_OTG_DOEPINT_NYET_Pos)
21533#define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk
21534#define USB_OTG_DOEPINT_STPKTRX_Pos (15U)
21535#define USB_OTG_DOEPINT_STPKTRX_Msk (0x1UL << USB_OTG_DOEPINT_STPKTRX_Pos)
21536#define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk
21538/******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
21539
21540#define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U)
21541#define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos)
21542#define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk
21543#define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U)
21544#define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos)
21545#define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk
21547#define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U)
21548#define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos)
21549#define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk
21550#define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos)
21551#define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos)
21553/******************** Bit definition for PCGCCTL register ********************/
21554#define USB_OTG_PCGCCTL_STOPCLK_Pos (0U)
21555#define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1UL << USB_OTG_PCGCCTL_STOPCLK_Pos)
21556#define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk
21557#define USB_OTG_PCGCCTL_GATECLK_Pos (1U)
21558#define USB_OTG_PCGCCTL_GATECLK_Msk (0x1UL << USB_OTG_PCGCCTL_GATECLK_Pos)
21559#define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk
21560#define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U)
21561#define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos)
21562#define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk
21576/******************************* ADC Instances ********************************/
21577#define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
21578 ((INSTANCE) == ADC2))
21579
21580#define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
21581
21582#define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC12_COMMON)
21583
21584/******************************** COMP Instances ******************************/
21585#define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
21586 ((INSTANCE) == COMP2))
21587
21588#define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON)
21589/******************** COMP Instances with window mode capability **************/
21590#define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
21591
21592/******************************** DTS Instances ******************************/
21593#define IS_DTS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DTS)
21594
21595/******************************* CRC Instances ********************************/
21596#define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
21597
21598/******************************* DAC Instances ********************************/
21599#define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1)|| \
21600 ((INSTANCE) == DAC2))
21601/******************************* DCMI Instances *******************************/
21602#define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
21603
21604/******************************* DELAYBLOCK Instances *******************************/
21605#define IS_DLYB_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DLYB_SDMMC1) || \
21606 ((INSTANCE) == DLYB_SDMMC2) || \
21607 ((INSTANCE) == DLYB_OCTOSPI1) || \
21608 ((INSTANCE) == DLYB_OCTOSPI2) )
21609/****************************** DFSDM Instances *******************************/
21610#define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
21611 ((INSTANCE) == DFSDM1_Filter1) || \
21612 ((INSTANCE) == DFSDM1_Filter2) || \
21613 ((INSTANCE) == DFSDM1_Filter3) || \
21614 ((INSTANCE) == DFSDM1_Filter4) || \
21615 ((INSTANCE) == DFSDM1_Filter5) || \
21616 ((INSTANCE) == DFSDM1_Filter6) || \
21617 ((INSTANCE) == DFSDM1_Filter7) || \
21618 ((INSTANCE) == DFSDM2_Filter0))
21619#define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
21620 ((INSTANCE) == DFSDM1_Channel1) || \
21621 ((INSTANCE) == DFSDM1_Channel2) || \
21622 ((INSTANCE) == DFSDM1_Channel3) || \
21623 ((INSTANCE) == DFSDM1_Channel4) || \
21624 ((INSTANCE) == DFSDM1_Channel5) || \
21625 ((INSTANCE) == DFSDM1_Channel6) || \
21626 ((INSTANCE) == DFSDM1_Channel7) || \
21627 ((INSTANCE) == DFSDM2_Channel0) || \
21628 ((INSTANCE) == DFSDM2_Channel1))
21629/****************************** RAMECC Instances ******************************/
21630#define IS_RAMECC_MONITOR_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RAMECC_Monitor1) || \
21631 ((INSTANCE) == RAMECC_Monitor2) || \
21632 ((INSTANCE) == RAMECC_Monitor3))
21633
21634/******************************** DMA Instances *******************************/
21635#define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
21636 ((INSTANCE) == DMA1_Stream1) || \
21637 ((INSTANCE) == DMA1_Stream2) || \
21638 ((INSTANCE) == DMA1_Stream3) || \
21639 ((INSTANCE) == DMA1_Stream4) || \
21640 ((INSTANCE) == DMA1_Stream5) || \
21641 ((INSTANCE) == DMA1_Stream6) || \
21642 ((INSTANCE) == DMA1_Stream7) || \
21643 ((INSTANCE) == DMA2_Stream0) || \
21644 ((INSTANCE) == DMA2_Stream1) || \
21645 ((INSTANCE) == DMA2_Stream2) || \
21646 ((INSTANCE) == DMA2_Stream3) || \
21647 ((INSTANCE) == DMA2_Stream4) || \
21648 ((INSTANCE) == DMA2_Stream5) || \
21649 ((INSTANCE) == DMA2_Stream6) || \
21650 ((INSTANCE) == DMA2_Stream7) || \
21651 ((INSTANCE) == BDMA1_Channel0) || \
21652 ((INSTANCE) == BDMA1_Channel1) || \
21653 ((INSTANCE) == BDMA1_Channel2) || \
21654 ((INSTANCE) == BDMA1_Channel3) || \
21655 ((INSTANCE) == BDMA1_Channel4) || \
21656 ((INSTANCE) == BDMA1_Channel5) || \
21657 ((INSTANCE) == BDMA1_Channel6) || \
21658 ((INSTANCE) == BDMA1_Channel7) || \
21659 ((INSTANCE) == BDMA2_Channel0) || \
21660 ((INSTANCE) == BDMA2_Channel1) || \
21661 ((INSTANCE) == BDMA2_Channel2) || \
21662 ((INSTANCE) == BDMA2_Channel3) || \
21663 ((INSTANCE) == BDMA2_Channel4) || \
21664 ((INSTANCE) == BDMA2_Channel5) || \
21665 ((INSTANCE) == BDMA2_Channel6) || \
21666 ((INSTANCE) == BDMA2_Channel7))
21667
21668/****************************** BDMA CHANNEL Instances ***************************/
21669#define IS_BDMA_CHANNEL_INSTANCE(INSTANCE) (((INSTANCE) == BDMA1_Channel0) || \
21670 ((INSTANCE) == BDMA1_Channel1) || \
21671 ((INSTANCE) == BDMA1_Channel2) || \
21672 ((INSTANCE) == BDMA1_Channel3) || \
21673 ((INSTANCE) == BDMA1_Channel4) || \
21674 ((INSTANCE) == BDMA1_Channel5) || \
21675 ((INSTANCE) == BDMA1_Channel6) || \
21676 ((INSTANCE) == BDMA1_Channel7) || \
21677 ((INSTANCE) == BDMA2_Channel0) || \
21678 ((INSTANCE) == BDMA2_Channel1) || \
21679 ((INSTANCE) == BDMA2_Channel2) || \
21680 ((INSTANCE) == BDMA2_Channel3) || \
21681 ((INSTANCE) == BDMA2_Channel4) || \
21682 ((INSTANCE) == BDMA2_Channel5) || \
21683 ((INSTANCE) == BDMA2_Channel6) || \
21684 ((INSTANCE) == BDMA2_Channel7))
21685
21686/****************************** DMA DMAMUX ALL Instances ***************************/
21687#define IS_DMA_DMAMUX_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
21688 ((INSTANCE) == DMA1_Stream1) || \
21689 ((INSTANCE) == DMA1_Stream2) || \
21690 ((INSTANCE) == DMA1_Stream3) || \
21691 ((INSTANCE) == DMA1_Stream4) || \
21692 ((INSTANCE) == DMA1_Stream5) || \
21693 ((INSTANCE) == DMA1_Stream6) || \
21694 ((INSTANCE) == DMA1_Stream7) || \
21695 ((INSTANCE) == DMA2_Stream0) || \
21696 ((INSTANCE) == DMA2_Stream1) || \
21697 ((INSTANCE) == DMA2_Stream2) || \
21698 ((INSTANCE) == DMA2_Stream3) || \
21699 ((INSTANCE) == DMA2_Stream4) || \
21700 ((INSTANCE) == DMA2_Stream5) || \
21701 ((INSTANCE) == DMA2_Stream6) || \
21702 ((INSTANCE) == DMA2_Stream7) || \
21703 ((INSTANCE) == BDMA2_Channel0) || \
21704 ((INSTANCE) == BDMA2_Channel1) || \
21705 ((INSTANCE) == BDMA2_Channel2) || \
21706 ((INSTANCE) == BDMA2_Channel3) || \
21707 ((INSTANCE) == BDMA2_Channel4) || \
21708 ((INSTANCE) == BDMA2_Channel5) || \
21709 ((INSTANCE) == BDMA2_Channel6) || \
21710 ((INSTANCE) == BDMA2_Channel7))
21711
21712/****************************** BDMA DMAMUX Instances ***************************/
21713#define IS_BDMA_CHANNEL_DMAMUX_INSTANCE(INSTANCE) (((INSTANCE) == BDMA2_Channel0) || \
21714 ((INSTANCE) == BDMA2_Channel1) || \
21715 ((INSTANCE) == BDMA2_Channel2) || \
21716 ((INSTANCE) == BDMA2_Channel3) || \
21717 ((INSTANCE) == BDMA2_Channel4) || \
21718 ((INSTANCE) == BDMA2_Channel5) || \
21719 ((INSTANCE) == BDMA2_Channel6) || \
21720 ((INSTANCE) == BDMA2_Channel7))
21721
21722/****************************** DMA STREAM Instances ***************************/
21723#define IS_DMA_STREAM_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
21724 ((INSTANCE) == DMA1_Stream1) || \
21725 ((INSTANCE) == DMA1_Stream2) || \
21726 ((INSTANCE) == DMA1_Stream3) || \
21727 ((INSTANCE) == DMA1_Stream4) || \
21728 ((INSTANCE) == DMA1_Stream5) || \
21729 ((INSTANCE) == DMA1_Stream6) || \
21730 ((INSTANCE) == DMA1_Stream7) || \
21731 ((INSTANCE) == DMA2_Stream0) || \
21732 ((INSTANCE) == DMA2_Stream1) || \
21733 ((INSTANCE) == DMA2_Stream2) || \
21734 ((INSTANCE) == DMA2_Stream3) || \
21735 ((INSTANCE) == DMA2_Stream4) || \
21736 ((INSTANCE) == DMA2_Stream5) || \
21737 ((INSTANCE) == DMA2_Stream6) || \
21738 ((INSTANCE) == DMA2_Stream7))
21739
21740/****************************** DMA DMAMUX Instances ***************************/
21741#define IS_DMA_STREAM_DMAMUX_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
21742 ((INSTANCE) == DMA1_Stream1) || \
21743 ((INSTANCE) == DMA1_Stream2) || \
21744 ((INSTANCE) == DMA1_Stream3) || \
21745 ((INSTANCE) == DMA1_Stream4) || \
21746 ((INSTANCE) == DMA1_Stream5) || \
21747 ((INSTANCE) == DMA1_Stream6) || \
21748 ((INSTANCE) == DMA1_Stream7) || \
21749 ((INSTANCE) == DMA2_Stream0) || \
21750 ((INSTANCE) == DMA2_Stream1) || \
21751 ((INSTANCE) == DMA2_Stream2) || \
21752 ((INSTANCE) == DMA2_Stream3) || \
21753 ((INSTANCE) == DMA2_Stream4) || \
21754 ((INSTANCE) == DMA2_Stream5) || \
21755 ((INSTANCE) == DMA2_Stream6) || \
21756 ((INSTANCE) == DMA2_Stream7))
21757
21758/******************************** DMA Request Generator Instances **************/
21759#define IS_DMA_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
21760 ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
21761 ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
21762 ((INSTANCE) == DMAMUX1_RequestGenerator3) || \
21763 ((INSTANCE) == DMAMUX1_RequestGenerator4) || \
21764 ((INSTANCE) == DMAMUX1_RequestGenerator5) || \
21765 ((INSTANCE) == DMAMUX1_RequestGenerator6) || \
21766 ((INSTANCE) == DMAMUX1_RequestGenerator7) || \
21767 ((INSTANCE) == DMAMUX2_RequestGenerator0) || \
21768 ((INSTANCE) == DMAMUX2_RequestGenerator1) || \
21769 ((INSTANCE) == DMAMUX2_RequestGenerator2) || \
21770 ((INSTANCE) == DMAMUX2_RequestGenerator3) || \
21771 ((INSTANCE) == DMAMUX2_RequestGenerator4) || \
21772 ((INSTANCE) == DMAMUX2_RequestGenerator5) || \
21773 ((INSTANCE) == DMAMUX2_RequestGenerator6) || \
21774 ((INSTANCE) == DMAMUX2_RequestGenerator7))
21775
21776/******************************* DMA2D Instances *******************************/
21777#define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
21778
21779/****************************** PSSI Instance *********************************/
21780#define IS_PSSI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == PSSI)
21781
21782/******************************** MDMA Request Generator Instances **************/
21783#define IS_MDMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == MDMA_Channel0) || \
21784 ((INSTANCE) == MDMA_Channel1) || \
21785 ((INSTANCE) == MDMA_Channel2) || \
21786 ((INSTANCE) == MDMA_Channel3) || \
21787 ((INSTANCE) == MDMA_Channel4) || \
21788 ((INSTANCE) == MDMA_Channel5) || \
21789 ((INSTANCE) == MDMA_Channel6) || \
21790 ((INSTANCE) == MDMA_Channel7) || \
21791 ((INSTANCE) == MDMA_Channel8) || \
21792 ((INSTANCE) == MDMA_Channel9) || \
21793 ((INSTANCE) == MDMA_Channel10) || \
21794 ((INSTANCE) == MDMA_Channel11) || \
21795 ((INSTANCE) == MDMA_Channel12) || \
21796 ((INSTANCE) == MDMA_Channel13) || \
21797 ((INSTANCE) == MDMA_Channel14) || \
21798 ((INSTANCE) == MDMA_Channel15))
21799
21800
21801/******************************* FDCAN Instances ******************************/
21802#define IS_FDCAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == FDCAN1) || \
21803 ((__INSTANCE__) == FDCAN2))
21804
21805#define IS_FDCAN_TT_INSTANCE(__INSTANCE__) ((__INSTANCE__) == FDCAN1)
21806
21807/******************************* GFXMMU Instances *******************************/
21808#define IS_GFXMMU_ALL_INSTANCE(INSTANCE) ((INSTANCE) == GFXMMU)
21809
21810/******************************* GPIO Instances *******************************/
21811#define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
21812 ((INSTANCE) == GPIOB) || \
21813 ((INSTANCE) == GPIOC) || \
21814 ((INSTANCE) == GPIOD) || \
21815 ((INSTANCE) == GPIOE) || \
21816 ((INSTANCE) == GPIOF) || \
21817 ((INSTANCE) == GPIOG) || \
21818 ((INSTANCE) == GPIOH) || \
21819 ((INSTANCE) == GPIOI) || \
21820 ((INSTANCE) == GPIOJ) || \
21821 ((INSTANCE) == GPIOK))
21822
21823/******************************* GPIO AF Instances ****************************/
21824#define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
21825
21826/**************************** GPIO Lock Instances *****************************/
21827/* On H7, all GPIO Bank support the Lock mechanism */
21828#define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
21829
21830/******************************** HSEM Instances *******************************/
21831#define IS_HSEM_ALL_INSTANCE(INSTANCE) ((INSTANCE) == HSEM)
21832#define HSEM_CPU1_COREID (0x00000001U) /* Semaphore Core CM7 ID */
21833#define HSEM_CR_COREID_CPU1 (HSEM_CPU1_COREID << HSEM_CR_COREID_Pos)
21834#define HSEM_CR_COREID_CURRENT (HSEM_CPU1_COREID << HSEM_CR_COREID_Pos)
21835
21836#define HSEM_SEMID_MIN (0U) /* HSEM ID Min*/
21837#define HSEM_SEMID_MAX (15U) /* HSEM ID Max */
21838
21839#define HSEM_PROCESSID_MIN (0U) /* HSEM Process ID Min */
21840#define HSEM_PROCESSID_MAX (255U) /* HSEM Process ID Max */
21841
21842#define HSEM_CLEAR_KEY_MIN (0U) /* HSEM clear Key Min value */
21843#define HSEM_CLEAR_KEY_MAX (0xFFFFU) /* HSEM clear Key Max value */
21844
21845/******************************** I2C Instances *******************************/
21846#define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
21847 ((INSTANCE) == I2C2) || \
21848 ((INSTANCE) == I2C3) || \
21849 ((INSTANCE) == I2C4))
21850
21851/****************************** SMBUS Instances *******************************/
21852#define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
21853 ((INSTANCE) == I2C2) || \
21854 ((INSTANCE) == I2C3) || \
21855 ((INSTANCE) == I2C4))
21856
21857/************** I2C Instances : wakeup capability from stop modes *************/
21858#define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
21859
21860/******************************** I2S Instances *******************************/
21861#define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
21862 ((INSTANCE) == SPI2) || \
21863 ((INSTANCE) == SPI3) || \
21864 ((INSTANCE) == SPI6))
21865
21866/****************************** LTDC Instances ********************************/
21867#define IS_LTDC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LTDC)
21868
21869/******************************* RNG Instances ********************************/
21870#define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
21871
21872/****************************** RTC Instances *********************************/
21873#define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
21874
21875/****************************** SDMMC Instances *********************************/
21876#define IS_SDMMC_ALL_INSTANCE(_INSTANCE_) (((_INSTANCE_) == SDMMC1) || \
21877 ((_INSTANCE_) == SDMMC2))
21878
21879/******************************** SPI Instances *******************************/
21880#define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
21881 ((INSTANCE) == SPI2) || \
21882 ((INSTANCE) == SPI3) || \
21883 ((INSTANCE) == SPI4) || \
21884 ((INSTANCE) == SPI5) || \
21885 ((INSTANCE) == SPI6))
21886
21887#define IS_SPI_HIGHEND_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
21888 ((INSTANCE) == SPI2) || \
21889 ((INSTANCE) == SPI3))
21890
21891/******************************** SWPMI Instances *****************************/
21892#define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
21893
21894/****************** LPTIM Instances : All supported instances *****************/
21895#define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
21896 ((INSTANCE) == LPTIM2) || \
21897 ((INSTANCE) == LPTIM3))
21898
21899/****************** LPTIM Instances : supporting encoder interface **************/
21900#define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
21901 ((INSTANCE) == LPTIM2))
21902
21903/****************** TIM Instances : All supported instances *******************/
21904#define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21905 ((INSTANCE) == TIM2) || \
21906 ((INSTANCE) == TIM3) || \
21907 ((INSTANCE) == TIM4) || \
21908 ((INSTANCE) == TIM5) || \
21909 ((INSTANCE) == TIM6) || \
21910 ((INSTANCE) == TIM7) || \
21911 ((INSTANCE) == TIM8) || \
21912 ((INSTANCE) == TIM12) || \
21913 ((INSTANCE) == TIM13) || \
21914 ((INSTANCE) == TIM14) || \
21915 ((INSTANCE) == TIM15) || \
21916 ((INSTANCE) == TIM16) || \
21917 ((INSTANCE) == TIM17))
21918
21919/************* TIM Instances : at least 1 capture/compare channel *************/
21920#define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21921 ((INSTANCE) == TIM2) || \
21922 ((INSTANCE) == TIM3) || \
21923 ((INSTANCE) == TIM4) || \
21924 ((INSTANCE) == TIM5) || \
21925 ((INSTANCE) == TIM8) || \
21926 ((INSTANCE) == TIM12) || \
21927 ((INSTANCE) == TIM13) || \
21928 ((INSTANCE) == TIM14) || \
21929 ((INSTANCE) == TIM15) || \
21930 ((INSTANCE) == TIM16) || \
21931 ((INSTANCE) == TIM17))
21932
21933/************ TIM Instances : at least 2 capture/compare channels *************/
21934#define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21935 ((INSTANCE) == TIM2) || \
21936 ((INSTANCE) == TIM3) || \
21937 ((INSTANCE) == TIM4) || \
21938 ((INSTANCE) == TIM5) || \
21939 ((INSTANCE) == TIM8) || \
21940 ((INSTANCE) == TIM12) || \
21941 ((INSTANCE) == TIM15))
21942
21943/************ TIM Instances : at least 3 capture/compare channels *************/
21944#define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21945 ((INSTANCE) == TIM2) || \
21946 ((INSTANCE) == TIM3) || \
21947 ((INSTANCE) == TIM4) || \
21948 ((INSTANCE) == TIM5) || \
21949 ((INSTANCE) == TIM8))
21950
21951/************ TIM Instances : at least 4 capture/compare channels *************/
21952#define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21953 ((INSTANCE) == TIM2) || \
21954 ((INSTANCE) == TIM3) || \
21955 ((INSTANCE) == TIM4) || \
21956 ((INSTANCE) == TIM5) || \
21957 ((INSTANCE) == TIM8))
21958
21959/************ TIM Instances : at least 5 capture/compare channels *************/
21960#define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21961 ((INSTANCE) == TIM8))
21962/************ TIM Instances : at least 6 capture/compare channels *************/
21963#define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21964 ((INSTANCE) == TIM8))
21965
21966/******************** TIM Instances : Advanced-control timers *****************/
21967#define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
21968 ((__INSTANCE__) == TIM8))
21969
21970/******************** TIM Instances : Advanced-control timers *****************/
21971
21972/******************* TIM Instances : Timer input XOR function *****************/
21973#define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21974 ((INSTANCE) == TIM2) || \
21975 ((INSTANCE) == TIM3) || \
21976 ((INSTANCE) == TIM4) || \
21977 ((INSTANCE) == TIM5) || \
21978 ((INSTANCE) == TIM8) || \
21979 ((INSTANCE) == TIM15))
21980
21981/****************** TIM Instances : DMA requests generation (UDE) *************/
21982#define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21983 ((INSTANCE) == TIM2) || \
21984 ((INSTANCE) == TIM3) || \
21985 ((INSTANCE) == TIM4) || \
21986 ((INSTANCE) == TIM5) || \
21987 ((INSTANCE) == TIM6) || \
21988 ((INSTANCE) == TIM7) || \
21989 ((INSTANCE) == TIM8) || \
21990 ((INSTANCE) == TIM15) || \
21991 ((INSTANCE) == TIM16) || \
21992 ((INSTANCE) == TIM17))
21993
21994/************ TIM Instances : DMA requests generation (CCxDE) *****************/
21995#define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
21996 ((INSTANCE) == TIM2) || \
21997 ((INSTANCE) == TIM3) || \
21998 ((INSTANCE) == TIM4) || \
21999 ((INSTANCE) == TIM5) || \
22000 ((INSTANCE) == TIM8) || \
22001 ((INSTANCE) == TIM15) || \
22002 ((INSTANCE) == TIM16) || \
22003 ((INSTANCE) == TIM17))
22004
22005/************ TIM Instances : DMA requests generation (COMDE) *****************/
22006#define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22007 ((INSTANCE) == TIM2) || \
22008 ((INSTANCE) == TIM3) || \
22009 ((INSTANCE) == TIM4) || \
22010 ((INSTANCE) == TIM5) || \
22011 ((INSTANCE) == TIM8) || \
22012 ((INSTANCE) == TIM15))
22013
22014/******************** TIM Instances : DMA burst feature ***********************/
22015#define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22016 ((INSTANCE) == TIM2) || \
22017 ((INSTANCE) == TIM3) || \
22018 ((INSTANCE) == TIM4) || \
22019 ((INSTANCE) == TIM5) || \
22020 ((INSTANCE) == TIM8))
22021
22022/*************** TIM Instances : external trigger reamp input available *******/
22023#define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22024 ((INSTANCE) == TIM2) || \
22025 ((INSTANCE) == TIM3) || \
22026 ((INSTANCE) == TIM4) || \
22027 ((INSTANCE) == TIM5) || \
22028 ((INSTANCE) == TIM8))
22029
22030/****************** TIM Instances : remapping capability **********************/
22031#define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22032 ((INSTANCE) == TIM2) || \
22033 ((INSTANCE) == TIM3) || \
22034 ((INSTANCE) == TIM5) || \
22035 ((INSTANCE) == TIM8) || \
22036 ((INSTANCE) == TIM16) || \
22037 ((INSTANCE) == TIM17))
22038
22039/*************** TIM Instances : external trigger reamp input available *******/
22040#define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22041 ((INSTANCE) == TIM2) || \
22042 ((INSTANCE) == TIM3) || \
22043 ((INSTANCE) == TIM5) || \
22044 ((INSTANCE) == TIM8))
22045
22046/****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
22047#define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22048 ((INSTANCE) == TIM2) || \
22049 ((INSTANCE) == TIM3) || \
22050 ((INSTANCE) == TIM4) || \
22051 ((INSTANCE) == TIM5) || \
22052 ((INSTANCE) == TIM6) || \
22053 ((INSTANCE) == TIM7) || \
22054 ((INSTANCE) == TIM8) || \
22055 ((INSTANCE) == TIM12) || \
22056 ((INSTANCE) == TIM15))
22057
22058/****** TIM Instances : Salve mode available (TIMx_SMCR.TS available )*********/
22059#define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22060 ((INSTANCE) == TIM2) || \
22061 ((INSTANCE) == TIM3) || \
22062 ((INSTANCE) == TIM4) || \
22063 ((INSTANCE) == TIM5) || \
22064 ((INSTANCE) == TIM8) || \
22065 ((INSTANCE) == TIM12) || \
22066 ((INSTANCE) == TIM15))
22067
22068/****** TIM Instances : TRGO2 available (TIMx_CR2.MMS2 available )*********/
22069#define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22070 ((INSTANCE) == TIM8))
22071
22072/****** TIM Instances : TISEL available (TIMx_TISEL available )*********/
22073#define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22074 ((INSTANCE) == TIM2) || \
22075 ((INSTANCE) == TIM3) || \
22076 ((INSTANCE) == TIM4) || \
22077 ((INSTANCE) == TIM5) || \
22078 ((INSTANCE) == TIM8) || \
22079 ((INSTANCE) == TIM15) || \
22080 ((INSTANCE) == TIM16) || \
22081 ((INSTANCE) == TIM17))
22082
22083/****************** TIM Instances : supporting commutation event *************/
22084#define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22085 ((INSTANCE) == TIM8) || \
22086 ((INSTANCE) == TIM15) || \
22087 ((INSTANCE) == TIM16) || \
22088 ((INSTANCE) == TIM17))
22089
22090/****************** TIM Instances : supporting encoder interface **************/
22091#define IS_TIM_ENCODER_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
22092 ((__INSTANCE__) == TIM2) || \
22093 ((__INSTANCE__) == TIM3) || \
22094 ((__INSTANCE__) == TIM4) || \
22095 ((__INSTANCE__) == TIM5) || \
22096 ((__INSTANCE__) == TIM8))
22097
22098/****** TIM Instances : TIM_CCR5_GC5C available (TIMx_CCR5.GC5C available )*********/
22099#define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22100 ((INSTANCE) == TIM8))
22101/******************* TIM Instances : output(s) available **********************/
22102#define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
22103 ((((INSTANCE) == TIM1) && \
22104 (((CHANNEL) == TIM_CHANNEL_1) || \
22105 ((CHANNEL) == TIM_CHANNEL_2) || \
22106 ((CHANNEL) == TIM_CHANNEL_3) || \
22107 ((CHANNEL) == TIM_CHANNEL_4) || \
22108 ((CHANNEL) == TIM_CHANNEL_5) || \
22109 ((CHANNEL) == TIM_CHANNEL_6))) \
22110 || \
22111 (((INSTANCE) == TIM2) && \
22112 (((CHANNEL) == TIM_CHANNEL_1) || \
22113 ((CHANNEL) == TIM_CHANNEL_2) || \
22114 ((CHANNEL) == TIM_CHANNEL_3) || \
22115 ((CHANNEL) == TIM_CHANNEL_4))) \
22116 || \
22117 (((INSTANCE) == TIM3) && \
22118 (((CHANNEL) == TIM_CHANNEL_1)|| \
22119 ((CHANNEL) == TIM_CHANNEL_2) || \
22120 ((CHANNEL) == TIM_CHANNEL_3) || \
22121 ((CHANNEL) == TIM_CHANNEL_4))) \
22122 || \
22123 (((INSTANCE) == TIM4) && \
22124 (((CHANNEL) == TIM_CHANNEL_1) || \
22125 ((CHANNEL) == TIM_CHANNEL_2) || \
22126 ((CHANNEL) == TIM_CHANNEL_3) || \
22127 ((CHANNEL) == TIM_CHANNEL_4))) \
22128 || \
22129 (((INSTANCE) == TIM5) && \
22130 (((CHANNEL) == TIM_CHANNEL_1) || \
22131 ((CHANNEL) == TIM_CHANNEL_2) || \
22132 ((CHANNEL) == TIM_CHANNEL_3) || \
22133 ((CHANNEL) == TIM_CHANNEL_4))) \
22134 || \
22135 (((INSTANCE) == TIM8) && \
22136 (((CHANNEL) == TIM_CHANNEL_1) || \
22137 ((CHANNEL) == TIM_CHANNEL_2) || \
22138 ((CHANNEL) == TIM_CHANNEL_3) || \
22139 ((CHANNEL) == TIM_CHANNEL_4) || \
22140 ((CHANNEL) == TIM_CHANNEL_5) || \
22141 ((CHANNEL) == TIM_CHANNEL_6))) \
22142 || \
22143 (((INSTANCE) == TIM12) && \
22144 (((CHANNEL) == TIM_CHANNEL_1) || \
22145 ((CHANNEL) == TIM_CHANNEL_2))) \
22146 || \
22147 (((INSTANCE) == TIM13) && \
22148 (((CHANNEL) == TIM_CHANNEL_1))) \
22149 || \
22150 (((INSTANCE) == TIM14) && \
22151 (((CHANNEL) == TIM_CHANNEL_1))) \
22152 || \
22153 (((INSTANCE) == TIM15) && \
22154 (((CHANNEL) == TIM_CHANNEL_1) || \
22155 ((CHANNEL) == TIM_CHANNEL_2))) \
22156 || \
22157 (((INSTANCE) == TIM16) && \
22158 (((CHANNEL) == TIM_CHANNEL_1))) \
22159 || \
22160 (((INSTANCE) == TIM17) && \
22161 (((CHANNEL) == TIM_CHANNEL_1))))
22162
22163/****************** TIM Instances : supporting the break function *************/
22164#define IS_TIM_BREAK_INSTANCE(INSTANCE)\
22165 (((INSTANCE) == TIM1) || \
22166 ((INSTANCE) == TIM8) || \
22167 ((INSTANCE) == TIM15) || \
22168 ((INSTANCE) == TIM16) || \
22169 ((INSTANCE) == TIM17))
22170
22171/************** TIM Instances : supporting Break source selection *************/
22172#define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
22173 ((INSTANCE) == TIM8))
22174
22175/****************** TIM Instances : supporting complementary output(s) ********/
22176#define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
22177 ((((INSTANCE) == TIM1) && \
22178 (((CHANNEL) == TIM_CHANNEL_1) || \
22179 ((CHANNEL) == TIM_CHANNEL_2) || \
22180 ((CHANNEL) == TIM_CHANNEL_3))) \
22181 || \
22182 (((INSTANCE) == TIM8) && \
22183 (((CHANNEL) == TIM_CHANNEL_1) || \
22184 ((CHANNEL) == TIM_CHANNEL_2) || \
22185 ((CHANNEL) == TIM_CHANNEL_3))) \
22186 || \
22187 (((INSTANCE) == TIM15) && \
22188 ((CHANNEL) == TIM_CHANNEL_1)) \
22189 || \
22190 (((INSTANCE) == TIM16) && \
22191 ((CHANNEL) == TIM_CHANNEL_1)) \
22192 || \
22193 (((INSTANCE) == TIM17) && \
22194 ((CHANNEL) == TIM_CHANNEL_1)))
22195
22196/****************** TIM Instances : supporting counting mode selection ********/
22197#define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
22198 (((INSTANCE) == TIM1) || \
22199 ((INSTANCE) == TIM2) || \
22200 ((INSTANCE) == TIM3) || \
22201 ((INSTANCE) == TIM4) || \
22202 ((INSTANCE) == TIM5) || \
22203 ((INSTANCE) == TIM8))
22204
22205/****************** TIM Instances : supporting repetition counter *************/
22206#define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
22207 (((INSTANCE) == TIM1) || \
22208 ((INSTANCE) == TIM8) || \
22209 ((INSTANCE) == TIM15) || \
22210 ((INSTANCE) == TIM16) || \
22211 ((INSTANCE) == TIM17))
22212
22213/****************** TIM Instances : supporting synchronization ****************/
22214#define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
22215 (((__INSTANCE__) == TIM1) || \
22216 ((__INSTANCE__) == TIM2) || \
22217 ((__INSTANCE__) == TIM3) || \
22218 ((__INSTANCE__) == TIM4) || \
22219 ((__INSTANCE__) == TIM5) || \
22220 ((__INSTANCE__) == TIM6) || \
22221 ((__INSTANCE__) == TIM8) || \
22222 ((__INSTANCE__) == TIM12) || \
22223 ((__INSTANCE__) == TIM15))
22224
22225/****************** TIM Instances : supporting clock division *****************/
22226#define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
22227 (((INSTANCE) == TIM1) || \
22228 ((INSTANCE) == TIM2) || \
22229 ((INSTANCE) == TIM3) || \
22230 ((INSTANCE) == TIM4) || \
22231 ((INSTANCE) == TIM5) || \
22232 ((INSTANCE) == TIM8) || \
22233 ((INSTANCE) == TIM15) || \
22234 ((INSTANCE) == TIM16) || \
22235 ((INSTANCE) == TIM17))
22236
22237/****************** TIM Instances : supporting external clock mode 1 for ETRF input */
22238#define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
22239 (((INSTANCE) == TIM1) || \
22240 ((INSTANCE) == TIM2) || \
22241 ((INSTANCE) == TIM3) || \
22242 ((INSTANCE) == TIM4) || \
22243 ((INSTANCE) == TIM5) || \
22244 ((INSTANCE) == TIM8))
22245
22246/****************** TIM Instances : supporting external clock mode 2 **********/
22247#define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
22248 (((INSTANCE) == TIM1) || \
22249 ((INSTANCE) == TIM2) || \
22250 ((INSTANCE) == TIM3) || \
22251 ((INSTANCE) == TIM4) || \
22252 ((INSTANCE) == TIM5) || \
22253 ((INSTANCE) == TIM8))
22254
22255/****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
22256#define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
22257 (((INSTANCE) == TIM1) || \
22258 ((INSTANCE) == TIM2) || \
22259 ((INSTANCE) == TIM3) || \
22260 ((INSTANCE) == TIM4) || \
22261 ((INSTANCE) == TIM5) || \
22262 ((INSTANCE) == TIM8) || \
22263 ((INSTANCE) == TIM12) || \
22264 ((INSTANCE) == TIM15))
22265
22266/****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
22267#define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
22268 (((INSTANCE) == TIM1) || \
22269 ((INSTANCE) == TIM2) || \
22270 ((INSTANCE) == TIM3) || \
22271 ((INSTANCE) == TIM4) || \
22272 ((INSTANCE) == TIM5) || \
22273 ((INSTANCE) == TIM8) || \
22274 ((INSTANCE) == TIM12) || \
22275 ((INSTANCE) == TIM15))
22276
22277/****************** TIM Instances : supporting OCxREF clear *******************/
22278#define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
22279 (((INSTANCE) == TIM1) || \
22280 ((INSTANCE) == TIM2) || \
22281 ((INSTANCE) == TIM3))
22282
22283/****************** TIM Instances : TIM_32B_COUNTER ***************************/
22284#define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\
22285 (((INSTANCE) == TIM2) || \
22286 ((INSTANCE) == TIM5))
22287
22288/****************** TIM Instances : TIM_BKIN2 ***************************/
22289#define IS_TIM_BKIN2_INSTANCE(INSTANCE)\
22290 (((INSTANCE) == TIM1) || \
22291 ((INSTANCE) == TIM8))
22292
22293/****************** TIM Instances : supporting Hall sensor interface **********/
22294#define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
22295 ((__INSTANCE__) == TIM2) || \
22296 ((__INSTANCE__) == TIM3) || \
22297 ((__INSTANCE__) == TIM4) || \
22298 ((__INSTANCE__) == TIM5) || \
22299 ((__INSTANCE__) == TIM15) || \
22300 ((__INSTANCE__) == TIM8))
22301
22302/******************** USART Instances : Synchronous mode **********************/
22303#define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22304 ((INSTANCE) == USART2) || \
22305 ((INSTANCE) == USART3) || \
22306 ((INSTANCE) == USART6) || \
22307 ((INSTANCE) == USART10))
22308
22309/******************** USART Instances : SPI slave mode ************************/
22310#define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22311 ((INSTANCE) == USART2) || \
22312 ((INSTANCE) == USART3) || \
22313 ((INSTANCE) == USART6) || \
22314 ((INSTANCE) == USART10))
22315
22316/******************** UART Instances : Asynchronous mode **********************/
22317#define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22318 ((INSTANCE) == USART2) || \
22319 ((INSTANCE) == USART3) || \
22320 ((INSTANCE) == UART4) || \
22321 ((INSTANCE) == UART5) || \
22322 ((INSTANCE) == USART6) || \
22323 ((INSTANCE) == UART7) || \
22324 ((INSTANCE) == UART8) || \
22325 ((INSTANCE) == UART9) || \
22326 ((INSTANCE) == USART10))
22327
22328/******************** UART Instances : FIFO mode.******************************/
22329#define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22330 ((INSTANCE) == USART2) || \
22331 ((INSTANCE) == USART3) || \
22332 ((INSTANCE) == UART4) || \
22333 ((INSTANCE) == UART5) || \
22334 ((INSTANCE) == USART6) || \
22335 ((INSTANCE) == UART7) || \
22336 ((INSTANCE) == UART8) || \
22337 ((INSTANCE) == UART9) || \
22338 ((INSTANCE) == USART10)|| \
22339 ((INSTANCE) == LPUART1))
22340
22341/****************** UART Instances : Auto Baud Rate detection *****************/
22342#define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22343 ((INSTANCE) == USART2) || \
22344 ((INSTANCE) == USART3) || \
22345 ((INSTANCE) == UART4) || \
22346 ((INSTANCE) == UART5) || \
22347 ((INSTANCE) == USART6) || \
22348 ((INSTANCE) == UART7) || \
22349 ((INSTANCE) == UART8) || \
22350 ((INSTANCE) == UART9) || \
22351 ((INSTANCE) == USART10))
22352
22353/*********************** UART Instances : Driver Enable ***********************/
22354#define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22355 ((INSTANCE) == USART2) || \
22356 ((INSTANCE) == USART3) || \
22357 ((INSTANCE) == UART4) || \
22358 ((INSTANCE) == UART5) || \
22359 ((INSTANCE) == USART6) || \
22360 ((INSTANCE) == UART7) || \
22361 ((INSTANCE) == UART8) || \
22362 ((INSTANCE) == UART9) || \
22363 ((INSTANCE) == USART10)|| \
22364 ((INSTANCE) == LPUART1))
22365
22366/********************* UART Instances : Half-Duplex mode **********************/
22367#define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22368 ((INSTANCE) == USART2) || \
22369 ((INSTANCE) == USART3) || \
22370 ((INSTANCE) == UART4) || \
22371 ((INSTANCE) == UART5) || \
22372 ((INSTANCE) == USART6) || \
22373 ((INSTANCE) == UART7) || \
22374 ((INSTANCE) == UART8) || \
22375 ((INSTANCE) == UART9) || \
22376 ((INSTANCE) == USART10)|| \
22377 ((INSTANCE) == LPUART1))
22378
22379/******************* UART Instances : Hardware Flow control *******************/
22380#define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22381 ((INSTANCE) == USART2) || \
22382 ((INSTANCE) == USART3) || \
22383 ((INSTANCE) == UART4) || \
22384 ((INSTANCE) == UART5) || \
22385 ((INSTANCE) == USART6) || \
22386 ((INSTANCE) == UART7) || \
22387 ((INSTANCE) == UART8) || \
22388 ((INSTANCE) == UART9) || \
22389 ((INSTANCE) == USART10)|| \
22390 ((INSTANCE) == LPUART1))
22391
22392/************************* UART Instances : LIN mode **************************/
22393#define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22394 ((INSTANCE) == USART2) || \
22395 ((INSTANCE) == USART3) || \
22396 ((INSTANCE) == UART4) || \
22397 ((INSTANCE) == UART5) || \
22398 ((INSTANCE) == USART6) || \
22399 ((INSTANCE) == UART7) || \
22400 ((INSTANCE) == UART8) || \
22401 ((INSTANCE) == UART9) || \
22402 ((INSTANCE) == USART10))
22403
22404/****************** UART Instances : Wake-up from Stop mode *******************/
22405#define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22406 ((INSTANCE) == USART2) || \
22407 ((INSTANCE) == USART3) || \
22408 ((INSTANCE) == UART4) || \
22409 ((INSTANCE) == UART5) || \
22410 ((INSTANCE) == USART6) || \
22411 ((INSTANCE) == UART7) || \
22412 ((INSTANCE) == UART8) || \
22413 ((INSTANCE) == UART9) || \
22414 ((INSTANCE) == USART10)|| \
22415 ((INSTANCE) == LPUART1))
22416
22417/************************* UART Instances : IRDA mode *************************/
22418#define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22419 ((INSTANCE) == USART2) || \
22420 ((INSTANCE) == USART3) || \
22421 ((INSTANCE) == UART4) || \
22422 ((INSTANCE) == UART5) || \
22423 ((INSTANCE) == USART6) || \
22424 ((INSTANCE) == UART7) || \
22425 ((INSTANCE) == UART8) || \
22426 ((INSTANCE) == UART9) || \
22427 ((INSTANCE) == USART10))
22428
22429/********************* USART Instances : Smard card mode **********************/
22430#define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
22431 ((INSTANCE) == USART2) || \
22432 ((INSTANCE) == USART3) || \
22433 ((INSTANCE) == USART6) ||\
22434 ((INSTANCE) == USART10))
22435
22436/****************************** LPUART Instance *******************************/
22437#define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
22438
22439/****************************** IWDG Instances ********************************/
22440#define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG1)
22441/****************************** USB Instances ********************************/
22442#define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
22443
22444/****************************** WWDG Instances ********************************/
22445#define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG1)
22446/****************************** MDIOS Instances ********************************/
22447#define IS_MDIOS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == MDIOS)
22448
22449/****************************** CEC Instances *********************************/
22450#define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
22451
22452/****************************** SAI Instances ********************************/
22453#define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
22454 ((INSTANCE) == SAI1_Block_B) || \
22455 ((INSTANCE) == SAI2_Block_A) || \
22456 ((INSTANCE) == SAI2_Block_B))
22457
22458/****************************** SPDIFRX Instances ********************************/
22459#define IS_SPDIFRX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPDIFRX)
22460
22461/****************************** OPAMP Instances *******************************/
22462#define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
22463 ((INSTANCE) == OPAMP2))
22464
22465#define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP12_COMMON)
22466
22467/*********************** USB OTG PCD Instances ********************************/
22468#define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_HS)
22469
22470/*********************** USB OTG HCD Instances ********************************/
22471#define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_HS)
22472
22473/******************************************************************************/
22474/* For a painless codes migration between the STM32H7xx device product */
22475/* lines, or with STM32F7xx devices the aliases defined below are put */
22476/* in place to overcome the differences in the interrupt handlers and IRQn */
22477/* definitions. No need to update developed interrupt code when moving */
22478/* across product lines within the same STM32H7 Family */
22479/******************************************************************************/
22480
22481/* Aliases for __IRQn */
22482#define HASH_RNG_IRQn RNG_IRQn
22483#define TIM1_BRK_TIM9_IRQn TIM1_BRK_IRQn
22484#define TIM1_UP_TIM10_IRQn TIM1_UP_IRQn
22485#define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_IRQn
22486#define PVD_IRQn PVD_AVD_IRQn
22487
22488/* Aliases for BDMA __IRQn */
22489#define BDMA_Channel0_IRQn BDMA2_Channel0_IRQn
22490#define BDMA_Channel1_IRQn BDMA2_Channel1_IRQn
22491#define BDMA_Channel2_IRQn BDMA2_Channel2_IRQn
22492#define BDMA_Channel3_IRQn BDMA2_Channel3_IRQn
22493#define BDMA_Channel4_IRQn BDMA2_Channel4_IRQn
22494#define BDMA_Channel5_IRQn BDMA2_Channel5_IRQn
22495#define BDMA_Channel6_IRQn BDMA2_Channel6_IRQn
22496#define BDMA_Channel7_IRQn BDMA2_Channel7_IRQn
22497
22498/* Aliases for PWR __IRQn */
22499#define PVD_AVD_IRQn PVD_PVM_IRQn
22500
22501/* Aliases for DCMI/PSSI __IRQn */
22502#define DCMI_IRQn DCMI_PSSI_IRQn
22503
22504/* Aliases for __IRQHandler */
22505#define HASH_RNG_IRQHandler RNG_IRQHandler
22506#define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_IRQHandler
22507#define TIM1_UP_TIM9_IRQHandler TIM1_UP_IRQHandler
22508#define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_IRQHandler
22509#define PVD_IRQHandler PVD_AVD_IRQHandler
22510
22511
22512/* Aliases for BDMA __IRQHandler */
22513#define BDMA_Channel0_IRQHandler BDMA2_Channel0_IRQHandler
22514#define BDMA_Channel1_IRQHandler BDMA2_Channel1_IRQHandler
22515#define BDMA_Channel2_IRQHandler BDMA2_Channel2_IRQHandler
22516#define BDMA_Channel3_IRQHandler BDMA2_Channel3_IRQHandler
22517#define BDMA_Channel4_IRQHandler BDMA2_Channel4_IRQHandler
22518#define BDMA_Channel5_IRQHandler BDMA2_Channel5_IRQHandler
22519#define BDMA_Channel6_IRQHandler BDMA2_Channel6_IRQHandler
22520#define BDMA_Channel7_IRQHandler BDMA2_Channel7_IRQHandler
22521
22522/* Aliases for PWR __IRQHandler */
22523#define PVD_AVD_IRQHandler PVD_PVM_IRQHandler
22524
22525/* Aliases for DCMI/PSSI __IRQHandler */
22526#define DCMI_IRQHandler DCMI_PSSI_IRQHandler
22527
22528/* Alias for BDMA defines */
22529#define BDMA_BASE BDMA2_BASE
22530#define BDMA_Channel0_BASE BDMA2_Channel0_BASE
22531#define BDMA_Channel1_BASE BDMA2_Channel1_BASE
22532#define BDMA_Channel2_BASE BDMA2_Channel2_BASE
22533#define BDMA_Channel3_BASE BDMA2_Channel3_BASE
22534#define BDMA_Channel4_BASE BDMA2_Channel4_BASE
22535#define BDMA_Channel5_BASE BDMA2_Channel5_BASE
22536#define BDMA_Channel6_BASE BDMA2_Channel6_BASE
22537#define BDMA_Channel7_BASE BDMA2_Channel7_BASE
22538
22539#define BDMA BDMA2
22540#define BDMA_Channel0 BDMA2_Channel0
22541#define BDMA_Channel1 BDMA2_Channel1
22542#define BDMA_Channel2 BDMA2_Channel2
22543#define BDMA_Channel3 BDMA2_Channel3
22544#define BDMA_Channel4 BDMA2_Channel4
22545#define BDMA_Channel5 BDMA2_Channel5
22546#define BDMA_Channel6 BDMA2_Channel6
22547#define BDMA_Channel7 BDMA2_Channel7
22548
22549/* Alias for PWR defines */
22550#define PWR_CPUCR_RUN_D3 PWR_CPUCR_RUN_SRD
22551#define PWR_CPUCR_PDDS_D3 PWR_CPUCR_PDDS_SRD
22552#define PWR_CPUCR_PDDS_D1 PWR_CPUCR_RETDS_CD
22553
22554#define PWR_D3CR_VOS PWR_SRDCR_VOS
22555
22556#define PWR_D3CR_VOS_0 PWR_SRDCR_VOS_0
22557#define PWR_D3CR_VOS_1 PWR_SRDCR_VOS_1
22558#define PWR_D3CR_VOSRDY PWR_SRDCR_VOSRDY
22559
22572#ifdef __cplusplus
22573}
22574#endif /* __cplusplus */
22575
22576#endif /* STM32H7A3xx_H */
22577
#define __IO
Definition: core_cm4.h:239
#define __I
Definition: core_cm4.h:236
CMSIS Cortex-M7 Core Peripheral Access Layer Header File.
IRQn_Type
STM32H7XX Interrupt Number Definition, according to the selected device in Library_configuration_sect...
Definition: stm32h7a3xx.h:49
@ CRS_IRQn
Definition: stm32h7a3xx.h:188
@ PendSV_IRQn
Definition: stm32h7a3xx.h:58
@ DFSDM2_IRQn
Definition: stm32h7a3xx.h:103
@ EXTI2_IRQn
Definition: stm32h7a3xx.h:69
@ MDIOS_IRQn
Definition: stm32h7a3xx.h:166
@ DMA1_Stream2_IRQn
Definition: stm32h7a3xx.h:74
@ BDMA2_Channel0_IRQn
Definition: stm32h7a3xx.h:173
@ RTC_WKUP_IRQn
Definition: stm32h7a3xx.h:64
@ SPDIF_RX_IRQn
Definition: stm32h7a3xx.h:155
@ OTG_HS_EP1_IN_IRQn
Definition: stm32h7a3xx.h:134
@ BDMA2_Channel3_IRQn
Definition: stm32h7a3xx.h:176
@ DMA2_Stream0_IRQn
Definition: stm32h7a3xx.h:117
@ DMA2_Stream6_IRQn
Definition: stm32h7a3xx.h:128
@ LPTIM3_IRQn
Definition: stm32h7a3xx.h:183
@ TIM15_IRQn
Definition: stm32h7a3xx.h:162
@ DTS_IRQn
Definition: stm32h7a3xx.h:190
@ UART7_IRQn
Definition: stm32h7a3xx.h:140
@ I2C1_ER_IRQn
Definition: stm32h7a3xx.h:93
@ UART9_IRQn
Definition: stm32h7a3xx.h:184
@ I2C2_EV_IRQn
Definition: stm32h7a3xx.h:94
@ MemoryManagement_IRQn
Definition: stm32h7a3xx.h:53
@ TIM17_IRQn
Definition: stm32h7a3xx.h:164
@ SAI1_IRQn
Definition: stm32h7a3xx.h:145
@ TIM4_IRQn
Definition: stm32h7a3xx.h:91
@ TIM2_IRQn
Definition: stm32h7a3xx.h:89
@ LTDC_ER_IRQn
Definition: stm32h7a3xx.h:147
@ DCMI_PSSI_IRQn
Definition: stm32h7a3xx.h:137
@ DMA2_Stream7_IRQn
Definition: stm32h7a3xx.h:129
@ TIM8_BRK_TIM12_IRQn
Definition: stm32h7a3xx.h:104
@ FDCAN1_IT0_IRQn
Definition: stm32h7a3xx.h:80
@ USART2_IRQn
Definition: stm32h7a3xx.h:99
@ DMA2_Stream3_IRQn
Definition: stm32h7a3xx.h:120
@ BDMA2_Channel7_IRQn
Definition: stm32h7a3xx.h:180
@ SVCall_IRQn
Definition: stm32h7a3xx.h:56
@ ADC_IRQn
Definition: stm32h7a3xx.h:79
@ SPI3_IRQn
Definition: stm32h7a3xx.h:112
@ SPI2_IRQn
Definition: stm32h7a3xx.h:97
@ TIM1_BRK_IRQn
Definition: stm32h7a3xx.h:85
@ TIM7_IRQn
Definition: stm32h7a3xx.h:116
@ UART8_IRQn
Definition: stm32h7a3xx.h:141
@ FDCAN2_IT0_IRQn
Definition: stm32h7a3xx.h:81
@ RCC_IRQn
Definition: stm32h7a3xx.h:66
@ BDMA1_IRQn
Definition: stm32h7a3xx.h:194
@ LPTIM2_IRQn
Definition: stm32h7a3xx.h:182
@ TIM6_DAC_IRQn
Definition: stm32h7a3xx.h:115
@ DFSDM1_FLT5_IRQn
Definition: stm32h7a3xx.h:124
@ OTG_HS_EP1_OUT_IRQn
Definition: stm32h7a3xx.h:133
@ I2C2_ER_IRQn
Definition: stm32h7a3xx.h:95
@ DFSDM1_FLT0_IRQn
Definition: stm32h7a3xx.h:157
@ TIM8_CC_IRQn
Definition: stm32h7a3xx.h:107
@ JPEG_IRQn
Definition: stm32h7a3xx.h:167
@ UsageFault_IRQn
Definition: stm32h7a3xx.h:55
@ DMAMUX2_OVR_IRQn
Definition: stm32h7a3xx.h:172
@ I2C4_ER_IRQn
Definition: stm32h7a3xx.h:154
@ SysTick_IRQn
Definition: stm32h7a3xx.h:59
@ I2C3_ER_IRQn
Definition: stm32h7a3xx.h:132
@ DFSDM1_FLT3_IRQn
Definition: stm32h7a3xx.h:160
@ BDMA2_Channel1_IRQn
Definition: stm32h7a3xx.h:174
@ TIM1_UP_IRQn
Definition: stm32h7a3xx.h:86
@ BDMA2_Channel5_IRQn
Definition: stm32h7a3xx.h:178
@ I2C3_EV_IRQn
Definition: stm32h7a3xx.h:131
@ BusFault_IRQn
Definition: stm32h7a3xx.h:54
@ DMAMUX1_OVR_IRQn
Definition: stm32h7a3xx.h:156
@ CEC_IRQn
Definition: stm32h7a3xx.h:152
@ SPI5_IRQn
Definition: stm32h7a3xx.h:143
@ DebugMonitor_IRQn
Definition: stm32h7a3xx.h:57
@ RNG_IRQn
Definition: stm32h7a3xx.h:138
@ FLASH_IRQn
Definition: stm32h7a3xx.h:65
@ BDMA2_Channel2_IRQn
Definition: stm32h7a3xx.h:175
@ SWPMI1_IRQn
Definition: stm32h7a3xx.h:161
@ DMA2_Stream5_IRQn
Definition: stm32h7a3xx.h:127
@ GFXMMU_IRQn
Definition: stm32h7a3xx.h:193
@ WWDG_IRQn
Definition: stm32h7a3xx.h:61
@ I2C1_EV_IRQn
Definition: stm32h7a3xx.h:92
@ TIM3_IRQn
Definition: stm32h7a3xx.h:90
@ DMA2_Stream1_IRQn
Definition: stm32h7a3xx.h:118
@ DFSDM1_FLT4_IRQn
Definition: stm32h7a3xx.h:123
@ OCTOSPI1_IRQn
Definition: stm32h7a3xx.h:150
@ BDMA2_Channel4_IRQn
Definition: stm32h7a3xx.h:177
@ OTG_HS_WKUP_IRQn
Definition: stm32h7a3xx.h:135
@ SDMMC1_IRQn
Definition: stm32h7a3xx.h:110
@ DMA1_Stream0_IRQn
Definition: stm32h7a3xx.h:72
@ EXTI15_10_IRQn
Definition: stm32h7a3xx.h:101
@ DFSDM1_FLT6_IRQn
Definition: stm32h7a3xx.h:125
@ SPI4_IRQn
Definition: stm32h7a3xx.h:142
@ OCTOSPI2_IRQn
Definition: stm32h7a3xx.h:192
@ EXTI9_5_IRQn
Definition: stm32h7a3xx.h:84
@ DMA1_Stream1_IRQn
Definition: stm32h7a3xx.h:73
@ LPTIM1_IRQn
Definition: stm32h7a3xx.h:151
@ SPI6_IRQn
Definition: stm32h7a3xx.h:144
@ FPU_IRQn
Definition: stm32h7a3xx.h:139
@ TIM8_UP_TIM13_IRQn
Definition: stm32h7a3xx.h:105
@ USART6_IRQn
Definition: stm32h7a3xx.h:130
@ SPI1_IRQn
Definition: stm32h7a3xx.h:96
@ OTG_HS_IRQn
Definition: stm32h7a3xx.h:136
@ DAC2_IRQn
Definition: stm32h7a3xx.h:171
@ HSEM1_IRQn
Definition: stm32h7a3xx.h:170
@ DFSDM1_FLT2_IRQn
Definition: stm32h7a3xx.h:159
@ HardFault_IRQn
Definition: stm32h7a3xx.h:52
@ FMC_IRQn
Definition: stm32h7a3xx.h:109
@ EXTI0_IRQn
Definition: stm32h7a3xx.h:67
@ EXTI4_IRQn
Definition: stm32h7a3xx.h:71
@ SAI2_IRQn
Definition: stm32h7a3xx.h:149
@ BDMA2_Channel6_IRQn
Definition: stm32h7a3xx.h:179
@ USART10_IRQn
Definition: stm32h7a3xx.h:185
@ FDCAN_CAL_IRQn
Definition: stm32h7a3xx.h:122
@ RTC_TAMP_STAMP_CSS_LSE_IRQn
Definition: stm32h7a3xx.h:63
@ DMA2_Stream2_IRQn
Definition: stm32h7a3xx.h:119
@ DFSDM1_FLT7_IRQn
Definition: stm32h7a3xx.h:126
@ TIM1_TRG_COM_IRQn
Definition: stm32h7a3xx.h:87
@ UART5_IRQn
Definition: stm32h7a3xx.h:114
@ DMA1_Stream5_IRQn
Definition: stm32h7a3xx.h:77
@ DMA2D_IRQn
Definition: stm32h7a3xx.h:148
@ WWDG_RST_IRQn
Definition: stm32h7a3xx.h:187
@ WAKEUP_PIN_IRQn
Definition: stm32h7a3xx.h:191
@ I2C4_EV_IRQn
Definition: stm32h7a3xx.h:153
@ ECC_IRQn
Definition: stm32h7a3xx.h:189
@ MDIOS_WKUP_IRQn
Definition: stm32h7a3xx.h:165
@ USART1_IRQn
Definition: stm32h7a3xx.h:98
@ COMP_IRQn
Definition: stm32h7a3xx.h:181
@ MDMA_IRQn
Definition: stm32h7a3xx.h:168
@ EXTI3_IRQn
Definition: stm32h7a3xx.h:70
@ NonMaskableInt_IRQn
Definition: stm32h7a3xx.h:51
@ UART4_IRQn
Definition: stm32h7a3xx.h:113
@ PVD_PVM_IRQn
Definition: stm32h7a3xx.h:62
@ TIM8_TRG_COM_TIM14_IRQn
Definition: stm32h7a3xx.h:106
@ EXTI1_IRQn
Definition: stm32h7a3xx.h:68
@ DMA2_Stream4_IRQn
Definition: stm32h7a3xx.h:121
@ TIM5_IRQn
Definition: stm32h7a3xx.h:111
@ DMA1_Stream7_IRQn
Definition: stm32h7a3xx.h:108
@ DMA1_Stream4_IRQn
Definition: stm32h7a3xx.h:76
@ DMA1_Stream6_IRQn
Definition: stm32h7a3xx.h:78
@ TIM1_CC_IRQn
Definition: stm32h7a3xx.h:88
@ LTDC_IRQn
Definition: stm32h7a3xx.h:146
@ FDCAN1_IT1_IRQn
Definition: stm32h7a3xx.h:82
@ LPUART1_IRQn
Definition: stm32h7a3xx.h:186
@ DMA1_Stream3_IRQn
Definition: stm32h7a3xx.h:75
@ SDMMC2_IRQn
Definition: stm32h7a3xx.h:169
@ USART3_IRQn
Definition: stm32h7a3xx.h:100
@ RTC_Alarm_IRQn
Definition: stm32h7a3xx.h:102
@ DFSDM1_FLT1_IRQn
Definition: stm32h7a3xx.h:158
@ FDCAN2_IT1_IRQn
Definition: stm32h7a3xx.h:83
@ TIM16_IRQn
Definition: stm32h7a3xx.h:163
#define MCR
Modem Control Register.
Definition: uart.h:91
#define AFR
Alternate Function register.
Definition: uart.h:99
Definition: stm32h723xx.h:289
Analog to Digital Converter.
Definition: stm32h723xx.h:242
Definition: stm32h723xx.h:619
Definition: stm32h723xx.h:628
Consumer Electronics Control.
Definition: stm32h723xx.h:418
Comparator.
Definition: stm32h723xx.h:1576
Definition: stm32h723xx.h:1588
Definition: stm32h723xx.h:1583
CRC calculation unit.
Definition: stm32h723xx.h:442
Clock Recovery System.
Definition: stm32h723xx.h:456
Digital to Analog Converter.
Definition: stm32h723xx.h:469
Debug MCU.
Definition: stm32h723xx.h:531
DCMI.
Definition: stm32h723xx.h:561
DFSDM channel configuration registers.
Definition: stm32h723xx.h:518
__IO uint32_t CHDLYR
Definition: stm32h7a3xx.h:512
DFSDM module registers.
Definition: stm32h723xx.h:496
Delay Block DLYB.
Definition: stm32h723xx.h:1443
DMA2D Controller.
Definition: stm32h723xx.h:686
Definition: stm32h723xx.h:639
Definition: stm32h723xx.h:634
Definition: stm32h723xx.h:650
Definition: stm32h723xx.h:645
DMA Controller.
Definition: stm32h723xx.h:601
Definition: stm32h723xx.h:611
DTS.
Definition: stm32h723xx.h:1504
This structure registers corresponds to EXTI_Typdef CPU1/CPU2 registers subset (IMRx,...
Definition: stm32h723xx.h:936
External Interrupt/Event Controller.
Definition: stm32h723xx.h:891
FD Controller Area Network.
Definition: stm32h723xx.h:403
FD Controller Area Network.
Definition: stm32h723xx.h:315
FLASH Registers.
Definition: stm32h723xx.h:956
__IO uint32_t OTPBL_CUR
Definition: stm32h7a3xx.h:786
__IO uint32_t OTPBL_PRG
Definition: stm32h7a3xx.h:787
Flexible Memory Controller Bank1E.
Definition: stm32h723xx.h:1015
Flexible Memory Controller.
Definition: stm32h723xx.h:1006
Flexible Memory Controller Bank2.
Definition: stm32h723xx.h:1024
Flexible Memory Controller Bank3.
Definition: stm32h723xx.h:1038
Flexible Memory Controller Bank5 and 6.
Definition: stm32h723xx.h:1053
GFXMMU registers.
Definition: stm32h7a3xx.h:874
__IO uint32_t B3CR
Definition: stm32h7a3xx.h:884
__IO uint32_t B2CR
Definition: stm32h7a3xx.h:883
__IO uint32_t DVR
Definition: stm32h7a3xx.h:879
__IO uint32_t B1CR
Definition: stm32h7a3xx.h:882
__IO uint32_t FCR
Definition: stm32h7a3xx.h:877
__IO uint32_t CR
Definition: stm32h7a3xx.h:875
__IO uint32_t SR
Definition: stm32h7a3xx.h:876
__IO uint32_t B0CR
Definition: stm32h7a3xx.h:881
__IO uint32_t CCR
Definition: stm32h7a3xx.h:878
General Purpose I/O.
Definition: stm32h723xx.h:1066
Global Programmer View.
Definition: stm32h723xx.h:1966
__IO uint32_t AXI_INI7_FN_MOD2
Definition: stm32h7a3xx.h:1937
__IO uint32_t AXI_INI7_FN_MOD_AHB
Definition: stm32h7a3xx.h:1938
__IO uint32_t AXI_TARG9_FN_MOD_ISS_BM
Definition: stm32h7a3xx.h:1893
__IO uint32_t AXI_TARG9_FN_MOD
Definition: stm32h7a3xx.h:1897
__IO uint32_t AXI_TARG10_FN_MOD_LB
Definition: stm32h7a3xx.h:1905
__IO uint32_t AXI_TARG10_FN_MOD
Definition: stm32h7a3xx.h:1903
__IO uint32_t AXI_TARG10_FN_MOD2
Definition: stm32h7a3xx.h:1901
__IO uint32_t AXI_TARG9_FN_MOD2
Definition: stm32h7a3xx.h:1895
__IO uint32_t AXI_TARG10_FN_MOD_ISS_BM
Definition: stm32h7a3xx.h:1899
Definition: stm32h723xx.h:1467
HW Semaphore HSEM.
Definition: stm32h723xx.h:1453
Inter-integrated Circuit Interface.
Definition: stm32h723xx.h:1133
Independent WATCHDOG.
Definition: stm32h723xx.h:1152
JPEG Codec.
Definition: stm32h743xx.h:1125
LPTIMIMER.
Definition: stm32h723xx.h:1559
LCD-TFT Display layer x Controller.
Definition: stm32h723xx.h:1191
LCD-TFT Display Controller.
Definition: stm32h723xx.h:1166
MDIOS.
Definition: stm32h723xx.h:1681
Definition: stm32h723xx.h:664
MDMA Controller.
Definition: stm32h723xx.h:659
OCTO Serial Peripheral Interface IO Manager.
Definition: stm32h723xx.h:1952
OCTO Serial Peripheral Interface.
Definition: stm32h723xx.h:1887
Operational Amplifier (OPAMP)
Definition: stm32h723xx.h:1083
PSSI.
Definition: stm32h723xx.h:580
Power Control.
Definition: stm32h723xx.h:1214
__IO uint32_t SRDCR
Definition: stm32h7a3xx.h:1064
RAM_ECC_Specific_Registers.
Definition: stm32h723xx.h:1644
Definition: stm32h723xx.h:1654
Reset and Clock Control.
Definition: stm32h723xx.h:1233
__IO uint32_t CDCFGR2
Definition: stm32h7a3xx.h:1084
__IO uint32_t CDCCIP2R
Definition: stm32h7a3xx.h:1098
__IO uint32_t CKGAENR
Definition: stm32h7a3xx.h:1121
__IO uint32_t SRDCCIPR
Definition: stm32h7a3xx.h:1099
__IO uint32_t CDCCIPR
Definition: stm32h7a3xx.h:1096
__IO uint32_t CDCFGR1
Definition: stm32h7a3xx.h:1083
uint32_t RESERVED7
Definition: stm32h7a3xx.h:1117
__IO uint32_t CDCCIP1R
Definition: stm32h7a3xx.h:1097
__IO uint32_t SRDCFGR
Definition: stm32h7a3xx.h:1085
__IO uint32_t SRDAMR
Definition: stm32h7a3xx.h:1119
uint32_t RESERVED9
Definition: stm32h7a3xx.h:1120
RNG.
Definition: stm32h723xx.h:1668
Real-Time Clock.
Definition: stm32h723xx.h:1307
__IO uint32_t SCR
Definition: stm32h7a3xx.h:1176
uint32_t RESERVED0
Definition: stm32h7a3xx.h:1160
__IO uint32_t SR
Definition: stm32h7a3xx.h:1173
uint32_t RESERVED1
Definition: stm32h7a3xx.h:1161
__IO uint32_t MISR
Definition: stm32h7a3xx.h:1174
__IO uint32_t CFGR
Definition: stm32h7a3xx.h:1177
uint32_t RESERVED3
Definition: stm32h7a3xx.h:1175
__IO uint32_t ICSR
Definition: stm32h7a3xx.h:1156
uint32_t RESERVED2
Definition: stm32h7a3xx.h:1168
Definition: stm32h723xx.h:1375
Serial Audio Interface.
Definition: stm32h723xx.h:1367
Secure digital input/output Interface.
Definition: stm32h723xx.h:1408
SPDIF-RX Interface.
Definition: stm32h723xx.h:1391
Serial Peripheral Interface.
Definition: stm32h723xx.h:1479
Single Wire Protocol Master Interface SPWMI.
Definition: stm32h723xx.h:1615
System configuration controller.
Definition: stm32h723xx.h:1094
Tamper and backup registers.
Definition: stm32h7a3xx.h:1184
__IO uint32_t BKP3R
Definition: stm32h7a3xx.h:1205
__IO uint32_t BKP27R
Definition: stm32h7a3xx.h:1229
__IO uint32_t ATSEEDR
Definition: stm32h7a3xx.h:1190
__IO uint32_t BKP7R
Definition: stm32h7a3xx.h:1209
__IO uint32_t BKP1R
Definition: stm32h7a3xx.h:1203
__IO uint32_t BKP29R
Definition: stm32h7a3xx.h:1231
__IO uint32_t BKP17R
Definition: stm32h7a3xx.h:1219
__IO uint32_t BKP31R
Definition: stm32h7a3xx.h:1233
uint32_t RESERVED0
Definition: stm32h7a3xx.h:1187
__IO uint32_t MISR
Definition: stm32h7a3xx.h:1195
__IO uint32_t BKP12R
Definition: stm32h7a3xx.h:1214
__IO uint32_t BKP9R
Definition: stm32h7a3xx.h:1211
uint32_t RESERVED2
Definition: stm32h7a3xx.h:1196
__IO uint32_t SR
Definition: stm32h7a3xx.h:1194
__IO uint32_t FLTCR
Definition: stm32h7a3xx.h:1188
__IO uint32_t BKP15R
Definition: stm32h7a3xx.h:1217
__IO uint32_t BKP23R
Definition: stm32h7a3xx.h:1225
__IO uint32_t SCR
Definition: stm32h7a3xx.h:1197
__IO uint32_t BKP25R
Definition: stm32h7a3xx.h:1227
__IO uint32_t ATCR1
Definition: stm32h7a3xx.h:1189
__IO uint32_t BKP2R
Definition: stm32h7a3xx.h:1204
__IO uint32_t BKP26R
Definition: stm32h7a3xx.h:1228
__IO uint32_t BKP22R
Definition: stm32h7a3xx.h:1224
__IO uint32_t BKP20R
Definition: stm32h7a3xx.h:1222
__IO uint32_t BKP16R
Definition: stm32h7a3xx.h:1218
__IO uint32_t BKP13R
Definition: stm32h7a3xx.h:1215
__IO uint32_t BKP14R
Definition: stm32h7a3xx.h:1216
__IO uint32_t BKP5R
Definition: stm32h7a3xx.h:1207
__IO uint32_t BKP30R
Definition: stm32h7a3xx.h:1232
__IO uint32_t ATOR
Definition: stm32h7a3xx.h:1191
__IO uint32_t BKP18R
Definition: stm32h7a3xx.h:1220
__IO uint32_t BKP24R
Definition: stm32h7a3xx.h:1226
__IO uint32_t IER
Definition: stm32h7a3xx.h:1193
__IO uint32_t CR2
Definition: stm32h7a3xx.h:1186
__IO uint32_t CR1
Definition: stm32h7a3xx.h:1185
__IO uint32_t BKP11R
Definition: stm32h7a3xx.h:1213
__IO uint32_t BKP19R
Definition: stm32h7a3xx.h:1221
__IO uint32_t BKP21R
Definition: stm32h7a3xx.h:1223
__IO uint32_t BKP28R
Definition: stm32h7a3xx.h:1230
__IO uint32_t BKP8R
Definition: stm32h7a3xx.h:1210
__IO uint32_t BKP6R
Definition: stm32h7a3xx.h:1208
__IO uint32_t BKP0R
Definition: stm32h7a3xx.h:1202
__IO uint32_t BKP10R
Definition: stm32h7a3xx.h:1212
__IO uint32_t CFGR
Definition: stm32h7a3xx.h:1200
__IO uint32_t BKP4R
Definition: stm32h7a3xx.h:1206
__IO uint32_t COUNTR
Definition: stm32h7a3xx.h:1198
TIM.
Definition: stm32h723xx.h:1525
TTFD Controller Area Network.
Definition: stm32h723xx.h:376
Universal Synchronous Asynchronous Receiver Transmitter.
Definition: stm32h723xx.h:1596
USB_OTG_device_Registers.
Definition: stm32h723xx.h:1796
USB_OTG_Core_Registers.
Definition: stm32h723xx.h:1761
USB_OTG_Host_Channel_Specific_Registers.
Definition: stm32h723xx.h:1869
USB_OTG_Host_Mode_Register_Structures.
Definition: stm32h723xx.h:1855
USB_OTG_IN_Endpoint-Specific_Register.
Definition: stm32h723xx.h:1824
USB_OTG_OUT_Endpoint-Specific_Registers.
Definition: stm32h723xx.h:1840
VREFBUF.
Definition: stm32h723xx.h:304
Window WATCHDOG.
Definition: stm32h723xx.h:1633
Definition: hexdump.h:39
CMSIS Cortex-Mx Device System Source File for STM32H7xx devices.