|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM1_BASE (0x24000000UL) |
|
#define | D1_AXISRAM2_BASE (0x24020000UL) |
|
#define | D1_AXISRAM_BASE D1_AXISRAM1_BASE |
|
#define | D2_AHBSRAM1_BASE (0x30000000UL) |
|
#define | D2_AHBSRAM2_BASE (0x30004000UL) |
|
#define | D2_AHBSRAM_BASE D2_AHBSRAM1_BASE |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_END (0x080FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (D1_AHB1PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (D1_AHB1PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (D1_AHB1PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (D2_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | FMAC_BASE (D2_AHB2PERIPH_BASE + 0x4000UL) |
|
#define | CORDIC_BASE (D2_AHB2PERIPH_BASE + 0x4400UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | I2C5_BASE (D2_APB1PERIPH_BASE + 0x6400UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | FDCAN3_BASE (D2_APB1PERIPH_BASE + 0xD400UL) |
|
#define | TIM23_BASE (D2_APB1PERIPH_BASE + 0xE000UL) |
|
#define | TIM24_BASE (D2_APB1PERIPH_BASE + 0xE400UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (D2_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (D2_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | DTS_BASE (D3_APB1PERIPH_BASE + 0x6800UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC1_Monitor6_BASE (RAMECC1_BASE + 0xC0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM1_BASE (0x24000000UL) |
|
#define | D1_AXISRAM2_BASE (0x24020000UL) |
|
#define | D1_AXISRAM_BASE D1_AXISRAM1_BASE |
|
#define | D2_AHBSRAM1_BASE (0x30000000UL) |
|
#define | D2_AHBSRAM2_BASE (0x30004000UL) |
|
#define | D2_AHBSRAM_BASE D2_AHBSRAM1_BASE |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_END (0x080FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (D1_AHB1PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (D1_AHB1PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (D1_AHB1PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (D2_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | FMAC_BASE (D2_AHB2PERIPH_BASE + 0x4000UL) |
|
#define | CORDIC_BASE (D2_AHB2PERIPH_BASE + 0x4400UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | I2C5_BASE (D2_APB1PERIPH_BASE + 0x6400UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | FDCAN3_BASE (D2_APB1PERIPH_BASE + 0xD400UL) |
|
#define | TIM23_BASE (D2_APB1PERIPH_BASE + 0xE000UL) |
|
#define | TIM24_BASE (D2_APB1PERIPH_BASE + 0xE400UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (D2_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (D2_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | DTS_BASE (D3_APB1PERIPH_BASE + 0x6800UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC1_Monitor6_BASE (RAMECC1_BASE + 0xC0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM1_BASE (0x24000000UL) |
|
#define | D1_AXISRAM2_BASE (0x24020000UL) |
|
#define | D1_AXISRAM_BASE D1_AXISRAM1_BASE |
|
#define | D2_AHBSRAM1_BASE (0x30000000UL) |
|
#define | D2_AHBSRAM2_BASE (0x30004000UL) |
|
#define | D2_AHBSRAM_BASE D2_AHBSRAM1_BASE |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_END (0x0801FFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (D1_AHB1PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (D1_AHB1PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (D1_AHB1PERIPH_BASE + 0xB400UL) |
|
#define | OTFDEC1_BASE (D1_AHB1PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (D1_AHB1PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (D2_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | FMAC_BASE (D2_AHB2PERIPH_BASE + 0x4000UL) |
|
#define | CORDIC_BASE (D2_AHB2PERIPH_BASE + 0x4400UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | I2C5_BASE (D2_APB1PERIPH_BASE + 0x6400UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | FDCAN3_BASE (D2_APB1PERIPH_BASE + 0xD400UL) |
|
#define | TIM23_BASE (D2_APB1PERIPH_BASE + 0xE000UL) |
|
#define | TIM24_BASE (D2_APB1PERIPH_BASE + 0xE400UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (D2_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (D2_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | DTS_BASE (D3_APB1PERIPH_BASE + 0x6800UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC1_Monitor6_BASE (RAMECC1_BASE + 0xC0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM1_BASE (0x24000000UL) |
|
#define | D1_AXISRAM2_BASE (0x24020000UL) |
|
#define | D1_AXISRAM_BASE D1_AXISRAM1_BASE |
|
#define | D2_AHBSRAM1_BASE (0x30000000UL) |
|
#define | D2_AHBSRAM2_BASE (0x30004000UL) |
|
#define | D2_AHBSRAM_BASE D2_AHBSRAM1_BASE |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_END (0x0801FFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (D1_AHB1PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (D1_AHB1PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (D1_AHB1PERIPH_BASE + 0xB400UL) |
|
#define | OTFDEC1_BASE (D1_AHB1PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (D1_AHB1PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (D2_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | FMAC_BASE (D2_AHB2PERIPH_BASE + 0x4000UL) |
|
#define | CORDIC_BASE (D2_AHB2PERIPH_BASE + 0x4400UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | I2C5_BASE (D2_APB1PERIPH_BASE + 0x6400UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | FDCAN3_BASE (D2_APB1PERIPH_BASE + 0xD400UL) |
|
#define | TIM23_BASE (D2_APB1PERIPH_BASE + 0xE000UL) |
|
#define | TIM24_BASE (D2_APB1PERIPH_BASE + 0xE400UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (D2_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (D2_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | DTS_BASE (D3_APB1PERIPH_BASE + 0x6800UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC1_Monitor6_BASE (RAMECC1_BASE + 0xC0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM1_BASE (0x24000000UL) |
|
#define | D1_AXISRAM2_BASE (0x24020000UL) |
|
#define | D1_AXISRAM_BASE D1_AXISRAM1_BASE |
|
#define | D2_AHBSRAM1_BASE (0x30000000UL) |
|
#define | D2_AHBSRAM2_BASE (0x30004000UL) |
|
#define | D2_AHBSRAM_BASE D2_AHBSRAM1_BASE |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_END (0x080FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (D1_AHB1PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (D1_AHB1PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (D1_AHB1PERIPH_BASE + 0xB400UL) |
|
#define | OTFDEC1_BASE (D1_AHB1PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (D1_AHB1PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (D2_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | FMAC_BASE (D2_AHB2PERIPH_BASE + 0x4000UL) |
|
#define | CORDIC_BASE (D2_AHB2PERIPH_BASE + 0x4400UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | I2C5_BASE (D2_APB1PERIPH_BASE + 0x6400UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | FDCAN3_BASE (D2_APB1PERIPH_BASE + 0xD400UL) |
|
#define | TIM23_BASE (D2_APB1PERIPH_BASE + 0xE000UL) |
|
#define | TIM24_BASE (D2_APB1PERIPH_BASE + 0xE400UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (D2_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (D2_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | DTS_BASE (D3_APB1PERIPH_BASE + 0x6800UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC1_Monitor6_BASE (RAMECC1_BASE + 0xC0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM1_BASE (0x24000000UL) |
|
#define | D1_AXISRAM2_BASE (0x24020000UL) |
|
#define | D1_AXISRAM_BASE D1_AXISRAM1_BASE |
|
#define | D2_AHBSRAM1_BASE (0x30000000UL) |
|
#define | D2_AHBSRAM2_BASE (0x30004000UL) |
|
#define | D2_AHBSRAM_BASE D2_AHBSRAM1_BASE |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_END (0x080FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (D1_AHB1PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (D1_AHB1PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (D1_AHB1PERIPH_BASE + 0xB400UL) |
|
#define | OTFDEC1_BASE (D1_AHB1PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (D1_AHB1PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (D2_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | FMAC_BASE (D2_AHB2PERIPH_BASE + 0x4000UL) |
|
#define | CORDIC_BASE (D2_AHB2PERIPH_BASE + 0x4400UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | I2C5_BASE (D2_APB1PERIPH_BASE + 0x6400UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | FDCAN3_BASE (D2_APB1PERIPH_BASE + 0xD400UL) |
|
#define | TIM23_BASE (D2_APB1PERIPH_BASE + 0xE000UL) |
|
#define | TIM24_BASE (D2_APB1PERIPH_BASE + 0xE400UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (D2_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (D2_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | DTS_BASE (D3_APB1PERIPH_BASE + 0x6800UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC1_Monitor6_BASE (RAMECC1_BASE + 0xC0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ART_BASE (D2_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | RCC_C1_BASE (RCC_BASE + 0x130UL) |
|
#define | RCC_C2_BASE (RCC_BASE + 0x190UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | WWDG2_BASE (D2_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | IWDG2_BASE (D3_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ART_BASE (D2_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | RCC_C1_BASE (RCC_BASE + 0x130UL) |
|
#define | RCC_C2_BASE (RCC_BASE + 0x190UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | WWDG2_BASE (D2_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | IWDG2_BASE (D3_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ART_BASE (D2_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | RCC_C1_BASE (RCC_BASE + 0x130UL) |
|
#define | RCC_C2_BASE (RCC_BASE + 0x190UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | DSI_BASE (D1_APB1PERIPH_BASE) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | WWDG2_BASE (D2_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | IWDG2_BASE (D3_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ART_BASE (D2_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | RCC_C1_BASE (RCC_BASE + 0x130UL) |
|
#define | RCC_C2_BASE (RCC_BASE + 0x190UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | DSI_BASE (D1_APB1PERIPH_BASE) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | WWDG2_BASE (D2_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | IWDG2_BASE (D3_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x0801FFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ART_BASE (D2_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | RCC_C1_BASE (RCC_BASE + 0x130UL) |
|
#define | RCC_C2_BASE (RCC_BASE + 0x190UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | WWDG2_BASE (D2_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | IWDG2_BASE (D3_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | D1_ITCMRAM_BASE (0x00000000UL) |
|
#define | D1_ITCMICP_BASE (0x00100000UL) |
|
#define | D1_DTCMRAM_BASE (0x20000000UL) |
|
#define | D1_AXIFLASH_BASE (0x08000000UL) |
|
#define | D1_AXIICP_BASE (0x1FF00000UL) |
|
#define | D1_AXISRAM_BASE (0x24000000UL) |
|
#define | D2_AXISRAM_BASE (0x10000000UL) |
|
#define | D2_AHBSRAM_BASE (0x30000000UL) |
|
#define | D3_BKPSRAM_BASE (0x38800000UL) |
|
#define | D3_SRAM_BASE (0x38000000UL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | QSPI_BASE (0x90000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | UID_BASE (0x1FF1E800UL) |
|
#define | FLASHSIZE_BASE (0x1FF1E880UL) |
|
#define | D2_APB1PERIPH_BASE PERIPH_BASE |
|
#define | D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
|
#define | MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | JPGDEC_BASE (D1_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL) |
|
#define | QSPI_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_QSPI_BASE (D1_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL) |
|
#define | DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | ART_BASE (D2_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL) |
|
#define | ETH_MAC_BASE (ETH_BASE) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB2_OTG_FS_PERIPH_BASE (0x40080000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | CRYP_BASE (D2_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (D2_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (D2_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL) |
|
#define | GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (D3_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL) |
|
#define | RCC_C1_BASE (RCC_BASE + 0x130UL) |
|
#define | RCC_C2_BASE (RCC_BASE + 0x190UL) |
|
#define | PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL) |
|
#define | CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL) |
|
#define | BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL) |
|
#define | ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL) |
|
#define | ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL) |
|
#define | HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL) |
|
#define | RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL) |
|
#define | LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | DSI_BASE (D1_APB1PERIPH_BASE) |
|
#define | WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL) |
|
#define | WWDG2_BASE (D2_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL) |
|
#define | SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (D2_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | SAI3_BASE (D2_APB2PERIPH_BASE + 0x6000UL) |
|
#define | SAI3_Block_A_BASE (SAI3_BASE + 0x004UL) |
|
#define | SAI3_Block_B_BASE (SAI3_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7000UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | HRTIM1_BASE (D2_APB2PERIPH_BASE + 0x7400UL) |
|
#define | HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080UL) |
|
#define | HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100UL) |
|
#define | HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180UL) |
|
#define | HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200UL) |
|
#define | HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280UL) |
|
#define | HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380UL) |
|
#define | EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | EXTI_D2_BASE (EXTI_BASE + 0x00C0UL) |
|
#define | SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL) |
|
#define | LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL) |
|
#define | LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL) |
|
#define | COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL) |
|
#define | IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL) |
|
#define | IWDG2_BASE (D3_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL) |
|
#define | SAI4_Block_A_BASE (SAI4_BASE + 0x004UL) |
|
#define | SAI4_Block_B_BASE (SAI4_BASE + 0x024UL) |
|
#define | BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL) |
|
#define | BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL) |
|
#define | BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL) |
|
#define | BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL) |
|
#define | BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL) |
|
#define | BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL) |
|
#define | BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL) |
|
#define | BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL) |
|
#define | RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL) |
|
#define | RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL) |
|
#define | RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL) |
|
#define | RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL) |
|
#define | RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL) |
|
#define | RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL) |
|
#define | RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL) |
|
#define | RAMECC2_Monitor4_BASE (RAMECC2_BASE + 0x80UL) |
|
#define | RAMECC2_Monitor5_BASE (RAMECC2_BASE + 0xA0UL) |
|
#define | RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL) |
|
#define | RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | CD_ITCMRAM_BASE (0x00000000UL) |
|
#define | CD_DTCMRAM_BASE (0x20000000UL) |
|
#define | CD_AXIFLASH_BASE (0x08000000UL) |
|
#define | CD_AXISRAM1_BASE (0x24000000UL) |
|
#define | CD_AXISRAM2_BASE (0x24040000UL) |
|
#define | CD_AXISRAM3_BASE (0x240A0000UL) |
|
#define | CD_AHBSRAM1_BASE (0x30000000UL) |
|
#define | CD_AHBSRAM2_BASE (0x30010000UL) |
|
#define | SRD_BKPSRAM_BASE (0x38800000UL) |
|
#define | SRD_SRAM_BASE (0x38000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | D1_AXISRAM_BASE CD_AXISRAM1_BASE |
|
#define | FLASH_OTP_BASE (0x08FFF000UL) |
|
#define | FLASH_OTP_END (0x08FFF3FFUL) |
|
#define | UID_BASE (0x08FFF800UL) |
|
#define | FLASHSIZE_BASE (0x08FFF80CUL) |
|
#define | PACKAGE_BASE (0x08FFF80EUL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | CD_APB1PERIPH_BASE PERIPH_BASE |
|
#define | CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL) |
|
#define | JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL) |
|
#define | FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL) |
|
#define | RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL) |
|
#define | GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL) |
|
#define | BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL) |
|
#define | LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL) |
|
#define | DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL) |
|
#define | DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL) |
|
#define | DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL) |
|
#define | EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL) |
|
#define | DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL) |
|
#define | COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL) |
|
#define | TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL) |
|
#define | IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL) |
|
#define | DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL) |
|
#define | DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL) |
|
#define | DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL) |
|
#define | DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL) |
|
#define | DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL) |
|
#define | GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL) |
|
#define | BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL) |
|
#define | BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL) |
|
#define | BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL) |
|
#define | BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL) |
|
#define | BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL) |
|
#define | BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL) |
|
#define | BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL) |
|
#define | BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL) |
|
#define | BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL) |
|
#define | BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL) |
|
#define | BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL) |
|
#define | BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL) |
|
#define | BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL) |
|
#define | BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL) |
|
#define | BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL) |
|
#define | BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE) |
|
#define | GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL) |
|
#define | RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL) |
|
#define | RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL) |
|
#define | RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | CD_ITCMRAM_BASE (0x00000000UL) |
|
#define | CD_DTCMRAM_BASE (0x20000000UL) |
|
#define | CD_AXIFLASH_BASE (0x08000000UL) |
|
#define | CD_AXISRAM1_BASE (0x24000000UL) |
|
#define | CD_AXISRAM2_BASE (0x24040000UL) |
|
#define | CD_AXISRAM3_BASE (0x240A0000UL) |
|
#define | CD_AHBSRAM1_BASE (0x30000000UL) |
|
#define | CD_AHBSRAM2_BASE (0x30010000UL) |
|
#define | SRD_BKPSRAM_BASE (0x38800000UL) |
|
#define | SRD_SRAM_BASE (0x38000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | D1_AXISRAM_BASE CD_AXISRAM1_BASE |
|
#define | FLASH_OTP_BASE (0x08FFF000UL) |
|
#define | FLASH_OTP_END (0x08FFF3FFUL) |
|
#define | UID_BASE (0x08FFF800UL) |
|
#define | FLASHSIZE_BASE (0x08FFF80CUL) |
|
#define | PACKAGE_BASE (0x08FFF80EUL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | CD_APB1PERIPH_BASE PERIPH_BASE |
|
#define | CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL) |
|
#define | JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL) |
|
#define | FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL) |
|
#define | RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL) |
|
#define | GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL) |
|
#define | BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL) |
|
#define | LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL) |
|
#define | DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL) |
|
#define | DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL) |
|
#define | DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL) |
|
#define | EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL) |
|
#define | DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL) |
|
#define | COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL) |
|
#define | TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL) |
|
#define | IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL) |
|
#define | DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL) |
|
#define | DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL) |
|
#define | DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL) |
|
#define | DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL) |
|
#define | DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL) |
|
#define | GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL) |
|
#define | BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL) |
|
#define | BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL) |
|
#define | BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL) |
|
#define | BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL) |
|
#define | BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL) |
|
#define | BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL) |
|
#define | BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL) |
|
#define | BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL) |
|
#define | BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL) |
|
#define | BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL) |
|
#define | BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL) |
|
#define | BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL) |
|
#define | BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL) |
|
#define | BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL) |
|
#define | BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL) |
|
#define | BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE) |
|
#define | GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL) |
|
#define | RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL) |
|
#define | RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL) |
|
#define | RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | CD_ITCMRAM_BASE (0x00000000UL) |
|
#define | CD_DTCMRAM_BASE (0x20000000UL) |
|
#define | CD_AXIFLASH_BASE (0x08000000UL) |
|
#define | CD_AXISRAM1_BASE (0x24000000UL) |
|
#define | CD_AXISRAM2_BASE (0x24040000UL) |
|
#define | CD_AXISRAM3_BASE (0x240A0000UL) |
|
#define | CD_AHBSRAM1_BASE (0x30000000UL) |
|
#define | CD_AHBSRAM2_BASE (0x30010000UL) |
|
#define | SRD_BKPSRAM_BASE (0x38800000UL) |
|
#define | SRD_SRAM_BASE (0x38000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x0801FFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | D1_AXISRAM_BASE CD_AXISRAM1_BASE |
|
#define | FLASH_OTP_BASE (0x08FFF000UL) |
|
#define | FLASH_OTP_END (0x08FFF3FFUL) |
|
#define | UID_BASE (0x08FFF800UL) |
|
#define | FLASHSIZE_BASE (0x08FFF80CUL) |
|
#define | PACKAGE_BASE (0x08FFF80EUL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | CD_APB1PERIPH_BASE PERIPH_BASE |
|
#define | CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL) |
|
#define | JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL) |
|
#define | FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL) |
|
#define | CRYP_BASE (CD_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (CD_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (CD_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL) |
|
#define | GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL) |
|
#define | BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL) |
|
#define | LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL) |
|
#define | DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL) |
|
#define | DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL) |
|
#define | DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL) |
|
#define | EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL) |
|
#define | DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL) |
|
#define | COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL) |
|
#define | TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL) |
|
#define | IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL) |
|
#define | DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL) |
|
#define | DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL) |
|
#define | DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL) |
|
#define | DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL) |
|
#define | DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL) |
|
#define | OTFDEC1_BASE (CD_AHB3PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (CD_AHB3PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL) |
|
#define | BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL) |
|
#define | BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL) |
|
#define | BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL) |
|
#define | BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL) |
|
#define | BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL) |
|
#define | BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL) |
|
#define | BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL) |
|
#define | BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL) |
|
#define | BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL) |
|
#define | BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL) |
|
#define | BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL) |
|
#define | BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL) |
|
#define | BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL) |
|
#define | BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL) |
|
#define | BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL) |
|
#define | BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE) |
|
#define | GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL) |
|
#define | RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL) |
|
#define | RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL) |
|
#define | RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | CD_ITCMRAM_BASE (0x00000000UL) |
|
#define | CD_DTCMRAM_BASE (0x20000000UL) |
|
#define | CD_AXIFLASH_BASE (0x08000000UL) |
|
#define | CD_AXISRAM1_BASE (0x24000000UL) |
|
#define | CD_AXISRAM2_BASE (0x24040000UL) |
|
#define | CD_AXISRAM3_BASE (0x240A0000UL) |
|
#define | CD_AHBSRAM1_BASE (0x30000000UL) |
|
#define | CD_AHBSRAM2_BASE (0x30010000UL) |
|
#define | SRD_BKPSRAM_BASE (0x38800000UL) |
|
#define | SRD_SRAM_BASE (0x38000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x0801FFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | D1_AXISRAM_BASE CD_AXISRAM1_BASE |
|
#define | FLASH_OTP_BASE (0x08FFF000UL) |
|
#define | FLASH_OTP_END (0x08FFF3FFUL) |
|
#define | UID_BASE (0x08FFF800UL) |
|
#define | FLASHSIZE_BASE (0x08FFF80CUL) |
|
#define | PACKAGE_BASE (0x08FFF80EUL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | CD_APB1PERIPH_BASE PERIPH_BASE |
|
#define | CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL) |
|
#define | JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL) |
|
#define | FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL) |
|
#define | CRYP_BASE (CD_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (CD_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (CD_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL) |
|
#define | GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL) |
|
#define | BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL) |
|
#define | LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL) |
|
#define | DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL) |
|
#define | DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL) |
|
#define | DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL) |
|
#define | EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL) |
|
#define | DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL) |
|
#define | COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL) |
|
#define | TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL) |
|
#define | IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL) |
|
#define | DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL) |
|
#define | DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL) |
|
#define | DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL) |
|
#define | DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL) |
|
#define | DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL) |
|
#define | OTFDEC1_BASE (CD_AHB3PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (CD_AHB3PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL) |
|
#define | BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL) |
|
#define | BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL) |
|
#define | BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL) |
|
#define | BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL) |
|
#define | BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL) |
|
#define | BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL) |
|
#define | BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL) |
|
#define | BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL) |
|
#define | BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL) |
|
#define | BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL) |
|
#define | BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL) |
|
#define | BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL) |
|
#define | BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL) |
|
#define | BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL) |
|
#define | BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL) |
|
#define | BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE) |
|
#define | GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL) |
|
#define | RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL) |
|
#define | RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL) |
|
#define | RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | CD_ITCMRAM_BASE (0x00000000UL) |
|
#define | CD_DTCMRAM_BASE (0x20000000UL) |
|
#define | CD_AXIFLASH_BASE (0x08000000UL) |
|
#define | CD_AXISRAM1_BASE (0x24000000UL) |
|
#define | CD_AXISRAM2_BASE (0x24040000UL) |
|
#define | CD_AXISRAM3_BASE (0x240A0000UL) |
|
#define | CD_AHBSRAM1_BASE (0x30000000UL) |
|
#define | CD_AHBSRAM2_BASE (0x30010000UL) |
|
#define | SRD_BKPSRAM_BASE (0x38800000UL) |
|
#define | SRD_SRAM_BASE (0x38000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | D1_AXISRAM_BASE CD_AXISRAM1_BASE |
|
#define | FLASH_OTP_BASE (0x08FFF000UL) |
|
#define | FLASH_OTP_END (0x08FFF3FFUL) |
|
#define | UID_BASE (0x08FFF800UL) |
|
#define | FLASHSIZE_BASE (0x08FFF80CUL) |
|
#define | PACKAGE_BASE (0x08FFF80EUL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | CD_APB1PERIPH_BASE PERIPH_BASE |
|
#define | CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL) |
|
#define | JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL) |
|
#define | FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL) |
|
#define | CRYP_BASE (CD_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (CD_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (CD_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL) |
|
#define | GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL) |
|
#define | BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL) |
|
#define | LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL) |
|
#define | DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL) |
|
#define | DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL) |
|
#define | DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL) |
|
#define | EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL) |
|
#define | DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL) |
|
#define | COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL) |
|
#define | TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL) |
|
#define | IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL) |
|
#define | DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL) |
|
#define | DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL) |
|
#define | DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL) |
|
#define | DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL) |
|
#define | DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL) |
|
#define | OTFDEC1_BASE (CD_AHB3PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (CD_AHB3PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL) |
|
#define | BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL) |
|
#define | BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL) |
|
#define | BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL) |
|
#define | BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL) |
|
#define | BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL) |
|
#define | BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL) |
|
#define | BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL) |
|
#define | BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL) |
|
#define | BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL) |
|
#define | BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL) |
|
#define | BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL) |
|
#define | BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL) |
|
#define | BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL) |
|
#define | BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL) |
|
#define | BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL) |
|
#define | BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE) |
|
#define | GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL) |
|
#define | RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL) |
|
#define | RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL) |
|
#define | RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|
#define | CD_ITCMRAM_BASE (0x00000000UL) |
|
#define | CD_DTCMRAM_BASE (0x20000000UL) |
|
#define | CD_AXIFLASH_BASE (0x08000000UL) |
|
#define | CD_AXISRAM1_BASE (0x24000000UL) |
|
#define | CD_AXISRAM2_BASE (0x24040000UL) |
|
#define | CD_AXISRAM3_BASE (0x240A0000UL) |
|
#define | CD_AHBSRAM1_BASE (0x30000000UL) |
|
#define | CD_AHBSRAM2_BASE (0x30010000UL) |
|
#define | SRD_BKPSRAM_BASE (0x38800000UL) |
|
#define | SRD_SRAM_BASE (0x38000000UL) |
|
#define | OCTOSPI1_BASE (0x90000000UL) |
|
#define | OCTOSPI2_BASE (0x70000000UL) |
|
#define | FLASH_BANK1_BASE (0x08000000UL) |
|
#define | FLASH_BANK2_BASE (0x08100000UL) |
|
#define | FLASH_END (0x081FFFFFUL) |
|
#define | FLASH_BASE FLASH_BANK1_BASE |
|
#define | D1_AXISRAM_BASE CD_AXISRAM1_BASE |
|
#define | FLASH_OTP_BASE (0x08FFF000UL) |
|
#define | FLASH_OTP_END (0x08FFF3FFUL) |
|
#define | UID_BASE (0x08FFF800UL) |
|
#define | FLASHSIZE_BASE (0x08FFF80CUL) |
|
#define | PACKAGE_BASE (0x08FFF80EUL) |
|
#define | PERIPH_BASE (0x40000000UL) |
|
#define | CD_APB1PERIPH_BASE PERIPH_BASE |
|
#define | CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL) |
|
#define | CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL) |
|
#define | SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) |
|
#define | SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL) |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
|
#define | AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) |
|
#define | MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL) |
|
#define | DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL) |
|
#define | FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL) |
|
#define | JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL) |
|
#define | FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL) |
|
#define | OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL) |
|
#define | DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL) |
|
#define | SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL) |
|
#define | DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL) |
|
#define | RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL) |
|
#define | OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL) |
|
#define | DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL) |
|
#define | OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL) |
|
#define | DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL) |
|
#define | DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL) |
|
#define | DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL) |
|
#define | ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL) |
|
#define | ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL) |
|
#define | ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL) |
|
#define | CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL) |
|
#define | USB1_OTG_HS_PERIPH_BASE (0x40040000UL) |
|
#define | USB_OTG_GLOBAL_BASE (0x000UL) |
|
#define | USB_OTG_DEVICE_BASE (0x800UL) |
|
#define | USB_OTG_IN_ENDPOINT_BASE (0x900UL) |
|
#define | USB_OTG_OUT_ENDPOINT_BASE (0xB00UL) |
|
#define | USB_OTG_EP_REG_SIZE (0x20UL) |
|
#define | USB_OTG_HOST_BASE (0x400UL) |
|
#define | USB_OTG_HOST_PORT_BASE (0x440UL) |
|
#define | USB_OTG_HOST_CHANNEL_BASE (0x500UL) |
|
#define | USB_OTG_HOST_CHANNEL_SIZE (0x20UL) |
|
#define | USB_OTG_PCGCCTL_BASE (0xE00UL) |
|
#define | USB_OTG_FIFO_BASE (0x1000UL) |
|
#define | USB_OTG_FIFO_SIZE (0x1000UL) |
|
#define | DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL) |
|
#define | PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL) |
|
#define | HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL) |
|
#define | CRYP_BASE (CD_AHB2PERIPH_BASE + 0x1000UL) |
|
#define | HASH_BASE (CD_AHB2PERIPH_BASE + 0x1400UL) |
|
#define | HASH_DIGEST_BASE (CD_AHB2PERIPH_BASE + 0x1710UL) |
|
#define | RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL) |
|
#define | SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL) |
|
#define | DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL) |
|
#define | BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL) |
|
#define | GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL) |
|
#define | GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL) |
|
#define | GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL) |
|
#define | GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL) |
|
#define | GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL) |
|
#define | GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL) |
|
#define | GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL) |
|
#define | GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL) |
|
#define | GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL) |
|
#define | GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL) |
|
#define | GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL) |
|
#define | RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL) |
|
#define | PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL) |
|
#define | BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL) |
|
#define | DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL) |
|
#define | LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL) |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84UL) |
|
#define | LTDC_Layer2_BASE (LTDC_BASE + 0x104UL) |
|
#define | WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL) |
|
#define | TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL) |
|
#define | TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL) |
|
#define | TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL) |
|
#define | TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL) |
|
#define | TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL) |
|
#define | TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL) |
|
#define | TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL) |
|
#define | TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL) |
|
#define | TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL) |
|
#define | LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL) |
|
#define | SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL) |
|
#define | SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL) |
|
#define | SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL) |
|
#define | USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL) |
|
#define | USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL) |
|
#define | UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL) |
|
#define | UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL) |
|
#define | I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL) |
|
#define | I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL) |
|
#define | I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL) |
|
#define | CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL) |
|
#define | DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL) |
|
#define | UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL) |
|
#define | UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL) |
|
#define | CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL) |
|
#define | SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL) |
|
#define | OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL) |
|
#define | OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL) |
|
#define | MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL) |
|
#define | FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL) |
|
#define | FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL) |
|
#define | FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL) |
|
#define | SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL) |
|
#define | TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL) |
|
#define | TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL) |
|
#define | USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL) |
|
#define | USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL) |
|
#define | UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL) |
|
#define | USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL) |
|
#define | SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL) |
|
#define | SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL) |
|
#define | TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL) |
|
#define | TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL) |
|
#define | TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL) |
|
#define | SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL) |
|
#define | SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL) |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) |
|
#define | SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL) |
|
#define | SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) |
|
#define | SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) |
|
#define | DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL) |
|
#define | DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL) |
|
#define | DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL) |
|
#define | DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL) |
|
#define | DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL) |
|
#define | DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL) |
|
#define | DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL) |
|
#define | DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL) |
|
#define | DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL) |
|
#define | DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL) |
|
#define | DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL) |
|
#define | DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL) |
|
#define | DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL) |
|
#define | DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL) |
|
#define | DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL) |
|
#define | DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL) |
|
#define | DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL) |
|
#define | EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL) |
|
#define | EXTI_D1_BASE (EXTI_BASE + 0x0080UL) |
|
#define | SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL) |
|
#define | LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL) |
|
#define | SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL) |
|
#define | I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL) |
|
#define | LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL) |
|
#define | LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL) |
|
#define | DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL) |
|
#define | COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL) |
|
#define | COMP1_BASE (COMP12_BASE + 0x0CUL) |
|
#define | COMP2_BASE (COMP12_BASE + 0x10UL) |
|
#define | VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL) |
|
#define | RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL) |
|
#define | TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL) |
|
#define | IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL) |
|
#define | DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL) |
|
#define | DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL) |
|
#define | DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL) |
|
#define | DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL) |
|
#define | DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL) |
|
#define | OTFDEC1_BASE (CD_AHB3PERIPH_BASE + 0xB800UL) |
|
#define | OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL) |
|
#define | OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL) |
|
#define | OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL) |
|
#define | OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL) |
|
#define | OTFDEC2_BASE (CD_AHB3PERIPH_BASE + 0xBC00UL) |
|
#define | OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL) |
|
#define | OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL) |
|
#define | OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL) |
|
#define | OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL) |
|
#define | GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL) |
|
#define | BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL) |
|
#define | BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL) |
|
#define | BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL) |
|
#define | BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL) |
|
#define | BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL) |
|
#define | BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL) |
|
#define | BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL) |
|
#define | BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL) |
|
#define | BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL) |
|
#define | BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL) |
|
#define | BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL) |
|
#define | BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL) |
|
#define | BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL) |
|
#define | BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL) |
|
#define | BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL) |
|
#define | BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL) |
|
#define | DMAMUX2_Channel0_BASE (DMAMUX2_BASE) |
|
#define | DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL) |
|
#define | DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL) |
|
#define | DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL) |
|
#define | DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL) |
|
#define | DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL) |
|
#define | DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL) |
|
#define | DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL) |
|
#define | DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL) |
|
#define | DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL) |
|
#define | DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL) |
|
#define | DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL) |
|
#define | DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL) |
|
#define | DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL) |
|
#define | DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL) |
|
#define | DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL) |
|
#define | DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL) |
|
#define | DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL) |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) |
|
#define | DMAMUX1_Channel0_BASE (DMAMUX1_BASE) |
|
#define | DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) |
|
#define | DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) |
|
#define | DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) |
|
#define | DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) |
|
#define | DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) |
|
#define | DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) |
|
#define | DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) |
|
#define | DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) |
|
#define | DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) |
|
#define | DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) |
|
#define | DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) |
|
#define | DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) |
|
#define | DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) |
|
#define | DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) |
|
#define | DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) |
|
#define | DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) |
|
#define | DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) |
|
#define | DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) |
|
#define | DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) |
|
#define | DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL) |
|
#define | DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL) |
|
#define | DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL) |
|
#define | DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL) |
|
#define | DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) |
|
#define | DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) |
|
#define | FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) |
|
#define | FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) |
|
#define | FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL) |
|
#define | FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) |
|
#define | FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) |
|
#define | DBGMCU_BASE (0x5C001000UL) |
|
#define | MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL) |
|
#define | MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL) |
|
#define | MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL) |
|
#define | MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL) |
|
#define | MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL) |
|
#define | MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL) |
|
#define | MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL) |
|
#define | MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL) |
|
#define | MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL) |
|
#define | MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL) |
|
#define | MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL) |
|
#define | MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL) |
|
#define | MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL) |
|
#define | MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL) |
|
#define | MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL) |
|
#define | MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL) |
|
#define | GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE) |
|
#define | GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL) |
|
#define | GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL) |
|
#define | RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL) |
|
#define | RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL) |
|
#define | RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL) |
|
#define | GPV_BASE (PERIPH_BASE + 0x11000000UL) |
|