RTEMS 6.1-rc5
Loading...
Searching...
No Matches
stm32h723xx.h
Go to the documentation of this file.
1
33#ifndef STM32H723xx_H
34#define STM32H723xx_H
35
36#ifdef __cplusplus
37 extern "C" {
38#endif /* __cplusplus */
39
48typedef enum
49{
50/****** Cortex-M Processor Exceptions Numbers *****************************************************************/
60/****** STM32 specific Interrupt Numbers **********************************************************************/
79 ADC_IRQn = 18,
89 TIM2_IRQn = 28,
90 TIM3_IRQn = 29,
91 TIM4_IRQn = 30,
96 SPI1_IRQn = 35,
97 SPI2_IRQn = 36,
108 FMC_IRQn = 48,
121 ETH_IRQn = 61,
135 RNG_IRQn = 80,
136 FPU_IRQn = 81,
148 CEC_IRQn = 94,
163 MDMA_IRQn = 122,
166 ADC3_IRQn = 127,
176 COMP_IRQn = 137 ,
182 CRS_IRQn = 144,
183 ECC_IRQn = 145,
184 SAI4_IRQn = 146,
185 DTS_IRQn = 147,
188 FMAC_IRQn = 153,
198} IRQn_Type;
199
214#define __CM7_REV 0x0110U
215#define __MPU_PRESENT 1U
216#define __NVIC_PRIO_BITS 4U
217#define __Vendor_SysTickConfig 0U
218#define __FPU_PRESENT 1U
219#define __ICACHE_PRESENT 1U
220#define __DCACHE_PRESENT 1U
221#include "core_cm7.h"
230#include "system_stm32h7xx.h"
231#include <stdint.h>
232
241typedef struct
242{
243 __IO uint32_t ISR;
244 __IO uint32_t IER;
245 __IO uint32_t CR;
246 __IO uint32_t CFGR;
247 __IO uint32_t CFGR2;
248 __IO uint32_t SMPR1;
249 __IO uint32_t SMPR2;
250 __IO uint32_t PCSEL_RES0;
251 __IO uint32_t LTR1_TR1;
252 __IO uint32_t HTR1_TR2;
253 __IO uint32_t RES1_TR3;
254 uint32_t RESERVED2;
255 __IO uint32_t SQR1;
256 __IO uint32_t SQR2;
257 __IO uint32_t SQR3;
258 __IO uint32_t SQR4;
259 __IO uint32_t DR;
260 uint32_t RESERVED3;
261 uint32_t RESERVED4;
262 __IO uint32_t JSQR;
263 uint32_t RESERVED5[4];
264 __IO uint32_t OFR1;
265 __IO uint32_t OFR2;
266 __IO uint32_t OFR3;
267 __IO uint32_t OFR4;
268 uint32_t RESERVED6[4];
269 __IO uint32_t JDR1;
270 __IO uint32_t JDR2;
271 __IO uint32_t JDR3;
272 __IO uint32_t JDR4;
273 uint32_t RESERVED7[4];
274 __IO uint32_t AWD2CR;
275 __IO uint32_t AWD3CR;
276 uint32_t RESERVED8;
277 uint32_t RESERVED9;
278 __IO uint32_t LTR2_DIFSEL;
280 __IO uint32_t LTR3_RES10;
281 __IO uint32_t HTR3_RES11;
286
287
288typedef struct
289{
290__IO uint32_t CSR;
291uint32_t RESERVED;
292__IO uint32_t CCR;
293__IO uint32_t CDR;
294__IO uint32_t CDR2;
297
298
303typedef struct
304{
305 __IO uint32_t CSR;
306 __IO uint32_t CCR;
308
309
314typedef struct
315{
316 __IO uint32_t CREL;
317 __IO uint32_t ENDN;
318 __IO uint32_t RESERVED1;
319 __IO uint32_t DBTP;
320 __IO uint32_t TEST;
321 __IO uint32_t RWD;
322 __IO uint32_t CCCR;
323 __IO uint32_t NBTP;
324 __IO uint32_t TSCC;
325 __IO uint32_t TSCV;
326 __IO uint32_t TOCC;
327 __IO uint32_t TOCV;
328 __IO uint32_t RESERVED2[4];
329 __IO uint32_t ECR;
330 __IO uint32_t PSR;
331 __IO uint32_t TDCR;
332 __IO uint32_t RESERVED3;
333 __IO uint32_t IR;
334 __IO uint32_t IE;
335 __IO uint32_t ILS;
336 __IO uint32_t ILE;
337 __IO uint32_t RESERVED4[8];
338 __IO uint32_t GFC;
339 __IO uint32_t SIDFC;
340 __IO uint32_t XIDFC;
341 __IO uint32_t RESERVED5;
342 __IO uint32_t XIDAM;
343 __IO uint32_t HPMS;
344 __IO uint32_t NDAT1;
345 __IO uint32_t NDAT2;
346 __IO uint32_t RXF0C;
347 __IO uint32_t RXF0S;
348 __IO uint32_t RXF0A;
349 __IO uint32_t RXBC;
350 __IO uint32_t RXF1C;
351 __IO uint32_t RXF1S;
352 __IO uint32_t RXF1A;
353 __IO uint32_t RXESC;
354 __IO uint32_t TXBC;
355 __IO uint32_t TXFQS;
356 __IO uint32_t TXESC;
357 __IO uint32_t TXBRP;
358 __IO uint32_t TXBAR;
359 __IO uint32_t TXBCR;
360 __IO uint32_t TXBTO;
361 __IO uint32_t TXBCF;
362 __IO uint32_t TXBTIE;
363 __IO uint32_t TXBCIE;
364 __IO uint32_t RESERVED6[2];
365 __IO uint32_t TXEFC;
366 __IO uint32_t TXEFS;
367 __IO uint32_t TXEFA;
368 __IO uint32_t RESERVED7;
370
375typedef struct
376{
377 __IO uint32_t TTTMC;
378 __IO uint32_t TTRMC;
379 __IO uint32_t TTOCF;
380 __IO uint32_t TTMLM;
381 __IO uint32_t TURCF;
382 __IO uint32_t TTOCN;
383 __IO uint32_t TTGTP;
384 __IO uint32_t TTTMK;
385 __IO uint32_t TTIR;
386 __IO uint32_t TTIE;
387 __IO uint32_t TTILS;
388 __IO uint32_t TTOST;
389 __IO uint32_t TURNA;
390 __IO uint32_t TTLGT;
391 __IO uint32_t TTCTC;
392 __IO uint32_t TTCPT;
393 __IO uint32_t TTCSM;
394 __IO uint32_t RESERVED1[111];
395 __IO uint32_t TTTS;
397
402typedef struct
403{
404 __IO uint32_t CREL;
405 __IO uint32_t CCFG;
406 __IO uint32_t CSTAT;
407 __IO uint32_t CWD;
408 __IO uint32_t IR;
409 __IO uint32_t IE;
411
412
417typedef struct
418{
419 __IO uint32_t CR;
420 __IO uint32_t CFGR;
421 __IO uint32_t TXDR;
422 __IO uint32_t RXDR;
423 __IO uint32_t ISR;
424 __IO uint32_t IER;
426
430typedef struct
431{
432 __IO uint32_t CSR;
433 __IO uint32_t WDATA;
434 __IO uint32_t RDATA;
436
441typedef struct
442{
443 __IO uint32_t DR;
444 __IO uint32_t IDR;
445 __IO uint32_t CR;
446 uint32_t RESERVED2;
447 __IO uint32_t INIT;
448 __IO uint32_t POL;
450
451
455typedef struct
456{
457__IO uint32_t CR;
458__IO uint32_t CFGR;
459__IO uint32_t ISR;
460__IO uint32_t ICR;
462
463
468typedef struct
469{
470 __IO uint32_t CR;
471 __IO uint32_t SWTRIGR;
472 __IO uint32_t DHR12R1;
473 __IO uint32_t DHR12L1;
474 __IO uint32_t DHR8R1;
475 __IO uint32_t DHR12R2;
476 __IO uint32_t DHR12L2;
477 __IO uint32_t DHR8R2;
478 __IO uint32_t DHR12RD;
479 __IO uint32_t DHR12LD;
480 __IO uint32_t DHR8RD;
481 __IO uint32_t DOR1;
482 __IO uint32_t DOR2;
483 __IO uint32_t SR;
484 __IO uint32_t CCR;
485 __IO uint32_t MCR;
486 __IO uint32_t SHSR1;
487 __IO uint32_t SHSR2;
488 __IO uint32_t SHHR;
489 __IO uint32_t SHRR;
491
495typedef struct
496{
497 __IO uint32_t FLTCR1;
498 __IO uint32_t FLTCR2;
499 __IO uint32_t FLTISR;
500 __IO uint32_t FLTICR;
501 __IO uint32_t FLTJCHGR;
502 __IO uint32_t FLTFCR;
503 __IO uint32_t FLTJDATAR;
504 __IO uint32_t FLTRDATAR;
505 __IO uint32_t FLTAWHTR;
506 __IO uint32_t FLTAWLTR;
507 __IO uint32_t FLTAWSR;
508 __IO uint32_t FLTAWCFR;
509 __IO uint32_t FLTEXMAX;
510 __IO uint32_t FLTEXMIN;
511 __IO uint32_t FLTCNVTIMR;
513
517typedef struct
518{
519 __IO uint32_t CHCFGR1;
520 __IO uint32_t CHCFGR2;
521 __IO uint32_t CHAWSCDR;
523 __IO uint32_t CHWDATAR;
524 __IO uint32_t CHDATINR;
526
530typedef struct
531{
532 __IO uint32_t IDCODE;
533 __IO uint32_t CR;
534 uint32_t RESERVED4[11];
535 __IO uint32_t APB3FZ1;
536 uint32_t RESERVED5;
537 __IO uint32_t APB1LFZ1;
538 uint32_t RESERVED6;
539 __IO uint32_t APB1HFZ1;
540 uint32_t RESERVED7;
541 __IO uint32_t APB2FZ1;
542 uint32_t RESERVED8;
543 __IO uint32_t APB4FZ1;
544 __IO uint32_t RESERVED9[990];
545 __IO uint32_t PIDR4;
546 __IO uint32_t RESERVED10[3];
547 __IO uint32_t PIDR0;
548 __IO uint32_t PIDR1;
549 __IO uint32_t PIDR2;
550 __IO uint32_t PIDR3;
551 __IO uint32_t CIDR0;
552 __IO uint32_t CIDR1;
553 __IO uint32_t CIDR2;
554 __IO uint32_t CIDR3;
560typedef struct
561{
562 __IO uint32_t CR;
563 __IO uint32_t SR;
564 __IO uint32_t RISR;
565 __IO uint32_t IER;
566 __IO uint32_t MISR;
567 __IO uint32_t ICR;
568 __IO uint32_t ESCR;
569 __IO uint32_t ESUR;
570 __IO uint32_t CWSTRTR;
571 __IO uint32_t CWSIZER;
572 __IO uint32_t DR;
574
579typedef struct
580{
581 __IO uint32_t CR;
582 __IO uint32_t SR;
583 __IO uint32_t RIS;
584 __IO uint32_t IER;
585 __IO uint32_t MIS;
586 __IO uint32_t ICR;
587 __IO uint32_t RESERVED1[4];
588 __IO uint32_t DR;
589 __IO uint32_t RESERVED2[241];
590 __IO uint32_t HWCFGR;
591 __IO uint32_t VERR;
592 __IO uint32_t IPIDR;
593 __IO uint32_t SIDR;
595
600typedef struct
601{
602 __IO uint32_t CR;
603 __IO uint32_t NDTR;
604 __IO uint32_t PAR;
605 __IO uint32_t M0AR;
606 __IO uint32_t M1AR;
607 __IO uint32_t FCR;
609
610typedef struct
611{
612 __IO uint32_t LISR;
613 __IO uint32_t HISR;
614 __IO uint32_t LIFCR;
615 __IO uint32_t HIFCR;
617
618typedef struct
619{
620 __IO uint32_t CCR;
621 __IO uint32_t CNDTR;
622 __IO uint32_t CPAR;
623 __IO uint32_t CM0AR;
624 __IO uint32_t CM1AR;
626
627typedef struct
628{
629 __IO uint32_t ISR;
630 __IO uint32_t IFCR;
632
633typedef struct
634{
635 __IO uint32_t CCR;
637
638typedef struct
639{
640 __IO uint32_t CSR;
641 __IO uint32_t CFR;
643
644typedef struct
645{
646 __IO uint32_t RGCR;
648
649typedef struct
650{
651 __IO uint32_t RGSR;
652 __IO uint32_t RGCFR;
654
658typedef struct
659{
660 __IO uint32_t GISR0;
662
663typedef struct
664{
665 __IO uint32_t CISR;
666 __IO uint32_t CIFCR;
667 __IO uint32_t CESR;
668 __IO uint32_t CCR;
669 __IO uint32_t CTCR;
670 __IO uint32_t CBNDTR;
671 __IO uint32_t CSAR;
672 __IO uint32_t CDAR;
673 __IO uint32_t CBRUR;
674 __IO uint32_t CLAR;
675 __IO uint32_t CTBR;
676 uint32_t RESERVED0;
677 __IO uint32_t CMAR;
678 __IO uint32_t CMDR;
680
685typedef struct
686{
687 __IO uint32_t CR;
688 __IO uint32_t ISR;
689 __IO uint32_t IFCR;
690 __IO uint32_t FGMAR;
691 __IO uint32_t FGOR;
692 __IO uint32_t BGMAR;
693 __IO uint32_t BGOR;
694 __IO uint32_t FGPFCCR;
695 __IO uint32_t FGCOLR;
696 __IO uint32_t BGPFCCR;
697 __IO uint32_t BGCOLR;
698 __IO uint32_t FGCMAR;
699 __IO uint32_t BGCMAR;
700 __IO uint32_t OPFCCR;
701 __IO uint32_t OCOLR;
702 __IO uint32_t OMAR;
703 __IO uint32_t OOR;
704 __IO uint32_t NLR;
705 __IO uint32_t LWR;
706 __IO uint32_t AMTCR;
707 uint32_t RESERVED[236];
708 __IO uint32_t FGCLUT[256];
709 __IO uint32_t BGCLUT[256];
711
712
716typedef struct
717{
718 __IO uint32_t MACCR;
719 __IO uint32_t MACECR;
720 __IO uint32_t MACPFR;
721 __IO uint32_t MACWTR;
722 __IO uint32_t MACHT0R;
723 __IO uint32_t MACHT1R;
724 uint32_t RESERVED1[14];
725 __IO uint32_t MACVTR;
726 uint32_t RESERVED2;
727 __IO uint32_t MACVHTR;
728 uint32_t RESERVED3;
729 __IO uint32_t MACVIR;
730 __IO uint32_t MACIVIR;
731 uint32_t RESERVED4[2];
732 __IO uint32_t MACTFCR;
733 uint32_t RESERVED5[7];
734 __IO uint32_t MACRFCR;
735 uint32_t RESERVED6[7];
736 __IO uint32_t MACISR;
737 __IO uint32_t MACIER;
738 __IO uint32_t MACRXTXSR;
739 uint32_t RESERVED7;
740 __IO uint32_t MACPCSR;
741 __IO uint32_t MACRWKPFR;
742 uint32_t RESERVED8[2];
743 __IO uint32_t MACLCSR;
744 __IO uint32_t MACLTCR;
745 __IO uint32_t MACLETR;
746 __IO uint32_t MAC1USTCR;
747 uint32_t RESERVED9[12];
748 __IO uint32_t MACVR;
749 __IO uint32_t MACDR;
750 uint32_t RESERVED10;
751 __IO uint32_t MACHWF0R;
752 __IO uint32_t MACHWF1R;
753 __IO uint32_t MACHWF2R;
754 uint32_t RESERVED11[54];
755 __IO uint32_t MACMDIOAR;
756 __IO uint32_t MACMDIODR;
757 uint32_t RESERVED12[2];
758 __IO uint32_t MACARPAR;
759 uint32_t RESERVED13[59];
760 __IO uint32_t MACA0HR;
761 __IO uint32_t MACA0LR;
762 __IO uint32_t MACA1HR;
763 __IO uint32_t MACA1LR;
764 __IO uint32_t MACA2HR;
765 __IO uint32_t MACA2LR;
766 __IO uint32_t MACA3HR;
767 __IO uint32_t MACA3LR;
768 uint32_t RESERVED14[248];
769 __IO uint32_t MMCCR;
770 __IO uint32_t MMCRIR;
771 __IO uint32_t MMCTIR;
772 __IO uint32_t MMCRIMR;
773 __IO uint32_t MMCTIMR;
774 uint32_t RESERVED15[14];
775 __IO uint32_t MMCTSCGPR;
776 __IO uint32_t MMCTMCGPR;
777 uint32_t RESERVED16[5];
778 __IO uint32_t MMCTPCGR;
779 uint32_t RESERVED17[10];
780 __IO uint32_t MMCRCRCEPR;
781 __IO uint32_t MMCRAEPR;
782 uint32_t RESERVED18[10];
783 __IO uint32_t MMCRUPGR;
784 uint32_t RESERVED19[9];
785 __IO uint32_t MMCTLPIMSTR;
786 __IO uint32_t MMCTLPITCR;
787 __IO uint32_t MMCRLPIMSTR;
788 __IO uint32_t MMCRLPITCR;
789 uint32_t RESERVED20[65];
790 __IO uint32_t MACL3L4C0R;
791 __IO uint32_t MACL4A0R;
792 uint32_t RESERVED21[2];
793 __IO uint32_t MACL3A0R0R;
794 __IO uint32_t MACL3A1R0R;
795 __IO uint32_t MACL3A2R0R;
796 __IO uint32_t MACL3A3R0R;
797 uint32_t RESERVED22[4];
798 __IO uint32_t MACL3L4C1R;
799 __IO uint32_t MACL4A1R;
800 uint32_t RESERVED23[2];
801 __IO uint32_t MACL3A0R1R;
802 __IO uint32_t MACL3A1R1R;
803 __IO uint32_t MACL3A2R1R;
804 __IO uint32_t MACL3A3R1R;
805 uint32_t RESERVED24[108];
806 __IO uint32_t MACTSCR;
807 __IO uint32_t MACSSIR;
808 __IO uint32_t MACSTSR;
809 __IO uint32_t MACSTNR;
810 __IO uint32_t MACSTSUR;
811 __IO uint32_t MACSTNUR;
812 __IO uint32_t MACTSAR;
813 uint32_t RESERVED25;
814 __IO uint32_t MACTSSR;
815 uint32_t RESERVED26[3];
816 __IO uint32_t MACTTSSNR;
817 __IO uint32_t MACTTSSSR;
818 uint32_t RESERVED27[2];
819 __IO uint32_t MACACR;
820 uint32_t RESERVED28;
821 __IO uint32_t MACATSNR;
822 __IO uint32_t MACATSSR;
823 __IO uint32_t MACTSIACR;
824 __IO uint32_t MACTSEACR;
825 __IO uint32_t MACTSICNR;
826 __IO uint32_t MACTSECNR;
827 uint32_t RESERVED29[4];
828 __IO uint32_t MACPPSCR;
829 uint32_t RESERVED30[3];
830 __IO uint32_t MACPPSTTSR;
831 __IO uint32_t MACPPSTTNR;
832 __IO uint32_t MACPPSIR;
833 __IO uint32_t MACPPSWR;
834 uint32_t RESERVED31[12];
835 __IO uint32_t MACPOCR;
836 __IO uint32_t MACSPI0R;
837 __IO uint32_t MACSPI1R;
838 __IO uint32_t MACSPI2R;
839 __IO uint32_t MACLMIR;
840 uint32_t RESERVED32[11];
841 __IO uint32_t MTLOMR;
842 uint32_t RESERVED33[7];
843 __IO uint32_t MTLISR;
844 uint32_t RESERVED34[55];
845 __IO uint32_t MTLTQOMR;
846 __IO uint32_t MTLTQUR;
847 __IO uint32_t MTLTQDR;
848 uint32_t RESERVED35[8];
849 __IO uint32_t MTLQICSR;
850 __IO uint32_t MTLRQOMR;
851 __IO uint32_t MTLRQMPOCR;
852 __IO uint32_t MTLRQDR;
853 uint32_t RESERVED36[177];
854 __IO uint32_t DMAMR;
855 __IO uint32_t DMASBMR;
856 __IO uint32_t DMAISR;
857 __IO uint32_t DMADSR;
858 uint32_t RESERVED37[60];
859 __IO uint32_t DMACCR;
860 __IO uint32_t DMACTCR;
861 __IO uint32_t DMACRCR;
862 uint32_t RESERVED38[2];
863 __IO uint32_t DMACTDLAR;
864 uint32_t RESERVED39;
865 __IO uint32_t DMACRDLAR;
866 __IO uint32_t DMACTDTPR;
867 uint32_t RESERVED40;
868 __IO uint32_t DMACRDTPR;
869 __IO uint32_t DMACTDRLR;
870 __IO uint32_t DMACRDRLR;
871 __IO uint32_t DMACIER;
872 __IO uint32_t DMACRIWTR;
873__IO uint32_t DMACSFCSR;
874 uint32_t RESERVED41;
875 __IO uint32_t DMACCATDR;
876 uint32_t RESERVED42;
877 __IO uint32_t DMACCARDR;
878 uint32_t RESERVED43;
879 __IO uint32_t DMACCATBR;
880 uint32_t RESERVED44;
881 __IO uint32_t DMACCARBR;
882 __IO uint32_t DMACSR;
883uint32_t RESERVED45[2];
884__IO uint32_t DMACMFCR;
890typedef struct
891{
892__IO uint32_t RTSR1;
893__IO uint32_t FTSR1;
894__IO uint32_t SWIER1;
895__IO uint32_t D3PMR1;
896__IO uint32_t D3PCR1L;
897__IO uint32_t D3PCR1H;
898uint32_t RESERVED1[2];
899__IO uint32_t RTSR2;
900__IO uint32_t FTSR2;
901__IO uint32_t SWIER2;
902__IO uint32_t D3PMR2;
903__IO uint32_t D3PCR2L;
904__IO uint32_t D3PCR2H;
905uint32_t RESERVED2[2];
906__IO uint32_t RTSR3;
907__IO uint32_t FTSR3;
908__IO uint32_t SWIER3;
909__IO uint32_t D3PMR3;
910__IO uint32_t D3PCR3L;
911__IO uint32_t D3PCR3H;
912uint32_t RESERVED3[10];
913__IO uint32_t IMR1;
914__IO uint32_t EMR1;
915__IO uint32_t PR1;
916uint32_t RESERVED4;
917__IO uint32_t IMR2;
918__IO uint32_t EMR2;
919__IO uint32_t PR2;
920uint32_t RESERVED5;
921__IO uint32_t IMR3;
922__IO uint32_t EMR3;
923__IO uint32_t PR3;
925
935typedef struct
936{
937__IO uint32_t IMR1;
938__IO uint32_t EMR1;
939__IO uint32_t PR1;
940uint32_t RESERVED1;
941__IO uint32_t IMR2;
942__IO uint32_t EMR2;
943__IO uint32_t PR2;
944uint32_t RESERVED2;
945__IO uint32_t IMR3;
946__IO uint32_t EMR3;
947__IO uint32_t PR3;
949
950
955typedef struct
956{
957 __IO uint32_t ACR;
958 __IO uint32_t KEYR1;
959 __IO uint32_t OPTKEYR;
960 __IO uint32_t CR1;
961 __IO uint32_t SR1;
962 __IO uint32_t CCR1;
963 __IO uint32_t OPTCR;
964 __IO uint32_t OPTSR_CUR;
965 __IO uint32_t OPTSR_PRG;
966 __IO uint32_t OPTCCR;
967 __IO uint32_t PRAR_CUR1;
968 __IO uint32_t PRAR_PRG1;
969 __IO uint32_t SCAR_CUR1;
970 __IO uint32_t SCAR_PRG1;
971 __IO uint32_t WPSN_CUR1;
972 __IO uint32_t WPSN_PRG1;
973 __IO uint32_t BOOT_CUR;
974 __IO uint32_t BOOT_PRG;
975 uint32_t RESERVED0[2];
976 __IO uint32_t CRCCR1;
977 __IO uint32_t CRCSADD1;
978 __IO uint32_t CRCEADD1;
979 __IO uint32_t CRCDATA;
980 __IO uint32_t ECC_FA1;
981 uint32_t RESERVED[3];
982 __IO uint32_t OPTSR2_CUR;
983 __IO uint32_t OPTSR2_PRG;
985
989typedef struct
990{
991 __IO uint32_t X1BUFCFG;
992 __IO uint32_t X2BUFCFG;
993 __IO uint32_t YBUFCFG;
994 __IO uint32_t PARAM;
995 __IO uint32_t CR;
996 __IO uint32_t SR;
997 __IO uint32_t WDATA;
998 __IO uint32_t RDATA;
1000
1005typedef struct
1006{
1007 __IO uint32_t BTCR[8];
1009
1014typedef struct
1015{
1016 __IO uint32_t BWTR[7];
1018
1023typedef struct
1024{
1025 __IO uint32_t PCR2;
1026 __IO uint32_t SR2;
1027 __IO uint32_t PMEM2;
1028 __IO uint32_t PATT2;
1029 uint32_t RESERVED0;
1030 __IO uint32_t ECCR2;
1032
1037typedef struct
1038{
1039 __IO uint32_t PCR;
1040 __IO uint32_t SR;
1041 __IO uint32_t PMEM;
1042 __IO uint32_t PATT;
1043 uint32_t RESERVED;
1044 __IO uint32_t ECCR;
1046
1052typedef struct
1053{
1054 __IO uint32_t SDCR[2];
1055 __IO uint32_t SDTR[2];
1056 __IO uint32_t SDCMR;
1057 __IO uint32_t SDRTR;
1058 __IO uint32_t SDSR;
1060
1065typedef struct
1066{
1067 __IO uint32_t MODER;
1068 __IO uint32_t OTYPER;
1069 __IO uint32_t OSPEEDR;
1070 __IO uint32_t PUPDR;
1071 __IO uint32_t IDR;
1072 __IO uint32_t ODR;
1073 __IO uint32_t BSRR;
1074 __IO uint32_t LCKR;
1075 __IO uint32_t AFR[2];
1076} GPIO_TypeDef;
1077
1082typedef struct
1083{
1084 __IO uint32_t CSR;
1085 __IO uint32_t OTR;
1086 __IO uint32_t HSOTR;
1088
1093typedef struct
1094{
1095 uint32_t RESERVED1;
1096 __IO uint32_t PMCR;
1097 __IO uint32_t EXTICR[4];
1098 __IO uint32_t CFGR;
1099 uint32_t RESERVED2;
1100 __IO uint32_t CCCSR;
1101 __IO uint32_t CCVR;
1102 __IO uint32_t CCCR;
1103 uint32_t RESERVED3;
1104 __IO uint32_t ADC2ALT;
1105 uint32_t RESERVED4[60];
1106 __IO uint32_t PKGR;
1107 uint32_t RESERVED5[118];
1108 __IO uint32_t UR0;
1109 __IO uint32_t UR1;
1110 __IO uint32_t UR2;
1111 __IO uint32_t UR3;
1112 __IO uint32_t UR4;
1113 __IO uint32_t UR5;
1114 __IO uint32_t UR6;
1115 __IO uint32_t UR7;
1116 uint32_t RESERVED6[3];
1117 __IO uint32_t UR11;
1118 __IO uint32_t UR12;
1119 __IO uint32_t UR13;
1120 __IO uint32_t UR14;
1121 __IO uint32_t UR15;
1122 __IO uint32_t UR16;
1123 __IO uint32_t UR17;
1124 __IO uint32_t UR18;
1127
1132typedef struct
1133{
1134 __IO uint32_t CR1;
1135 __IO uint32_t CR2;
1136 __IO uint32_t OAR1;
1137 __IO uint32_t OAR2;
1138 __IO uint32_t TIMINGR;
1139 __IO uint32_t TIMEOUTR;
1140 __IO uint32_t ISR;
1141 __IO uint32_t ICR;
1142 __IO uint32_t PECR;
1143 __IO uint32_t RXDR;
1144 __IO uint32_t TXDR;
1145} I2C_TypeDef;
1146
1151typedef struct
1152{
1153 __IO uint32_t KR;
1154 __IO uint32_t PR;
1155 __IO uint32_t RLR;
1156 __IO uint32_t SR;
1157 __IO uint32_t WINR;
1158} IWDG_TypeDef;
1159
1160
1165typedef struct
1166{
1167 uint32_t RESERVED0[2];
1168 __IO uint32_t SSCR;
1169 __IO uint32_t BPCR;
1170 __IO uint32_t AWCR;
1171 __IO uint32_t TWCR;
1172 __IO uint32_t GCR;
1173 uint32_t RESERVED1[2];
1174 __IO uint32_t SRCR;
1175 uint32_t RESERVED2[1];
1176 __IO uint32_t BCCR;
1177 uint32_t RESERVED3[1];
1178 __IO uint32_t IER;
1179 __IO uint32_t ISR;
1180 __IO uint32_t ICR;
1181 __IO uint32_t LIPCR;
1182 __IO uint32_t CPSR;
1183 __IO uint32_t CDSR;
1184} LTDC_TypeDef;
1185
1190typedef struct
1191{
1192 __IO uint32_t CR;
1193 __IO uint32_t WHPCR;
1194 __IO uint32_t WVPCR;
1195 __IO uint32_t CKCR;
1196 __IO uint32_t PFCR;
1197 __IO uint32_t CACR;
1198 __IO uint32_t DCCR;
1199 __IO uint32_t BFCR;
1200 uint32_t RESERVED0[2];
1201 __IO uint32_t CFBAR;
1202 __IO uint32_t CFBLR;
1203 __IO uint32_t CFBLNR;
1204 uint32_t RESERVED1[3];
1205 __IO uint32_t CLUTWR;
1208
1213typedef struct
1214{
1215 __IO uint32_t CR1;
1216 __IO uint32_t CSR1;
1217 __IO uint32_t CR2;
1218 __IO uint32_t CR3;
1219 __IO uint32_t CPUCR;
1220 uint32_t RESERVED0;
1221 __IO uint32_t D3CR;
1222 uint32_t RESERVED1;
1223 __IO uint32_t WKUPCR;
1224 __IO uint32_t WKUPFR;
1225 __IO uint32_t WKUPEPR;
1226} PWR_TypeDef;
1227
1232typedef struct
1233{
1234 __IO uint32_t CR;
1235 __IO uint32_t HSICFGR;
1236 __IO uint32_t CRRCR;
1237 __IO uint32_t CSICFGR;
1238 __IO uint32_t CFGR;
1239 uint32_t RESERVED1;
1240 __IO uint32_t D1CFGR;
1241 __IO uint32_t D2CFGR;
1242 __IO uint32_t D3CFGR;
1243 uint32_t RESERVED2;
1244 __IO uint32_t PLLCKSELR;
1245 __IO uint32_t PLLCFGR;
1246 __IO uint32_t PLL1DIVR;
1247 __IO uint32_t PLL1FRACR;
1248 __IO uint32_t PLL2DIVR;
1249 __IO uint32_t PLL2FRACR;
1250 __IO uint32_t PLL3DIVR;
1251 __IO uint32_t PLL3FRACR;
1252 uint32_t RESERVED3;
1253 __IO uint32_t D1CCIPR;
1254 __IO uint32_t D2CCIP1R;
1255 __IO uint32_t D2CCIP2R;
1256 __IO uint32_t D3CCIPR;
1257 uint32_t RESERVED4;
1258 __IO uint32_t CIER;
1259 __IO uint32_t CIFR;
1260 __IO uint32_t CICR;
1261 uint32_t RESERVED5;
1262 __IO uint32_t BDCR;
1263 __IO uint32_t CSR;
1264 uint32_t RESERVED6;
1265 __IO uint32_t AHB3RSTR;
1266 __IO uint32_t AHB1RSTR;
1267 __IO uint32_t AHB2RSTR;
1268 __IO uint32_t AHB4RSTR;
1269 __IO uint32_t APB3RSTR;
1270 __IO uint32_t APB1LRSTR;
1271 __IO uint32_t APB1HRSTR;
1272 __IO uint32_t APB2RSTR;
1273 __IO uint32_t APB4RSTR;
1274 __IO uint32_t GCR;
1275 uint32_t RESERVED8;
1276 __IO uint32_t D3AMR;
1277 uint32_t RESERVED11[9];
1278 __IO uint32_t RSR;
1279 __IO uint32_t AHB3ENR;
1280 __IO uint32_t AHB1ENR;
1281 __IO uint32_t AHB2ENR;
1282 __IO uint32_t AHB4ENR;
1283 __IO uint32_t APB3ENR;
1284 __IO uint32_t APB1LENR;
1285 __IO uint32_t APB1HENR;
1286 __IO uint32_t APB2ENR;
1287 __IO uint32_t APB4ENR;
1288 uint32_t RESERVED12;
1289 __IO uint32_t AHB3LPENR;
1290 __IO uint32_t AHB1LPENR;
1291 __IO uint32_t AHB2LPENR;
1292 __IO uint32_t AHB4LPENR;
1293 __IO uint32_t APB3LPENR;
1294 __IO uint32_t APB1LLPENR;
1295 __IO uint32_t APB1HLPENR;
1296 __IO uint32_t APB2LPENR;
1297 __IO uint32_t APB4LPENR;
1298 uint32_t RESERVED13[4];
1300} RCC_TypeDef;
1301
1302
1306typedef struct
1307{
1308 __IO uint32_t TR;
1309 __IO uint32_t DR;
1310 __IO uint32_t CR;
1311 __IO uint32_t ISR;
1312 __IO uint32_t PRER;
1313 __IO uint32_t WUTR;
1314 uint32_t RESERVED;
1315 __IO uint32_t ALRMAR;
1316 __IO uint32_t ALRMBR;
1317 __IO uint32_t WPR;
1318 __IO uint32_t SSR;
1319 __IO uint32_t SHIFTR;
1320 __IO uint32_t TSTR;
1321 __IO uint32_t TSDR;
1322 __IO uint32_t TSSSR;
1323 __IO uint32_t CALR;
1324 __IO uint32_t TAMPCR;
1325 __IO uint32_t ALRMASSR;
1326 __IO uint32_t ALRMBSSR;
1327 __IO uint32_t OR;
1328 __IO uint32_t BKP0R;
1329 __IO uint32_t BKP1R;
1330 __IO uint32_t BKP2R;
1331 __IO uint32_t BKP3R;
1332 __IO uint32_t BKP4R;
1333 __IO uint32_t BKP5R;
1334 __IO uint32_t BKP6R;
1335 __IO uint32_t BKP7R;
1336 __IO uint32_t BKP8R;
1337 __IO uint32_t BKP9R;
1338 __IO uint32_t BKP10R;
1339 __IO uint32_t BKP11R;
1340 __IO uint32_t BKP12R;
1341 __IO uint32_t BKP13R;
1342 __IO uint32_t BKP14R;
1343 __IO uint32_t BKP15R;
1344 __IO uint32_t BKP16R;
1345 __IO uint32_t BKP17R;
1346 __IO uint32_t BKP18R;
1347 __IO uint32_t BKP19R;
1348 __IO uint32_t BKP20R;
1349 __IO uint32_t BKP21R;
1350 __IO uint32_t BKP22R;
1351 __IO uint32_t BKP23R;
1352 __IO uint32_t BKP24R;
1353 __IO uint32_t BKP25R;
1354 __IO uint32_t BKP26R;
1355 __IO uint32_t BKP27R;
1356 __IO uint32_t BKP28R;
1357 __IO uint32_t BKP29R;
1358 __IO uint32_t BKP30R;
1359 __IO uint32_t BKP31R;
1360} RTC_TypeDef;
1361
1366typedef struct
1367{
1368 __IO uint32_t GCR;
1369 uint32_t RESERVED0[16];
1370 __IO uint32_t PDMCR;
1371 __IO uint32_t PDMDLY;
1372} SAI_TypeDef;
1373
1374typedef struct
1375{
1376 __IO uint32_t CR1;
1377 __IO uint32_t CR2;
1378 __IO uint32_t FRCR;
1379 __IO uint32_t SLOTR;
1380 __IO uint32_t IMR;
1381 __IO uint32_t SR;
1382 __IO uint32_t CLRFR;
1383 __IO uint32_t DR;
1385
1390typedef struct
1391{
1392 __IO uint32_t CR;
1393 __IO uint32_t IMR;
1394 __IO uint32_t SR;
1395 __IO uint32_t IFCR;
1396 __IO uint32_t DR;
1397 __IO uint32_t CSR;
1398 __IO uint32_t DIR;
1399 uint32_t RESERVED2;
1401
1402
1407typedef struct
1408{
1409 __IO uint32_t POWER;
1410 __IO uint32_t CLKCR;
1411 __IO uint32_t ARG;
1412 __IO uint32_t CMD;
1413 __I uint32_t RESPCMD;
1414 __I uint32_t RESP1;
1415 __I uint32_t RESP2;
1416 __I uint32_t RESP3;
1417 __I uint32_t RESP4;
1418 __IO uint32_t DTIMER;
1419 __IO uint32_t DLEN;
1420 __IO uint32_t DCTRL;
1421 __I uint32_t DCOUNT;
1422 __I uint32_t STA;
1423 __IO uint32_t ICR;
1424 __IO uint32_t MASK;
1425 __IO uint32_t ACKTIME;
1426 uint32_t RESERVED0[3];
1427 __IO uint32_t IDMACTRL;
1428 __IO uint32_t IDMABSIZE;
1429 __IO uint32_t IDMABASE0;
1430 __IO uint32_t IDMABASE1;
1431 uint32_t RESERVED1[8];
1432 __IO uint32_t FIFO;
1433 uint32_t RESERVED2[222];
1434 __IO uint32_t IPVR;
1436
1437
1442typedef struct
1443{
1444 __IO uint32_t CR;
1445 __IO uint32_t CFGR;
1446} DLYB_TypeDef;
1447
1452typedef struct
1453{
1454 __IO uint32_t R[32];
1455 __IO uint32_t RLR[32];
1456 __IO uint32_t C1IER;
1457 __IO uint32_t C1ICR;
1458 __IO uint32_t C1ISR;
1459 __IO uint32_t C1MISR;
1460 uint32_t Reserved[12]; /* Reserved Address offset: 110h-13Ch */
1461 __IO uint32_t CR;
1462 __IO uint32_t KEYR;
1464} HSEM_TypeDef;
1465
1466typedef struct
1467{
1468 __IO uint32_t IER;
1469 __IO uint32_t ICR;
1470 __IO uint32_t ISR;
1471 __IO uint32_t MISR;
1473
1478typedef struct
1479{
1480 __IO uint32_t CR1;
1481 __IO uint32_t CR2;
1482 __IO uint32_t CFG1;
1483 __IO uint32_t CFG2;
1484 __IO uint32_t IER;
1485 __IO uint32_t SR;
1486 __IO uint32_t IFCR;
1487 uint32_t RESERVED0;
1488 __IO uint32_t TXDR;
1489 uint32_t RESERVED1[3];
1490 __IO uint32_t RXDR;
1491 uint32_t RESERVED2[3];
1492 __IO uint32_t CRCPOLY;
1493 __IO uint32_t TXCRC;
1494 __IO uint32_t RXCRC;
1495 __IO uint32_t UDRDR;
1496 __IO uint32_t I2SCFGR;
1498} SPI_TypeDef;
1499
1503typedef struct
1504{
1505 __IO uint32_t CFGR1;
1506 uint32_t RESERVED0;
1507 __IO uint32_t T0VALR1;
1508 uint32_t RESERVED1;
1509 __IO uint32_t RAMPVALR;
1510 __IO uint32_t ITR1;
1511 uint32_t RESERVED2;
1512 __IO uint32_t DR;
1513 __IO uint32_t SR;
1514 __IO uint32_t ITENR;
1515 __IO uint32_t ICIFR;
1516 __IO uint32_t OR;
1517}
1519
1524typedef struct
1525{
1526 __IO uint32_t CR1;
1527 __IO uint32_t CR2;
1528 __IO uint32_t SMCR;
1529 __IO uint32_t DIER;
1530 __IO uint32_t SR;
1531 __IO uint32_t EGR;
1532 __IO uint32_t CCMR1;
1533 __IO uint32_t CCMR2;
1534 __IO uint32_t CCER;
1535 __IO uint32_t CNT;
1536 __IO uint32_t PSC;
1537 __IO uint32_t ARR;
1538 __IO uint32_t RCR;
1539 __IO uint32_t CCR1;
1540 __IO uint32_t CCR2;
1541 __IO uint32_t CCR3;
1542 __IO uint32_t CCR4;
1543 __IO uint32_t BDTR;
1544 __IO uint32_t DCR;
1545 __IO uint32_t DMAR;
1546 uint32_t RESERVED1;
1547 __IO uint32_t CCMR3;
1548 __IO uint32_t CCR5;
1549 __IO uint32_t CCR6;
1550 __IO uint32_t AF1;
1551 __IO uint32_t AF2;
1552 __IO uint32_t TISEL;
1553} TIM_TypeDef;
1554
1558typedef struct
1559{
1560 __IO uint32_t ISR;
1561 __IO uint32_t ICR;
1562 __IO uint32_t IER;
1563 __IO uint32_t CFGR;
1564 __IO uint32_t CR;
1565 __IO uint32_t CMP;
1566 __IO uint32_t ARR;
1567 __IO uint32_t CNT;
1568 uint32_t RESERVED1;
1569 __IO uint32_t CFGR2;
1571
1575typedef struct
1576{
1577 __IO uint32_t SR;
1578 __IO uint32_t ICFR;
1579 __IO uint32_t OR;
1581
1582typedef struct
1583{
1584 __IO uint32_t CFGR;
1585} COMP_TypeDef;
1586
1587typedef struct
1588{
1589 __IO uint32_t CFGR;
1595typedef struct
1596{
1597 __IO uint32_t CR1;
1598 __IO uint32_t CR2;
1599 __IO uint32_t CR3;
1600 __IO uint32_t BRR;
1601 __IO uint32_t GTPR;
1602 __IO uint32_t RTOR;
1603 __IO uint32_t RQR;
1604 __IO uint32_t ISR;
1605 __IO uint32_t ICR;
1606 __IO uint32_t RDR;
1607 __IO uint32_t TDR;
1608 __IO uint32_t PRESC;
1610
1614typedef struct
1615{
1616 __IO uint32_t CR;
1617 __IO uint32_t BRR;
1618 uint32_t RESERVED1;
1619 __IO uint32_t ISR;
1620 __IO uint32_t ICR;
1621 __IO uint32_t IER;
1622 __IO uint32_t RFL;
1623 __IO uint32_t TDR;
1624 __IO uint32_t RDR;
1625 __IO uint32_t OR;
1627
1632typedef struct
1633{
1634 __IO uint32_t CR;
1635 __IO uint32_t CFR;
1636 __IO uint32_t SR;
1637} WWDG_TypeDef;
1638
1639
1643typedef struct
1644{
1645 __IO uint32_t CR;
1646 __IO uint32_t SR;
1647 __IO uint32_t FAR;
1648 __IO uint32_t FDRL;
1649 __IO uint32_t FDRH;
1650 __IO uint32_t FECR;
1652
1653typedef struct
1654{
1655 __IO uint32_t IER;
1667typedef struct
1668{
1669 __IO uint32_t CR;
1670 __IO uint32_t SR;
1671 __IO uint32_t DR;
1672 uint32_t RESERVED;
1673 __IO uint32_t HTCR;
1674} RNG_TypeDef;
1675
1680typedef struct
1681{
1682 __IO uint32_t CR;
1683 __IO uint32_t WRFR;
1684 __IO uint32_t CWRFR;
1685 __IO uint32_t RDFR;
1686 __IO uint32_t CRDFR;
1687 __IO uint32_t SR;
1688 __IO uint32_t CLRFR;
1689 uint32_t RESERVED[57];
1690 __IO uint32_t DINR0;
1691 __IO uint32_t DINR1;
1692 __IO uint32_t DINR2;
1693 __IO uint32_t DINR3;
1694 __IO uint32_t DINR4;
1695 __IO uint32_t DINR5;
1696 __IO uint32_t DINR6;
1697 __IO uint32_t DINR7;
1698 __IO uint32_t DINR8;
1699 __IO uint32_t DINR9;
1700 __IO uint32_t DINR10;
1701 __IO uint32_t DINR11;
1702 __IO uint32_t DINR12;
1703 __IO uint32_t DINR13;
1704 __IO uint32_t DINR14;
1705 __IO uint32_t DINR15;
1706 __IO uint32_t DINR16;
1707 __IO uint32_t DINR17;
1708 __IO uint32_t DINR18;
1709 __IO uint32_t DINR19;
1710 __IO uint32_t DINR20;
1711 __IO uint32_t DINR21;
1712 __IO uint32_t DINR22;
1713 __IO uint32_t DINR23;
1714 __IO uint32_t DINR24;
1715 __IO uint32_t DINR25;
1716 __IO uint32_t DINR26;
1717 __IO uint32_t DINR27;
1718 __IO uint32_t DINR28;
1719 __IO uint32_t DINR29;
1720 __IO uint32_t DINR30;
1721 __IO uint32_t DINR31;
1722 __IO uint32_t DOUTR0;
1723 __IO uint32_t DOUTR1;
1724 __IO uint32_t DOUTR2;
1725 __IO uint32_t DOUTR3;
1726 __IO uint32_t DOUTR4;
1727 __IO uint32_t DOUTR5;
1728 __IO uint32_t DOUTR6;
1729 __IO uint32_t DOUTR7;
1730 __IO uint32_t DOUTR8;
1731 __IO uint32_t DOUTR9;
1732 __IO uint32_t DOUTR10;
1733 __IO uint32_t DOUTR11;
1734 __IO uint32_t DOUTR12;
1735 __IO uint32_t DOUTR13;
1736 __IO uint32_t DOUTR14;
1737 __IO uint32_t DOUTR15;
1738 __IO uint32_t DOUTR16;
1739 __IO uint32_t DOUTR17;
1740 __IO uint32_t DOUTR18;
1741 __IO uint32_t DOUTR19;
1742 __IO uint32_t DOUTR20;
1743 __IO uint32_t DOUTR21;
1744 __IO uint32_t DOUTR22;
1745 __IO uint32_t DOUTR23;
1746 __IO uint32_t DOUTR24;
1747 __IO uint32_t DOUTR25;
1748 __IO uint32_t DOUTR26;
1749 __IO uint32_t DOUTR27;
1750 __IO uint32_t DOUTR28;
1751 __IO uint32_t DOUTR29;
1752 __IO uint32_t DOUTR30;
1753 __IO uint32_t DOUTR31;
1755
1756
1760typedef struct
1761{
1762 __IO uint32_t GOTGCTL;
1763 __IO uint32_t GOTGINT;
1764 __IO uint32_t GAHBCFG;
1765 __IO uint32_t GUSBCFG;
1766 __IO uint32_t GRSTCTL;
1767 __IO uint32_t GINTSTS;
1768 __IO uint32_t GINTMSK;
1769 __IO uint32_t GRXSTSR;
1770 __IO uint32_t GRXSTSP;
1771 __IO uint32_t GRXFSIZ;
1773 __IO uint32_t HNPTXSTS;
1774 uint32_t Reserved30[2];
1775 __IO uint32_t GCCFG;
1776 __IO uint32_t CID;
1777 __IO uint32_t GSNPSID; /* USB_OTG core ID 040h*/
1778 __IO uint32_t GHWCFG1; /* User HW config1 044h*/
1779 __IO uint32_t GHWCFG2; /* User HW config2 048h*/
1780 __IO uint32_t GHWCFG3;
1781 uint32_t Reserved6;
1782 __IO uint32_t GLPMCFG;
1783 __IO uint32_t GPWRDN;
1784 __IO uint32_t GDFIFOCFG;
1785 __IO uint32_t GADPCTL;
1786 uint32_t Reserved43[39];
1787 __IO uint32_t HPTXFSIZ;
1788 __IO uint32_t DIEPTXF[0x0F];
1790
1791
1795typedef struct
1796{
1797 __IO uint32_t DCFG;
1798 __IO uint32_t DCTL;
1799 __IO uint32_t DSTS;
1800 uint32_t Reserved0C;
1801 __IO uint32_t DIEPMSK;
1802 __IO uint32_t DOEPMSK;
1803 __IO uint32_t DAINT;
1804 __IO uint32_t DAINTMSK;
1805 uint32_t Reserved20;
1806 uint32_t Reserved9;
1807 __IO uint32_t DVBUSDIS;
1808 __IO uint32_t DVBUSPULSE;
1809 __IO uint32_t DTHRCTL;
1810 __IO uint32_t DIEPEMPMSK;
1811 __IO uint32_t DEACHINT;
1812 __IO uint32_t DEACHMSK;
1813 uint32_t Reserved40;
1814 __IO uint32_t DINEP1MSK;
1815 uint32_t Reserved44[15];
1816 __IO uint32_t DOUTEP1MSK;
1818
1819
1823typedef struct
1824{
1825 __IO uint32_t DIEPCTL;
1826 uint32_t Reserved04;
1827 __IO uint32_t DIEPINT;
1828 uint32_t Reserved0C;
1829 __IO uint32_t DIEPTSIZ;
1830 __IO uint32_t DIEPDMA;
1831 __IO uint32_t DTXFSTS;
1832 uint32_t Reserved18;
1834
1835
1839typedef struct
1840{
1841 __IO uint32_t DOEPCTL;
1842 uint32_t Reserved04;
1843 __IO uint32_t DOEPINT;
1844 uint32_t Reserved0C;
1845 __IO uint32_t DOEPTSIZ;
1846 __IO uint32_t DOEPDMA;
1847 uint32_t Reserved18[2];
1849
1850
1854typedef struct
1855{
1856 __IO uint32_t HCFG;
1857 __IO uint32_t HFIR;
1858 __IO uint32_t HFNUM;
1859 uint32_t Reserved40C;
1860 __IO uint32_t HPTXSTS;
1861 __IO uint32_t HAINT;
1862 __IO uint32_t HAINTMSK;
1864
1868typedef struct
1869{
1870 __IO uint32_t HCCHAR;
1871 __IO uint32_t HCSPLT;
1872 __IO uint32_t HCINT;
1873 __IO uint32_t HCINTMSK;
1874 __IO uint32_t HCTSIZ;
1875 __IO uint32_t HCDMA;
1876 uint32_t Reserved[2];
1886typedef struct
1887{
1888 __IO uint32_t CR;
1889 uint32_t RESERVED;
1890 __IO uint32_t DCR1;
1891 __IO uint32_t DCR2;
1892 __IO uint32_t DCR3;
1893 __IO uint32_t DCR4;
1894 uint32_t RESERVED1[2];
1895 __IO uint32_t SR;
1896 __IO uint32_t FCR;
1897 uint32_t RESERVED2[6];
1898 __IO uint32_t DLR;
1899 uint32_t RESERVED3;
1900 __IO uint32_t AR;
1901 uint32_t RESERVED4;
1902 __IO uint32_t DR;
1903 uint32_t RESERVED5[11];
1904 __IO uint32_t PSMKR;
1905 uint32_t RESERVED6;
1906 __IO uint32_t PSMAR;
1907 uint32_t RESERVED7;
1908 __IO uint32_t PIR;
1909 uint32_t RESERVED8[27];
1910 __IO uint32_t CCR;
1911 uint32_t RESERVED9;
1912 __IO uint32_t TCR;
1913 uint32_t RESERVED10;
1914 __IO uint32_t IR;
1915 uint32_t RESERVED11[3];
1916 __IO uint32_t ABR;
1917 uint32_t RESERVED12[3];
1918 __IO uint32_t LPTR;
1919 uint32_t RESERVED13[3];
1920 __IO uint32_t WPCCR;
1921 uint32_t RESERVED14;
1922 __IO uint32_t WPTCR;
1923 uint32_t RESERVED15;
1924 __IO uint32_t WPIR;
1925 uint32_t RESERVED16[3];
1926 __IO uint32_t WPABR;
1927 uint32_t RESERVED17[7];
1928 __IO uint32_t WCCR;
1929 uint32_t RESERVED18;
1930 __IO uint32_t WTCR;
1931 uint32_t RESERVED19;
1932 __IO uint32_t WIR;
1933 uint32_t RESERVED20[3];
1934 __IO uint32_t WABR;
1935 uint32_t RESERVED21[23];
1936 __IO uint32_t HLCR;
1937 uint32_t RESERVED22[122];
1938 __IO uint32_t HWCFGR;
1939 __IO uint32_t VER;
1940 __IO uint32_t ID;
1941 __IO uint32_t MID;
1943
1951typedef struct
1952{
1953 __IO uint32_t CR;
1954 __IO uint32_t PCR[3];
1956
1965typedef struct
1966{
1967 uint32_t RESERVED0[2036];
1980 uint32_t RESERVED1[2];
1982 uint32_t RESERVED2[6];
1984 uint32_t RESERVED3;
1986 uint32_t RESERVED4[54];
1988 uint32_t RESERVED5[959];
1990 uint32_t RESERVED6[6];
1992 uint32_t RESERVED7;
1994 uint32_t RESERVED8[54];
1996 uint32_t RESERVED9[959];
1998 uint32_t RESERVED10[1023];
2000 uint32_t RESERVED11[1023];
2002 uint32_t RESERVED12[1023];
2004 uint32_t RESERVED13[1023];
2006 uint32_t RESERVED14[6];
2008 uint32_t RESERVED15;
2010 uint32_t RESERVED16[54];
2012 uint32_t RESERVED17[959];
2014 uint32_t RESERVED117[6];
2016 uint32_t RESERVED118[56];
2018 uint32_t RESERVED119[58310];
2021 uint32_t RESERVED18[53];
2025 uint32_t RESERVED19[1021];
2029 uint32_t RESERVED20[966];
2032 uint32_t RESERVED21[53];
2036 uint32_t RESERVED22[1021];
2040 uint32_t RESERVED23[1021];
2044 uint32_t RESERVED24[1021];
2049} GPV_TypeDef;
2050
2054#define D1_ITCMRAM_BASE (0x00000000UL)
2055#define D1_ITCMICP_BASE (0x00100000UL)
2056#define D1_DTCMRAM_BASE (0x20000000UL)
2057#define D1_AXIFLASH_BASE (0x08000000UL)
2058#define D1_AXIICP_BASE (0x1FF00000UL)
2059#define D1_AXISRAM1_BASE (0x24000000UL)
2060#define D1_AXISRAM2_BASE (0x24020000UL)
2061#define D1_AXISRAM_BASE D1_AXISRAM1_BASE
2063#define D2_AHBSRAM1_BASE (0x30000000UL)
2064#define D2_AHBSRAM2_BASE (0x30004000UL)
2065#define D2_AHBSRAM_BASE D2_AHBSRAM1_BASE
2067#define D3_BKPSRAM_BASE (0x38800000UL)
2068#define D3_SRAM_BASE (0x38000000UL)
2070#define PERIPH_BASE (0x40000000UL)
2071#define OCTOSPI1_BASE (0x90000000UL)
2072#define OCTOSPI2_BASE (0x70000000UL)
2074#define FLASH_BANK1_BASE (0x08000000UL)
2075#define FLASH_END (0x080FFFFFUL)
2078/* Legacy define */
2079#define FLASH_BASE FLASH_BANK1_BASE
2080
2082#define UID_BASE (0x1FF1E800UL)
2083#define FLASHSIZE_BASE (0x1FF1E880UL)
2087#define D2_APB1PERIPH_BASE PERIPH_BASE
2088#define D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
2089#define D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
2090#define D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL)
2091
2092#define D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL)
2093#define D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL)
2094
2095#define D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL)
2096#define D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL)
2097
2099#define APB1PERIPH_BASE PERIPH_BASE
2100#define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
2101#define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
2102#define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL)
2103
2104
2107#define MDMA_BASE (D1_AHB1PERIPH_BASE + 0x0000UL)
2108#define DMA2D_BASE (D1_AHB1PERIPH_BASE + 0x1000UL)
2109#define FLASH_R_BASE (D1_AHB1PERIPH_BASE + 0x2000UL)
2110#define FMC_R_BASE (D1_AHB1PERIPH_BASE + 0x4000UL)
2111#define OCTOSPI1_R_BASE (D1_AHB1PERIPH_BASE + 0x5000UL)
2112#define DLYB_OCTOSPI1_BASE (D1_AHB1PERIPH_BASE + 0x6000UL)
2113#define SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x7000UL)
2114#define DLYB_SDMMC1_BASE (D1_AHB1PERIPH_BASE + 0x8000UL)
2115#define RAMECC1_BASE (D1_AHB1PERIPH_BASE + 0x9000UL)
2116#define OCTOSPI2_R_BASE (D1_AHB1PERIPH_BASE + 0xA000UL)
2117#define DLYB_OCTOSPI2_BASE (D1_AHB1PERIPH_BASE + 0xB000UL)
2118#define OCTOSPIM_BASE (D1_AHB1PERIPH_BASE + 0xB400UL)
2119
2122#define DMA1_BASE (D2_AHB1PERIPH_BASE + 0x0000UL)
2123#define DMA2_BASE (D2_AHB1PERIPH_BASE + 0x0400UL)
2124#define DMAMUX1_BASE (D2_AHB1PERIPH_BASE + 0x0800UL)
2125#define ADC1_BASE (D2_AHB1PERIPH_BASE + 0x2000UL)
2126#define ADC2_BASE (D2_AHB1PERIPH_BASE + 0x2100UL)
2127#define ADC12_COMMON_BASE (D2_AHB1PERIPH_BASE + 0x2300UL)
2128#define ETH_BASE (D2_AHB1PERIPH_BASE + 0x8000UL)
2129#define ETH_MAC_BASE (ETH_BASE)
2130
2132#define USB1_OTG_HS_PERIPH_BASE (0x40040000UL)
2133#define USB_OTG_GLOBAL_BASE (0x000UL)
2134#define USB_OTG_DEVICE_BASE (0x800UL)
2135#define USB_OTG_IN_ENDPOINT_BASE (0x900UL)
2136#define USB_OTG_OUT_ENDPOINT_BASE (0xB00UL)
2137#define USB_OTG_EP_REG_SIZE (0x20UL)
2138#define USB_OTG_HOST_BASE (0x400UL)
2139#define USB_OTG_HOST_PORT_BASE (0x440UL)
2140#define USB_OTG_HOST_CHANNEL_BASE (0x500UL)
2141#define USB_OTG_HOST_CHANNEL_SIZE (0x20UL)
2142#define USB_OTG_PCGCCTL_BASE (0xE00UL)
2143#define USB_OTG_FIFO_BASE (0x1000UL)
2144#define USB_OTG_FIFO_SIZE (0x1000UL)
2145
2148#define DCMI_BASE (D2_AHB2PERIPH_BASE + 0x0000UL)
2149#define PSSI_BASE (D2_AHB2PERIPH_BASE + 0x0400UL)
2150#define RNG_BASE (D2_AHB2PERIPH_BASE + 0x1800UL)
2151#define SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2400UL)
2152#define DLYB_SDMMC2_BASE (D2_AHB2PERIPH_BASE + 0x2800UL)
2153#define RAMECC2_BASE (D2_AHB2PERIPH_BASE + 0x3000UL)
2154#define FMAC_BASE (D2_AHB2PERIPH_BASE + 0x4000UL)
2155#define CORDIC_BASE (D2_AHB2PERIPH_BASE + 0x4400UL)
2156
2158#define GPIOA_BASE (D3_AHB1PERIPH_BASE + 0x0000UL)
2159#define GPIOB_BASE (D3_AHB1PERIPH_BASE + 0x0400UL)
2160#define GPIOC_BASE (D3_AHB1PERIPH_BASE + 0x0800UL)
2161#define GPIOD_BASE (D3_AHB1PERIPH_BASE + 0x0C00UL)
2162#define GPIOE_BASE (D3_AHB1PERIPH_BASE + 0x1000UL)
2163#define GPIOF_BASE (D3_AHB1PERIPH_BASE + 0x1400UL)
2164#define GPIOG_BASE (D3_AHB1PERIPH_BASE + 0x1800UL)
2165#define GPIOH_BASE (D3_AHB1PERIPH_BASE + 0x1C00UL)
2166#define GPIOJ_BASE (D3_AHB1PERIPH_BASE + 0x2400UL)
2167#define GPIOK_BASE (D3_AHB1PERIPH_BASE + 0x2800UL)
2168#define RCC_BASE (D3_AHB1PERIPH_BASE + 0x4400UL)
2169#define PWR_BASE (D3_AHB1PERIPH_BASE + 0x4800UL)
2170#define CRC_BASE (D3_AHB1PERIPH_BASE + 0x4C00UL)
2171#define BDMA_BASE (D3_AHB1PERIPH_BASE + 0x5400UL)
2172#define DMAMUX2_BASE (D3_AHB1PERIPH_BASE + 0x5800UL)
2173#define ADC3_BASE (D3_AHB1PERIPH_BASE + 0x6000UL)
2174#define ADC3_COMMON_BASE (D3_AHB1PERIPH_BASE + 0x6300UL)
2175#define HSEM_BASE (D3_AHB1PERIPH_BASE + 0x6400UL)
2176#define RAMECC3_BASE (D3_AHB1PERIPH_BASE + 0x7000UL)
2177
2179#define LTDC_BASE (D1_APB1PERIPH_BASE + 0x1000UL)
2180#define LTDC_Layer1_BASE (LTDC_BASE + 0x84UL)
2181#define LTDC_Layer2_BASE (LTDC_BASE + 0x104UL)
2182#define WWDG1_BASE (D1_APB1PERIPH_BASE + 0x3000UL)
2183
2185#define TIM2_BASE (D2_APB1PERIPH_BASE + 0x0000UL)
2186#define TIM3_BASE (D2_APB1PERIPH_BASE + 0x0400UL)
2187#define TIM4_BASE (D2_APB1PERIPH_BASE + 0x0800UL)
2188#define TIM5_BASE (D2_APB1PERIPH_BASE + 0x0C00UL)
2189#define TIM6_BASE (D2_APB1PERIPH_BASE + 0x1000UL)
2190#define TIM7_BASE (D2_APB1PERIPH_BASE + 0x1400UL)
2191#define TIM12_BASE (D2_APB1PERIPH_BASE + 0x1800UL)
2192#define TIM13_BASE (D2_APB1PERIPH_BASE + 0x1C00UL)
2193#define TIM14_BASE (D2_APB1PERIPH_BASE + 0x2000UL)
2194#define LPTIM1_BASE (D2_APB1PERIPH_BASE + 0x2400UL)
2195
2196
2197#define SPI2_BASE (D2_APB1PERIPH_BASE + 0x3800UL)
2198#define SPI3_BASE (D2_APB1PERIPH_BASE + 0x3C00UL)
2199#define SPDIFRX_BASE (D2_APB1PERIPH_BASE + 0x4000UL)
2200#define USART2_BASE (D2_APB1PERIPH_BASE + 0x4400UL)
2201#define USART3_BASE (D2_APB1PERIPH_BASE + 0x4800UL)
2202#define UART4_BASE (D2_APB1PERIPH_BASE + 0x4C00UL)
2203#define UART5_BASE (D2_APB1PERIPH_BASE + 0x5000UL)
2204#define I2C1_BASE (D2_APB1PERIPH_BASE + 0x5400UL)
2205#define I2C2_BASE (D2_APB1PERIPH_BASE + 0x5800UL)
2206#define I2C3_BASE (D2_APB1PERIPH_BASE + 0x5C00UL)
2207#define I2C5_BASE (D2_APB1PERIPH_BASE + 0x6400UL)
2208#define CEC_BASE (D2_APB1PERIPH_BASE + 0x6C00UL)
2209#define DAC1_BASE (D2_APB1PERIPH_BASE + 0x7400UL)
2210#define UART7_BASE (D2_APB1PERIPH_BASE + 0x7800UL)
2211#define UART8_BASE (D2_APB1PERIPH_BASE + 0x7C00UL)
2212#define CRS_BASE (D2_APB1PERIPH_BASE + 0x8400UL)
2213#define SWPMI1_BASE (D2_APB1PERIPH_BASE + 0x8800UL)
2214#define OPAMP_BASE (D2_APB1PERIPH_BASE + 0x9000UL)
2215#define OPAMP1_BASE (D2_APB1PERIPH_BASE + 0x9000UL)
2216#define OPAMP2_BASE (D2_APB1PERIPH_BASE + 0x9010UL)
2217#define MDIOS_BASE (D2_APB1PERIPH_BASE + 0x9400UL)
2218#define FDCAN1_BASE (D2_APB1PERIPH_BASE + 0xA000UL)
2219#define FDCAN2_BASE (D2_APB1PERIPH_BASE + 0xA400UL)
2220#define FDCAN_CCU_BASE (D2_APB1PERIPH_BASE + 0xA800UL)
2221#define SRAMCAN_BASE (D2_APB1PERIPH_BASE + 0xAC00UL)
2222#define FDCAN3_BASE (D2_APB1PERIPH_BASE + 0xD400UL)
2223#define TIM23_BASE (D2_APB1PERIPH_BASE + 0xE000UL)
2224#define TIM24_BASE (D2_APB1PERIPH_BASE + 0xE400UL)
2225
2228#define TIM1_BASE (D2_APB2PERIPH_BASE + 0x0000UL)
2229#define TIM8_BASE (D2_APB2PERIPH_BASE + 0x0400UL)
2230#define USART1_BASE (D2_APB2PERIPH_BASE + 0x1000UL)
2231#define USART6_BASE (D2_APB2PERIPH_BASE + 0x1400UL)
2232#define UART9_BASE (D2_APB2PERIPH_BASE + 0x1800UL)
2233#define USART10_BASE (D2_APB2PERIPH_BASE + 0x1C00UL)
2234#define SPI1_BASE (D2_APB2PERIPH_BASE + 0x3000UL)
2235#define SPI4_BASE (D2_APB2PERIPH_BASE + 0x3400UL)
2236#define TIM15_BASE (D2_APB2PERIPH_BASE + 0x4000UL)
2237#define TIM16_BASE (D2_APB2PERIPH_BASE + 0x4400UL)
2238#define TIM17_BASE (D2_APB2PERIPH_BASE + 0x4800UL)
2239#define SPI5_BASE (D2_APB2PERIPH_BASE + 0x5000UL)
2240#define SAI1_BASE (D2_APB2PERIPH_BASE + 0x5800UL)
2241#define SAI1_Block_A_BASE (SAI1_BASE + 0x004UL)
2242#define SAI1_Block_B_BASE (SAI1_BASE + 0x024UL)
2243#define DFSDM1_BASE (D2_APB2PERIPH_BASE + 0x7800UL)
2244#define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL)
2245#define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL)
2246#define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL)
2247#define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL)
2248#define DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL)
2249#define DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL)
2250#define DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL)
2251#define DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL)
2252#define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL)
2253#define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL)
2254#define DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL)
2255#define DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL)
2256
2257
2259#define EXTI_BASE (D3_APB1PERIPH_BASE + 0x0000UL)
2260#define EXTI_D1_BASE (EXTI_BASE + 0x0080UL)
2261#define EXTI_D2_BASE (EXTI_BASE + 0x00C0UL)
2262#define SYSCFG_BASE (D3_APB1PERIPH_BASE + 0x0400UL)
2263#define LPUART1_BASE (D3_APB1PERIPH_BASE + 0x0C00UL)
2264#define SPI6_BASE (D3_APB1PERIPH_BASE + 0x1400UL)
2265#define I2C4_BASE (D3_APB1PERIPH_BASE + 0x1C00UL)
2266#define LPTIM2_BASE (D3_APB1PERIPH_BASE + 0x2400UL)
2267#define LPTIM3_BASE (D3_APB1PERIPH_BASE + 0x2800UL)
2268#define LPTIM4_BASE (D3_APB1PERIPH_BASE + 0x2C00UL)
2269#define LPTIM5_BASE (D3_APB1PERIPH_BASE + 0x3000UL)
2270#define COMP12_BASE (D3_APB1PERIPH_BASE + 0x3800UL)
2271#define COMP1_BASE (COMP12_BASE + 0x0CUL)
2272#define COMP2_BASE (COMP12_BASE + 0x10UL)
2273#define VREFBUF_BASE (D3_APB1PERIPH_BASE + 0x3C00UL)
2274#define RTC_BASE (D3_APB1PERIPH_BASE + 0x4000UL)
2275#define IWDG1_BASE (D3_APB1PERIPH_BASE + 0x4800UL)
2276
2277
2278#define SAI4_BASE (D3_APB1PERIPH_BASE + 0x5400UL)
2279#define SAI4_Block_A_BASE (SAI4_BASE + 0x004UL)
2280#define SAI4_Block_B_BASE (SAI4_BASE + 0x024UL)
2281
2282#define DTS_BASE (D3_APB1PERIPH_BASE + 0x6800UL)
2283
2284
2285
2286#define BDMA_Channel0_BASE (BDMA_BASE + 0x0008UL)
2287#define BDMA_Channel1_BASE (BDMA_BASE + 0x001CUL)
2288#define BDMA_Channel2_BASE (BDMA_BASE + 0x0030UL)
2289#define BDMA_Channel3_BASE (BDMA_BASE + 0x0044UL)
2290#define BDMA_Channel4_BASE (BDMA_BASE + 0x0058UL)
2291#define BDMA_Channel5_BASE (BDMA_BASE + 0x006CUL)
2292#define BDMA_Channel6_BASE (BDMA_BASE + 0x0080UL)
2293#define BDMA_Channel7_BASE (BDMA_BASE + 0x0094UL)
2294
2295#define DMAMUX2_Channel0_BASE (DMAMUX2_BASE)
2296#define DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL)
2297#define DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL)
2298#define DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL)
2299#define DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL)
2300#define DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL)
2301#define DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL)
2302#define DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL)
2303
2304#define DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL)
2305#define DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL)
2306#define DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL)
2307#define DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL)
2308#define DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL)
2309#define DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL)
2310#define DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL)
2311#define DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL)
2312
2313#define DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL)
2314#define DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL)
2315
2316#define DMA1_Stream0_BASE (DMA1_BASE + 0x010UL)
2317#define DMA1_Stream1_BASE (DMA1_BASE + 0x028UL)
2318#define DMA1_Stream2_BASE (DMA1_BASE + 0x040UL)
2319#define DMA1_Stream3_BASE (DMA1_BASE + 0x058UL)
2320#define DMA1_Stream4_BASE (DMA1_BASE + 0x070UL)
2321#define DMA1_Stream5_BASE (DMA1_BASE + 0x088UL)
2322#define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL)
2323#define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL)
2324
2325#define DMA2_Stream0_BASE (DMA2_BASE + 0x010UL)
2326#define DMA2_Stream1_BASE (DMA2_BASE + 0x028UL)
2327#define DMA2_Stream2_BASE (DMA2_BASE + 0x040UL)
2328#define DMA2_Stream3_BASE (DMA2_BASE + 0x058UL)
2329#define DMA2_Stream4_BASE (DMA2_BASE + 0x070UL)
2330#define DMA2_Stream5_BASE (DMA2_BASE + 0x088UL)
2331#define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL)
2332#define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL)
2333
2334#define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
2335#define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL)
2336#define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL)
2337#define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL)
2338#define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL)
2339#define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL)
2340#define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL)
2341#define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL)
2342#define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL)
2343#define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL)
2344#define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL)
2345#define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL)
2346#define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL)
2347#define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL)
2348#define DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL)
2349#define DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL)
2350
2351#define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL)
2352#define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL)
2353#define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL)
2354#define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL)
2355#define DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL)
2356#define DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL)
2357#define DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL)
2358#define DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL)
2359
2360#define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL)
2361#define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL)
2362
2364#define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL)
2365#define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL)
2366#define FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL)
2367#define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL)
2368#define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL)
2369
2370/* Debug MCU registers base address */
2371#define DBGMCU_BASE (0x5C001000UL)
2372
2373#define MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL)
2374#define MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL)
2375#define MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL)
2376#define MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL)
2377#define MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL)
2378#define MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL)
2379#define MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL)
2380#define MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL)
2381#define MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL)
2382#define MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL)
2383#define MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL)
2384#define MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL)
2385#define MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL)
2386#define MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL)
2387#define MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL)
2388#define MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL)
2389
2390#define RAMECC1_Monitor1_BASE (RAMECC1_BASE + 0x20UL)
2391#define RAMECC1_Monitor2_BASE (RAMECC1_BASE + 0x40UL)
2392#define RAMECC1_Monitor3_BASE (RAMECC1_BASE + 0x60UL)
2393#define RAMECC1_Monitor4_BASE (RAMECC1_BASE + 0x80UL)
2394#define RAMECC1_Monitor5_BASE (RAMECC1_BASE + 0xA0UL)
2395#define RAMECC1_Monitor6_BASE (RAMECC1_BASE + 0xC0UL)
2396
2397#define RAMECC2_Monitor1_BASE (RAMECC2_BASE + 0x20UL)
2398#define RAMECC2_Monitor2_BASE (RAMECC2_BASE + 0x40UL)
2399#define RAMECC2_Monitor3_BASE (RAMECC2_BASE + 0x60UL)
2400
2401#define RAMECC3_Monitor1_BASE (RAMECC3_BASE + 0x20UL)
2402#define RAMECC3_Monitor2_BASE (RAMECC3_BASE + 0x40UL)
2403
2404
2405
2406#define GPV_BASE (PERIPH_BASE + 0x11000000UL)
2415#define TIM2 ((TIM_TypeDef *) TIM2_BASE)
2416#define TIM3 ((TIM_TypeDef *) TIM3_BASE)
2417#define TIM4 ((TIM_TypeDef *) TIM4_BASE)
2418#define TIM5 ((TIM_TypeDef *) TIM5_BASE)
2419#define TIM6 ((TIM_TypeDef *) TIM6_BASE)
2420#define TIM7 ((TIM_TypeDef *) TIM7_BASE)
2421#define TIM13 ((TIM_TypeDef *) TIM13_BASE)
2422#define TIM14 ((TIM_TypeDef *) TIM14_BASE)
2423#define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
2424#define RTC ((RTC_TypeDef *) RTC_BASE)
2425#define WWDG1 ((WWDG_TypeDef *) WWDG1_BASE)
2426
2427
2428#define IWDG1 ((IWDG_TypeDef *) IWDG1_BASE)
2429#define SPI2 ((SPI_TypeDef *) SPI2_BASE)
2430#define SPI3 ((SPI_TypeDef *) SPI3_BASE)
2431#define SPI4 ((SPI_TypeDef *) SPI4_BASE)
2432#define SPI5 ((SPI_TypeDef *) SPI5_BASE)
2433#define SPI6 ((SPI_TypeDef *) SPI6_BASE)
2434#define USART2 ((USART_TypeDef *) USART2_BASE)
2435#define USART3 ((USART_TypeDef *) USART3_BASE)
2436#define USART6 ((USART_TypeDef *) USART6_BASE)
2437#define USART10 ((USART_TypeDef *) USART10_BASE)
2438#define UART7 ((USART_TypeDef *) UART7_BASE)
2439#define UART8 ((USART_TypeDef *) UART8_BASE)
2440#define UART9 ((USART_TypeDef *) UART9_BASE)
2441#define CRS ((CRS_TypeDef *) CRS_BASE)
2442#define UART4 ((USART_TypeDef *) UART4_BASE)
2443#define UART5 ((USART_TypeDef *) UART5_BASE)
2444#define I2C1 ((I2C_TypeDef *) I2C1_BASE)
2445#define I2C2 ((I2C_TypeDef *) I2C2_BASE)
2446#define I2C3 ((I2C_TypeDef *) I2C3_BASE)
2447#define I2C4 ((I2C_TypeDef *) I2C4_BASE)
2448#define I2C5 ((I2C_TypeDef *) I2C5_BASE)
2449#define FDCAN1 ((FDCAN_GlobalTypeDef *) FDCAN1_BASE)
2450#define FDCAN2 ((FDCAN_GlobalTypeDef *) FDCAN2_BASE)
2451#define FDCAN_CCU ((FDCAN_ClockCalibrationUnit_TypeDef *) FDCAN_CCU_BASE)
2452#define FDCAN3 ((FDCAN_GlobalTypeDef *) FDCAN3_BASE)
2453#define TIM23 ((TIM_TypeDef *) TIM23_BASE)
2454#define TIM24 ((TIM_TypeDef *) TIM24_BASE)
2455#define CEC ((CEC_TypeDef *) CEC_BASE)
2456#define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
2457#define PWR ((PWR_TypeDef *) PWR_BASE)
2458#define DAC1 ((DAC_TypeDef *) DAC1_BASE)
2459#define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
2460#define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
2461#define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
2462#define LPTIM3 ((LPTIM_TypeDef *) LPTIM3_BASE)
2463#define DTS ((DTS_TypeDef *) DTS_BASE)
2464#define LPTIM4 ((LPTIM_TypeDef *) LPTIM4_BASE)
2465#define LPTIM5 ((LPTIM_TypeDef *) LPTIM5_BASE)
2466
2467#define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
2468#define COMP12 ((COMPOPT_TypeDef *) COMP12_BASE)
2469#define COMP1 ((COMP_TypeDef *) COMP1_BASE)
2470#define COMP2 ((COMP_TypeDef *) COMP2_BASE)
2471#define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
2472#define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
2473#define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
2474#define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE)
2475
2476
2477#define EXTI ((EXTI_TypeDef *) EXTI_BASE)
2478#define EXTI_D1 ((EXTI_Core_TypeDef *) EXTI_D1_BASE)
2479#define EXTI_D2 ((EXTI_Core_TypeDef *) EXTI_D2_BASE)
2480#define TIM1 ((TIM_TypeDef *) TIM1_BASE)
2481#define SPI1 ((SPI_TypeDef *) SPI1_BASE)
2482#define TIM8 ((TIM_TypeDef *) TIM8_BASE)
2483#define USART1 ((USART_TypeDef *) USART1_BASE)
2484#define TIM12 ((TIM_TypeDef *) TIM12_BASE)
2485#define TIM15 ((TIM_TypeDef *) TIM15_BASE)
2486#define TIM16 ((TIM_TypeDef *) TIM16_BASE)
2487#define TIM17 ((TIM_TypeDef *) TIM17_BASE)
2488#define SAI1 ((SAI_TypeDef *) SAI1_BASE)
2489#define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
2490#define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
2491#define SAI4 ((SAI_TypeDef *) SAI4_BASE)
2492#define SAI4_Block_A ((SAI_Block_TypeDef *)SAI4_Block_A_BASE)
2493#define SAI4_Block_B ((SAI_Block_TypeDef *)SAI4_Block_B_BASE)
2494
2495#define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
2496#define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
2497#define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
2498#define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
2499#define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
2500#define DFSDM1_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
2501#define DFSDM1_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
2502#define DFSDM1_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
2503#define DFSDM1_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
2504#define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
2505#define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
2506#define DFSDM1_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
2507#define DFSDM1_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
2508#define DMA2D ((DMA2D_TypeDef *) DMA2D_BASE)
2509#define DCMI ((DCMI_TypeDef *) DCMI_BASE)
2510#define PSSI ((PSSI_TypeDef *) PSSI_BASE)
2511#define RCC ((RCC_TypeDef *) RCC_BASE)
2512#define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
2513#define CRC ((CRC_TypeDef *) CRC_BASE)
2514
2515#define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
2516#define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
2517#define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
2518#define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
2519#define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
2520#define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
2521#define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
2522#define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
2523#define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
2524#define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
2525
2526#define ADC1 ((ADC_TypeDef *) ADC1_BASE)
2527#define ADC2 ((ADC_TypeDef *) ADC2_BASE)
2528#define ADC3 ((ADC_TypeDef *) ADC3_BASE)
2529#define ADC3_COMMON ((ADC_Common_TypeDef *) ADC3_COMMON_BASE)
2530#define ADC12_COMMON ((ADC_Common_TypeDef *) ADC12_COMMON_BASE)
2531
2532#define RNG ((RNG_TypeDef *) RNG_BASE)
2533#define SDMMC2 ((SDMMC_TypeDef *) SDMMC2_BASE)
2534#define DLYB_SDMMC2 ((DLYB_TypeDef *) DLYB_SDMMC2_BASE)
2535#define FMAC ((FMAC_TypeDef *) FMAC_BASE)
2536#define CORDIC ((CORDIC_TypeDef *) CORDIC_BASE)
2537
2538#define BDMA ((BDMA_TypeDef *) BDMA_BASE)
2539#define BDMA_Channel0 ((BDMA_Channel_TypeDef *) BDMA_Channel0_BASE)
2540#define BDMA_Channel1 ((BDMA_Channel_TypeDef *) BDMA_Channel1_BASE)
2541#define BDMA_Channel2 ((BDMA_Channel_TypeDef *) BDMA_Channel2_BASE)
2542#define BDMA_Channel3 ((BDMA_Channel_TypeDef *) BDMA_Channel3_BASE)
2543#define BDMA_Channel4 ((BDMA_Channel_TypeDef *) BDMA_Channel4_BASE)
2544#define BDMA_Channel5 ((BDMA_Channel_TypeDef *) BDMA_Channel5_BASE)
2545#define BDMA_Channel6 ((BDMA_Channel_TypeDef *) BDMA_Channel6_BASE)
2546#define BDMA_Channel7 ((BDMA_Channel_TypeDef *) BDMA_Channel7_BASE)
2547
2548#define RAMECC1 ((RAMECC_TypeDef *)RAMECC1_BASE)
2549#define RAMECC1_Monitor1 ((RAMECC_MonitorTypeDef *)RAMECC1_Monitor1_BASE)
2550#define RAMECC1_Monitor2 ((RAMECC_MonitorTypeDef *)RAMECC1_Monitor2_BASE)
2551#define RAMECC1_Monitor3 ((RAMECC_MonitorTypeDef *)RAMECC1_Monitor3_BASE)
2552#define RAMECC1_Monitor4 ((RAMECC_MonitorTypeDef *)RAMECC1_Monitor4_BASE)
2553#define RAMECC1_Monitor5 ((RAMECC_MonitorTypeDef *)RAMECC1_Monitor5_BASE)
2554#define RAMECC1_Monitor6 ((RAMECC_MonitorTypeDef *)RAMECC1_Monitor6_BASE)
2555
2556#define RAMECC2 ((RAMECC_TypeDef *)RAMECC2_BASE)
2557#define RAMECC2_Monitor1 ((RAMECC_MonitorTypeDef *)RAMECC2_Monitor1_BASE)
2558#define RAMECC2_Monitor2 ((RAMECC_MonitorTypeDef *)RAMECC2_Monitor2_BASE)
2559#define RAMECC2_Monitor3 ((RAMECC_MonitorTypeDef *)RAMECC2_Monitor3_BASE)
2560
2561#define RAMECC3 ((RAMECC_TypeDef *)RAMECC3_BASE)
2562#define RAMECC3_Monitor1 ((RAMECC_MonitorTypeDef *)RAMECC3_Monitor1_BASE)
2563#define RAMECC3_Monitor2 ((RAMECC_MonitorTypeDef *)RAMECC3_Monitor2_BASE)
2564
2565#define DMAMUX2 ((DMAMUX_Channel_TypeDef *) DMAMUX2_BASE)
2566#define DMAMUX2_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel0_BASE)
2567#define DMAMUX2_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel1_BASE)
2568#define DMAMUX2_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel2_BASE)
2569#define DMAMUX2_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel3_BASE)
2570#define DMAMUX2_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel4_BASE)
2571#define DMAMUX2_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel5_BASE)
2572#define DMAMUX2_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel6_BASE)
2573#define DMAMUX2_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel7_BASE)
2574
2575
2576#define DMAMUX2_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator0_BASE)
2577#define DMAMUX2_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator1_BASE)
2578#define DMAMUX2_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator2_BASE)
2579#define DMAMUX2_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator3_BASE)
2580#define DMAMUX2_RequestGenerator4 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator4_BASE)
2581#define DMAMUX2_RequestGenerator5 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator5_BASE)
2582#define DMAMUX2_RequestGenerator6 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator6_BASE)
2583#define DMAMUX2_RequestGenerator7 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator7_BASE)
2584
2585#define DMAMUX2_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX2_ChannelStatus_BASE)
2586#define DMAMUX2_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX2_RequestGenStatus_BASE)
2587
2588#define DMA2 ((DMA_TypeDef *) DMA2_BASE)
2589#define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
2590#define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
2591#define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
2592#define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
2593#define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
2594#define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
2595#define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
2596#define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
2597
2598#define DMA1 ((DMA_TypeDef *) DMA1_BASE)
2599#define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
2600#define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
2601#define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
2602#define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
2603#define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
2604#define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
2605#define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
2606#define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
2607
2608
2609#define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
2610#define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
2611#define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
2612#define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
2613#define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
2614#define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
2615#define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
2616#define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
2617#define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
2618#define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
2619#define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
2620#define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
2621#define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
2622#define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE)
2623#define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE)
2624#define DMAMUX1_Channel14 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel14_BASE)
2625#define DMAMUX1_Channel15 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel15_BASE)
2626
2627#define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
2628#define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
2629#define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
2630#define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
2631#define DMAMUX1_RequestGenerator4 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator4_BASE)
2632#define DMAMUX1_RequestGenerator5 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator5_BASE)
2633#define DMAMUX1_RequestGenerator6 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator6_BASE)
2634#define DMAMUX1_RequestGenerator7 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator7_BASE)
2635
2636#define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
2637#define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
2638
2639
2640#define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
2641#define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
2642#define FMC_Bank2_R ((FMC_Bank2_TypeDef *) FMC_Bank2_R_BASE)
2643#define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
2644#define FMC_Bank5_6_R ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
2645
2646#define OCTOSPI1 ((OCTOSPI_TypeDef *) OCTOSPI1_R_BASE)
2647#define DLYB_OCTOSPI1 ((DLYB_TypeDef *) DLYB_OCTOSPI1_BASE)
2648#define OCTOSPI2 ((OCTOSPI_TypeDef *) OCTOSPI2_R_BASE)
2649#define DLYB_OCTOSPI2 ((DLYB_TypeDef *) DLYB_OCTOSPI2_BASE)
2650#define OCTOSPIM ((OCTOSPIM_TypeDef *) OCTOSPIM_BASE)
2651
2652#define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
2653#define DLYB_SDMMC1 ((DLYB_TypeDef *) DLYB_SDMMC1_BASE)
2654
2655#define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
2656
2657#define HSEM ((HSEM_TypeDef *) HSEM_BASE)
2658#define HSEM_COMMON ((HSEM_Common_TypeDef *) (HSEM_BASE + 0x100UL))
2659
2660#define LTDC ((LTDC_TypeDef *)LTDC_BASE)
2661#define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
2662#define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
2663
2664#define MDIOS ((MDIOS_TypeDef *) MDIOS_BASE)
2665
2666#define ETH ((ETH_TypeDef *)ETH_BASE)
2667#define MDMA ((MDMA_TypeDef *)MDMA_BASE)
2668#define MDMA_Channel0 ((MDMA_Channel_TypeDef *)MDMA_Channel0_BASE)
2669#define MDMA_Channel1 ((MDMA_Channel_TypeDef *)MDMA_Channel1_BASE)
2670#define MDMA_Channel2 ((MDMA_Channel_TypeDef *)MDMA_Channel2_BASE)
2671#define MDMA_Channel3 ((MDMA_Channel_TypeDef *)MDMA_Channel3_BASE)
2672#define MDMA_Channel4 ((MDMA_Channel_TypeDef *)MDMA_Channel4_BASE)
2673#define MDMA_Channel5 ((MDMA_Channel_TypeDef *)MDMA_Channel5_BASE)
2674#define MDMA_Channel6 ((MDMA_Channel_TypeDef *)MDMA_Channel6_BASE)
2675#define MDMA_Channel7 ((MDMA_Channel_TypeDef *)MDMA_Channel7_BASE)
2676#define MDMA_Channel8 ((MDMA_Channel_TypeDef *)MDMA_Channel8_BASE)
2677#define MDMA_Channel9 ((MDMA_Channel_TypeDef *)MDMA_Channel9_BASE)
2678#define MDMA_Channel10 ((MDMA_Channel_TypeDef *)MDMA_Channel10_BASE)
2679#define MDMA_Channel11 ((MDMA_Channel_TypeDef *)MDMA_Channel11_BASE)
2680#define MDMA_Channel12 ((MDMA_Channel_TypeDef *)MDMA_Channel12_BASE)
2681#define MDMA_Channel13 ((MDMA_Channel_TypeDef *)MDMA_Channel13_BASE)
2682#define MDMA_Channel14 ((MDMA_Channel_TypeDef *)MDMA_Channel14_BASE)
2683#define MDMA_Channel15 ((MDMA_Channel_TypeDef *)MDMA_Channel15_BASE)
2684
2685
2686#define USB1_OTG_HS ((USB_OTG_GlobalTypeDef *) USB1_OTG_HS_PERIPH_BASE)
2687
2688/* Legacy defines */
2689#define USB_OTG_HS USB1_OTG_HS
2690#define USB_OTG_HS_PERIPH_BASE USB1_OTG_HS_PERIPH_BASE
2691
2692#define GPV ((GPV_TypeDef *) GPV_BASE)
2693
2705#define LSI_STARTUP_TIME 130U
2715/******************************************************************************/
2716/* Peripheral Registers_Bits_Definition */
2717/******************************************************************************/
2718
2719/******************************************************************************/
2720/* */
2721/* Analog to Digital Converter */
2722/* */
2723/******************************************************************************/
2724/******************************* ADC VERSION ********************************/
2725#define ADC_VER_V5_V90
2726/******************** Bit definition for ADC_ISR register ********************/
2727#define ADC_ISR_ADRDY_Pos (0U)
2728#define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos)
2729#define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk
2730#define ADC_ISR_EOSMP_Pos (1U)
2731#define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos)
2732#define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk
2733#define ADC_ISR_EOC_Pos (2U)
2734#define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos)
2735#define ADC_ISR_EOC ADC_ISR_EOC_Msk
2736#define ADC_ISR_EOS_Pos (3U)
2737#define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos)
2738#define ADC_ISR_EOS ADC_ISR_EOS_Msk
2739#define ADC_ISR_OVR_Pos (4U)
2740#define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos)
2741#define ADC_ISR_OVR ADC_ISR_OVR_Msk
2742#define ADC_ISR_JEOC_Pos (5U)
2743#define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos)
2744#define ADC_ISR_JEOC ADC_ISR_JEOC_Msk
2745#define ADC_ISR_JEOS_Pos (6U)
2746#define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos)
2747#define ADC_ISR_JEOS ADC_ISR_JEOS_Msk
2748#define ADC_ISR_AWD1_Pos (7U)
2749#define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos)
2750#define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk
2751#define ADC_ISR_AWD2_Pos (8U)
2752#define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos)
2753#define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk
2754#define ADC_ISR_AWD3_Pos (9U)
2755#define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos)
2756#define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk
2757#define ADC_ISR_JQOVF_Pos (10U)
2758#define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos)
2759#define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk
2760#define ADC_ISR_LDORDY_Pos (12U)
2761#define ADC_ISR_LDORDY_Msk (0x1UL << ADC_ISR_LDORDY_Pos)
2762#define ADC_ISR_LDORDY ADC_ISR_LDORDY_Msk
2764/******************** Bit definition for ADC_IER register ********************/
2765#define ADC_IER_ADRDYIE_Pos (0U)
2766#define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos)
2767#define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk
2768#define ADC_IER_EOSMPIE_Pos (1U)
2769#define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos)
2770#define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk
2771#define ADC_IER_EOCIE_Pos (2U)
2772#define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos)
2773#define ADC_IER_EOCIE ADC_IER_EOCIE_Msk
2774#define ADC_IER_EOSIE_Pos (3U)
2775#define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos)
2776#define ADC_IER_EOSIE ADC_IER_EOSIE_Msk
2777#define ADC_IER_OVRIE_Pos (4U)
2778#define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos)
2779#define ADC_IER_OVRIE ADC_IER_OVRIE_Msk
2780#define ADC_IER_JEOCIE_Pos (5U)
2781#define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos)
2782#define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk
2783#define ADC_IER_JEOSIE_Pos (6U)
2784#define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos)
2785#define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk
2786#define ADC_IER_AWD1IE_Pos (7U)
2787#define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos)
2788#define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk
2789#define ADC_IER_AWD2IE_Pos (8U)
2790#define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos)
2791#define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk
2792#define ADC_IER_AWD3IE_Pos (9U)
2793#define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos)
2794#define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk
2795#define ADC_IER_JQOVFIE_Pos (10U)
2796#define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos)
2797#define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk
2799/******************** Bit definition for ADC_CR register ********************/
2800#define ADC_CR_ADEN_Pos (0U)
2801#define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos)
2802#define ADC_CR_ADEN ADC_CR_ADEN_Msk
2803#define ADC_CR_ADDIS_Pos (1U)
2804#define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos)
2805#define ADC_CR_ADDIS ADC_CR_ADDIS_Msk
2806#define ADC_CR_ADSTART_Pos (2U)
2807#define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos)
2808#define ADC_CR_ADSTART ADC_CR_ADSTART_Msk
2809#define ADC_CR_JADSTART_Pos (3U)
2810#define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos)
2811#define ADC_CR_JADSTART ADC_CR_JADSTART_Msk
2812#define ADC_CR_ADSTP_Pos (4U)
2813#define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos)
2814#define ADC_CR_ADSTP ADC_CR_ADSTP_Msk
2815#define ADC_CR_JADSTP_Pos (5U)
2816#define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos)
2817#define ADC_CR_JADSTP ADC_CR_JADSTP_Msk
2818#define ADC_CR_BOOST_Pos (8U)
2819#define ADC_CR_BOOST_Msk (0x3UL << ADC_CR_BOOST_Pos)
2820#define ADC_CR_BOOST ADC_CR_BOOST_Msk
2821#define ADC_CR_BOOST_0 (0x1UL << ADC_CR_BOOST_Pos)
2822#define ADC_CR_BOOST_1 (0x2UL << ADC_CR_BOOST_Pos)
2823#define ADC_CR_ADCALLIN_Pos (16U)
2824#define ADC_CR_ADCALLIN_Msk (0x1UL << ADC_CR_ADCALLIN_Pos)
2825#define ADC_CR_ADCALLIN ADC_CR_ADCALLIN_Msk
2826#define ADC_CR_LINCALRDYW1_Pos (22U)
2827#define ADC_CR_LINCALRDYW1_Msk (0x1UL << ADC_CR_LINCALRDYW1_Pos)
2828#define ADC_CR_LINCALRDYW1 ADC_CR_LINCALRDYW1_Msk
2829#define ADC_CR_LINCALRDYW2_Pos (23U)
2830#define ADC_CR_LINCALRDYW2_Msk (0x1UL << ADC_CR_LINCALRDYW2_Pos)
2831#define ADC_CR_LINCALRDYW2 ADC_CR_LINCALRDYW2_Msk
2832#define ADC_CR_LINCALRDYW3_Pos (24U)
2833#define ADC_CR_LINCALRDYW3_Msk (0x1UL << ADC_CR_LINCALRDYW3_Pos)
2834#define ADC_CR_LINCALRDYW3 ADC_CR_LINCALRDYW3_Msk
2835#define ADC_CR_LINCALRDYW4_Pos (25U)
2836#define ADC_CR_LINCALRDYW4_Msk (0x1UL << ADC_CR_LINCALRDYW4_Pos)
2837#define ADC_CR_LINCALRDYW4 ADC_CR_LINCALRDYW4_Msk
2838#define ADC_CR_LINCALRDYW5_Pos (26U)
2839#define ADC_CR_LINCALRDYW5_Msk (0x1UL << ADC_CR_LINCALRDYW5_Pos)
2840#define ADC_CR_LINCALRDYW5 ADC_CR_LINCALRDYW5_Msk
2841#define ADC_CR_LINCALRDYW6_Pos (27U)
2842#define ADC_CR_LINCALRDYW6_Msk (0x1UL << ADC_CR_LINCALRDYW6_Pos)
2843#define ADC_CR_LINCALRDYW6 ADC_CR_LINCALRDYW6_Msk
2844#define ADC_CR_ADVREGEN_Pos (28U)
2845#define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos)
2846#define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk
2847#define ADC_CR_DEEPPWD_Pos (29U)
2848#define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos)
2849#define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk
2850#define ADC_CR_ADCALDIF_Pos (30U)
2851#define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos)
2852#define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk
2853#define ADC_CR_ADCAL_Pos (31U)
2854#define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos)
2855#define ADC_CR_ADCAL ADC_CR_ADCAL_Msk
2857/******************** Bit definition for ADC_CFGR register ********************/
2858#define ADC_CFGR_DMNGT_Pos (0U)
2859#define ADC_CFGR_DMNGT_Msk (0x3UL << ADC_CFGR_DMNGT_Pos)
2860#define ADC_CFGR_DMNGT ADC_CFGR_DMNGT_Msk
2861#define ADC_CFGR_DMNGT_0 (0x1UL << ADC_CFGR_DMNGT_Pos)
2862#define ADC_CFGR_DMNGT_1 (0x2UL << ADC_CFGR_DMNGT_Pos)
2864#define ADC_CFGR_RES_Pos (2U)
2865#define ADC_CFGR_RES_Msk (0x7UL << ADC_CFGR_RES_Pos)
2866#define ADC_CFGR_RES ADC_CFGR_RES_Msk
2867#define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos)
2868#define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos)
2869#define ADC_CFGR_RES_2 (0x4UL << ADC_CFGR_RES_Pos)
2871#define ADC_CFGR_EXTSEL_Pos (5U)
2872#define ADC_CFGR_EXTSEL_Msk (0x1FUL << ADC_CFGR_EXTSEL_Pos)
2873#define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk
2874#define ADC_CFGR_EXTSEL_0 (0x01UL << ADC_CFGR_EXTSEL_Pos)
2875#define ADC_CFGR_EXTSEL_1 (0x02UL << ADC_CFGR_EXTSEL_Pos)
2876#define ADC_CFGR_EXTSEL_2 (0x04UL << ADC_CFGR_EXTSEL_Pos)
2877#define ADC_CFGR_EXTSEL_3 (0x08UL << ADC_CFGR_EXTSEL_Pos)
2878#define ADC_CFGR_EXTSEL_4 (0x10UL << ADC_CFGR_EXTSEL_Pos)
2880#define ADC_CFGR_EXTEN_Pos (10U)
2881#define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos)
2882#define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk
2883#define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos)
2884#define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos)
2886#define ADC_CFGR_OVRMOD_Pos (12U)
2887#define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos)
2888#define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk
2889#define ADC_CFGR_CONT_Pos (13U)
2890#define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos)
2891#define ADC_CFGR_CONT ADC_CFGR_CONT_Msk
2892#define ADC_CFGR_AUTDLY_Pos (14U)
2893#define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos)
2894#define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk
2896#define ADC_CFGR_DISCEN_Pos (16U)
2897#define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos)
2898#define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk
2900#define ADC_CFGR_DISCNUM_Pos (17U)
2901#define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos)
2902#define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk
2903#define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos)
2904#define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos)
2905#define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos)
2907#define ADC_CFGR_JDISCEN_Pos (20U)
2908#define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos)
2909#define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk
2910#define ADC_CFGR_JQM_Pos (21U)
2911#define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos)
2912#define ADC_CFGR_JQM ADC_CFGR_JQM_Msk
2913#define ADC_CFGR_AWD1SGL_Pos (22U)
2914#define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos)
2915#define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk
2916#define ADC_CFGR_AWD1EN_Pos (23U)
2917#define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos)
2918#define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk
2919#define ADC_CFGR_JAWD1EN_Pos (24U)
2920#define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos)
2921#define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk
2922#define ADC_CFGR_JAUTO_Pos (25U)
2923#define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos)
2924#define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk
2926#define ADC_CFGR_AWD1CH_Pos (26U)
2927#define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos)
2928#define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk
2929#define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos)
2930#define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos)
2931#define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos)
2932#define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos)
2933#define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos)
2935#define ADC_CFGR_JQDIS_Pos (31U)
2936#define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos)
2937#define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk
2939#define ADC3_CFGR_DMAEN_Pos (0U)
2940#define ADC3_CFGR_DMAEN_Msk (0x1UL << ADC3_CFGR_DMAEN_Pos)
2941#define ADC3_CFGR_DMAEN ADC3_CFGR_DMAEN_Msk
2942#define ADC3_CFGR_DMACFG_Pos (1U)
2943#define ADC3_CFGR_DMACFG_Msk (0x1UL << ADC3_CFGR_DMACFG_Pos)
2944#define ADC3_CFGR_DMACFG ADC3_CFGR_DMACFG_Msk
2946#define ADC3_CFGR_RES_Pos (3U)
2947#define ADC3_CFGR_RES_Msk (0x3UL << ADC3_CFGR_RES_Pos)
2948#define ADC3_CFGR_RES ADC3_CFGR_RES_Msk
2949#define ADC3_CFGR_RES_0 (0x1UL << ADC3_CFGR_RES_Pos)
2950#define ADC3_CFGR_RES_1 (0x2UL << ADC3_CFGR_RES_Pos)
2952#define ADC3_CFGR_ALIGN_Pos (15U)
2953#define ADC3_CFGR_ALIGN_Msk (0x1UL << ADC3_CFGR_ALIGN_Pos)
2954#define ADC3_CFGR_ALIGN ADC3_CFGR_ALIGN_Msk
2955/******************** Bit definition for ADC_CFGR2 register ********************/
2956#define ADC_CFGR2_ROVSE_Pos (0U)
2957#define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos)
2958#define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk
2959#define ADC_CFGR2_JOVSE_Pos (1U)
2960#define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos)
2961#define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk
2963#define ADC_CFGR2_OVSS_Pos (5U)
2964#define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos)
2965#define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk
2966#define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos)
2967#define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos)
2968#define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos)
2969#define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos)
2971#define ADC_CFGR2_TROVS_Pos (9U)
2972#define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos)
2973#define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk
2974#define ADC_CFGR2_ROVSM_Pos (10U)
2975#define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos)
2976#define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk
2978#define ADC_CFGR2_RSHIFT1_Pos (11U)
2979#define ADC_CFGR2_RSHIFT1_Msk (0x1UL << ADC_CFGR2_RSHIFT1_Pos)
2980#define ADC_CFGR2_RSHIFT1 ADC_CFGR2_RSHIFT1_Msk
2981#define ADC_CFGR2_RSHIFT2_Pos (12U)
2982#define ADC_CFGR2_RSHIFT2_Msk (0x1UL << ADC_CFGR2_RSHIFT2_Pos)
2983#define ADC_CFGR2_RSHIFT2 ADC_CFGR2_RSHIFT2_Msk
2984#define ADC_CFGR2_RSHIFT3_Pos (13U)
2985#define ADC_CFGR2_RSHIFT3_Msk (0x1UL << ADC_CFGR2_RSHIFT3_Pos)
2986#define ADC_CFGR2_RSHIFT3 ADC_CFGR2_RSHIFT3_Msk
2987#define ADC_CFGR2_RSHIFT4_Pos (14U)
2988#define ADC_CFGR2_RSHIFT4_Msk (0x1UL << ADC_CFGR2_RSHIFT4_Pos)
2989#define ADC_CFGR2_RSHIFT4 ADC_CFGR2_RSHIFT4_Msk
2991#define ADC_CFGR2_OVSR_Pos (16U)
2992#define ADC_CFGR2_OVSR_Msk (0x3FFUL << ADC_CFGR2_OVSR_Pos)
2993#define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk
2994#define ADC_CFGR2_OVSR_0 (0x001UL << ADC_CFGR2_OVSR_Pos)
2995#define ADC_CFGR2_OVSR_1 (0x002UL << ADC_CFGR2_OVSR_Pos)
2996#define ADC_CFGR2_OVSR_2 (0x004UL << ADC_CFGR2_OVSR_Pos)
2997#define ADC_CFGR2_OVSR_3 (0x008UL << ADC_CFGR2_OVSR_Pos)
2998#define ADC_CFGR2_OVSR_4 (0x010UL << ADC_CFGR2_OVSR_Pos)
2999#define ADC_CFGR2_OVSR_5 (0x020UL << ADC_CFGR2_OVSR_Pos)
3000#define ADC_CFGR2_OVSR_6 (0x040UL << ADC_CFGR2_OVSR_Pos)
3001#define ADC_CFGR2_OVSR_7 (0x080UL << ADC_CFGR2_OVSR_Pos)
3002#define ADC_CFGR2_OVSR_8 (0x100UL << ADC_CFGR2_OVSR_Pos)
3003#define ADC_CFGR2_OVSR_9 (0x200UL << ADC_CFGR2_OVSR_Pos)
3005#define ADC_CFGR2_LSHIFT_Pos (28U)
3006#define ADC_CFGR2_LSHIFT_Msk (0xFUL << ADC_CFGR2_LSHIFT_Pos)
3007#define ADC_CFGR2_LSHIFT ADC_CFGR2_LSHIFT_Msk
3008#define ADC_CFGR2_LSHIFT_0 (0x1UL << ADC_CFGR2_LSHIFT_Pos)
3009#define ADC_CFGR2_LSHIFT_1 (0x2UL << ADC_CFGR2_LSHIFT_Pos)
3010#define ADC_CFGR2_LSHIFT_2 (0x4UL << ADC_CFGR2_LSHIFT_Pos)
3011#define ADC_CFGR2_LSHIFT_3 (0x8UL << ADC_CFGR2_LSHIFT_Pos)
3013#define ADC3_CFGR2_OVSR_Pos (2U)
3014#define ADC3_CFGR2_OVSR_Msk (0x7UL << ADC3_CFGR2_OVSR_Pos)
3015#define ADC3_CFGR2_OVSR ADC3_CFGR2_OVSR_Msk
3016#define ADC3_CFGR2_OVSR_0 (0x1UL << ADC3_CFGR2_OVSR_Pos)
3017#define ADC3_CFGR2_OVSR_1 (0x2UL << ADC3_CFGR2_OVSR_Pos)
3018#define ADC3_CFGR2_OVSR_2 (0x4UL << ADC3_CFGR2_OVSR_Pos)
3020#define ADC3_CFGR2_SWTRIG_Pos (25U)
3021#define ADC3_CFGR2_SWTRIG_Msk (0x1UL << ADC3_CFGR2_SWTRIG_Pos)
3022#define ADC3_CFGR2_SWTRIG ADC3_CFGR2_SWTRIG_Msk
3023#define ADC3_CFGR2_BULB_Pos (26U)
3024#define ADC3_CFGR2_BULB_Msk (0x1UL << ADC3_CFGR2_BULB_Pos)
3025#define ADC3_CFGR2_BULB ADC3_CFGR2_BULB_Msk
3026#define ADC3_CFGR2_SMPTRIG_Pos (27U)
3027#define ADC3_CFGR2_SMPTRIG_Msk (0x1UL << ADC3_CFGR2_SMPTRIG_Pos)
3028#define ADC3_CFGR2_SMPTRIG ADC3_CFGR2_SMPTRIG_Msk
3029/******************** Bit definition for ADC_SMPR1 register ********************/
3030#define ADC_SMPR1_SMP0_Pos (0U)
3031#define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos)
3032#define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk
3033#define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos)
3034#define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos)
3035#define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos)
3037#define ADC_SMPR1_SMP1_Pos (3U)
3038#define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos)
3039#define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk
3040#define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos)
3041#define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos)
3042#define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos)
3044#define ADC_SMPR1_SMP2_Pos (6U)
3045#define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos)
3046#define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk
3047#define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos)
3048#define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos)
3049#define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos)
3051#define ADC_SMPR1_SMP3_Pos (9U)
3052#define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos)
3053#define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk
3054#define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos)
3055#define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos)
3056#define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos)
3058#define ADC_SMPR1_SMP4_Pos (12U)
3059#define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos)
3060#define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk
3061#define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos)
3062#define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos)
3063#define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos)
3065#define ADC_SMPR1_SMP5_Pos (15U)
3066#define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos)
3067#define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk
3068#define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos)
3069#define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos)
3070#define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos)
3072#define ADC_SMPR1_SMP6_Pos (18U)
3073#define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos)
3074#define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk
3075#define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos)
3076#define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos)
3077#define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos)
3079#define ADC_SMPR1_SMP7_Pos (21U)
3080#define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos)
3081#define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk
3082#define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos)
3083#define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos)
3084#define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos)
3086#define ADC_SMPR1_SMP8_Pos (24U)
3087#define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos)
3088#define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk
3089#define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos)
3090#define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos)
3091#define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos)
3093#define ADC_SMPR1_SMP9_Pos (27U)
3094#define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos)
3095#define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk
3096#define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos)
3097#define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos)
3098#define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos)
3100/******************** Bit definition for ADC_SMPR2 register ********************/
3101#define ADC_SMPR2_SMP10_Pos (0U)
3102#define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos)
3103#define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk
3104#define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos)
3105#define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos)
3106#define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos)
3108#define ADC_SMPR2_SMP11_Pos (3U)
3109#define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos)
3110#define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk
3111#define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos)
3112#define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos)
3113#define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos)
3115#define ADC_SMPR2_SMP12_Pos (6U)
3116#define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos)
3117#define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk
3118#define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos)
3119#define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos)
3120#define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos)
3122#define ADC_SMPR2_SMP13_Pos (9U)
3123#define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos)
3124#define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk
3125#define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos)
3126#define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos)
3127#define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos)
3129#define ADC_SMPR2_SMP14_Pos (12U)
3130#define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos)
3131#define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk
3132#define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos)
3133#define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos)
3134#define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos)
3136#define ADC_SMPR2_SMP15_Pos (15U)
3137#define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos)
3138#define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk
3139#define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos)
3140#define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos)
3141#define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos)
3143#define ADC_SMPR2_SMP16_Pos (18U)
3144#define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos)
3145#define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk
3146#define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos)
3147#define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos)
3148#define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos)
3150#define ADC_SMPR2_SMP17_Pos (21U)
3151#define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos)
3152#define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk
3153#define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos)
3154#define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos)
3155#define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos)
3157#define ADC_SMPR2_SMP18_Pos (24U)
3158#define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos)
3159#define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk
3160#define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos)
3161#define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos)
3162#define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos)
3164#define ADC_SMPR2_SMP19_Pos (27U)
3165#define ADC_SMPR2_SMP19_Msk (0x7UL << ADC_SMPR2_SMP19_Pos)
3166#define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk
3167#define ADC_SMPR2_SMP19_0 (0x1UL << ADC_SMPR2_SMP19_Pos)
3168#define ADC_SMPR2_SMP19_1 (0x2UL << ADC_SMPR2_SMP19_Pos)
3169#define ADC_SMPR2_SMP19_2 (0x4UL << ADC_SMPR2_SMP19_Pos)
3171/******************** Bit definition for ADC_PCSEL register ********************/
3172#define ADC_PCSEL_PCSEL_Pos (0U)
3173#define ADC_PCSEL_PCSEL_Msk (0xFFFFFUL << ADC_PCSEL_PCSEL_Pos)
3174#define ADC_PCSEL_PCSEL ADC_PCSEL_PCSEL_Msk
3175#define ADC_PCSEL_PCSEL_0 (0x00001UL << ADC_PCSEL_PCSEL_Pos)
3176#define ADC_PCSEL_PCSEL_1 (0x00002UL << ADC_PCSEL_PCSEL_Pos)
3177#define ADC_PCSEL_PCSEL_2 (0x00004UL << ADC_PCSEL_PCSEL_Pos)
3178#define ADC_PCSEL_PCSEL_3 (0x00008UL << ADC_PCSEL_PCSEL_Pos)
3179#define ADC_PCSEL_PCSEL_4 (0x00010UL << ADC_PCSEL_PCSEL_Pos)
3180#define ADC_PCSEL_PCSEL_5 (0x00020UL << ADC_PCSEL_PCSEL_Pos)
3181#define ADC_PCSEL_PCSEL_6 (0x00040UL << ADC_PCSEL_PCSEL_Pos)
3182#define ADC_PCSEL_PCSEL_7 (0x00080UL << ADC_PCSEL_PCSEL_Pos)
3183#define ADC_PCSEL_PCSEL_8 (0x00100UL << ADC_PCSEL_PCSEL_Pos)
3184#define ADC_PCSEL_PCSEL_9 (0x00200UL << ADC_PCSEL_PCSEL_Pos)
3185#define ADC_PCSEL_PCSEL_10 (0x00400UL << ADC_PCSEL_PCSEL_Pos)
3186#define ADC_PCSEL_PCSEL_11 (0x00800UL << ADC_PCSEL_PCSEL_Pos)
3187#define ADC_PCSEL_PCSEL_12 (0x01000UL << ADC_PCSEL_PCSEL_Pos)
3188#define ADC_PCSEL_PCSEL_13 (0x02000UL << ADC_PCSEL_PCSEL_Pos)
3189#define ADC_PCSEL_PCSEL_14 (0x04000UL << ADC_PCSEL_PCSEL_Pos)
3190#define ADC_PCSEL_PCSEL_15 (0x08000UL << ADC_PCSEL_PCSEL_Pos)
3191#define ADC_PCSEL_PCSEL_16 (0x10000UL << ADC_PCSEL_PCSEL_Pos)
3192#define ADC_PCSEL_PCSEL_17 (0x20000UL << ADC_PCSEL_PCSEL_Pos)
3193#define ADC_PCSEL_PCSEL_18 (0x40000UL << ADC_PCSEL_PCSEL_Pos)
3194#define ADC_PCSEL_PCSEL_19 (0x80000UL << ADC_PCSEL_PCSEL_Pos)
3196/***************** Bit definition for ADC_LTR1, 2, 3 registers *****************/
3197#define ADC_LTR_LT_Pos (0U)
3198#define ADC_LTR_LT_Msk (0x3FFFFFFUL << ADC_LTR_LT_Pos)
3199#define ADC_LTR_LT ADC_LTR_LT_Msk
3201/***************** Bit definition for ADC_HTR1, 2, 3 registers ****************/
3202#define ADC_HTR_HT_Pos (0U)
3203#define ADC_HTR_HT_Msk (0x3FFFFFFUL << ADC_HTR_HT_Pos)
3204#define ADC_HTR_HT ADC_HTR_HT_Msk
3206/******************** Bit definition for ADC3_TR1 register *******************/
3207#define ADC3_TR1_LT1_Pos (0U)
3208#define ADC3_TR1_LT1_Msk (0xFFFUL << ADC3_TR1_LT1_Pos)
3209#define ADC3_TR1_LT1 ADC3_TR1_LT1_Msk
3211#define ADC3_TR1_AWDFILT_Pos (12U)
3212#define ADC3_TR1_AWDFILT_Msk (0x7UL << ADC3_TR1_AWDFILT_Pos)
3213#define ADC3_TR1_AWDFILT ADC3_TR1_AWDFILT_Msk
3214#define ADC3_TR1_AWDFILT_0 (0x1UL << ADC3_TR1_AWDFILT_Pos)
3215#define ADC3_TR1_AWDFILT_1 (0x2UL << ADC3_TR1_AWDFILT_Pos)
3216#define ADC3_TR1_AWDFILT_2 (0x4UL << ADC3_TR1_AWDFILT_Pos)
3218#define ADC3_TR1_HT1_Pos (16U)
3219#define ADC3_TR1_HT1_Msk (0xFFFUL << ADC3_TR1_HT1_Pos)
3220#define ADC3_TR1_HT1 ADC3_TR1_HT1_Msk
3222/******************** Bit definition for ADC3_TR2 register *******************/
3223#define ADC3_TR2_LT2_Pos (0U)
3224#define ADC3_TR2_LT2_Msk (0xFFUL << ADC3_TR2_LT2_Pos)
3225#define ADC3_TR2_LT2 ADC3_TR2_LT2_Msk
3227#define ADC3_TR2_HT2_Pos (16U)
3228#define ADC3_TR2_HT2_Msk (0xFFUL << ADC3_TR2_HT2_Pos)
3229#define ADC3_TR2_HT2 ADC3_TR2_HT2_Msk
3231/******************** Bit definition for ADC3_TR3 register *******************/
3232#define ADC3_TR3_LT3_Pos (0U)
3233#define ADC3_TR3_LT3_Msk (0xFFUL << ADC3_TR3_LT3_Pos)
3234#define ADC3_TR3_LT3 ADC3_TR3_LT3_Msk
3236#define ADC3_TR3_HT3_Pos (16U)
3237#define ADC3_TR3_HT3_Msk (0xFFUL << ADC3_TR3_HT3_Pos)
3238#define ADC3_TR3_HT3 ADC3_TR3_HT3_Msk
3240/******************** Bit definition for ADC_SQR1 register ********************/
3241#define ADC_SQR1_L_Pos (0U)
3242#define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos)
3243#define ADC_SQR1_L ADC_SQR1_L_Msk
3244#define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos)
3245#define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos)
3246#define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos)
3247#define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos)
3249#define ADC_SQR1_SQ1_Pos (6U)
3250#define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos)
3251#define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk
3252#define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos)
3253#define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos)
3254#define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos)
3255#define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos)
3256#define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos)
3258#define ADC_SQR1_SQ2_Pos (12U)
3259#define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos)
3260#define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk
3261#define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos)
3262#define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos)
3263#define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos)
3264#define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos)
3265#define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos)
3267#define ADC_SQR1_SQ3_Pos (18U)
3268#define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos)
3269#define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk
3270#define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos)
3271#define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos)
3272#define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos)
3273#define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos)
3274#define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos)
3276#define ADC_SQR1_SQ4_Pos (24U)
3277#define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos)
3278#define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk
3279#define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos)
3280#define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos)
3281#define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos)
3282#define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos)
3283#define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos)
3285/******************** Bit definition for ADC_SQR2 register ********************/
3286#define ADC_SQR2_SQ5_Pos (0U)
3287#define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos)
3288#define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk
3289#define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos)
3290#define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos)
3291#define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos)
3292#define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos)
3293#define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos)
3295#define ADC_SQR2_SQ6_Pos (6U)
3296#define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos)
3297#define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk
3298#define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos)
3299#define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos)
3300#define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos)
3301#define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos)
3302#define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos)
3304#define ADC_SQR2_SQ7_Pos (12U)
3305#define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos)
3306#define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk
3307#define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos)
3308#define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos)
3309#define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos)
3310#define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos)
3311#define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos)
3313#define ADC_SQR2_SQ8_Pos (18U)
3314#define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos)
3315#define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk
3316#define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos)
3317#define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos)
3318#define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos)
3319#define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos)
3320#define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos)
3322#define ADC_SQR2_SQ9_Pos (24U)
3323#define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos)
3324#define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk
3325#define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos)
3326#define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos)
3327#define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos)
3328#define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos)
3329#define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos)
3331/******************** Bit definition for ADC_SQR3 register ********************/
3332#define ADC_SQR3_SQ10_Pos (0U)
3333#define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos)
3334#define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk
3335#define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos)
3336#define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos)
3337#define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos)
3338#define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos)
3339#define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos)
3341#define ADC_SQR3_SQ11_Pos (6U)
3342#define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos)
3343#define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk
3344#define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos)
3345#define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos)
3346#define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos)
3347#define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos)
3348#define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos)
3350#define ADC_SQR3_SQ12_Pos (12U)
3351#define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos)
3352#define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk
3353#define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos)
3354#define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos)
3355#define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos)
3356#define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos)
3357#define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos)
3359#define ADC_SQR3_SQ13_Pos (18U)
3360#define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos)
3361#define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk
3362#define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos)
3363#define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos)
3364#define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos)
3365#define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos)
3366#define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos)
3368#define ADC_SQR3_SQ14_Pos (24U)
3369#define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos)
3370#define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk
3371#define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos)
3372#define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos)
3373#define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos)
3374#define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos)
3375#define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos)
3377/******************** Bit definition for ADC_SQR4 register ********************/
3378#define ADC_SQR4_SQ15_Pos (0U)
3379#define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos)
3380#define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk
3381#define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos)
3382#define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos)
3383#define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos)
3384#define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos)
3385#define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos)
3387#define ADC_SQR4_SQ16_Pos (6U)
3388#define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos)
3389#define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk
3390#define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos)
3391#define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos)
3392#define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos)
3393#define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos)
3394#define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos)
3395/******************** Bit definition for ADC_DR register ********************/
3396#define ADC_DR_RDATA_Pos (0U)
3397#define ADC_DR_RDATA_Msk (0xFFFFFFFFUL << ADC_DR_RDATA_Pos)
3398#define ADC_DR_RDATA ADC_DR_RDATA_Msk
3400/******************** Bit definition for ADC_JSQR register ********************/
3401#define ADC_JSQR_JL_Pos (0U)
3402#define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos)
3403#define ADC_JSQR_JL ADC_JSQR_JL_Msk
3404#define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos)
3405#define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos)
3407#define ADC_JSQR_JEXTSEL_Pos (2U)
3408#define ADC_JSQR_JEXTSEL_Msk (0x1FUL << ADC_JSQR_JEXTSEL_Pos)
3409#define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk
3410#define ADC_JSQR_JEXTSEL_0 (0x01UL << ADC_JSQR_JEXTSEL_Pos)
3411#define ADC_JSQR_JEXTSEL_1 (0x02UL << ADC_JSQR_JEXTSEL_Pos)
3412#define ADC_JSQR_JEXTSEL_2 (0x04UL << ADC_JSQR_JEXTSEL_Pos)
3413#define ADC_JSQR_JEXTSEL_3 (0x08UL << ADC_JSQR_JEXTSEL_Pos)
3414#define ADC_JSQR_JEXTSEL_4 (0x10UL << ADC_JSQR_JEXTSEL_Pos)
3416#define ADC_JSQR_JEXTEN_Pos (7U)
3417#define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos)
3418#define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk
3419#define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos)
3420#define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos)
3422#define ADC_JSQR_JSQ1_Pos (9U)
3423#define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos)
3424#define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk
3425#define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos)
3426#define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos)
3427#define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos)
3428#define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos)
3429#define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos)
3431#define ADC_JSQR_JSQ2_Pos (15U)
3432#define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos)
3433#define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk
3434#define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos)
3435#define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos)
3436#define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos)
3437#define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos)
3438#define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos)
3440#define ADC_JSQR_JSQ3_Pos (21U)
3441#define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos)
3442#define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk
3443#define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos)
3444#define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos)
3445#define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos)
3446#define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos)
3447#define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos)
3449#define ADC_JSQR_JSQ4_Pos (27U)
3450#define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos)
3451#define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk
3452#define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos)
3453#define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos)
3454#define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos)
3455#define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos)
3456#define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos)
3458/******************** Bit definition for ADC_OFR1 register ********************/
3459#define ADC_OFR1_OFFSET1_Pos (0U)
3460#define ADC_OFR1_OFFSET1_Msk (0x3FFFFFFUL << ADC_OFR1_OFFSET1_Pos)
3461#define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk
3462#define ADC_OFR1_OFFSET1_0 (0x0000001UL << ADC_OFR1_OFFSET1_Pos)
3463#define ADC_OFR1_OFFSET1_1 (0x0000002UL << ADC_OFR1_OFFSET1_Pos)
3464#define ADC_OFR1_OFFSET1_2 (0x0000004UL << ADC_OFR1_OFFSET1_Pos)
3465#define ADC_OFR1_OFFSET1_3 (0x0000008UL << ADC_OFR1_OFFSET1_Pos)
3466#define ADC_OFR1_OFFSET1_4 (0x0000010UL << ADC_OFR1_OFFSET1_Pos)
3467#define ADC_OFR1_OFFSET1_5 (0x0000020UL << ADC_OFR1_OFFSET1_Pos)
3468#define ADC_OFR1_OFFSET1_6 (0x0000040UL << ADC_OFR1_OFFSET1_Pos)
3469#define ADC_OFR1_OFFSET1_7 (0x0000080UL << ADC_OFR1_OFFSET1_Pos)
3470#define ADC_OFR1_OFFSET1_8 (0x0000100UL << ADC_OFR1_OFFSET1_Pos)
3471#define ADC_OFR1_OFFSET1_9 (0x0000200UL << ADC_OFR1_OFFSET1_Pos)
3472#define ADC_OFR1_OFFSET1_10 (0x0000400UL << ADC_OFR1_OFFSET1_Pos)
3473#define ADC_OFR1_OFFSET1_11 (0x0000800UL << ADC_OFR1_OFFSET1_Pos)
3474#define ADC_OFR1_OFFSET1_12 (0x0001000UL << ADC_OFR1_OFFSET1_Pos)
3475#define ADC_OFR1_OFFSET1_13 (0x0002000UL << ADC_OFR1_OFFSET1_Pos)
3476#define ADC_OFR1_OFFSET1_14 (0x0004000UL << ADC_OFR1_OFFSET1_Pos)
3477#define ADC_OFR1_OFFSET1_15 (0x0008000UL << ADC_OFR1_OFFSET1_Pos)
3478#define ADC_OFR1_OFFSET1_16 (0x0010000UL << ADC_OFR1_OFFSET1_Pos)
3479#define ADC_OFR1_OFFSET1_17 (0x0020000UL << ADC_OFR1_OFFSET1_Pos)
3480#define ADC_OFR1_OFFSET1_18 (0x0040000UL << ADC_OFR1_OFFSET1_Pos)
3481#define ADC_OFR1_OFFSET1_19 (0x0080000UL << ADC_OFR1_OFFSET1_Pos)
3482#define ADC_OFR1_OFFSET1_20 (0x0100000UL << ADC_OFR1_OFFSET1_Pos)
3483#define ADC_OFR1_OFFSET1_21 (0x0200000UL << ADC_OFR1_OFFSET1_Pos)
3484#define ADC_OFR1_OFFSET1_22 (0x0400000UL << ADC_OFR1_OFFSET1_Pos)
3485#define ADC_OFR1_OFFSET1_23 (0x0800000UL << ADC_OFR1_OFFSET1_Pos)
3486#define ADC_OFR1_OFFSET1_24 (0x1000000UL << ADC_OFR1_OFFSET1_Pos)
3487#define ADC_OFR1_OFFSET1_25 (0x2000000UL << ADC_OFR1_OFFSET1_Pos)
3489#define ADC_OFR1_OFFSET1_CH_Pos (26U)
3490#define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos)
3491#define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk
3492#define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos)
3493#define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos)
3494#define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos)
3495#define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos)
3496#define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos)
3498#define ADC_OFR1_SSATE_Pos (31U)
3499#define ADC_OFR1_SSATE_Msk (0x1UL << ADC_OFR1_SSATE_Pos)
3500#define ADC_OFR1_SSATE ADC_OFR1_SSATE_Msk
3502#define ADC3_OFR1_OFFSET1_Pos (0U)
3503#define ADC3_OFR1_OFFSET1_Msk (0xFFFUL << ADC3_OFR1_OFFSET1_Pos)
3504#define ADC3_OFR1_OFFSET1 ADC3_OFR1_OFFSET1_Msk
3506#define ADC3_OFR1_OFFSETPOS_Pos (24U)
3507#define ADC3_OFR1_OFFSETPOS_Msk (0x1UL << ADC3_OFR1_OFFSETPOS_Pos)
3508#define ADC3_OFR1_OFFSETPOS ADC3_OFR1_OFFSETPOS_Msk
3509#define ADC3_OFR1_SATEN_Pos (25U)
3510#define ADC3_OFR1_SATEN_Msk (0x1UL << ADC3_OFR1_SATEN_Pos)
3511#define ADC3_OFR1_SATEN ADC3_OFR1_SATEN_Msk
3513#define ADC3_OFR1_OFFSET1_EN_Pos (31U)
3514#define ADC3_OFR1_OFFSET1_EN_Msk (0x1UL << ADC3_OFR1_OFFSET1_EN_Pos)
3515#define ADC3_OFR1_OFFSET1_EN ADC3_OFR1_OFFSET1_EN_Msk
3517/******************** Bit definition for ADC_OFR2 register ********************/
3518#define ADC_OFR2_OFFSET2_Pos (0U)
3519#define ADC_OFR2_OFFSET2_Msk (0x3FFFFFFUL << ADC_OFR2_OFFSET2_Pos)
3520#define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk
3521#define ADC_OFR2_OFFSET2_0 (0x0000001UL << ADC_OFR2_OFFSET2_Pos)
3522#define ADC_OFR2_OFFSET2_1 (0x0000002UL << ADC_OFR2_OFFSET2_Pos)
3523#define ADC_OFR2_OFFSET2_2 (0x0000004UL << ADC_OFR2_OFFSET2_Pos)
3524#define ADC_OFR2_OFFSET2_3 (0x0000008UL << ADC_OFR2_OFFSET2_Pos)
3525#define ADC_OFR2_OFFSET2_4 (0x0000010UL << ADC_OFR2_OFFSET2_Pos)
3526#define ADC_OFR2_OFFSET2_5 (0x0000020UL << ADC_OFR2_OFFSET2_Pos)
3527#define ADC_OFR2_OFFSET2_6 (0x0000040UL << ADC_OFR2_OFFSET2_Pos)
3528#define ADC_OFR2_OFFSET2_7 (0x0000080UL << ADC_OFR2_OFFSET2_Pos)
3529#define ADC_OFR2_OFFSET2_8 (0x0000100UL << ADC_OFR2_OFFSET2_Pos)
3530#define ADC_OFR2_OFFSET2_9 (0x0000200UL << ADC_OFR2_OFFSET2_Pos)
3531#define ADC_OFR2_OFFSET2_10 (0x0000400UL << ADC_OFR2_OFFSET2_Pos)
3532#define ADC_OFR2_OFFSET2_11 (0x0000800UL << ADC_OFR2_OFFSET2_Pos)
3533#define ADC_OFR2_OFFSET2_12 (0x0001000UL << ADC_OFR2_OFFSET2_Pos)
3534#define ADC_OFR2_OFFSET2_13 (0x0002000UL << ADC_OFR2_OFFSET2_Pos)
3535#define ADC_OFR2_OFFSET2_14 (0x0004000UL << ADC_OFR2_OFFSET2_Pos)
3536#define ADC_OFR2_OFFSET2_15 (0x0008000UL << ADC_OFR2_OFFSET2_Pos)
3537#define ADC_OFR2_OFFSET2_16 (0x0010000UL << ADC_OFR2_OFFSET2_Pos)
3538#define ADC_OFR2_OFFSET2_17 (0x0020000UL << ADC_OFR2_OFFSET2_Pos)
3539#define ADC_OFR2_OFFSET2_18 (0x0040000UL << ADC_OFR2_OFFSET2_Pos)
3540#define ADC_OFR2_OFFSET2_19 (0x0080000UL << ADC_OFR2_OFFSET2_Pos)
3541#define ADC_OFR2_OFFSET2_20 (0x0100000UL << ADC_OFR2_OFFSET2_Pos)
3542#define ADC_OFR2_OFFSET2_21 (0x0200000UL << ADC_OFR2_OFFSET2_Pos)
3543#define ADC_OFR2_OFFSET2_22 (0x0400000UL << ADC_OFR2_OFFSET2_Pos)
3544#define ADC_OFR2_OFFSET2_23 (0x0800000UL << ADC_OFR2_OFFSET2_Pos)
3545#define ADC_OFR2_OFFSET2_24 (0x1000000UL << ADC_OFR2_OFFSET2_Pos)
3546#define ADC_OFR2_OFFSET2_25 (0x2000000UL << ADC_OFR2_OFFSET2_Pos)
3548#define ADC_OFR2_OFFSET2_CH_Pos (26U)
3549#define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos)
3550#define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk
3551#define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos)
3552#define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos)
3553#define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos)
3554#define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos)
3555#define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos)
3557#define ADC_OFR2_SSATE_Pos (31U)
3558#define ADC_OFR2_SSATE_Msk (0x1UL << ADC_OFR2_SSATE_Pos)
3559#define ADC_OFR2_SSATE ADC_OFR2_SSATE_Msk
3561#define ADC3_OFR2_OFFSET2_Pos (0U)
3562#define ADC3_OFR2_OFFSET2_Msk (0xFFFUL << ADC3_OFR2_OFFSET2_Pos)
3563#define ADC3_OFR2_OFFSET2 ADC3_OFR2_OFFSET2_Msk
3565#define ADC3_OFR2_OFFSETPOS_Pos (24U)
3566#define ADC3_OFR2_OFFSETPOS_Msk (0x1UL << ADC3_OFR2_OFFSETPOS_Pos)
3567#define ADC3_OFR2_OFFSETPOS ADC3_OFR2_OFFSETPOS_Msk
3568#define ADC3_OFR2_SATEN_Pos (25U)
3569#define ADC3_OFR2_SATEN_Msk (0x1UL << ADC3_OFR2_SATEN_Pos)
3570#define ADC3_OFR2_SATEN ADC3_OFR2_SATEN_Msk
3572#define ADC3_OFR2_OFFSET2_EN_Pos (31U)
3573#define ADC3_OFR2_OFFSET2_EN_Msk (0x1UL << ADC3_OFR2_OFFSET2_EN_Pos)
3574#define ADC3_OFR2_OFFSET2_EN ADC3_OFR2_OFFSET2_EN_Msk
3576/******************** Bit definition for ADC_OFR3 register ********************/
3577#define ADC_OFR3_OFFSET3_Pos (0U)
3578#define ADC_OFR3_OFFSET3_Msk (0x3FFFFFFUL << ADC_OFR3_OFFSET3_Pos)
3579#define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk
3580#define ADC_OFR3_OFFSET3_0 (0x0000001UL << ADC_OFR3_OFFSET3_Pos)
3581#define ADC_OFR3_OFFSET3_1 (0x0000002UL << ADC_OFR3_OFFSET3_Pos)
3582#define ADC_OFR3_OFFSET3_2 (0x0000004UL << ADC_OFR3_OFFSET3_Pos)
3583#define ADC_OFR3_OFFSET3_3 (0x0000008UL << ADC_OFR3_OFFSET3_Pos)
3584#define ADC_OFR3_OFFSET3_4 (0x0000010UL << ADC_OFR3_OFFSET3_Pos)
3585#define ADC_OFR3_OFFSET3_5 (0x0000020UL << ADC_OFR3_OFFSET3_Pos)
3586#define ADC_OFR3_OFFSET3_6 (0x0000040UL << ADC_OFR3_OFFSET3_Pos)
3587#define ADC_OFR3_OFFSET3_7 (0x0000080UL << ADC_OFR3_OFFSET3_Pos)
3588#define ADC_OFR3_OFFSET3_8 (0x0000100UL << ADC_OFR3_OFFSET3_Pos)
3589#define ADC_OFR3_OFFSET3_9 (0x0000200UL << ADC_OFR3_OFFSET3_Pos)
3590#define ADC_OFR3_OFFSET3_10 (0x0000400UL << ADC_OFR3_OFFSET3_Pos)
3591#define ADC_OFR3_OFFSET3_11 (0x0000800UL << ADC_OFR3_OFFSET3_Pos)
3592#define ADC_OFR3_OFFSET3_12 (0x0001000UL << ADC_OFR3_OFFSET3_Pos)
3593#define ADC_OFR3_OFFSET3_13 (0x0002000UL << ADC_OFR3_OFFSET3_Pos)
3594#define ADC_OFR3_OFFSET3_14 (0x0004000UL << ADC_OFR3_OFFSET3_Pos)
3595#define ADC_OFR3_OFFSET3_15 (0x0008000UL << ADC_OFR3_OFFSET3_Pos)
3596#define ADC_OFR3_OFFSET3_16 (0x0010000UL << ADC_OFR3_OFFSET3_Pos)
3597#define ADC_OFR3_OFFSET3_17 (0x0020000UL << ADC_OFR3_OFFSET3_Pos)
3598#define ADC_OFR3_OFFSET3_18 (0x0040000UL << ADC_OFR3_OFFSET3_Pos)
3599#define ADC_OFR3_OFFSET3_19 (0x0080000UL << ADC_OFR3_OFFSET3_Pos)
3600#define ADC_OFR3_OFFSET3_20 (0x0100000UL << ADC_OFR3_OFFSET3_Pos)
3601#define ADC_OFR3_OFFSET3_21 (0x0200000UL << ADC_OFR3_OFFSET3_Pos)
3602#define ADC_OFR3_OFFSET3_22 (0x0400000UL << ADC_OFR3_OFFSET3_Pos)
3603#define ADC_OFR3_OFFSET3_23 (0x0800000UL << ADC_OFR3_OFFSET3_Pos)
3604#define ADC_OFR3_OFFSET3_24 (0x1000000UL << ADC_OFR3_OFFSET3_Pos)
3605#define ADC_OFR3_OFFSET3_25 (0x2000000UL << ADC_OFR3_OFFSET3_Pos)
3607#define ADC_OFR3_OFFSET3_CH_Pos (26U)
3608#define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos)
3609#define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk
3610#define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos)
3611#define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos)
3612#define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos)
3613#define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos)
3614#define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos)
3616#define ADC_OFR3_SSATE_Pos (31U)
3617#define ADC_OFR3_SSATE_Msk (0x1UL << ADC_OFR3_SSATE_Pos)
3618#define ADC_OFR3_SSATE ADC_OFR3_SSATE_Msk
3620#define ADC3_OFR3_OFFSET3_Pos (0U)
3621#define ADC3_OFR3_OFFSET3_Msk (0xFFFUL << ADC3_OFR3_OFFSET3_Pos)
3622#define ADC3_OFR3_OFFSET3 ADC3_OFR3_OFFSET3_Msk
3624#define ADC3_OFR3_OFFSETPOS_Pos (24U)
3625#define ADC3_OFR3_OFFSETPOS_Msk (0x1UL << ADC3_OFR3_OFFSETPOS_Pos)
3626#define ADC3_OFR3_OFFSETPOS ADC3_OFR3_OFFSETPOS_Msk
3627#define ADC3_OFR3_SATEN_Pos (25U)
3628#define ADC3_OFR3_SATEN_Msk (0x1UL << ADC3_OFR3_SATEN_Pos)
3629#define ADC3_OFR3_SATEN ADC3_OFR3_SATEN_Msk
3631#define ADC3_OFR3_OFFSET3_EN_Pos (31U)
3632#define ADC3_OFR3_OFFSET3_EN_Msk (0x1UL << ADC3_OFR3_OFFSET3_EN_Pos)
3633#define ADC3_OFR3_OFFSET3_EN ADC3_OFR3_OFFSET3_EN_Msk
3635/******************** Bit definition for ADC_OFR4 register ********************/
3636#define ADC_OFR4_OFFSET4_Pos (0U)
3637#define ADC_OFR4_OFFSET4_Msk (0x3FFFFFFUL << ADC_OFR4_OFFSET4_Pos)
3638#define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk
3639#define ADC_OFR4_OFFSET4_0 (0x0000001UL << ADC_OFR4_OFFSET4_Pos)
3640#define ADC_OFR4_OFFSET4_1 (0x0000002UL << ADC_OFR4_OFFSET4_Pos)
3641#define ADC_OFR4_OFFSET4_2 (0x0000004UL << ADC_OFR4_OFFSET4_Pos)
3642#define ADC_OFR4_OFFSET4_3 (0x0000008UL << ADC_OFR4_OFFSET4_Pos)
3643#define ADC_OFR4_OFFSET4_4 (0x0000010UL << ADC_OFR4_OFFSET4_Pos)
3644#define ADC_OFR4_OFFSET4_5 (0x0000020UL << ADC_OFR4_OFFSET4_Pos)
3645#define ADC_OFR4_OFFSET4_6 (0x0000040UL << ADC_OFR4_OFFSET4_Pos)
3646#define ADC_OFR4_OFFSET4_7 (0x0000080UL << ADC_OFR4_OFFSET4_Pos)
3647#define ADC_OFR4_OFFSET4_8 (0x0000100UL << ADC_OFR4_OFFSET4_Pos)
3648#define ADC_OFR4_OFFSET4_9 (0x0000200UL << ADC_OFR4_OFFSET4_Pos)
3649#define ADC_OFR4_OFFSET4_10 (0x0000400UL << ADC_OFR4_OFFSET4_Pos)
3650#define ADC_OFR4_OFFSET4_11 (0x0000800UL << ADC_OFR4_OFFSET4_Pos)
3651#define ADC_OFR4_OFFSET4_12 (0x0001000UL << ADC_OFR4_OFFSET4_Pos)
3652#define ADC_OFR4_OFFSET4_13 (0x0002000UL << ADC_OFR4_OFFSET4_Pos)
3653#define ADC_OFR4_OFFSET4_14 (0x0004000UL << ADC_OFR4_OFFSET4_Pos)
3654#define ADC_OFR4_OFFSET4_15 (0x0008000UL << ADC_OFR4_OFFSET4_Pos)
3655#define ADC_OFR4_OFFSET4_16 (0x0010000UL << ADC_OFR4_OFFSET4_Pos)
3656#define ADC_OFR4_OFFSET4_17 (0x0020000UL << ADC_OFR4_OFFSET4_Pos)
3657#define ADC_OFR4_OFFSET4_18 (0x0040000UL << ADC_OFR4_OFFSET4_Pos)
3658#define ADC_OFR4_OFFSET4_19 (0x0080000UL << ADC_OFR4_OFFSET4_Pos)
3659#define ADC_OFR4_OFFSET4_20 (0x0100000UL << ADC_OFR4_OFFSET4_Pos)
3660#define ADC_OFR4_OFFSET4_21 (0x0200000UL << ADC_OFR4_OFFSET4_Pos)
3661#define ADC_OFR4_OFFSET4_22 (0x0400000UL << ADC_OFR4_OFFSET4_Pos)
3662#define ADC_OFR4_OFFSET4_23 (0x0800000UL << ADC_OFR4_OFFSET4_Pos)
3663#define ADC_OFR4_OFFSET4_24 (0x1000000UL << ADC_OFR4_OFFSET4_Pos)
3664#define ADC_OFR4_OFFSET4_25 (0x2000000UL << ADC_OFR4_OFFSET4_Pos)
3666#define ADC_OFR4_OFFSET4_CH_Pos (26U)
3667#define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos)
3668#define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk
3669#define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos)
3670#define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos)
3671#define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos)
3672#define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos)
3673#define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos)
3675#define ADC_OFR4_SSATE_Pos (31U)
3676#define ADC_OFR4_SSATE_Msk (0x1UL << ADC_OFR4_SSATE_Pos)
3677#define ADC_OFR4_SSATE ADC_OFR4_SSATE_Msk
3679#define ADC3_OFR4_OFFSET4_Pos (0U)
3680#define ADC3_OFR4_OFFSET4_Msk (0xFFFUL << ADC3_OFR4_OFFSET4_Pos)
3681#define ADC3_OFR4_OFFSET4 ADC3_OFR4_OFFSET4_Msk
3683#define ADC3_OFR4_OFFSETPOS_Pos (24U)
3684#define ADC3_OFR4_OFFSETPOS_Msk (0x1UL << ADC3_OFR4_OFFSETPOS_Pos)
3685#define ADC3_OFR4_OFFSETPOS ADC3_OFR4_OFFSETPOS_Msk
3686#define ADC3_OFR4_SATEN_Pos (25U)
3687#define ADC3_OFR4_SATEN_Msk (0x1UL << ADC3_OFR4_SATEN_Pos)
3688#define ADC3_OFR4_SATEN ADC3_OFR4_SATEN_Msk
3690#define ADC3_OFR4_OFFSET4_EN_Pos (31U)
3691#define ADC3_OFR4_OFFSET4_EN_Msk (0x1UL << ADC3_OFR4_OFFSET4_EN_Pos)
3692#define ADC3_OFR4_OFFSET4_EN ADC3_OFR4_OFFSET4_EN_Msk
3694/******************** Bit definition for ADC_JDR1 register ********************/
3695#define ADC_JDR1_JDATA_Pos (0U)
3696#define ADC_JDR1_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR1_JDATA_Pos)
3697#define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk
3698#define ADC_JDR1_JDATA_0 (0x00000001UL << ADC_JDR1_JDATA_Pos)
3699#define ADC_JDR1_JDATA_1 (0x00000002UL << ADC_JDR1_JDATA_Pos)
3700#define ADC_JDR1_JDATA_2 (0x00000004UL << ADC_JDR1_JDATA_Pos)
3701#define ADC_JDR1_JDATA_3 (0x00000008UL << ADC_JDR1_JDATA_Pos)
3702#define ADC_JDR1_JDATA_4 (0x00000010UL << ADC_JDR1_JDATA_Pos)
3703#define ADC_JDR1_JDATA_5 (0x00000020UL << ADC_JDR1_JDATA_Pos)
3704#define ADC_JDR1_JDATA_6 (0x00000040UL << ADC_JDR1_JDATA_Pos)
3705#define ADC_JDR1_JDATA_7 (0x00000080UL << ADC_JDR1_JDATA_Pos)
3706#define ADC_JDR1_JDATA_8 (0x00000100UL << ADC_JDR1_JDATA_Pos)
3707#define ADC_JDR1_JDATA_9 (0x00000200UL << ADC_JDR1_JDATA_Pos)
3708#define ADC_JDR1_JDATA_10 (0x00000400UL << ADC_JDR1_JDATA_Pos)
3709#define ADC_JDR1_JDATA_11 (0x00000800UL << ADC_JDR1_JDATA_Pos)
3710#define ADC_JDR1_JDATA_12 (0x00001000UL << ADC_JDR1_JDATA_Pos)
3711#define ADC_JDR1_JDATA_13 (0x00002000UL << ADC_JDR1_JDATA_Pos)
3712#define ADC_JDR1_JDATA_14 (0x00004000UL << ADC_JDR1_JDATA_Pos)
3713#define ADC_JDR1_JDATA_15 (0x00008000UL << ADC_JDR1_JDATA_Pos)
3714#define ADC_JDR1_JDATA_16 (0x00010000UL << ADC_JDR1_JDATA_Pos)
3715#define ADC_JDR1_JDATA_17 (0x00020000UL << ADC_JDR1_JDATA_Pos)
3716#define ADC_JDR1_JDATA_18 (0x00040000UL << ADC_JDR1_JDATA_Pos)
3717#define ADC_JDR1_JDATA_19 (0x00080000UL << ADC_JDR1_JDATA_Pos)
3718#define ADC_JDR1_JDATA_20 (0x00100000UL << ADC_JDR1_JDATA_Pos)
3719#define ADC_JDR1_JDATA_21 (0x00200000UL << ADC_JDR1_JDATA_Pos)
3720#define ADC_JDR1_JDATA_22 (0x00400000UL << ADC_JDR1_JDATA_Pos)
3721#define ADC_JDR1_JDATA_23 (0x00800000UL << ADC_JDR1_JDATA_Pos)
3722#define ADC_JDR1_JDATA_24 (0x01000000UL << ADC_JDR1_JDATA_Pos)
3723#define ADC_JDR1_JDATA_25 (0x02000000UL << ADC_JDR1_JDATA_Pos)
3724#define ADC_JDR1_JDATA_26 (0x04000000UL << ADC_JDR1_JDATA_Pos)
3725#define ADC_JDR1_JDATA_27 (0x08000000UL << ADC_JDR1_JDATA_Pos)
3726#define ADC_JDR1_JDATA_28 (0x10000000UL << ADC_JDR1_JDATA_Pos)
3727#define ADC_JDR1_JDATA_29 (0x20000000UL << ADC_JDR1_JDATA_Pos)
3728#define ADC_JDR1_JDATA_30 (0x40000000UL << ADC_JDR1_JDATA_Pos)
3729#define ADC_JDR1_JDATA_31 (0x80000000UL << ADC_JDR1_JDATA_Pos)
3731/******************** Bit definition for ADC_JDR2 register ********************/
3732#define ADC_JDR2_JDATA_Pos (0U)
3733#define ADC_JDR2_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR2_JDATA_Pos)
3734#define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk
3735#define ADC_JDR2_JDATA_0 (0x00000001UL << ADC_JDR2_JDATA_Pos)
3736#define ADC_JDR2_JDATA_1 (0x00000002UL << ADC_JDR2_JDATA_Pos)
3737#define ADC_JDR2_JDATA_2 (0x00000004UL << ADC_JDR2_JDATA_Pos)
3738#define ADC_JDR2_JDATA_3 (0x00000008UL << ADC_JDR2_JDATA_Pos)
3739#define ADC_JDR2_JDATA_4 (0x00000010UL << ADC_JDR2_JDATA_Pos)
3740#define ADC_JDR2_JDATA_5 (0x00000020UL << ADC_JDR2_JDATA_Pos)
3741#define ADC_JDR2_JDATA_6 (0x00000040UL << ADC_JDR2_JDATA_Pos)
3742#define ADC_JDR2_JDATA_7 (0x00000080UL << ADC_JDR2_JDATA_Pos)
3743#define ADC_JDR2_JDATA_8 (0x00000100UL << ADC_JDR2_JDATA_Pos)
3744#define ADC_JDR2_JDATA_9 (0x00000200UL << ADC_JDR2_JDATA_Pos)
3745#define ADC_JDR2_JDATA_10 (0x00000400UL << ADC_JDR2_JDATA_Pos)
3746#define ADC_JDR2_JDATA_11 (0x00000800UL << ADC_JDR2_JDATA_Pos)
3747#define ADC_JDR2_JDATA_12 (0x00001000UL << ADC_JDR2_JDATA_Pos)
3748#define ADC_JDR2_JDATA_13 (0x00002000UL << ADC_JDR2_JDATA_Pos)
3749#define ADC_JDR2_JDATA_14 (0x00004000UL << ADC_JDR2_JDATA_Pos)
3750#define ADC_JDR2_JDATA_15 (0x00008000UL << ADC_JDR2_JDATA_Pos)
3751#define ADC_JDR2_JDATA_16 (0x00010000UL << ADC_JDR2_JDATA_Pos)
3752#define ADC_JDR2_JDATA_17 (0x00020000UL << ADC_JDR2_JDATA_Pos)
3753#define ADC_JDR2_JDATA_18 (0x00040000UL << ADC_JDR2_JDATA_Pos)
3754#define ADC_JDR2_JDATA_19 (0x00080000UL << ADC_JDR2_JDATA_Pos)
3755#define ADC_JDR2_JDATA_20 (0x00100000UL << ADC_JDR2_JDATA_Pos)
3756#define ADC_JDR2_JDATA_21 (0x00200000UL << ADC_JDR2_JDATA_Pos)
3757#define ADC_JDR2_JDATA_22 (0x00400000UL << ADC_JDR2_JDATA_Pos)
3758#define ADC_JDR2_JDATA_23 (0x00800000UL << ADC_JDR2_JDATA_Pos)
3759#define ADC_JDR2_JDATA_24 (0x01000000UL << ADC_JDR2_JDATA_Pos)
3760#define ADC_JDR2_JDATA_25 (0x02000000UL << ADC_JDR2_JDATA_Pos)
3761#define ADC_JDR2_JDATA_26 (0x04000000UL << ADC_JDR2_JDATA_Pos)
3762#define ADC_JDR2_JDATA_27 (0x08000000UL << ADC_JDR2_JDATA_Pos)
3763#define ADC_JDR2_JDATA_28 (0x10000000UL << ADC_JDR2_JDATA_Pos)
3764#define ADC_JDR2_JDATA_29 (0x20000000UL << ADC_JDR2_JDATA_Pos)
3765#define ADC_JDR2_JDATA_30 (0x40000000UL << ADC_JDR2_JDATA_Pos)
3766#define ADC_JDR2_JDATA_31 (0x80000000UL << ADC_JDR2_JDATA_Pos)
3768/******************** Bit definition for ADC_JDR3 register ********************/
3769#define ADC_JDR3_JDATA_Pos (0U)
3770#define ADC_JDR3_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR3_JDATA_Pos)
3771#define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk
3772#define ADC_JDR3_JDATA_0 (0x00000001UL << ADC_JDR3_JDATA_Pos)
3773#define ADC_JDR3_JDATA_1 (0x00000002UL << ADC_JDR3_JDATA_Pos)
3774#define ADC_JDR3_JDATA_2 (0x00000004UL << ADC_JDR3_JDATA_Pos)
3775#define ADC_JDR3_JDATA_3 (0x00000008UL << ADC_JDR3_JDATA_Pos)
3776#define ADC_JDR3_JDATA_4 (0x00000010UL << ADC_JDR3_JDATA_Pos)
3777#define ADC_JDR3_JDATA_5 (0x00000020UL << ADC_JDR3_JDATA_Pos)
3778#define ADC_JDR3_JDATA_6 (0x00000040UL << ADC_JDR3_JDATA_Pos)
3779#define ADC_JDR3_JDATA_7 (0x00000080UL << ADC_JDR3_JDATA_Pos)
3780#define ADC_JDR3_JDATA_8 (0x00000100UL << ADC_JDR3_JDATA_Pos)
3781#define ADC_JDR3_JDATA_9 (0x00000200UL << ADC_JDR3_JDATA_Pos)
3782#define ADC_JDR3_JDATA_10 (0x00000400UL << ADC_JDR3_JDATA_Pos)
3783#define ADC_JDR3_JDATA_11 (0x00000800UL << ADC_JDR3_JDATA_Pos)
3784#define ADC_JDR3_JDATA_12 (0x00001000UL << ADC_JDR3_JDATA_Pos)
3785#define ADC_JDR3_JDATA_13 (0x00002000UL << ADC_JDR3_JDATA_Pos)
3786#define ADC_JDR3_JDATA_14 (0x00004000UL << ADC_JDR3_JDATA_Pos)
3787#define ADC_JDR3_JDATA_15 (0x00008000UL << ADC_JDR3_JDATA_Pos)
3788#define ADC_JDR3_JDATA_16 (0x00010000UL << ADC_JDR3_JDATA_Pos)
3789#define ADC_JDR3_JDATA_17 (0x00020000UL << ADC_JDR3_JDATA_Pos)
3790#define ADC_JDR3_JDATA_18 (0x00040000UL << ADC_JDR3_JDATA_Pos)
3791#define ADC_JDR3_JDATA_19 (0x00080000UL << ADC_JDR3_JDATA_Pos)
3792#define ADC_JDR3_JDATA_20 (0x00100000UL << ADC_JDR3_JDATA_Pos)
3793#define ADC_JDR3_JDATA_21 (0x00200000UL << ADC_JDR3_JDATA_Pos)
3794#define ADC_JDR3_JDATA_22 (0x00400000UL << ADC_JDR3_JDATA_Pos)
3795#define ADC_JDR3_JDATA_23 (0x00800000UL << ADC_JDR3_JDATA_Pos)
3796#define ADC_JDR3_JDATA_24 (0x01000000UL << ADC_JDR3_JDATA_Pos)
3797#define ADC_JDR3_JDATA_25 (0x02000000UL << ADC_JDR3_JDATA_Pos)
3798#define ADC_JDR3_JDATA_26 (0x04000000UL << ADC_JDR3_JDATA_Pos)
3799#define ADC_JDR3_JDATA_27 (0x08000000UL << ADC_JDR3_JDATA_Pos)
3800#define ADC_JDR3_JDATA_28 (0x10000000UL << ADC_JDR3_JDATA_Pos)
3801#define ADC_JDR3_JDATA_29 (0x20000000UL << ADC_JDR3_JDATA_Pos)
3802#define ADC_JDR3_JDATA_30 (0x40000000UL << ADC_JDR3_JDATA_Pos)
3803#define ADC_JDR3_JDATA_31 (0x80000000UL << ADC_JDR3_JDATA_Pos)
3805/******************** Bit definition for ADC_JDR4 register ********************/
3806#define ADC_JDR4_JDATA_Pos (0U)
3807#define ADC_JDR4_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR4_JDATA_Pos)
3808#define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk
3809#define ADC_JDR4_JDATA_0 (0x00000001UL << ADC_JDR4_JDATA_Pos)
3810#define ADC_JDR4_JDATA_1 (0x00000002UL << ADC_JDR4_JDATA_Pos)
3811#define ADC_JDR4_JDATA_2 (0x00000004UL << ADC_JDR4_JDATA_Pos)
3812#define ADC_JDR4_JDATA_3 (0x00000008UL << ADC_JDR4_JDATA_Pos)
3813#define ADC_JDR4_JDATA_4 (0x00000010UL << ADC_JDR4_JDATA_Pos)
3814#define ADC_JDR4_JDATA_5 (0x00000020UL << ADC_JDR4_JDATA_Pos)
3815#define ADC_JDR4_JDATA_6 (0x00000040UL << ADC_JDR4_JDATA_Pos)
3816#define ADC_JDR4_JDATA_7 (0x00000080UL << ADC_JDR4_JDATA_Pos)
3817#define ADC_JDR4_JDATA_8 (0x00000100UL << ADC_JDR4_JDATA_Pos)
3818#define ADC_JDR4_JDATA_9 (0x00000200UL << ADC_JDR4_JDATA_Pos)
3819#define ADC_JDR4_JDATA_10 (0x00000400UL << ADC_JDR4_JDATA_Pos)
3820#define ADC_JDR4_JDATA_11 (0x00000800UL << ADC_JDR4_JDATA_Pos)
3821#define ADC_JDR4_JDATA_12 (0x00001000UL << ADC_JDR4_JDATA_Pos)
3822#define ADC_JDR4_JDATA_13 (0x00002000UL << ADC_JDR4_JDATA_Pos)
3823#define ADC_JDR4_JDATA_14 (0x00004000UL << ADC_JDR4_JDATA_Pos)
3824#define ADC_JDR4_JDATA_15 (0x00008000UL << ADC_JDR4_JDATA_Pos)
3825#define ADC_JDR4_JDATA_16 (0x00010000UL << ADC_JDR4_JDATA_Pos)
3826#define ADC_JDR4_JDATA_17 (0x00020000UL << ADC_JDR4_JDATA_Pos)
3827#define ADC_JDR4_JDATA_18 (0x00040000UL << ADC_JDR4_JDATA_Pos)
3828#define ADC_JDR4_JDATA_19 (0x00080000UL << ADC_JDR4_JDATA_Pos)
3829#define ADC_JDR4_JDATA_20 (0x00100000UL << ADC_JDR4_JDATA_Pos)
3830#define ADC_JDR4_JDATA_21 (0x00200000UL << ADC_JDR4_JDATA_Pos)
3831#define ADC_JDR4_JDATA_22 (0x00400000UL << ADC_JDR4_JDATA_Pos)
3832#define ADC_JDR4_JDATA_23 (0x00800000UL << ADC_JDR4_JDATA_Pos)
3833#define ADC_JDR4_JDATA_24 (0x01000000UL << ADC_JDR4_JDATA_Pos)
3834#define ADC_JDR4_JDATA_25 (0x02000000UL << ADC_JDR4_JDATA_Pos)
3835#define ADC_JDR4_JDATA_26 (0x04000000UL << ADC_JDR4_JDATA_Pos)
3836#define ADC_JDR4_JDATA_27 (0x08000000UL << ADC_JDR4_JDATA_Pos)
3837#define ADC_JDR4_JDATA_28 (0x10000000UL << ADC_JDR4_JDATA_Pos)
3838#define ADC_JDR4_JDATA_29 (0x20000000UL << ADC_JDR4_JDATA_Pos)
3839#define ADC_JDR4_JDATA_30 (0x40000000UL << ADC_JDR4_JDATA_Pos)
3840#define ADC_JDR4_JDATA_31 (0x80000000UL << ADC_JDR4_JDATA_Pos)
3842/******************** Bit definition for ADC_AWD2CR register ********************/
3843#define ADC_AWD2CR_AWD2CH_Pos (0U)
3844#define ADC_AWD2CR_AWD2CH_Msk (0xFFFFFUL << ADC_AWD2CR_AWD2CH_Pos)
3845#define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk
3846#define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos)
3847#define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos)
3848#define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos)
3849#define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos)
3850#define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos)
3851#define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos)
3852#define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos)
3853#define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos)
3854#define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos)
3855#define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos)
3856#define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos)
3857#define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos)
3858#define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos)
3859#define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos)
3860#define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos)
3861#define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos)
3862#define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos)
3863#define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos)
3864#define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos)
3865#define ADC_AWD2CR_AWD2CH_19 (0x80000UL << ADC_AWD2CR_AWD2CH_Pos)
3867#define ADC3_AWD2CR_AWD2CH_Pos (0U)
3868#define ADC3_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC3_AWD2CR_AWD2CH_Pos)
3869#define ADC3_AWD2CR_AWD2CH ADC3_AWD2CR_AWD2CH_Msk
3871/******************** Bit definition for ADC_AWD3CR register ********************/
3872#define ADC_AWD3CR_AWD3CH_Pos (0U)
3873#define ADC_AWD3CR_AWD3CH_Msk (0xFFFFFUL << ADC_AWD3CR_AWD3CH_Pos)
3874#define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk
3875#define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos)
3876#define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos)
3877#define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos)
3878#define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos)
3879#define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos)
3880#define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos)
3881#define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos)
3882#define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos)
3883#define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos)
3884#define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos)
3885#define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos)
3886#define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos)
3887#define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos)
3888#define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos)
3889#define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos)
3890#define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos)
3891#define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos)
3892#define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos)
3893#define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos)
3894#define ADC_AWD3CR_AWD3CH_19 (0x80000UL << ADC_AWD3CR_AWD3CH_Pos)
3896#define ADC3_AWD3CR_AWD3CH_Pos (0U)
3897#define ADC3_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC3_AWD3CR_AWD3CH_Pos)
3898#define ADC3_AWD3CR_AWD3CH ADC3_AWD3CR_AWD3CH_Msk
3900/******************** Bit definition for ADC_DIFSEL register ********************/
3901#define ADC_DIFSEL_DIFSEL_Pos (0U)
3902#define ADC_DIFSEL_DIFSEL_Msk (0xFFFFFUL << ADC_DIFSEL_DIFSEL_Pos)
3903#define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk
3904#define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos)
3905#define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos)
3906#define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos)
3907#define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos)
3908#define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos)
3909#define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos)
3910#define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos)
3911#define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos)
3912#define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos)
3913#define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos)
3914#define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos)
3915#define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos)
3916#define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos)
3917#define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos)
3918#define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos)
3919#define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos)
3920#define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos)
3921#define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos)
3922#define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos)
3923#define ADC_DIFSEL_DIFSEL_19 (0x80000UL << ADC_DIFSEL_DIFSEL_Pos)
3925/******************** Bit definition for ADC_CALFACT register ********************/
3926#define ADC_CALFACT_CALFACT_S_Pos (0U)
3927#define ADC_CALFACT_CALFACT_S_Msk (0x7FFUL << ADC_CALFACT_CALFACT_S_Pos)
3928#define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk
3929#define ADC_CALFACT_CALFACT_S_0 (0x001UL << ADC_CALFACT_CALFACT_S_Pos)
3930#define ADC_CALFACT_CALFACT_S_1 (0x002UL << ADC_CALFACT_CALFACT_S_Pos)
3931#define ADC_CALFACT_CALFACT_S_2 (0x004UL << ADC_CALFACT_CALFACT_S_Pos)
3932#define ADC_CALFACT_CALFACT_S_3 (0x008UL << ADC_CALFACT_CALFACT_S_Pos)
3933#define ADC_CALFACT_CALFACT_S_4 (0x010UL << ADC_CALFACT_CALFACT_S_Pos)
3934#define ADC_CALFACT_CALFACT_S_5 (0x020UL << ADC_CALFACT_CALFACT_S_Pos)
3935#define ADC_CALFACT_CALFACT_S_6 (0x040UL << ADC_CALFACT_CALFACT_S_Pos)
3936#define ADC_CALFACT_CALFACT_S_7 (0x080UL << ADC_CALFACT_CALFACT_S_Pos)
3937#define ADC_CALFACT_CALFACT_S_8 (0x100UL << ADC_CALFACT_CALFACT_S_Pos)
3938#define ADC_CALFACT_CALFACT_S_9 (0x200UL << ADC_CALFACT_CALFACT_S_Pos)
3939#define ADC_CALFACT_CALFACT_S_10 (0x400UL << ADC_CALFACT_CALFACT_S_Pos)
3940#define ADC_CALFACT_CALFACT_D_Pos (16U)
3941#define ADC_CALFACT_CALFACT_D_Msk (0x7FFUL << ADC_CALFACT_CALFACT_D_Pos)
3942#define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk
3943#define ADC_CALFACT_CALFACT_D_0 (0x001UL << ADC_CALFACT_CALFACT_D_Pos)
3944#define ADC_CALFACT_CALFACT_D_1 (0x002UL << ADC_CALFACT_CALFACT_D_Pos)
3945#define ADC_CALFACT_CALFACT_D_2 (0x004UL << ADC_CALFACT_CALFACT_D_Pos)
3946#define ADC_CALFACT_CALFACT_D_3 (0x008UL << ADC_CALFACT_CALFACT_D_Pos)
3947#define ADC_CALFACT_CALFACT_D_4 (0x010UL << ADC_CALFACT_CALFACT_D_Pos)
3948#define ADC_CALFACT_CALFACT_D_5 (0x020UL << ADC_CALFACT_CALFACT_D_Pos)
3949#define ADC_CALFACT_CALFACT_D_6 (0x040UL << ADC_CALFACT_CALFACT_D_Pos)
3950#define ADC_CALFACT_CALFACT_D_7 (0x080UL << ADC_CALFACT_CALFACT_D_Pos)
3951#define ADC_CALFACT_CALFACT_D_8 (0x100UL << ADC_CALFACT_CALFACT_D_Pos)
3952#define ADC_CALFACT_CALFACT_D_9 (0x200UL << ADC_CALFACT_CALFACT_D_Pos)
3953#define ADC_CALFACT_CALFACT_D_10 (0x400UL << ADC_CALFACT_CALFACT_D_Pos)
3955/******************** Bit definition for ADC_CALFACT2 register ********************/
3956#define ADC_CALFACT2_LINCALFACT_Pos (0U)
3957#define ADC_CALFACT2_LINCALFACT_Msk (0x3FFFFFFFUL << ADC_CALFACT2_LINCALFACT_Pos)
3958#define ADC_CALFACT2_LINCALFACT ADC_CALFACT2_LINCALFACT_Msk
3959#define ADC_CALFACT2_LINCALFACT_0 (0x00000001UL << ADC_CALFACT2_LINCALFACT_Pos)
3960#define ADC_CALFACT2_LINCALFACT_1 (0x00000002UL << ADC_CALFACT2_LINCALFACT_Pos)
3961#define ADC_CALFACT2_LINCALFACT_2 (0x00000004UL << ADC_CALFACT2_LINCALFACT_Pos)
3962#define ADC_CALFACT2_LINCALFACT_3 (0x00000008UL << ADC_CALFACT2_LINCALFACT_Pos)
3963#define ADC_CALFACT2_LINCALFACT_4 (0x00000010UL << ADC_CALFACT2_LINCALFACT_Pos)
3964#define ADC_CALFACT2_LINCALFACT_5 (0x00000020UL << ADC_CALFACT2_LINCALFACT_Pos)
3965#define ADC_CALFACT2_LINCALFACT_6 (0x00000040UL << ADC_CALFACT2_LINCALFACT_Pos)
3966#define ADC_CALFACT2_LINCALFACT_7 (0x00000080UL << ADC_CALFACT2_LINCALFACT_Pos)
3967#define ADC_CALFACT2_LINCALFACT_8 (0x00000100UL << ADC_CALFACT2_LINCALFACT_Pos)
3968#define ADC_CALFACT2_LINCALFACT_9 (0x00000200UL << ADC_CALFACT2_LINCALFACT_Pos)
3969#define ADC_CALFACT2_LINCALFACT_10 (0x00000400UL << ADC_CALFACT2_LINCALFACT_Pos)
3970#define ADC_CALFACT2_LINCALFACT_11 (0x00000800UL << ADC_CALFACT2_LINCALFACT_Pos)
3971#define ADC_CALFACT2_LINCALFACT_12 (0x00001000UL << ADC_CALFACT2_LINCALFACT_Pos)
3972#define ADC_CALFACT2_LINCALFACT_13 (0x00002000UL << ADC_CALFACT2_LINCALFACT_Pos)
3973#define ADC_CALFACT2_LINCALFACT_14 (0x00004000UL << ADC_CALFACT2_LINCALFACT_Pos)
3974#define ADC_CALFACT2_LINCALFACT_15 (0x00008000UL << ADC_CALFACT2_LINCALFACT_Pos)
3975#define ADC_CALFACT2_LINCALFACT_16 (0x00010000UL << ADC_CALFACT2_LINCALFACT_Pos)
3976#define ADC_CALFACT2_LINCALFACT_17 (0x00020000UL << ADC_CALFACT2_LINCALFACT_Pos)
3977#define ADC_CALFACT2_LINCALFACT_18 (0x00040000UL << ADC_CALFACT2_LINCALFACT_Pos)
3978#define ADC_CALFACT2_LINCALFACT_19 (0x00080000UL << ADC_CALFACT2_LINCALFACT_Pos)
3979#define ADC_CALFACT2_LINCALFACT_20 (0x00100000UL << ADC_CALFACT2_LINCALFACT_Pos)
3980#define ADC_CALFACT2_LINCALFACT_21 (0x00200000UL << ADC_CALFACT2_LINCALFACT_Pos)
3981#define ADC_CALFACT2_LINCALFACT_22 (0x00400000UL << ADC_CALFACT2_LINCALFACT_Pos)
3982#define ADC_CALFACT2_LINCALFACT_23 (0x00800000UL << ADC_CALFACT2_LINCALFACT_Pos)
3983#define ADC_CALFACT2_LINCALFACT_24 (0x01000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3984#define ADC_CALFACT2_LINCALFACT_25 (0x02000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3985#define ADC_CALFACT2_LINCALFACT_26 (0x04000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3986#define ADC_CALFACT2_LINCALFACT_27 (0x08000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3987#define ADC_CALFACT2_LINCALFACT_28 (0x10000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3988#define ADC_CALFACT2_LINCALFACT_29 (0x20000000UL << ADC_CALFACT2_LINCALFACT_Pos)
3990/************************* ADC Common registers *****************************/
3991/******************** Bit definition for ADC_CSR register ********************/
3992#define ADC_CSR_ADRDY_MST_Pos (0U)
3993#define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos)
3994#define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk
3995#define ADC_CSR_EOSMP_MST_Pos (1U)
3996#define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos)
3997#define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk
3998#define ADC_CSR_EOC_MST_Pos (2U)
3999#define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos)
4000#define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk
4001#define ADC_CSR_EOS_MST_Pos (3U)
4002#define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos)
4003#define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk
4004#define ADC_CSR_OVR_MST_Pos (4U)
4005#define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos)
4006#define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk
4007#define ADC_CSR_JEOC_MST_Pos (5U)
4008#define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos)
4009#define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk
4010#define ADC_CSR_JEOS_MST_Pos (6U)
4011#define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos)
4012#define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk
4013#define ADC_CSR_AWD1_MST_Pos (7U)
4014#define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos)
4015#define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk
4016#define ADC_CSR_AWD2_MST_Pos (8U)
4017#define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos)
4018#define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk
4019#define ADC_CSR_AWD3_MST_Pos (9U)
4020#define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos)
4021#define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk
4022#define ADC_CSR_JQOVF_MST_Pos (10U)
4023#define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos)
4024#define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk
4025#define ADC_CSR_ADRDY_SLV_Pos (16U)
4026#define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos)
4027#define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk
4028#define ADC_CSR_EOSMP_SLV_Pos (17U)
4029#define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos)
4030#define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk
4031#define ADC_CSR_EOC_SLV_Pos (18U)
4032#define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos)
4033#define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk
4034#define ADC_CSR_EOS_SLV_Pos (19U)
4035#define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos)
4036#define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk
4037#define ADC_CSR_OVR_SLV_Pos (20U)
4038#define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos)
4039#define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk
4040#define ADC_CSR_JEOC_SLV_Pos (21U)
4041#define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos)
4042#define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk
4043#define ADC_CSR_JEOS_SLV_Pos (22U)
4044#define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos)
4045#define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk
4046#define ADC_CSR_AWD1_SLV_Pos (23U)
4047#define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos)
4048#define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk
4049#define ADC_CSR_AWD2_SLV_Pos (24U)
4050#define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos)
4051#define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk
4052#define ADC_CSR_AWD3_SLV_Pos (25U)
4053#define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos)
4054#define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk
4055#define ADC_CSR_JQOVF_SLV_Pos (26U)
4056#define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos)
4057#define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk
4059/******************** Bit definition for ADC_CCR register ********************/
4060#define ADC_CCR_DUAL_Pos (0U)
4061#define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos)
4062#define ADC_CCR_DUAL ADC_CCR_DUAL_Msk
4063#define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos)
4064#define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos)
4065#define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos)
4066#define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos)
4067#define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos)
4069#define ADC_CCR_DELAY_Pos (8U)
4070#define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos)
4071#define ADC_CCR_DELAY ADC_CCR_DELAY_Msk
4072#define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos)
4073#define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos)
4074#define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos)
4075#define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos)
4078#define ADC_CCR_DAMDF_Pos (14U)
4079#define ADC_CCR_DAMDF_Msk (0x3UL << ADC_CCR_DAMDF_Pos)
4080#define ADC_CCR_DAMDF ADC_CCR_DAMDF_Msk
4081#define ADC_CCR_DAMDF_0 (0x1UL << ADC_CCR_DAMDF_Pos)
4082#define ADC_CCR_DAMDF_1 (0x2UL << ADC_CCR_DAMDF_Pos)
4084#define ADC_CCR_CKMODE_Pos (16U)
4085#define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos)
4086#define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk
4087#define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos)
4088#define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos)
4090#define ADC_CCR_PRESC_Pos (18U)
4091#define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos)
4092#define ADC_CCR_PRESC ADC_CCR_PRESC_Msk
4093#define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos)
4094#define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos)
4095#define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos)
4096#define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos)
4098#define ADC_CCR_VREFEN_Pos (22U)
4099#define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos)
4100#define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk
4101#define ADC_CCR_TSEN_Pos (23U)
4102#define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos)
4103#define ADC_CCR_TSEN ADC_CCR_TSEN_Msk
4104#define ADC_CCR_VBATEN_Pos (24U)
4105#define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos)
4106#define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk
4108/******************** Bit definition for ADC_CDR register *******************/
4109#define ADC_CDR_RDATA_MST_Pos (0U)
4110#define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos)
4111#define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk
4113#define ADC_CDR_RDATA_SLV_Pos (16U)
4114#define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos)
4115#define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk
4117/******************** Bit definition for ADC_CDR2 register ******************/
4118#define ADC_CDR2_RDATA_ALT_Pos (0U)
4119#define ADC_CDR2_RDATA_ALT_Msk (0xFFFFFFFFUL << ADC_CDR2_RDATA_ALT_Pos)
4120#define ADC_CDR2_RDATA_ALT ADC_CDR2_RDATA_ALT_Msk
4123/******************************************************************************/
4124/* */
4125/* VREFBUF */
4126/* */
4127/******************************************************************************/
4128/******************* Bit definition for VREFBUF_CSR register ****************/
4129#define VREFBUF_CSR_ENVR_Pos (0U)
4130#define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos)
4131#define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk
4132#define VREFBUF_CSR_HIZ_Pos (1U)
4133#define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos)
4134#define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk
4135#define VREFBUF_CSR_VRR_Pos (3U)
4136#define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos)
4137#define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk
4138#define VREFBUF_CSR_VRS_Pos (4U)
4139#define VREFBUF_CSR_VRS_Msk (0x7UL << VREFBUF_CSR_VRS_Pos)
4140#define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk
4142#define VREFBUF_CSR_VRS_OUT1 (0U)
4143#define VREFBUF_CSR_VRS_OUT2_Pos (4U)
4144#define VREFBUF_CSR_VRS_OUT2_Msk (0x1UL << VREFBUF_CSR_VRS_OUT2_Pos)
4145#define VREFBUF_CSR_VRS_OUT2 VREFBUF_CSR_VRS_OUT2_Msk
4146#define VREFBUF_CSR_VRS_OUT3_Pos (5U)
4147#define VREFBUF_CSR_VRS_OUT3_Msk (0x1UL << VREFBUF_CSR_VRS_OUT3_Pos)
4148#define VREFBUF_CSR_VRS_OUT3 VREFBUF_CSR_VRS_OUT3_Msk
4149#define VREFBUF_CSR_VRS_OUT4_Pos (4U)
4150#define VREFBUF_CSR_VRS_OUT4_Msk (0x3UL << VREFBUF_CSR_VRS_OUT4_Pos)
4151#define VREFBUF_CSR_VRS_OUT4 VREFBUF_CSR_VRS_OUT4_Msk
4153/******************* Bit definition for VREFBUF_CCR register ****************/
4154#define VREFBUF_CCR_TRIM_Pos (0U)
4155#define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos)
4156#define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk
4158/******************************************************************************/
4159/* */
4160/* Flexible Datarate Controller Area Network */
4161/* */
4162/******************************************************************************/
4164/***************** Bit definition for FDCAN_CREL register *******************/
4165#define FDCAN_CREL_DAY_Pos (0U)
4166#define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos)
4167#define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk
4168#define FDCAN_CREL_MON_Pos (8U)
4169#define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos)
4170#define FDCAN_CREL_MON FDCAN_CREL_MON_Msk
4171#define FDCAN_CREL_YEAR_Pos (16U)
4172#define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos)
4173#define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk
4174#define FDCAN_CREL_SUBSTEP_Pos (20U)
4175#define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos)
4176#define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk
4177#define FDCAN_CREL_STEP_Pos (24U)
4178#define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos)
4179#define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk
4180#define FDCAN_CREL_REL_Pos (28U)
4181#define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos)
4182#define FDCAN_CREL_REL FDCAN_CREL_REL_Msk
4184/***************** Bit definition for FDCAN_ENDN register *******************/
4185#define FDCAN_ENDN_ETV_Pos (0U)
4186#define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos)
4187#define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk
4189/***************** Bit definition for FDCAN_DBTP register *******************/
4190#define FDCAN_DBTP_DSJW_Pos (0U)
4191#define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos)
4192#define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk
4193#define FDCAN_DBTP_DTSEG2_Pos (4U)
4194#define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos)
4195#define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk
4196#define FDCAN_DBTP_DTSEG1_Pos (8U)
4197#define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos)
4198#define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk
4199#define FDCAN_DBTP_DBRP_Pos (16U)
4200#define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos)
4201#define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk
4202#define FDCAN_DBTP_TDC_Pos (23U)
4203#define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos)
4204#define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk
4206/***************** Bit definition for FDCAN_TEST register *******************/
4207#define FDCAN_TEST_LBCK_Pos (4U)
4208#define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos)
4209#define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk
4210#define FDCAN_TEST_TX_Pos (5U)
4211#define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos)
4212#define FDCAN_TEST_TX FDCAN_TEST_TX_Msk
4213#define FDCAN_TEST_RX_Pos (7U)
4214#define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos)
4215#define FDCAN_TEST_RX FDCAN_TEST_RX_Msk
4217/***************** Bit definition for FDCAN_RWD register ********************/
4218#define FDCAN_RWD_WDC_Pos (0U)
4219#define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos)
4220#define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk
4221#define FDCAN_RWD_WDV_Pos (8U)
4222#define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos)
4223#define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk
4225/***************** Bit definition for FDCAN_CCCR register ********************/
4226#define FDCAN_CCCR_INIT_Pos (0U)
4227#define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos)
4228#define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk
4229#define FDCAN_CCCR_CCE_Pos (1U)
4230#define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos)
4231#define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk
4232#define FDCAN_CCCR_ASM_Pos (2U)
4233#define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos)
4234#define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk
4235#define FDCAN_CCCR_CSA_Pos (3U)
4236#define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos)
4237#define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk
4238#define FDCAN_CCCR_CSR_Pos (4U)
4239#define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos)
4240#define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk
4241#define FDCAN_CCCR_MON_Pos (5U)
4242#define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos)
4243#define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk
4244#define FDCAN_CCCR_DAR_Pos (6U)
4245#define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos)
4246#define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk
4247#define FDCAN_CCCR_TEST_Pos (7U)
4248#define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos)
4249#define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk
4250#define FDCAN_CCCR_FDOE_Pos (8U)
4251#define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos)
4252#define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk
4253#define FDCAN_CCCR_BRSE_Pos (9U)
4254#define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos)
4255#define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk
4256#define FDCAN_CCCR_PXHD_Pos (12U)
4257#define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos)
4258#define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk
4259#define FDCAN_CCCR_EFBI_Pos (13U)
4260#define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos)
4261#define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk
4262#define FDCAN_CCCR_TXP_Pos (14U)
4263#define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos)
4264#define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk
4265#define FDCAN_CCCR_NISO_Pos (15U)
4266#define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos)
4267#define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk
4269/***************** Bit definition for FDCAN_NBTP register ********************/
4270#define FDCAN_NBTP_NTSEG2_Pos (0U)
4271#define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos)
4272#define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk
4273#define FDCAN_NBTP_NTSEG1_Pos (8U)
4274#define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos)
4275#define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk
4276#define FDCAN_NBTP_NBRP_Pos (16U)
4277#define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos)
4278#define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk
4279#define FDCAN_NBTP_NSJW_Pos (25U)
4280#define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos)
4281#define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk
4283/***************** Bit definition for FDCAN_TSCC register ********************/
4284#define FDCAN_TSCC_TSS_Pos (0U)
4285#define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos)
4286#define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk
4287#define FDCAN_TSCC_TCP_Pos (16U)
4288#define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos)
4289#define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk
4291/***************** Bit definition for FDCAN_TSCV register ********************/
4292#define FDCAN_TSCV_TSC_Pos (0U)
4293#define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos)
4294#define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk
4296/***************** Bit definition for FDCAN_TOCC register ********************/
4297#define FDCAN_TOCC_ETOC_Pos (0U)
4298#define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos)
4299#define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk
4300#define FDCAN_TOCC_TOS_Pos (1U)
4301#define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos)
4302#define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk
4303#define FDCAN_TOCC_TOP_Pos (16U)
4304#define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos)
4305#define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk
4307/***************** Bit definition for FDCAN_TOCV register ********************/
4308#define FDCAN_TOCV_TOC_Pos (0U)
4309#define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos)
4310#define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk
4312/***************** Bit definition for FDCAN_ECR register *********************/
4313#define FDCAN_ECR_TEC_Pos (0U)
4314#define FDCAN_ECR_TEC_Msk (0xFFUL << FDCAN_ECR_TEC_Pos)
4315#define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk
4316#define FDCAN_ECR_REC_Pos (8U)
4317#define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos)
4318#define FDCAN_ECR_REC FDCAN_ECR_REC_Msk
4319#define FDCAN_ECR_RP_Pos (15U)
4320#define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos)
4321#define FDCAN_ECR_RP FDCAN_ECR_RP_Msk
4322#define FDCAN_ECR_CEL_Pos (16U)
4323#define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos)
4324#define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk
4326/***************** Bit definition for FDCAN_PSR register *********************/
4327#define FDCAN_PSR_LEC_Pos (0U)
4328#define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos)
4329#define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk
4330#define FDCAN_PSR_ACT_Pos (3U)
4331#define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos)
4332#define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk
4333#define FDCAN_PSR_EP_Pos (5U)
4334#define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos)
4335#define FDCAN_PSR_EP FDCAN_PSR_EP_Msk
4336#define FDCAN_PSR_EW_Pos (6U)
4337#define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos)
4338#define FDCAN_PSR_EW FDCAN_PSR_EW_Msk
4339#define FDCAN_PSR_BO_Pos (7U)
4340#define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos)
4341#define FDCAN_PSR_BO FDCAN_PSR_BO_Msk
4342#define FDCAN_PSR_DLEC_Pos (8U)
4343#define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos)
4344#define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk
4345#define FDCAN_PSR_RESI_Pos (11U)
4346#define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos)
4347#define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk
4348#define FDCAN_PSR_RBRS_Pos (12U)
4349#define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos)
4350#define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk
4351#define FDCAN_PSR_REDL_Pos (13U)
4352#define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos)
4353#define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk
4354#define FDCAN_PSR_PXE_Pos (14U)
4355#define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos)
4356#define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk
4357#define FDCAN_PSR_TDCV_Pos (16U)
4358#define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos)
4359#define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk
4361/***************** Bit definition for FDCAN_TDCR register ********************/
4362#define FDCAN_TDCR_TDCF_Pos (0U)
4363#define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos)
4364#define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk
4365#define FDCAN_TDCR_TDCO_Pos (8U)
4366#define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos)
4367#define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk
4369/***************** Bit definition for FDCAN_IR register **********************/
4370#define FDCAN_IR_RF0N_Pos (0U)
4371#define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos)
4372#define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk
4373#define FDCAN_IR_RF0W_Pos (1U)
4374#define FDCAN_IR_RF0W_Msk (0x1UL << FDCAN_IR_RF0W_Pos)
4375#define FDCAN_IR_RF0W FDCAN_IR_RF0W_Msk
4376#define FDCAN_IR_RF0F_Pos (2U)
4377#define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos)
4378#define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk
4379#define FDCAN_IR_RF0L_Pos (3U)
4380#define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos)
4381#define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk
4382#define FDCAN_IR_RF1N_Pos (4U)
4383#define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos)
4384#define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk
4385#define FDCAN_IR_RF1W_Pos (5U)
4386#define FDCAN_IR_RF1W_Msk (0x1UL << FDCAN_IR_RF1W_Pos)
4387#define FDCAN_IR_RF1W FDCAN_IR_RF1W_Msk
4388#define FDCAN_IR_RF1F_Pos (6U)
4389#define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos)
4390#define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk
4391#define FDCAN_IR_RF1L_Pos (7U)
4392#define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos)
4393#define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk
4394#define FDCAN_IR_HPM_Pos (8U)
4395#define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos)
4396#define FDCAN_IR_HPM FDCAN_IR_HPM_Msk
4397#define FDCAN_IR_TC_Pos (9U)
4398#define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos)
4399#define FDCAN_IR_TC FDCAN_IR_TC_Msk
4400#define FDCAN_IR_TCF_Pos (10U)
4401#define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos)
4402#define FDCAN_IR_TCF FDCAN_IR_TCF_Msk
4403#define FDCAN_IR_TFE_Pos (11U)
4404#define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos)
4405#define FDCAN_IR_TFE FDCAN_IR_TFE_Msk
4406#define FDCAN_IR_TEFN_Pos (12U)
4407#define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos)
4408#define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk
4409#define FDCAN_IR_TEFW_Pos (13U)
4410#define FDCAN_IR_TEFW_Msk (0x1UL << FDCAN_IR_TEFW_Pos)
4411#define FDCAN_IR_TEFW FDCAN_IR_TEFW_Msk
4412#define FDCAN_IR_TEFF_Pos (14U)
4413#define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos)
4414#define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk
4415#define FDCAN_IR_TEFL_Pos (15U)
4416#define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos)
4417#define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk
4418#define FDCAN_IR_TSW_Pos (16U)
4419#define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos)
4420#define FDCAN_IR_TSW FDCAN_IR_TSW_Msk
4421#define FDCAN_IR_MRAF_Pos (17U)
4422#define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos)
4423#define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk
4424#define FDCAN_IR_TOO_Pos (18U)
4425#define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos)
4426#define FDCAN_IR_TOO FDCAN_IR_TOO_Msk
4427#define FDCAN_IR_DRX_Pos (19U)
4428#define FDCAN_IR_DRX_Msk (0x1UL << FDCAN_IR_DRX_Pos)
4429#define FDCAN_IR_DRX FDCAN_IR_DRX_Msk
4430#define FDCAN_IR_ELO_Pos (22U)
4431#define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos)
4432#define FDCAN_IR_ELO FDCAN_IR_ELO_Msk
4433#define FDCAN_IR_EP_Pos (23U)
4434#define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos)
4435#define FDCAN_IR_EP FDCAN_IR_EP_Msk
4436#define FDCAN_IR_EW_Pos (24U)
4437#define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos)
4438#define FDCAN_IR_EW FDCAN_IR_EW_Msk
4439#define FDCAN_IR_BO_Pos (25U)
4440#define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos)
4441#define FDCAN_IR_BO FDCAN_IR_BO_Msk
4442#define FDCAN_IR_WDI_Pos (26U)
4443#define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos)
4444#define FDCAN_IR_WDI FDCAN_IR_WDI_Msk
4445#define FDCAN_IR_PEA_Pos (27U)
4446#define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos)
4447#define FDCAN_IR_PEA FDCAN_IR_PEA_Msk
4448#define FDCAN_IR_PED_Pos (28U)
4449#define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos)
4450#define FDCAN_IR_PED FDCAN_IR_PED_Msk
4451#define FDCAN_IR_ARA_Pos (29U)
4452#define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos)
4453#define FDCAN_IR_ARA FDCAN_IR_ARA_Msk
4455/***************** Bit definition for FDCAN_IE register **********************/
4456#define FDCAN_IE_RF0NE_Pos (0U)
4457#define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos)
4458#define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk
4459#define FDCAN_IE_RF0WE_Pos (1U)
4460#define FDCAN_IE_RF0WE_Msk (0x1UL << FDCAN_IE_RF0WE_Pos)
4461#define FDCAN_IE_RF0WE FDCAN_IE_RF0WE_Msk
4462#define FDCAN_IE_RF0FE_Pos (2U)
4463#define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos)
4464#define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk
4465#define FDCAN_IE_RF0LE_Pos (3U)
4466#define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos)
4467#define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk
4468#define FDCAN_IE_RF1NE_Pos (4U)
4469#define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos)
4470#define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk
4471#define FDCAN_IE_RF1WE_Pos (5U)
4472#define FDCAN_IE_RF1WE_Msk (0x1UL << FDCAN_IE_RF1WE_Pos)
4473#define FDCAN_IE_RF1WE FDCAN_IE_RF1WE_Msk
4474#define FDCAN_IE_RF1FE_Pos (6U)
4475#define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos)
4476#define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk
4477#define FDCAN_IE_RF1LE_Pos (7U)
4478#define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos)
4479#define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk
4480#define FDCAN_IE_HPME_Pos (8U)
4481#define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos)
4482#define FDCAN_IE_HPME FDCAN_IE_HPME_Msk
4483#define FDCAN_IE_TCE_Pos (9U)
4484#define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos)
4485#define FDCAN_IE_TCE FDCAN_IE_TCE_Msk
4486#define FDCAN_IE_TCFE_Pos (10U)
4487#define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos)
4488#define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk
4489#define FDCAN_IE_TFEE_Pos (11U)
4490#define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos)
4491#define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk
4492#define FDCAN_IE_TEFNE_Pos (12U)
4493#define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos)
4494#define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk
4495#define FDCAN_IE_TEFWE_Pos (13U)
4496#define FDCAN_IE_TEFWE_Msk (0x1UL << FDCAN_IE_TEFWE_Pos)
4497#define FDCAN_IE_TEFWE FDCAN_IE_TEFWE_Msk
4498#define FDCAN_IE_TEFFE_Pos (14U)
4499#define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos)
4500#define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk
4501#define FDCAN_IE_TEFLE_Pos (15U)
4502#define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos)
4503#define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk
4504#define FDCAN_IE_TSWE_Pos (16U)
4505#define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos)
4506#define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk
4507#define FDCAN_IE_MRAFE_Pos (17U)
4508#define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos)
4509#define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk
4510#define FDCAN_IE_TOOE_Pos (18U)
4511#define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos)
4512#define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk
4513#define FDCAN_IE_DRXE_Pos (19U)
4514#define FDCAN_IE_DRXE_Msk (0x1UL << FDCAN_IE_DRXE_Pos)
4515#define FDCAN_IE_DRXE FDCAN_IE_DRXE_Msk
4516#define FDCAN_IE_BECE_Pos (20U)
4517#define FDCAN_IE_BECE_Msk (0x1UL << FDCAN_IE_BECE_Pos)
4518#define FDCAN_IE_BECE FDCAN_IE_BECE_Msk
4519#define FDCAN_IE_BEUE_Pos (21U)
4520#define FDCAN_IE_BEUE_Msk (0x1UL << FDCAN_IE_BEUE_Pos)
4521#define FDCAN_IE_BEUE FDCAN_IE_BEUE_Msk
4522#define FDCAN_IE_ELOE_Pos (22U)
4523#define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos)
4524#define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk
4525#define FDCAN_IE_EPE_Pos (23U)
4526#define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos)
4527#define FDCAN_IE_EPE FDCAN_IE_EPE_Msk
4528#define FDCAN_IE_EWE_Pos (24U)
4529#define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos)
4530#define FDCAN_IE_EWE FDCAN_IE_EWE_Msk
4531#define FDCAN_IE_BOE_Pos (25U)
4532#define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos)
4533#define FDCAN_IE_BOE FDCAN_IE_BOE_Msk
4534#define FDCAN_IE_WDIE_Pos (26U)
4535#define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos)
4536#define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk
4537#define FDCAN_IE_PEAE_Pos (27U)
4538#define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos)
4539#define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk
4540#define FDCAN_IE_PEDE_Pos (28U)
4541#define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos)
4542#define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk
4543#define FDCAN_IE_ARAE_Pos (29U)
4544#define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos)
4545#define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk
4547/***************** Bit definition for FDCAN_ILS register **********************/
4548#define FDCAN_ILS_RF0NL_Pos (0U)
4549#define FDCAN_ILS_RF0NL_Msk (0x1UL << FDCAN_ILS_RF0NL_Pos)
4550#define FDCAN_ILS_RF0NL FDCAN_ILS_RF0NL_Msk
4551#define FDCAN_ILS_RF0WL_Pos (1U)
4552#define FDCAN_ILS_RF0WL_Msk (0x1UL << FDCAN_ILS_RF0WL_Pos)
4553#define FDCAN_ILS_RF0WL FDCAN_ILS_RF0WL_Msk
4554#define FDCAN_ILS_RF0FL_Pos (2U)
4555#define FDCAN_ILS_RF0FL_Msk (0x1UL << FDCAN_ILS_RF0FL_Pos)
4556#define FDCAN_ILS_RF0FL FDCAN_ILS_RF0FL_Msk
4557#define FDCAN_ILS_RF0LL_Pos (3U)
4558#define FDCAN_ILS_RF0LL_Msk (0x1UL << FDCAN_ILS_RF0LL_Pos)
4559#define FDCAN_ILS_RF0LL FDCAN_ILS_RF0LL_Msk
4560#define FDCAN_ILS_RF1NL_Pos (4U)
4561#define FDCAN_ILS_RF1NL_Msk (0x1UL << FDCAN_ILS_RF1NL_Pos)
4562#define FDCAN_ILS_RF1NL FDCAN_ILS_RF1NL_Msk
4563#define FDCAN_ILS_RF1WL_Pos (5U)
4564#define FDCAN_ILS_RF1WL_Msk (0x1UL << FDCAN_ILS_RF1WL_Pos)
4565#define FDCAN_ILS_RF1WL FDCAN_ILS_RF1WL_Msk
4566#define FDCAN_ILS_RF1FL_Pos (6U)
4567#define FDCAN_ILS_RF1FL_Msk (0x1UL << FDCAN_ILS_RF1FL_Pos)
4568#define FDCAN_ILS_RF1FL FDCAN_ILS_RF1FL_Msk
4569#define FDCAN_ILS_RF1LL_Pos (7U)
4570#define FDCAN_ILS_RF1LL_Msk (0x1UL << FDCAN_ILS_RF1LL_Pos)
4571#define FDCAN_ILS_RF1LL FDCAN_ILS_RF1LL_Msk
4572#define FDCAN_ILS_HPML_Pos (8U)
4573#define FDCAN_ILS_HPML_Msk (0x1UL << FDCAN_ILS_HPML_Pos)
4574#define FDCAN_ILS_HPML FDCAN_ILS_HPML_Msk
4575#define FDCAN_ILS_TCL_Pos (9U)
4576#define FDCAN_ILS_TCL_Msk (0x1UL << FDCAN_ILS_TCL_Pos)
4577#define FDCAN_ILS_TCL FDCAN_ILS_TCL_Msk
4578#define FDCAN_ILS_TCFL_Pos (10U)
4579#define FDCAN_ILS_TCFL_Msk (0x1UL << FDCAN_ILS_TCFL_Pos)
4580#define FDCAN_ILS_TCFL FDCAN_ILS_TCFL_Msk
4581#define FDCAN_ILS_TFEL_Pos (11U)
4582#define FDCAN_ILS_TFEL_Msk (0x1UL << FDCAN_ILS_TFEL_Pos)
4583#define FDCAN_ILS_TFEL FDCAN_ILS_TFEL_Msk
4584#define FDCAN_ILS_TEFNL_Pos (12U)
4585#define FDCAN_ILS_TEFNL_Msk (0x1UL << FDCAN_ILS_TEFNL_Pos)
4586#define FDCAN_ILS_TEFNL FDCAN_ILS_TEFNL_Msk
4587#define FDCAN_ILS_TEFWL_Pos (13U)
4588#define FDCAN_ILS_TEFWL_Msk (0x1UL << FDCAN_ILS_TEFWL_Pos)
4589#define FDCAN_ILS_TEFWL FDCAN_ILS_TEFWL_Msk
4590#define FDCAN_ILS_TEFFL_Pos (14U)
4591#define FDCAN_ILS_TEFFL_Msk (0x1UL << FDCAN_ILS_TEFFL_Pos)
4592#define FDCAN_ILS_TEFFL FDCAN_ILS_TEFFL_Msk
4593#define FDCAN_ILS_TEFLL_Pos (15U)
4594#define FDCAN_ILS_TEFLL_Msk (0x1UL << FDCAN_ILS_TEFLL_Pos)
4595#define FDCAN_ILS_TEFLL FDCAN_ILS_TEFLL_Msk
4596#define FDCAN_ILS_TSWL_Pos (16U)
4597#define FDCAN_ILS_TSWL_Msk (0x1UL << FDCAN_ILS_TSWL_Pos)
4598#define FDCAN_ILS_TSWL FDCAN_ILS_TSWL_Msk
4599#define FDCAN_ILS_MRAFE_Pos (17U)
4600#define FDCAN_ILS_MRAFE_Msk (0x1UL << FDCAN_ILS_MRAFE_Pos)
4601#define FDCAN_ILS_MRAFE FDCAN_ILS_MRAFE_Msk
4602#define FDCAN_ILS_TOOE_Pos (18U)
4603#define FDCAN_ILS_TOOE_Msk (0x1UL << FDCAN_ILS_TOOE_Pos)
4604#define FDCAN_ILS_TOOE FDCAN_ILS_TOOE_Msk
4605#define FDCAN_ILS_DRXE_Pos (19U)
4606#define FDCAN_ILS_DRXE_Msk (0x1UL << FDCAN_ILS_DRXE_Pos)
4607#define FDCAN_ILS_DRXE FDCAN_ILS_DRXE_Msk
4608#define FDCAN_ILS_BECE_Pos (20U)
4609#define FDCAN_ILS_BECE_Msk (0x1UL << FDCAN_ILS_BECE_Pos)
4610#define FDCAN_ILS_BECE FDCAN_ILS_BECE_Msk
4611#define FDCAN_ILS_BEUE_Pos (21U)
4612#define FDCAN_ILS_BEUE_Msk (0x1UL << FDCAN_ILS_BEUE_Pos)
4613#define FDCAN_ILS_BEUE FDCAN_ILS_BEUE_Msk
4614#define FDCAN_ILS_ELOE_Pos (22U)
4615#define FDCAN_ILS_ELOE_Msk (0x1UL << FDCAN_ILS_ELOE_Pos)
4616#define FDCAN_ILS_ELOE FDCAN_ILS_ELOE_Msk
4617#define FDCAN_ILS_EPE_Pos (23U)
4618#define FDCAN_ILS_EPE_Msk (0x1UL << FDCAN_ILS_EPE_Pos)
4619#define FDCAN_ILS_EPE FDCAN_ILS_EPE_Msk
4620#define FDCAN_ILS_EWE_Pos (24U)
4621#define FDCAN_ILS_EWE_Msk (0x1UL << FDCAN_ILS_EWE_Pos)
4622#define FDCAN_ILS_EWE FDCAN_ILS_EWE_Msk
4623#define FDCAN_ILS_BOE_Pos (25U)
4624#define FDCAN_ILS_BOE_Msk (0x1UL << FDCAN_ILS_BOE_Pos)
4625#define FDCAN_ILS_BOE FDCAN_ILS_BOE_Msk
4626#define FDCAN_ILS_WDIE_Pos (26U)
4627#define FDCAN_ILS_WDIE_Msk (0x1UL << FDCAN_ILS_WDIE_Pos)
4628#define FDCAN_ILS_WDIE FDCAN_ILS_WDIE_Msk
4629#define FDCAN_ILS_PEAE_Pos (27U)
4630#define FDCAN_ILS_PEAE_Msk (0x1UL << FDCAN_ILS_PEAE_Pos)
4631#define FDCAN_ILS_PEAE FDCAN_ILS_PEAE_Msk
4632#define FDCAN_ILS_PEDE_Pos (28U)
4633#define FDCAN_ILS_PEDE_Msk (0x1UL << FDCAN_ILS_PEDE_Pos)
4634#define FDCAN_ILS_PEDE FDCAN_ILS_PEDE_Msk
4635#define FDCAN_ILS_ARAE_Pos (29U)
4636#define FDCAN_ILS_ARAE_Msk (0x1UL << FDCAN_ILS_ARAE_Pos)
4637#define FDCAN_ILS_ARAE FDCAN_ILS_ARAE_Msk
4639/***************** Bit definition for FDCAN_ILE register **********************/
4640#define FDCAN_ILE_EINT0_Pos (0U)
4641#define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos)
4642#define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk
4643#define FDCAN_ILE_EINT1_Pos (1U)
4644#define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos)
4645#define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk
4647/***************** Bit definition for FDCAN_GFC register **********************/
4648#define FDCAN_GFC_RRFE_Pos (0U)
4649#define FDCAN_GFC_RRFE_Msk (0x1UL << FDCAN_GFC_RRFE_Pos)
4650#define FDCAN_GFC_RRFE FDCAN_GFC_RRFE_Msk
4651#define FDCAN_GFC_RRFS_Pos (1U)
4652#define FDCAN_GFC_RRFS_Msk (0x1UL << FDCAN_GFC_RRFS_Pos)
4653#define FDCAN_GFC_RRFS FDCAN_GFC_RRFS_Msk
4654#define FDCAN_GFC_ANFE_Pos (2U)
4655#define FDCAN_GFC_ANFE_Msk (0x3UL << FDCAN_GFC_ANFE_Pos)
4656#define FDCAN_GFC_ANFE FDCAN_GFC_ANFE_Msk
4657#define FDCAN_GFC_ANFS_Pos (4U)
4658#define FDCAN_GFC_ANFS_Msk (0x3UL << FDCAN_GFC_ANFS_Pos)
4659#define FDCAN_GFC_ANFS FDCAN_GFC_ANFS_Msk
4661/***************** Bit definition for FDCAN_SIDFC register ********************/
4662#define FDCAN_SIDFC_FLSSA_Pos (2U)
4663#define FDCAN_SIDFC_FLSSA_Msk (0x3FFFUL << FDCAN_SIDFC_FLSSA_Pos)
4664#define FDCAN_SIDFC_FLSSA FDCAN_SIDFC_FLSSA_Msk
4665#define FDCAN_SIDFC_LSS_Pos (16U)
4666#define FDCAN_SIDFC_LSS_Msk (0xFFUL << FDCAN_SIDFC_LSS_Pos)
4667#define FDCAN_SIDFC_LSS FDCAN_SIDFC_LSS_Msk
4669/***************** Bit definition for FDCAN_XIDFC register ********************/
4670#define FDCAN_XIDFC_FLESA_Pos (2U)
4671#define FDCAN_XIDFC_FLESA_Msk (0x3FFFUL << FDCAN_XIDFC_FLESA_Pos)
4672#define FDCAN_XIDFC_FLESA FDCAN_XIDFC_FLESA_Msk
4673#define FDCAN_XIDFC_LSE_Pos (16U)
4674#define FDCAN_XIDFC_LSE_Msk (0x7FUL << FDCAN_XIDFC_LSE_Pos)
4675#define FDCAN_XIDFC_LSE FDCAN_XIDFC_LSE_Msk
4677/***************** Bit definition for FDCAN_XIDAM register ********************/
4678#define FDCAN_XIDAM_EIDM_Pos (0U)
4679#define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos)
4680#define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk
4682/***************** Bit definition for FDCAN_HPMS register *********************/
4683#define FDCAN_HPMS_BIDX_Pos (0U)
4684#define FDCAN_HPMS_BIDX_Msk (0x3FUL << FDCAN_HPMS_BIDX_Pos)
4685#define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk
4686#define FDCAN_HPMS_MSI_Pos (6U)
4687#define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos)
4688#define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk
4689#define FDCAN_HPMS_FIDX_Pos (8U)
4690#define FDCAN_HPMS_FIDX_Msk (0x7FUL << FDCAN_HPMS_FIDX_Pos)
4691#define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk
4692#define FDCAN_HPMS_FLST_Pos (15U)
4693#define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos)
4694#define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk
4696/***************** Bit definition for FDCAN_NDAT1 register ********************/
4697#define FDCAN_NDAT1_ND0_Pos (0U)
4698#define FDCAN_NDAT1_ND0_Msk (0x1UL << FDCAN_NDAT1_ND0_Pos)
4699#define FDCAN_NDAT1_ND0 FDCAN_NDAT1_ND0_Msk
4700#define FDCAN_NDAT1_ND1_Pos (1U)
4701#define FDCAN_NDAT1_ND1_Msk (0x1UL << FDCAN_NDAT1_ND1_Pos)
4702#define FDCAN_NDAT1_ND1 FDCAN_NDAT1_ND1_Msk
4703#define FDCAN_NDAT1_ND2_Pos (2U)
4704#define FDCAN_NDAT1_ND2_Msk (0x1UL << FDCAN_NDAT1_ND2_Pos)
4705#define FDCAN_NDAT1_ND2 FDCAN_NDAT1_ND2_Msk
4706#define FDCAN_NDAT1_ND3_Pos (3U)
4707#define FDCAN_NDAT1_ND3_Msk (0x1UL << FDCAN_NDAT1_ND3_Pos)
4708#define FDCAN_NDAT1_ND3 FDCAN_NDAT1_ND3_Msk
4709#define FDCAN_NDAT1_ND4_Pos (4U)
4710#define FDCAN_NDAT1_ND4_Msk (0x1UL << FDCAN_NDAT1_ND4_Pos)
4711#define FDCAN_NDAT1_ND4 FDCAN_NDAT1_ND4_Msk
4712#define FDCAN_NDAT1_ND5_Pos (5U)
4713#define FDCAN_NDAT1_ND5_Msk (0x1UL << FDCAN_NDAT1_ND5_Pos)
4714#define FDCAN_NDAT1_ND5 FDCAN_NDAT1_ND5_Msk
4715#define FDCAN_NDAT1_ND6_Pos (6U)
4716#define FDCAN_NDAT1_ND6_Msk (0x1UL << FDCAN_NDAT1_ND6_Pos)
4717#define FDCAN_NDAT1_ND6 FDCAN_NDAT1_ND6_Msk
4718#define FDCAN_NDAT1_ND7_Pos (7U)
4719#define FDCAN_NDAT1_ND7_Msk (0x1UL << FDCAN_NDAT1_ND7_Pos)
4720#define FDCAN_NDAT1_ND7 FDCAN_NDAT1_ND7_Msk
4721#define FDCAN_NDAT1_ND8_Pos (8U)
4722#define FDCAN_NDAT1_ND8_Msk (0x1UL << FDCAN_NDAT1_ND8_Pos)
4723#define FDCAN_NDAT1_ND8 FDCAN_NDAT1_ND8_Msk
4724#define FDCAN_NDAT1_ND9_Pos (9U)
4725#define FDCAN_NDAT1_ND9_Msk (0x1UL << FDCAN_NDAT1_ND9_Pos)
4726#define FDCAN_NDAT1_ND9 FDCAN_NDAT1_ND9_Msk
4727#define FDCAN_NDAT1_ND10_Pos (10U)
4728#define FDCAN_NDAT1_ND10_Msk (0x1UL << FDCAN_NDAT1_ND10_Pos)
4729#define FDCAN_NDAT1_ND10 FDCAN_NDAT1_ND10_Msk
4730#define FDCAN_NDAT1_ND11_Pos (11U)
4731#define FDCAN_NDAT1_ND11_Msk (0x1UL << FDCAN_NDAT1_ND11_Pos)
4732#define FDCAN_NDAT1_ND11 FDCAN_NDAT1_ND11_Msk
4733#define FDCAN_NDAT1_ND12_Pos (12U)
4734#define FDCAN_NDAT1_ND12_Msk (0x1UL << FDCAN_NDAT1_ND12_Pos)
4735#define FDCAN_NDAT1_ND12 FDCAN_NDAT1_ND12_Msk
4736#define FDCAN_NDAT1_ND13_Pos (13U)
4737#define FDCAN_NDAT1_ND13_Msk (0x1UL << FDCAN_NDAT1_ND13_Pos)
4738#define FDCAN_NDAT1_ND13 FDCAN_NDAT1_ND13_Msk
4739#define FDCAN_NDAT1_ND14_Pos (14U)
4740#define FDCAN_NDAT1_ND14_Msk (0x1UL << FDCAN_NDAT1_ND14_Pos)
4741#define FDCAN_NDAT1_ND14 FDCAN_NDAT1_ND14_Msk
4742#define FDCAN_NDAT1_ND15_Pos (15U)
4743#define FDCAN_NDAT1_ND15_Msk (0x1UL << FDCAN_NDAT1_ND15_Pos)
4744#define FDCAN_NDAT1_ND15 FDCAN_NDAT1_ND15_Msk
4745#define FDCAN_NDAT1_ND16_Pos (16U)
4746#define FDCAN_NDAT1_ND16_Msk (0x1UL << FDCAN_NDAT1_ND16_Pos)
4747#define FDCAN_NDAT1_ND16 FDCAN_NDAT1_ND16_Msk
4748#define FDCAN_NDAT1_ND17_Pos (17U)
4749#define FDCAN_NDAT1_ND17_Msk (0x1UL << FDCAN_NDAT1_ND17_Pos)
4750#define FDCAN_NDAT1_ND17 FDCAN_NDAT1_ND17_Msk
4751#define FDCAN_NDAT1_ND18_Pos (18U)
4752#define FDCAN_NDAT1_ND18_Msk (0x1UL << FDCAN_NDAT1_ND18_Pos)
4753#define FDCAN_NDAT1_ND18 FDCAN_NDAT1_ND18_Msk
4754#define FDCAN_NDAT1_ND19_Pos (19U)
4755#define FDCAN_NDAT1_ND19_Msk (0x1UL << FDCAN_NDAT1_ND19_Pos)
4756#define FDCAN_NDAT1_ND19 FDCAN_NDAT1_ND19_Msk
4757#define FDCAN_NDAT1_ND20_Pos (20U)
4758#define FDCAN_NDAT1_ND20_Msk (0x1UL << FDCAN_NDAT1_ND20_Pos)
4759#define FDCAN_NDAT1_ND20 FDCAN_NDAT1_ND20_Msk
4760#define FDCAN_NDAT1_ND21_Pos (21U)
4761#define FDCAN_NDAT1_ND21_Msk (0x1UL << FDCAN_NDAT1_ND21_Pos)
4762#define FDCAN_NDAT1_ND21 FDCAN_NDAT1_ND21_Msk
4763#define FDCAN_NDAT1_ND22_Pos (22U)
4764#define FDCAN_NDAT1_ND22_Msk (0x1UL << FDCAN_NDAT1_ND22_Pos)
4765#define FDCAN_NDAT1_ND22 FDCAN_NDAT1_ND22_Msk
4766#define FDCAN_NDAT1_ND23_Pos (23U)
4767#define FDCAN_NDAT1_ND23_Msk (0x1UL << FDCAN_NDAT1_ND23_Pos)
4768#define FDCAN_NDAT1_ND23 FDCAN_NDAT1_ND23_Msk
4769#define FDCAN_NDAT1_ND24_Pos (24U)
4770#define FDCAN_NDAT1_ND24_Msk (0x1UL << FDCAN_NDAT1_ND24_Pos)
4771#define FDCAN_NDAT1_ND24 FDCAN_NDAT1_ND24_Msk
4772#define FDCAN_NDAT1_ND25_Pos (25U)
4773#define FDCAN_NDAT1_ND25_Msk (0x1UL << FDCAN_NDAT1_ND25_Pos)
4774#define FDCAN_NDAT1_ND25 FDCAN_NDAT1_ND25_Msk
4775#define FDCAN_NDAT1_ND26_Pos (26U)
4776#define FDCAN_NDAT1_ND26_Msk (0x1UL << FDCAN_NDAT1_ND26_Pos)
4777#define FDCAN_NDAT1_ND26 FDCAN_NDAT1_ND26_Msk
4778#define FDCAN_NDAT1_ND27_Pos (27U)
4779#define FDCAN_NDAT1_ND27_Msk (0x1UL << FDCAN_NDAT1_ND27_Pos)
4780#define FDCAN_NDAT1_ND27 FDCAN_NDAT1_ND27_Msk
4781#define FDCAN_NDAT1_ND28_Pos (28U)
4782#define FDCAN_NDAT1_ND28_Msk (0x1UL << FDCAN_NDAT1_ND28_Pos)
4783#define FDCAN_NDAT1_ND28 FDCAN_NDAT1_ND28_Msk
4784#define FDCAN_NDAT1_ND29_Pos (29U)
4785#define FDCAN_NDAT1_ND29_Msk (0x1UL << FDCAN_NDAT1_ND29_Pos)
4786#define FDCAN_NDAT1_ND29 FDCAN_NDAT1_ND29_Msk
4787#define FDCAN_NDAT1_ND30_Pos (30U)
4788#define FDCAN_NDAT1_ND30_Msk (0x1UL << FDCAN_NDAT1_ND30_Pos)
4789#define FDCAN_NDAT1_ND30 FDCAN_NDAT1_ND30_Msk
4790#define FDCAN_NDAT1_ND31_Pos (31U)
4791#define FDCAN_NDAT1_ND31_Msk (0x1UL << FDCAN_NDAT1_ND31_Pos)
4792#define FDCAN_NDAT1_ND31 FDCAN_NDAT1_ND31_Msk
4794/***************** Bit definition for FDCAN_NDAT2 register ********************/
4795#define FDCAN_NDAT2_ND32_Pos (0U)
4796#define FDCAN_NDAT2_ND32_Msk (0x1UL << FDCAN_NDAT2_ND32_Pos)
4797#define FDCAN_NDAT2_ND32 FDCAN_NDAT2_ND32_Msk
4798#define FDCAN_NDAT2_ND33_Pos (1U)
4799#define FDCAN_NDAT2_ND33_Msk (0x1UL << FDCAN_NDAT2_ND33_Pos)
4800#define FDCAN_NDAT2_ND33 FDCAN_NDAT2_ND33_Msk
4801#define FDCAN_NDAT2_ND34_Pos (2U)
4802#define FDCAN_NDAT2_ND34_Msk (0x1UL << FDCAN_NDAT2_ND34_Pos)
4803#define FDCAN_NDAT2_ND34 FDCAN_NDAT2_ND34_Msk
4804#define FDCAN_NDAT2_ND35_Pos (3U)
4805#define FDCAN_NDAT2_ND35_Msk (0x1UL << FDCAN_NDAT2_ND35_Pos)
4806#define FDCAN_NDAT2_ND35 FDCAN_NDAT2_ND35_Msk
4807#define FDCAN_NDAT2_ND36_Pos (4U)
4808#define FDCAN_NDAT2_ND36_Msk (0x1UL << FDCAN_NDAT2_ND36_Pos)
4809#define FDCAN_NDAT2_ND36 FDCAN_NDAT2_ND36_Msk
4810#define FDCAN_NDAT2_ND37_Pos (5U)
4811#define FDCAN_NDAT2_ND37_Msk (0x1UL << FDCAN_NDAT2_ND37_Pos)
4812#define FDCAN_NDAT2_ND37 FDCAN_NDAT2_ND37_Msk
4813#define FDCAN_NDAT2_ND38_Pos (6U)
4814#define FDCAN_NDAT2_ND38_Msk (0x1UL << FDCAN_NDAT2_ND38_Pos)
4815#define FDCAN_NDAT2_ND38 FDCAN_NDAT2_ND38_Msk
4816#define FDCAN_NDAT2_ND39_Pos (7U)
4817#define FDCAN_NDAT2_ND39_Msk (0x1UL << FDCAN_NDAT2_ND39_Pos)
4818#define FDCAN_NDAT2_ND39 FDCAN_NDAT2_ND39_Msk
4819#define FDCAN_NDAT2_ND40_Pos (8U)
4820#define FDCAN_NDAT2_ND40_Msk (0x1UL << FDCAN_NDAT2_ND40_Pos)
4821#define FDCAN_NDAT2_ND40 FDCAN_NDAT2_ND40_Msk
4822#define FDCAN_NDAT2_ND41_Pos (9U)
4823#define FDCAN_NDAT2_ND41_Msk (0x1UL << FDCAN_NDAT2_ND41_Pos)
4824#define FDCAN_NDAT2_ND41 FDCAN_NDAT2_ND41_Msk
4825#define FDCAN_NDAT2_ND42_Pos (10U)
4826#define FDCAN_NDAT2_ND42_Msk (0x1UL << FDCAN_NDAT2_ND42_Pos)
4827#define FDCAN_NDAT2_ND42 FDCAN_NDAT2_ND42_Msk
4828#define FDCAN_NDAT2_ND43_Pos (11U)
4829#define FDCAN_NDAT2_ND43_Msk (0x1UL << FDCAN_NDAT2_ND43_Pos)
4830#define FDCAN_NDAT2_ND43 FDCAN_NDAT2_ND43_Msk
4831#define FDCAN_NDAT2_ND44_Pos (12U)
4832#define FDCAN_NDAT2_ND44_Msk (0x1UL << FDCAN_NDAT2_ND44_Pos)
4833#define FDCAN_NDAT2_ND44 FDCAN_NDAT2_ND44_Msk
4834#define FDCAN_NDAT2_ND45_Pos (13U)
4835#define FDCAN_NDAT2_ND45_Msk (0x1UL << FDCAN_NDAT2_ND45_Pos)
4836#define FDCAN_NDAT2_ND45 FDCAN_NDAT2_ND45_Msk
4837#define FDCAN_NDAT2_ND46_Pos (14U)
4838#define FDCAN_NDAT2_ND46_Msk (0x1UL << FDCAN_NDAT2_ND46_Pos)
4839#define FDCAN_NDAT2_ND46 FDCAN_NDAT2_ND46_Msk
4840#define FDCAN_NDAT2_ND47_Pos (15U)
4841#define FDCAN_NDAT2_ND47_Msk (0x1UL << FDCAN_NDAT2_ND47_Pos)
4842#define FDCAN_NDAT2_ND47 FDCAN_NDAT2_ND47_Msk
4843#define FDCAN_NDAT2_ND48_Pos (16U)
4844#define FDCAN_NDAT2_ND48_Msk (0x1UL << FDCAN_NDAT2_ND48_Pos)
4845#define FDCAN_NDAT2_ND48 FDCAN_NDAT2_ND48_Msk
4846#define FDCAN_NDAT2_ND49_Pos (17U)
4847#define FDCAN_NDAT2_ND49_Msk (0x1UL << FDCAN_NDAT2_ND49_Pos)
4848#define FDCAN_NDAT2_ND49 FDCAN_NDAT2_ND49_Msk
4849#define FDCAN_NDAT2_ND50_Pos (18U)
4850#define FDCAN_NDAT2_ND50_Msk (0x1UL << FDCAN_NDAT2_ND50_Pos)
4851#define FDCAN_NDAT2_ND50 FDCAN_NDAT2_ND50_Msk
4852#define FDCAN_NDAT2_ND51_Pos (19U)
4853#define FDCAN_NDAT2_ND51_Msk (0x1UL << FDCAN_NDAT2_ND51_Pos)
4854#define FDCAN_NDAT2_ND51 FDCAN_NDAT2_ND51_Msk
4855#define FDCAN_NDAT2_ND52_Pos (20U)
4856#define FDCAN_NDAT2_ND52_Msk (0x1UL << FDCAN_NDAT2_ND52_Pos)
4857#define FDCAN_NDAT2_ND52 FDCAN_NDAT2_ND52_Msk
4858#define FDCAN_NDAT2_ND53_Pos (21U)
4859#define FDCAN_NDAT2_ND53_Msk (0x1UL << FDCAN_NDAT2_ND53_Pos)
4860#define FDCAN_NDAT2_ND53 FDCAN_NDAT2_ND53_Msk
4861#define FDCAN_NDAT2_ND54_Pos (22U)
4862#define FDCAN_NDAT2_ND54_Msk (0x1UL << FDCAN_NDAT2_ND54_Pos)
4863#define FDCAN_NDAT2_ND54 FDCAN_NDAT2_ND54_Msk
4864#define FDCAN_NDAT2_ND55_Pos (23U)
4865#define FDCAN_NDAT2_ND55_Msk (0x1UL << FDCAN_NDAT2_ND55_Pos)
4866#define FDCAN_NDAT2_ND55 FDCAN_NDAT2_ND55_Msk
4867#define FDCAN_NDAT2_ND56_Pos (24U)
4868#define FDCAN_NDAT2_ND56_Msk (0x1UL << FDCAN_NDAT2_ND56_Pos)
4869#define FDCAN_NDAT2_ND56 FDCAN_NDAT2_ND56_Msk
4870#define FDCAN_NDAT2_ND57_Pos (25U)
4871#define FDCAN_NDAT2_ND57_Msk (0x1UL << FDCAN_NDAT2_ND57_Pos)
4872#define FDCAN_NDAT2_ND57 FDCAN_NDAT2_ND57_Msk
4873#define FDCAN_NDAT2_ND58_Pos (26U)
4874#define FDCAN_NDAT2_ND58_Msk (0x1UL << FDCAN_NDAT2_ND58_Pos)
4875#define FDCAN_NDAT2_ND58 FDCAN_NDAT2_ND58_Msk
4876#define FDCAN_NDAT2_ND59_Pos (27U)
4877#define FDCAN_NDAT2_ND59_Msk (0x1UL << FDCAN_NDAT2_ND59_Pos)
4878#define FDCAN_NDAT2_ND59 FDCAN_NDAT2_ND59_Msk
4879#define FDCAN_NDAT2_ND60_Pos (28U)
4880#define FDCAN_NDAT2_ND60_Msk (0x1UL << FDCAN_NDAT2_ND60_Pos)
4881#define FDCAN_NDAT2_ND60 FDCAN_NDAT2_ND60_Msk
4882#define FDCAN_NDAT2_ND61_Pos (29U)
4883#define FDCAN_NDAT2_ND61_Msk (0x1UL << FDCAN_NDAT2_ND61_Pos)
4884#define FDCAN_NDAT2_ND61 FDCAN_NDAT2_ND61_Msk
4885#define FDCAN_NDAT2_ND62_Pos (30U)
4886#define FDCAN_NDAT2_ND62_Msk (0x1UL << FDCAN_NDAT2_ND62_Pos)
4887#define FDCAN_NDAT2_ND62 FDCAN_NDAT2_ND62_Msk
4888#define FDCAN_NDAT2_ND63_Pos (31U)
4889#define FDCAN_NDAT2_ND63_Msk (0x1UL << FDCAN_NDAT2_ND63_Pos)
4890#define FDCAN_NDAT2_ND63 FDCAN_NDAT2_ND63_Msk
4892/***************** Bit definition for FDCAN_RXF0C register ********************/
4893#define FDCAN_RXF0C_F0SA_Pos (2U)
4894#define FDCAN_RXF0C_F0SA_Msk (0x3FFFUL << FDCAN_RXF0C_F0SA_Pos)
4895#define FDCAN_RXF0C_F0SA FDCAN_RXF0C_F0SA_Msk
4896#define FDCAN_RXF0C_F0S_Pos (16U)
4897#define FDCAN_RXF0C_F0S_Msk (0x7FUL << FDCAN_RXF0C_F0S_Pos)
4898#define FDCAN_RXF0C_F0S FDCAN_RXF0C_F0S_Msk
4899#define FDCAN_RXF0C_F0WM_Pos (24U)
4900#define FDCAN_RXF0C_F0WM_Msk (0x7FUL << FDCAN_RXF0C_F0WM_Pos)
4901#define FDCAN_RXF0C_F0WM FDCAN_RXF0C_F0WM_Msk
4902#define FDCAN_RXF0C_F0OM_Pos (31U)
4903#define FDCAN_RXF0C_F0OM_Msk (0x1UL << FDCAN_RXF0C_F0OM_Pos)
4904#define FDCAN_RXF0C_F0OM FDCAN_RXF0C_F0OM_Msk
4906/***************** Bit definition for FDCAN_RXF0S register ********************/
4907#define FDCAN_RXF0S_F0FL_Pos (0U)
4908#define FDCAN_RXF0S_F0FL_Msk (0x7FUL << FDCAN_RXF0S_F0FL_Pos)
4909#define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk
4910#define FDCAN_RXF0S_F0GI_Pos (8U)
4911#define FDCAN_RXF0S_F0GI_Msk (0x3FUL << FDCAN_RXF0S_F0GI_Pos)
4912#define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk
4913#define FDCAN_RXF0S_F0PI_Pos (16U)
4914#define FDCAN_RXF0S_F0PI_Msk (0x3FUL << FDCAN_RXF0S_F0PI_Pos)
4915#define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk
4916#define FDCAN_RXF0S_F0F_Pos (24U)
4917#define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos)
4918#define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk
4919#define FDCAN_RXF0S_RF0L_Pos (25U)
4920#define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos)
4921#define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk
4923/***************** Bit definition for FDCAN_RXF0A register ********************/
4924#define FDCAN_RXF0A_F0AI_Pos (0U)
4925#define FDCAN_RXF0A_F0AI_Msk (0x3FUL << FDCAN_RXF0A_F0AI_Pos)
4926#define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk
4928/***************** Bit definition for FDCAN_RXBC register ********************/
4929#define FDCAN_RXBC_RBSA_Pos (2U)
4930#define FDCAN_RXBC_RBSA_Msk (0x3FFFUL << FDCAN_RXBC_RBSA_Pos)
4931#define FDCAN_RXBC_RBSA FDCAN_RXBC_RBSA_Msk
4933/***************** Bit definition for FDCAN_RXF1C register ********************/
4934#define FDCAN_RXF1C_F1SA_Pos (2U)
4935#define FDCAN_RXF1C_F1SA_Msk (0x3FFFUL << FDCAN_RXF1C_F1SA_Pos)
4936#define FDCAN_RXF1C_F1SA FDCAN_RXF1C_F1SA_Msk
4937#define FDCAN_RXF1C_F1S_Pos (16U)
4938#define FDCAN_RXF1C_F1S_Msk (0x7FUL << FDCAN_RXF1C_F1S_Pos)
4939#define FDCAN_RXF1C_F1S FDCAN_RXF1C_F1S_Msk
4940#define FDCAN_RXF1C_F1WM_Pos (24U)
4941#define FDCAN_RXF1C_F1WM_Msk (0x7FUL << FDCAN_RXF1C_F1WM_Pos)
4942#define FDCAN_RXF1C_F1WM FDCAN_RXF1C_F1WM_Msk
4943#define FDCAN_RXF1C_F1OM_Pos (31U)
4944#define FDCAN_RXF1C_F1OM_Msk (0x1UL << FDCAN_RXF1C_F1OM_Pos)
4945#define FDCAN_RXF1C_F1OM FDCAN_RXF1C_F1OM_Msk
4947/***************** Bit definition for FDCAN_RXF1S register ********************/
4948#define FDCAN_RXF1S_F1FL_Pos (0U)
4949#define FDCAN_RXF1S_F1FL_Msk (0x7FUL << FDCAN_RXF1S_F1FL_Pos)
4950#define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk
4951#define FDCAN_RXF1S_F1GI_Pos (8U)
4952#define FDCAN_RXF1S_F1GI_Msk (0x3FUL << FDCAN_RXF1S_F1GI_Pos)
4953#define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk
4954#define FDCAN_RXF1S_F1PI_Pos (16U)
4955#define FDCAN_RXF1S_F1PI_Msk (0x3FUL << FDCAN_RXF1S_F1PI_Pos)
4956#define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk
4957#define FDCAN_RXF1S_F1F_Pos (24U)
4958#define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos)
4959#define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk
4960#define FDCAN_RXF1S_RF1L_Pos (25U)
4961#define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos)
4962#define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk
4964/***************** Bit definition for FDCAN_RXF1A register ********************/
4965#define FDCAN_RXF1A_F1AI_Pos (0U)
4966#define FDCAN_RXF1A_F1AI_Msk (0x3FUL << FDCAN_RXF1A_F1AI_Pos)
4967#define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk
4969/***************** Bit definition for FDCAN_RXESC register ********************/
4970#define FDCAN_RXESC_F0DS_Pos (0U)
4971#define FDCAN_RXESC_F0DS_Msk (0x7UL << FDCAN_RXESC_F0DS_Pos)
4972#define FDCAN_RXESC_F0DS FDCAN_RXESC_F0DS_Msk
4973#define FDCAN_RXESC_F1DS_Pos (4U)
4974#define FDCAN_RXESC_F1DS_Msk (0x7UL << FDCAN_RXESC_F1DS_Pos)
4975#define FDCAN_RXESC_F1DS FDCAN_RXESC_F1DS_Msk
4976#define FDCAN_RXESC_RBDS_Pos (8U)
4977#define FDCAN_RXESC_RBDS_Msk (0x7UL << FDCAN_RXESC_RBDS_Pos)
4978#define FDCAN_RXESC_RBDS FDCAN_RXESC_RBDS_Msk
4980/***************** Bit definition for FDCAN_TXBC register *********************/
4981#define FDCAN_TXBC_TBSA_Pos (2U)
4982#define FDCAN_TXBC_TBSA_Msk (0x3FFFUL << FDCAN_TXBC_TBSA_Pos)
4983#define FDCAN_TXBC_TBSA FDCAN_TXBC_TBSA_Msk
4984#define FDCAN_TXBC_NDTB_Pos (16U)
4985#define FDCAN_TXBC_NDTB_Msk (0x3FUL << FDCAN_TXBC_NDTB_Pos)
4986#define FDCAN_TXBC_NDTB FDCAN_TXBC_NDTB_Msk
4987#define FDCAN_TXBC_TFQS_Pos (24U)
4988#define FDCAN_TXBC_TFQS_Msk (0x3FUL << FDCAN_TXBC_TFQS_Pos)
4989#define FDCAN_TXBC_TFQS FDCAN_TXBC_TFQS_Msk
4990#define FDCAN_TXBC_TFQM_Pos (30U)
4991#define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos)
4992#define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk
4994/***************** Bit definition for FDCAN_TXFQS register *********************/
4995#define FDCAN_TXFQS_TFFL_Pos (0U)
4996#define FDCAN_TXFQS_TFFL_Msk (0x3FUL << FDCAN_TXFQS_TFFL_Pos)
4997#define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk
4998#define FDCAN_TXFQS_TFGI_Pos (8U)
4999#define FDCAN_TXFQS_TFGI_Msk (0x1FUL << FDCAN_TXFQS_TFGI_Pos)
5000#define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk
5001#define FDCAN_TXFQS_TFQPI_Pos (16U)
5002#define FDCAN_TXFQS_TFQPI_Msk (0x1FUL << FDCAN_TXFQS_TFQPI_Pos)
5003#define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk
5004#define FDCAN_TXFQS_TFQF_Pos (21U)
5005#define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos)
5006#define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk
5008/***************** Bit definition for FDCAN_TXESC register *********************/
5009#define FDCAN_TXESC_TBDS_Pos (0U)
5010#define FDCAN_TXESC_TBDS_Msk (0x7UL << FDCAN_TXESC_TBDS_Pos)
5011#define FDCAN_TXESC_TBDS FDCAN_TXESC_TBDS_Msk
5013/***************** Bit definition for FDCAN_TXBRP register *********************/
5014#define FDCAN_TXBRP_TRP_Pos (0U)
5015#define FDCAN_TXBRP_TRP_Msk (0xFFFFFFFFUL << FDCAN_TXBRP_TRP_Pos)
5016#define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk
5018/***************** Bit definition for FDCAN_TXBAR register *********************/
5019#define FDCAN_TXBAR_AR_Pos (0U)
5020#define FDCAN_TXBAR_AR_Msk (0xFFFFFFFFUL << FDCAN_TXBAR_AR_Pos)
5021#define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk
5023/***************** Bit definition for FDCAN_TXBCR register *********************/
5024#define FDCAN_TXBCR_CR_Pos (0U)
5025#define FDCAN_TXBCR_CR_Msk (0xFFFFFFFFUL << FDCAN_TXBCR_CR_Pos)
5026#define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk
5028/***************** Bit definition for FDCAN_TXBTO register *********************/
5029#define FDCAN_TXBTO_TO_Pos (0U)
5030#define FDCAN_TXBTO_TO_Msk (0xFFFFFFFFUL << FDCAN_TXBTO_TO_Pos)
5031#define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk
5033/***************** Bit definition for FDCAN_TXBCF register *********************/
5034#define FDCAN_TXBCF_CF_Pos (0U)
5035#define FDCAN_TXBCF_CF_Msk (0xFFFFFFFFUL << FDCAN_TXBCF_CF_Pos)
5036#define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk
5038/***************** Bit definition for FDCAN_TXBTIE register ********************/
5039#define FDCAN_TXBTIE_TIE_Pos (0U)
5040#define FDCAN_TXBTIE_TIE_Msk (0xFFFFFFFFUL << FDCAN_TXBTIE_TIE_Pos)
5041#define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk
5043/***************** Bit definition for FDCAN_ TXBCIE register *******************/
5044#define FDCAN_TXBCIE_CFIE_Pos (0U)
5045#define FDCAN_TXBCIE_CFIE_Msk (0xFFFFFFFFUL << FDCAN_TXBCIE_CFIE_Pos)
5046#define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk
5048/***************** Bit definition for FDCAN_TXEFC register *********************/
5049#define FDCAN_TXEFC_EFSA_Pos (2U)
5050#define FDCAN_TXEFC_EFSA_Msk (0x3FFFUL << FDCAN_TXEFC_EFSA_Pos)
5051#define FDCAN_TXEFC_EFSA FDCAN_TXEFC_EFSA_Msk
5052#define FDCAN_TXEFC_EFS_Pos (16U)
5053#define FDCAN_TXEFC_EFS_Msk (0x3FUL << FDCAN_TXEFC_EFS_Pos)
5054#define FDCAN_TXEFC_EFS FDCAN_TXEFC_EFS_Msk
5055#define FDCAN_TXEFC_EFWM_Pos (24U)
5056#define FDCAN_TXEFC_EFWM_Msk (0x3FUL << FDCAN_TXEFC_EFWM_Pos)
5057#define FDCAN_TXEFC_EFWM FDCAN_TXEFC_EFWM_Msk
5059/***************** Bit definition for FDCAN_TXEFS register *********************/
5060#define FDCAN_TXEFS_EFFL_Pos (0U)
5061#define FDCAN_TXEFS_EFFL_Msk (0x3FUL << FDCAN_TXEFS_EFFL_Pos)
5062#define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk
5063#define FDCAN_TXEFS_EFGI_Pos (8U)
5064#define FDCAN_TXEFS_EFGI_Msk (0x1FUL << FDCAN_TXEFS_EFGI_Pos)
5065#define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk
5066#define FDCAN_TXEFS_EFPI_Pos (16U)
5067#define FDCAN_TXEFS_EFPI_Msk (0x1FUL << FDCAN_TXEFS_EFPI_Pos)
5068#define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk
5069#define FDCAN_TXEFS_EFF_Pos (24U)
5070#define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos)
5071#define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk
5072#define FDCAN_TXEFS_TEFL_Pos (25U)
5073#define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos)
5074#define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk
5076/***************** Bit definition for FDCAN_TXEFA register *********************/
5077#define FDCAN_TXEFA_EFAI_Pos (0U)
5078#define FDCAN_TXEFA_EFAI_Msk (0x1FUL << FDCAN_TXEFA_EFAI_Pos)
5079#define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk
5081/***************** Bit definition for FDCAN_TTTMC register *********************/
5082#define FDCAN_TTTMC_TMSA_Pos (2U)
5083#define FDCAN_TTTMC_TMSA_Msk (0x3FFFUL << FDCAN_TTTMC_TMSA_Pos)
5084#define FDCAN_TTTMC_TMSA FDCAN_TTTMC_TMSA_Msk
5085#define FDCAN_TTTMC_TME_Pos (16U)
5086#define FDCAN_TTTMC_TME_Msk (0x7FUL << FDCAN_TTTMC_TME_Pos)
5087#define FDCAN_TTTMC_TME FDCAN_TTTMC_TME_Msk
5089/***************** Bit definition for FDCAN_TTRMC register *********************/
5090#define FDCAN_TTRMC_RID_Pos (0U)
5091#define FDCAN_TTRMC_RID_Msk (0x1FFFFFFFUL << FDCAN_TTRMC_RID_Pos)
5092#define FDCAN_TTRMC_RID FDCAN_TTRMC_RID_Msk
5093#define FDCAN_TTRMC_XTD_Pos (30U)
5094#define FDCAN_TTRMC_XTD_Msk (0x1UL << FDCAN_TTRMC_XTD_Pos)
5095#define FDCAN_TTRMC_XTD FDCAN_TTRMC_XTD_Msk
5096#define FDCAN_TTRMC_RMPS_Pos (31U)
5097#define FDCAN_TTRMC_RMPS_Msk (0x1UL << FDCAN_TTRMC_RMPS_Pos)
5098#define FDCAN_TTRMC_RMPS FDCAN_TTRMC_RMPS_Msk
5100/***************** Bit definition for FDCAN_TTOCF register *********************/
5101#define FDCAN_TTOCF_OM_Pos (0U)
5102#define FDCAN_TTOCF_OM_Msk (0x3UL << FDCAN_TTOCF_OM_Pos)
5103#define FDCAN_TTOCF_OM FDCAN_TTOCF_OM_Msk
5104#define FDCAN_TTOCF_GEN_Pos (3U)
5105#define FDCAN_TTOCF_GEN_Msk (0x1UL << FDCAN_TTOCF_GEN_Pos)
5106#define FDCAN_TTOCF_GEN FDCAN_TTOCF_GEN_Msk
5107#define FDCAN_TTOCF_TM_Pos (4U)
5108#define FDCAN_TTOCF_TM_Msk (0x1UL << FDCAN_TTOCF_TM_Pos)
5109#define FDCAN_TTOCF_TM FDCAN_TTOCF_TM_Msk
5110#define FDCAN_TTOCF_LDSDL_Pos (5U)
5111#define FDCAN_TTOCF_LDSDL_Msk (0x7UL << FDCAN_TTOCF_LDSDL_Pos)
5112#define FDCAN_TTOCF_LDSDL FDCAN_TTOCF_LDSDL_Msk
5113#define FDCAN_TTOCF_IRTO_Pos (8U)
5114#define FDCAN_TTOCF_IRTO_Msk (0x7FUL << FDCAN_TTOCF_IRTO_Pos)
5115#define FDCAN_TTOCF_IRTO FDCAN_TTOCF_IRTO_Msk
5116#define FDCAN_TTOCF_EECS_Pos (15U)
5117#define FDCAN_TTOCF_EECS_Msk (0x1UL << FDCAN_TTOCF_EECS_Pos)
5118#define FDCAN_TTOCF_EECS FDCAN_TTOCF_EECS_Msk
5119#define FDCAN_TTOCF_AWL_Pos (16U)
5120#define FDCAN_TTOCF_AWL_Msk (0xFFUL << FDCAN_TTOCF_AWL_Pos)
5121#define FDCAN_TTOCF_AWL FDCAN_TTOCF_AWL_Msk
5122#define FDCAN_TTOCF_EGTF_Pos (24U)
5123#define FDCAN_TTOCF_EGTF_Msk (0x1UL << FDCAN_TTOCF_EGTF_Pos)
5124#define FDCAN_TTOCF_EGTF FDCAN_TTOCF_EGTF_Msk
5125#define FDCAN_TTOCF_ECC_Pos (25U)
5126#define FDCAN_TTOCF_ECC_Msk (0x1UL << FDCAN_TTOCF_ECC_Pos)
5127#define FDCAN_TTOCF_ECC FDCAN_TTOCF_ECC_Msk
5128#define FDCAN_TTOCF_EVTP_Pos (26U)
5129#define FDCAN_TTOCF_EVTP_Msk (0x1UL << FDCAN_TTOCF_EVTP_Pos)
5130#define FDCAN_TTOCF_EVTP FDCAN_TTOCF_EVTP_Msk
5132/***************** Bit definition for FDCAN_TTMLM register *********************/
5133#define FDCAN_TTMLM_CCM_Pos (0U)
5134#define FDCAN_TTMLM_CCM_Msk (0x3FUL << FDCAN_TTMLM_CCM_Pos)
5135#define FDCAN_TTMLM_CCM FDCAN_TTMLM_CCM_Msk
5136#define FDCAN_TTMLM_CSS_Pos (6U)
5137#define FDCAN_TTMLM_CSS_Msk (0x3UL << FDCAN_TTMLM_CSS_Pos)
5138#define FDCAN_TTMLM_CSS FDCAN_TTMLM_CSS_Msk
5139#define FDCAN_TTMLM_TXEW_Pos (8U)
5140#define FDCAN_TTMLM_TXEW_Msk (0xFUL << FDCAN_TTMLM_TXEW_Pos)
5141#define FDCAN_TTMLM_TXEW FDCAN_TTMLM_TXEW_Msk
5142#define FDCAN_TTMLM_ENTT_Pos (16U)
5143#define FDCAN_TTMLM_ENTT_Msk (0xFFFUL << FDCAN_TTMLM_ENTT_Pos)
5144#define FDCAN_TTMLM_ENTT FDCAN_TTMLM_ENTT_Msk
5146/***************** Bit definition for FDCAN_TURCF register *********************/
5147#define FDCAN_TURCF_NCL_Pos (0U)
5148#define FDCAN_TURCF_NCL_Msk (0xFFFFUL << FDCAN_TURCF_NCL_Pos)
5149#define FDCAN_TURCF_NCL FDCAN_TURCF_NCL_Msk
5150#define FDCAN_TURCF_DC_Pos (16U)
5151#define FDCAN_TURCF_DC_Msk (0x3FFFUL << FDCAN_TURCF_DC_Pos)
5152#define FDCAN_TURCF_DC FDCAN_TURCF_DC_Msk
5153#define FDCAN_TURCF_ELT_Pos (31U)
5154#define FDCAN_TURCF_ELT_Msk (0x1UL << FDCAN_TURCF_ELT_Pos)
5155#define FDCAN_TURCF_ELT FDCAN_TURCF_ELT_Msk
5157/***************** Bit definition for FDCAN_TTOCN register ********************/
5158#define FDCAN_TTOCN_SGT_Pos (0U)
5159#define FDCAN_TTOCN_SGT_Msk (0x1UL << FDCAN_TTOCN_SGT_Pos)
5160#define FDCAN_TTOCN_SGT FDCAN_TTOCN_SGT_Msk
5161#define FDCAN_TTOCN_ECS_Pos (1U)
5162#define FDCAN_TTOCN_ECS_Msk (0x1UL << FDCAN_TTOCN_ECS_Pos)
5163#define FDCAN_TTOCN_ECS FDCAN_TTOCN_ECS_Msk
5164#define FDCAN_TTOCN_SWP_Pos (2U)
5165#define FDCAN_TTOCN_SWP_Msk (0x1UL << FDCAN_TTOCN_SWP_Pos)
5166#define FDCAN_TTOCN_SWP FDCAN_TTOCN_SWP_Msk
5167#define FDCAN_TTOCN_SWS_Pos (3U)
5168#define FDCAN_TTOCN_SWS_Msk (0x3UL << FDCAN_TTOCN_SWS_Pos)
5169#define FDCAN_TTOCN_SWS FDCAN_TTOCN_SWS_Msk
5170#define FDCAN_TTOCN_RTIE_Pos (5U)
5171#define FDCAN_TTOCN_RTIE_Msk (0x1UL << FDCAN_TTOCN_RTIE_Pos)
5172#define FDCAN_TTOCN_RTIE FDCAN_TTOCN_RTIE_Msk
5173#define FDCAN_TTOCN_TMC_Pos (6U)
5174#define FDCAN_TTOCN_TMC_Msk (0x3UL << FDCAN_TTOCN_TMC_Pos)
5175#define FDCAN_TTOCN_TMC FDCAN_TTOCN_TMC_Msk
5176#define FDCAN_TTOCN_TTIE_Pos (8U)
5177#define FDCAN_TTOCN_TTIE_Msk (0x1UL << FDCAN_TTOCN_TTIE_Pos)
5178#define FDCAN_TTOCN_TTIE FDCAN_TTOCN_TTIE_Msk
5179#define FDCAN_TTOCN_GCS_Pos (9U)
5180#define FDCAN_TTOCN_GCS_Msk (0x1UL << FDCAN_TTOCN_GCS_Pos)
5181#define FDCAN_TTOCN_GCS FDCAN_TTOCN_GCS_Msk
5182#define FDCAN_TTOCN_FGP_Pos (10U)
5183#define FDCAN_TTOCN_FGP_Msk (0x1UL << FDCAN_TTOCN_FGP_Pos)
5184#define FDCAN_TTOCN_FGP FDCAN_TTOCN_FGP_Msk
5185#define FDCAN_TTOCN_TMG_Pos (11U)
5186#define FDCAN_TTOCN_TMG_Msk (0x1UL << FDCAN_TTOCN_TMG_Pos)
5187#define FDCAN_TTOCN_TMG FDCAN_TTOCN_TMG_Msk
5188#define FDCAN_TTOCN_NIG_Pos (12U)
5189#define FDCAN_TTOCN_NIG_Msk (0x1UL << FDCAN_TTOCN_NIG_Pos)
5190#define FDCAN_TTOCN_NIG FDCAN_TTOCN_NIG_Msk
5191#define FDCAN_TTOCN_ESCN_Pos (13U)
5192#define FDCAN_TTOCN_ESCN_Msk (0x1UL << FDCAN_TTOCN_ESCN_Pos)
5193#define FDCAN_TTOCN_ESCN FDCAN_TTOCN_ESCN_Msk
5194#define FDCAN_TTOCN_LCKC_Pos (15U)
5195#define FDCAN_TTOCN_LCKC_Msk (0x1UL << FDCAN_TTOCN_LCKC_Pos)
5196#define FDCAN_TTOCN_LCKC FDCAN_TTOCN_LCKC_Msk
5198/***************** Bit definition for FDCAN_TTGTP register ********************/
5199#define FDCAN_TTGTP_TP_Pos (0U)
5200#define FDCAN_TTGTP_TP_Msk (0xFFFFUL << FDCAN_TTGTP_TP_Pos)
5201#define FDCAN_TTGTP_TP FDCAN_TTGTP_TP_Msk
5202#define FDCAN_TTGTP_CTP_Pos (16U)
5203#define FDCAN_TTGTP_CTP_Msk (0xFFFFUL << FDCAN_TTGTP_CTP_Pos)
5204#define FDCAN_TTGTP_CTP FDCAN_TTGTP_CTP_Msk
5206/***************** Bit definition for FDCAN_TTTMK register ********************/
5207#define FDCAN_TTTMK_TM_Pos (0U)
5208#define FDCAN_TTTMK_TM_Msk (0xFFFFUL << FDCAN_TTTMK_TM_Pos)
5209#define FDCAN_TTTMK_TM FDCAN_TTTMK_TM_Msk
5210#define FDCAN_TTTMK_TICC_Pos (16U)
5211#define FDCAN_TTTMK_TICC_Msk (0x7FUL << FDCAN_TTTMK_TICC_Pos)
5212#define FDCAN_TTTMK_TICC FDCAN_TTTMK_TICC_Msk
5213#define FDCAN_TTTMK_LCKM_Pos (31U)
5214#define FDCAN_TTTMK_LCKM_Msk (0x1UL << FDCAN_TTTMK_LCKM_Pos)
5215#define FDCAN_TTTMK_LCKM FDCAN_TTTMK_LCKM_Msk
5217/***************** Bit definition for FDCAN_TTIR register ********************/
5218#define FDCAN_TTIR_SBC_Pos (0U)
5219#define FDCAN_TTIR_SBC_Msk (0x1UL << FDCAN_TTIR_SBC_Pos)
5220#define FDCAN_TTIR_SBC FDCAN_TTIR_SBC_Msk
5221#define FDCAN_TTIR_SMC_Pos (1U)
5222#define FDCAN_TTIR_SMC_Msk (0x1UL << FDCAN_TTIR_SMC_Pos)
5223#define FDCAN_TTIR_SMC FDCAN_TTIR_SMC_Msk
5224#define FDCAN_TTIR_CSM_Pos (2U)
5225#define FDCAN_TTIR_CSM_Msk (0x1UL << FDCAN_TTIR_CSM_Pos)
5226#define FDCAN_TTIR_CSM FDCAN_TTIR_CSM_Msk
5227#define FDCAN_TTIR_SOG_Pos (3U)
5228#define FDCAN_TTIR_SOG_Msk (0x1UL << FDCAN_TTIR_SOG_Pos)
5229#define FDCAN_TTIR_SOG FDCAN_TTIR_SOG_Msk
5230#define FDCAN_TTIR_RTMI_Pos (4U)
5231#define FDCAN_TTIR_RTMI_Msk (0x1UL << FDCAN_TTIR_RTMI_Pos)
5232#define FDCAN_TTIR_RTMI FDCAN_TTIR_RTMI_Msk
5233#define FDCAN_TTIR_TTMI_Pos (5U)
5234#define FDCAN_TTIR_TTMI_Msk (0x1UL << FDCAN_TTIR_TTMI_Pos)
5235#define FDCAN_TTIR_TTMI FDCAN_TTIR_TTMI_Msk
5236#define FDCAN_TTIR_SWE_Pos (6U)
5237#define FDCAN_TTIR_SWE_Msk (0x1UL << FDCAN_TTIR_SWE_Pos)
5238#define FDCAN_TTIR_SWE FDCAN_TTIR_SWE_Msk
5239#define FDCAN_TTIR_GTW_Pos (7U)
5240#define FDCAN_TTIR_GTW_Msk (0x1UL << FDCAN_TTIR_GTW_Pos)
5241#define FDCAN_TTIR_GTW FDCAN_TTIR_GTW_Msk
5242#define FDCAN_TTIR_GTD_Pos (8U)
5243#define FDCAN_TTIR_GTD_Msk (0x1UL << FDCAN_TTIR_GTD_Pos)
5244#define FDCAN_TTIR_GTD FDCAN_TTIR_GTD_Msk
5245#define FDCAN_TTIR_GTE_Pos (9U)
5246#define FDCAN_TTIR_GTE_Msk (0x1UL << FDCAN_TTIR_GTE_Pos)
5247#define FDCAN_TTIR_GTE FDCAN_TTIR_GTE_Msk
5248#define FDCAN_TTIR_TXU_Pos (10U)
5249#define FDCAN_TTIR_TXU_Msk (0x1UL << FDCAN_TTIR_TXU_Pos)
5250#define FDCAN_TTIR_TXU FDCAN_TTIR_TXU_Msk
5251#define FDCAN_TTIR_TXO_Pos (11U)
5252#define FDCAN_TTIR_TXO_Msk (0x1UL << FDCAN_TTIR_TXO_Pos)
5253#define FDCAN_TTIR_TXO FDCAN_TTIR_TXO_Msk
5254#define FDCAN_TTIR_SE1_Pos (12U)
5255#define FDCAN_TTIR_SE1_Msk (0x1UL << FDCAN_TTIR_SE1_Pos)
5256#define FDCAN_TTIR_SE1 FDCAN_TTIR_SE1_Msk
5257#define FDCAN_TTIR_SE2_Pos (13U)
5258#define FDCAN_TTIR_SE2_Msk (0x1UL << FDCAN_TTIR_SE2_Pos)
5259#define FDCAN_TTIR_SE2 FDCAN_TTIR_SE2_Msk
5260#define FDCAN_TTIR_ELC_Pos (14U)
5261#define FDCAN_TTIR_ELC_Msk (0x1UL << FDCAN_TTIR_ELC_Pos)
5262#define FDCAN_TTIR_ELC FDCAN_TTIR_ELC_Msk
5263#define FDCAN_TTIR_IWT_Pos (15U)
5264#define FDCAN_TTIR_IWT_Msk (0x1UL << FDCAN_TTIR_IWT_Pos)
5265#define FDCAN_TTIR_IWT FDCAN_TTIR_IWT_Msk
5266#define FDCAN_TTIR_WT_Pos (16U)
5267#define FDCAN_TTIR_WT_Msk (0x1UL << FDCAN_TTIR_WT_Pos)
5268#define FDCAN_TTIR_WT FDCAN_TTIR_WT_Msk
5269#define FDCAN_TTIR_AW_Pos (17U)
5270#define FDCAN_TTIR_AW_Msk (0x1UL << FDCAN_TTIR_AW_Pos)
5271#define FDCAN_TTIR_AW FDCAN_TTIR_AW_Msk
5272#define FDCAN_TTIR_CER_Pos (18U)
5273#define FDCAN_TTIR_CER_Msk (0x1UL << FDCAN_TTIR_CER_Pos)
5274#define FDCAN_TTIR_CER FDCAN_TTIR_CER_Msk
5276/***************** Bit definition for FDCAN_TTIE register ********************/
5277#define FDCAN_TTIE_SBCE_Pos (0U)
5278#define FDCAN_TTIE_SBCE_Msk (0x1UL << FDCAN_TTIE_SBCE_Pos)
5279#define FDCAN_TTIE_SBCE FDCAN_TTIE_SBCE_Msk
5280#define FDCAN_TTIE_SMCE_Pos (1U)
5281#define FDCAN_TTIE_SMCE_Msk (0x1UL << FDCAN_TTIE_SMCE_Pos)
5282#define FDCAN_TTIE_SMCE FDCAN_TTIE_SMCE_Msk
5283#define FDCAN_TTIE_CSME_Pos (2U)
5284#define FDCAN_TTIE_CSME_Msk (0x1UL << FDCAN_TTIE_CSME_Pos)
5285#define FDCAN_TTIE_CSME FDCAN_TTIE_CSME_Msk
5286#define FDCAN_TTIE_SOGE_Pos (3U)
5287#define FDCAN_TTIE_SOGE_Msk (0x1UL << FDCAN_TTIE_SOGE_Pos)
5288#define FDCAN_TTIE_SOGE FDCAN_TTIE_SOGE_Msk
5289#define FDCAN_TTIE_RTMIE_Pos (4U)
5290#define FDCAN_TTIE_RTMIE_Msk (0x1UL << FDCAN_TTIE_RTMIE_Pos)
5291#define FDCAN_TTIE_RTMIE FDCAN_TTIE_RTMIE_Msk
5292#define FDCAN_TTIE_TTMIE_Pos (5U)
5293#define FDCAN_TTIE_TTMIE_Msk (0x1UL << FDCAN_TTIE_TTMIE_Pos)
5294#define FDCAN_TTIE_TTMIE FDCAN_TTIE_TTMIE_Msk
5295#define FDCAN_TTIE_SWEE_Pos (6U)
5296#define FDCAN_TTIE_SWEE_Msk (0x1UL << FDCAN_TTIE_SWEE_Pos)
5297#define FDCAN_TTIE_SWEE FDCAN_TTIE_SWEE_Msk
5298#define FDCAN_TTIE_GTWE_Pos (7U)
5299#define FDCAN_TTIE_GTWE_Msk (0x1UL << FDCAN_TTIE_GTWE_Pos)
5300#define FDCAN_TTIE_GTWE FDCAN_TTIE_GTWE_Msk
5301#define FDCAN_TTIE_GTDE_Pos (8U)
5302#define FDCAN_TTIE_GTDE_Msk (0x1UL << FDCAN_TTIE_GTDE_Pos)
5303#define FDCAN_TTIE_GTDE FDCAN_TTIE_GTDE_Msk
5304#define FDCAN_TTIE_GTEE_Pos (9U)
5305#define FDCAN_TTIE_GTEE_Msk (0x1UL << FDCAN_TTIE_GTEE_Pos)
5306#define FDCAN_TTIE_GTEE FDCAN_TTIE_GTEE_Msk
5307#define FDCAN_TTIE_TXUE_Pos (10U)
5308#define FDCAN_TTIE_TXUE_Msk (0x1UL << FDCAN_TTIE_TXUE_Pos)
5309#define FDCAN_TTIE_TXUE FDCAN_TTIE_TXUE_Msk
5310#define FDCAN_TTIE_TXOE_Pos (11U)
5311#define FDCAN_TTIE_TXOE_Msk (0x1UL << FDCAN_TTIE_TXOE_Pos)
5312#define FDCAN_TTIE_TXOE FDCAN_TTIE_TXOE_Msk
5313#define FDCAN_TTIE_SE1E_Pos (12U)
5314#define FDCAN_TTIE_SE1E_Msk (0x1UL << FDCAN_TTIE_SE1E_Pos)
5315#define FDCAN_TTIE_SE1E FDCAN_TTIE_SE1E_Msk
5316#define FDCAN_TTIE_SE2E_Pos (13U)
5317#define FDCAN_TTIE_SE2E_Msk (0x1UL << FDCAN_TTIE_SE2E_Pos)
5318#define FDCAN_TTIE_SE2E FDCAN_TTIE_SE2E_Msk
5319#define FDCAN_TTIE_ELCE_Pos (14U)
5320#define FDCAN_TTIE_ELCE_Msk (0x1UL << FDCAN_TTIE_ELCE_Pos)
5321#define FDCAN_TTIE_ELCE FDCAN_TTIE_ELCE_Msk
5322#define FDCAN_TTIE_IWTE_Pos (15U)
5323#define FDCAN_TTIE_IWTE_Msk (0x1UL << FDCAN_TTIE_IWTE_Pos)
5324#define FDCAN_TTIE_IWTE FDCAN_TTIE_IWTE_Msk
5325#define FDCAN_TTIE_WTE_Pos (16U)
5326#define FDCAN_TTIE_WTE_Msk (0x1UL << FDCAN_TTIE_WTE_Pos)
5327#define FDCAN_TTIE_WTE FDCAN_TTIE_WTE_Msk
5328#define FDCAN_TTIE_AWE_Pos (17U)
5329#define FDCAN_TTIE_AWE_Msk (0x1UL << FDCAN_TTIE_AWE_Pos)
5330#define FDCAN_TTIE_AWE FDCAN_TTIE_AWE_Msk
5331#define FDCAN_TTIE_CERE_Pos (18U)
5332#define FDCAN_TTIE_CERE_Msk (0x1UL << FDCAN_TTIE_CERE_Pos)
5333#define FDCAN_TTIE_CERE FDCAN_TTIE_CERE_Msk
5335/***************** Bit definition for FDCAN_TTILS register ********************/
5336#define FDCAN_TTILS_SBCS_Pos (0U)
5337#define FDCAN_TTILS_SBCS_Msk (0x1UL << FDCAN_TTILS_SBCS_Pos)
5338#define FDCAN_TTILS_SBCS FDCAN_TTILS_SBCS_Msk
5339#define FDCAN_TTILS_SMCS_Pos (1U)
5340#define FDCAN_TTILS_SMCS_Msk (0x1UL << FDCAN_TTILS_SMCS_Pos)
5341#define FDCAN_TTILS_SMCS FDCAN_TTILS_SMCS_Msk
5342#define FDCAN_TTILS_CSMS_Pos (2U)
5343#define FDCAN_TTILS_CSMS_Msk (0x1UL << FDCAN_TTILS_CSMS_Pos)
5344#define FDCAN_TTILS_CSMS FDCAN_TTILS_CSMS_Msk
5345#define FDCAN_TTILS_SOGS_Pos (3U)
5346#define FDCAN_TTILS_SOGS_Msk (0x1UL << FDCAN_TTILS_SOGS_Pos)
5347#define FDCAN_TTILS_SOGS FDCAN_TTILS_SOGS_Msk
5348#define FDCAN_TTILS_RTMIS_Pos (4U)
5349#define FDCAN_TTILS_RTMIS_Msk (0x1UL << FDCAN_TTILS_RTMIS_Pos)
5350#define FDCAN_TTILS_RTMIS FDCAN_TTILS_RTMIS_Msk
5351#define FDCAN_TTILS_TTMIS_Pos (5U)
5352#define FDCAN_TTILS_TTMIS_Msk (0x1UL << FDCAN_TTILS_TTMIS_Pos)
5353#define FDCAN_TTILS_TTMIS FDCAN_TTILS_TTMIS_Msk
5354#define FDCAN_TTILS_SWES_Pos (6U)
5355#define FDCAN_TTILS_SWES_Msk (0x1UL << FDCAN_TTILS_SWES_Pos)
5356#define FDCAN_TTILS_SWES FDCAN_TTILS_SWES_Msk
5357#define FDCAN_TTILS_GTWS_Pos (7U)
5358#define FDCAN_TTILS_GTWS_Msk (0x1UL << FDCAN_TTILS_GTWS_Pos)
5359#define FDCAN_TTILS_GTWS FDCAN_TTILS_GTWS_Msk
5360#define FDCAN_TTILS_GTDS_Pos (8U)
5361#define FDCAN_TTILS_GTDS_Msk (0x1UL << FDCAN_TTILS_GTDS_Pos)
5362#define FDCAN_TTILS_GTDS FDCAN_TTILS_GTDS_Msk
5363#define FDCAN_TTILS_GTES_Pos (9U)
5364#define FDCAN_TTILS_GTES_Msk (0x1UL << FDCAN_TTILS_GTES_Pos)
5365#define FDCAN_TTILS_GTES FDCAN_TTILS_GTES_Msk
5366#define FDCAN_TTILS_TXUS_Pos (10U)
5367#define FDCAN_TTILS_TXUS_Msk (0x1UL << FDCAN_TTILS_TXUS_Pos)
5368#define FDCAN_TTILS_TXUS FDCAN_TTILS_TXUS_Msk
5369#define FDCAN_TTILS_TXOS_Pos (11U)
5370#define FDCAN_TTILS_TXOS_Msk (0x1UL << FDCAN_TTILS_TXOS_Pos)
5371#define FDCAN_TTILS_TXOS FDCAN_TTILS_TXOS_Msk
5372#define FDCAN_TTILS_SE1S_Pos (12U)
5373#define FDCAN_TTILS_SE1S_Msk (0x1UL << FDCAN_TTILS_SE1S_Pos)
5374#define FDCAN_TTILS_SE1S FDCAN_TTILS_SE1S_Msk
5375#define FDCAN_TTILS_SE2S_Pos (13U)
5376#define FDCAN_TTILS_SE2S_Msk (0x1UL << FDCAN_TTILS_SE2S_Pos)
5377#define FDCAN_TTILS_SE2S FDCAN_TTILS_SE2S_Msk
5378#define FDCAN_TTILS_ELCS_Pos (14U)
5379#define FDCAN_TTILS_ELCS_Msk (0x1UL << FDCAN_TTILS_ELCS_Pos)
5380#define FDCAN_TTILS_ELCS FDCAN_TTILS_ELCS_Msk
5381#define FDCAN_TTILS_IWTS_Pos (15U)
5382#define FDCAN_TTILS_IWTS_Msk (0x1UL << FDCAN_TTILS_IWTS_Pos)
5383#define FDCAN_TTILS_IWTS FDCAN_TTILS_IWTS_Msk
5384#define FDCAN_TTILS_WTS_Pos (16U)
5385#define FDCAN_TTILS_WTS_Msk (0x1UL << FDCAN_TTILS_WTS_Pos)
5386#define FDCAN_TTILS_WTS FDCAN_TTILS_WTS_Msk
5387#define FDCAN_TTILS_AWS_Pos (17U)
5388#define FDCAN_TTILS_AWS_Msk (0x1UL << FDCAN_TTILS_AWS_Pos)
5389#define FDCAN_TTILS_AWS FDCAN_TTILS_AWS_Msk
5390#define FDCAN_TTILS_CERS_Pos (18U)
5391#define FDCAN_TTILS_CERS_Msk (0x1UL << FDCAN_TTILS_CERS_Pos)
5392#define FDCAN_TTILS_CERS FDCAN_TTILS_CERS_Msk
5394/***************** Bit definition for FDCAN_TTOST register ********************/
5395#define FDCAN_TTOST_EL_Pos (0U)
5396#define FDCAN_TTOST_EL_Msk (0x3UL << FDCAN_TTOST_EL_Pos)
5397#define FDCAN_TTOST_EL FDCAN_TTOST_EL_Msk
5398#define FDCAN_TTOST_MS_Pos (2U)
5399#define FDCAN_TTOST_MS_Msk (0x3UL << FDCAN_TTOST_MS_Pos)
5400#define FDCAN_TTOST_MS FDCAN_TTOST_MS_Msk
5401#define FDCAN_TTOST_SYS_Pos (4U)
5402#define FDCAN_TTOST_SYS_Msk (0x3UL << FDCAN_TTOST_SYS_Pos)
5403#define FDCAN_TTOST_SYS FDCAN_TTOST_SYS_Msk
5404#define FDCAN_TTOST_QGTP_Pos (6U)
5405#define FDCAN_TTOST_QGTP_Msk (0x1UL << FDCAN_TTOST_QGTP_Pos)
5406#define FDCAN_TTOST_QGTP FDCAN_TTOST_QGTP_Msk
5407#define FDCAN_TTOST_QCS_Pos (7U)
5408#define FDCAN_TTOST_QCS_Msk (0x1UL << FDCAN_TTOST_QCS_Pos)
5409#define FDCAN_TTOST_QCS FDCAN_TTOST_QCS_Msk
5410#define FDCAN_TTOST_RTO_Pos (8U)
5411#define FDCAN_TTOST_RTO_Msk (0xFFUL << FDCAN_TTOST_RTO_Pos)
5412#define FDCAN_TTOST_RTO FDCAN_TTOST_RTO_Msk
5413#define FDCAN_TTOST_WGTD_Pos (22U)
5414#define FDCAN_TTOST_WGTD_Msk (0x1UL << FDCAN_TTOST_WGTD_Pos)
5415#define FDCAN_TTOST_WGTD FDCAN_TTOST_WGTD_Msk
5416#define FDCAN_TTOST_GFI_Pos (23U)
5417#define FDCAN_TTOST_GFI_Msk (0x1UL << FDCAN_TTOST_GFI_Pos)
5418#define FDCAN_TTOST_GFI FDCAN_TTOST_GFI_Msk
5419#define FDCAN_TTOST_TMP_Pos (24U)
5420#define FDCAN_TTOST_TMP_Msk (0x7UL << FDCAN_TTOST_TMP_Pos)
5421#define FDCAN_TTOST_TMP FDCAN_TTOST_TMP_Msk
5422#define FDCAN_TTOST_GSI_Pos (27U)
5423#define FDCAN_TTOST_GSI_Msk (0x1UL << FDCAN_TTOST_GSI_Pos)
5424#define FDCAN_TTOST_GSI FDCAN_TTOST_GSI_Msk
5425#define FDCAN_TTOST_WFE_Pos (28U)
5426#define FDCAN_TTOST_WFE_Msk (0x1UL << FDCAN_TTOST_WFE_Pos)
5427#define FDCAN_TTOST_WFE FDCAN_TTOST_WFE_Msk
5428#define FDCAN_TTOST_AWE_Pos (29U)
5429#define FDCAN_TTOST_AWE_Msk (0x1UL << FDCAN_TTOST_AWE_Pos)
5430#define FDCAN_TTOST_AWE FDCAN_TTOST_AWE_Msk
5431#define FDCAN_TTOST_WECS_Pos (30U)
5432#define FDCAN_TTOST_WECS_Msk (0x1UL << FDCAN_TTOST_WECS_Pos)
5433#define FDCAN_TTOST_WECS FDCAN_TTOST_WECS_Msk
5434#define FDCAN_TTOST_SPL_Pos (31U)
5435#define FDCAN_TTOST_SPL_Msk (0x1UL << FDCAN_TTOST_SPL_Pos)
5436#define FDCAN_TTOST_SPL FDCAN_TTOST_SPL_Msk
5438/***************** Bit definition for FDCAN_TURNA register ********************/
5439#define FDCAN_TURNA_NAV_Pos (0U)
5440#define FDCAN_TURNA_NAV_Msk (0x3FFFFUL << FDCAN_TURNA_NAV_Pos)
5441#define FDCAN_TURNA_NAV FDCAN_TURNA_NAV_Msk
5443/***************** Bit definition for FDCAN_TTLGT register ********************/
5444#define FDCAN_TTLGT_LT_Pos (0U)
5445#define FDCAN_TTLGT_LT_Msk (0xFFFFUL << FDCAN_TTLGT_LT_Pos)
5446#define FDCAN_TTLGT_LT FDCAN_TTLGT_LT_Msk
5447#define FDCAN_TTLGT_GT_Pos (16U)
5448#define FDCAN_TTLGT_GT_Msk (0xFFFFUL << FDCAN_TTLGT_GT_Pos)
5449#define FDCAN_TTLGT_GT FDCAN_TTLGT_GT_Msk
5451/***************** Bit definition for FDCAN_TTCTC register ********************/
5452#define FDCAN_TTCTC_CT_Pos (0U)
5453#define FDCAN_TTCTC_CT_Msk (0xFFFFUL << FDCAN_TTCTC_CT_Pos)
5454#define FDCAN_TTCTC_CT FDCAN_TTCTC_CT_Msk
5455#define FDCAN_TTCTC_CC_Pos (16U)
5456#define FDCAN_TTCTC_CC_Msk (0x3FUL << FDCAN_TTCTC_CC_Pos)
5457#define FDCAN_TTCTC_CC FDCAN_TTCTC_CC_Msk
5459/***************** Bit definition for FDCAN_TTCPT register ********************/
5460#define FDCAN_TTCPT_CCV_Pos (0U)
5461#define FDCAN_TTCPT_CCV_Msk (0x3FUL << FDCAN_TTCPT_CCV_Pos)
5462#define FDCAN_TTCPT_CCV FDCAN_TTCPT_CCV_Msk
5463#define FDCAN_TTCPT_SWV_Pos (16U)
5464#define FDCAN_TTCPT_SWV_Msk (0xFFFFUL << FDCAN_TTCPT_SWV_Pos)
5465#define FDCAN_TTCPT_SWV FDCAN_TTCPT_SWV_Msk
5467/***************** Bit definition for FDCAN_TTCSM register ********************/
5468#define FDCAN_TTCSM_CSM_Pos (0U)
5469#define FDCAN_TTCSM_CSM_Msk (0xFFFFUL << FDCAN_TTCSM_CSM_Pos)
5470#define FDCAN_TTCSM_CSM FDCAN_TTCSM_CSM_Msk
5472/***************** Bit definition for FDCAN_TTTS register *********************/
5473#define FDCAN_TTTS_SWTSEL_Pos (0U)
5474#define FDCAN_TTTS_SWTSEL_Msk (0x3UL << FDCAN_TTTS_SWTSEL_Pos)
5475#define FDCAN_TTTS_SWTSEL FDCAN_TTTS_SWTSEL_Msk
5476#define FDCAN_TTTS_EVTSEL_Pos (4U)
5477#define FDCAN_TTTS_EVTSEL_Msk (0x3UL << FDCAN_TTTS_EVTSEL_Pos)
5478#define FDCAN_TTTS_EVTSEL FDCAN_TTTS_EVTSEL_Msk
5480/********************************************************************************/
5481/* */
5482/* FDCANCCU (Clock Calibration unit) */
5483/* */
5484/********************************************************************************/
5485
5486/***************** Bit definition for FDCANCCU_CREL register ******************/
5487#define FDCANCCU_CREL_DAY_Pos (0U)
5488#define FDCANCCU_CREL_DAY_Msk (0xFFUL << FDCANCCU_CREL_DAY_Pos)
5489#define FDCANCCU_CREL_DAY FDCANCCU_CREL_DAY_Msk
5490#define FDCANCCU_CREL_MON_Pos (8U)
5491#define FDCANCCU_CREL_MON_Msk (0xFFUL << FDCANCCU_CREL_MON_Pos)
5492#define FDCANCCU_CREL_MON FDCANCCU_CREL_MON_Msk
5493#define FDCANCCU_CREL_YEAR_Pos (16U)
5494#define FDCANCCU_CREL_YEAR_Msk (0xFUL << FDCANCCU_CREL_YEAR_Pos)
5495#define FDCANCCU_CREL_YEAR FDCANCCU_CREL_YEAR_Msk
5496#define FDCANCCU_CREL_SUBSTEP_Pos (20U)
5497#define FDCANCCU_CREL_SUBSTEP_Msk (0xFUL << FDCANCCU_CREL_SUBSTEP_Pos)
5498#define FDCANCCU_CREL_SUBSTEP FDCANCCU_CREL_SUBSTEP_Msk
5499#define FDCANCCU_CREL_STEP_Pos (24U)
5500#define FDCANCCU_CREL_STEP_Msk (0xFUL << FDCANCCU_CREL_STEP_Pos)
5501#define FDCANCCU_CREL_STEP FDCANCCU_CREL_STEP_Msk
5502#define FDCANCCU_CREL_REL_Pos (28U)
5503#define FDCANCCU_CREL_REL_Msk (0xFUL << FDCANCCU_CREL_REL_Pos)
5504#define FDCANCCU_CREL_REL FDCANCCU_CREL_REL_Msk
5506/***************** Bit definition for FDCANCCU_CCFG register ******************/
5507#define FDCANCCU_CCFG_TQBT_Pos (0U)
5508#define FDCANCCU_CCFG_TQBT_Msk (0x1FUL << FDCANCCU_CCFG_TQBT_Pos)
5509#define FDCANCCU_CCFG_TQBT FDCANCCU_CCFG_TQBT_Msk
5510#define FDCANCCU_CCFG_BCC_Pos (6U)
5511#define FDCANCCU_CCFG_BCC_Msk (0x1UL << FDCANCCU_CCFG_BCC_Pos)
5512#define FDCANCCU_CCFG_BCC FDCANCCU_CCFG_BCC_Msk
5513#define FDCANCCU_CCFG_CFL_Pos (7U)
5514#define FDCANCCU_CCFG_CFL_Msk (0x1UL << FDCANCCU_CCFG_CFL_Pos)
5515#define FDCANCCU_CCFG_CFL FDCANCCU_CCFG_CFL_Msk
5516#define FDCANCCU_CCFG_OCPM_Pos (8U)
5517#define FDCANCCU_CCFG_OCPM_Msk (0xFFUL << FDCANCCU_CCFG_OCPM_Pos)
5518#define FDCANCCU_CCFG_OCPM FDCANCCU_CCFG_OCPM_Msk
5519#define FDCANCCU_CCFG_CDIV_Pos (16U)
5520#define FDCANCCU_CCFG_CDIV_Msk (0xFUL << FDCANCCU_CCFG_CDIV_Pos)
5521#define FDCANCCU_CCFG_CDIV FDCANCCU_CCFG_CDIV_Msk
5522#define FDCANCCU_CCFG_SWR_Pos (31U)
5523#define FDCANCCU_CCFG_SWR_Msk (0x1UL << FDCANCCU_CCFG_SWR_Pos)
5524#define FDCANCCU_CCFG_SWR FDCANCCU_CCFG_SWR_Msk
5526/***************** Bit definition for FDCANCCU_CSTAT register *****************/
5527#define FDCANCCU_CSTAT_OCPC_Pos (0U)
5528#define FDCANCCU_CSTAT_OCPC_Msk (0x3FFFFUL << FDCANCCU_CSTAT_OCPC_Pos)
5529#define FDCANCCU_CSTAT_OCPC FDCANCCU_CSTAT_OCPC_Msk
5530#define FDCANCCU_CSTAT_TQC_Pos (18U)
5531#define FDCANCCU_CSTAT_TQC_Msk (0x7FFUL << FDCANCCU_CSTAT_TQC_Pos)
5532#define FDCANCCU_CSTAT_TQC FDCANCCU_CSTAT_TQC_Msk
5533#define FDCANCCU_CSTAT_CALS_Pos (30U)
5534#define FDCANCCU_CSTAT_CALS_Msk (0x3UL << FDCANCCU_CSTAT_CALS_Pos)
5535#define FDCANCCU_CSTAT_CALS FDCANCCU_CSTAT_CALS_Msk
5537/****************** Bit definition for FDCANCCU_CWD register ******************/
5538#define FDCANCCU_CWD_WDC_Pos (0U)
5539#define FDCANCCU_CWD_WDC_Msk (0xFFFFUL << FDCANCCU_CWD_WDC_Pos)
5540#define FDCANCCU_CWD_WDC FDCANCCU_CWD_WDC_Msk
5541#define FDCANCCU_CWD_WDV_Pos (16U)
5542#define FDCANCCU_CWD_WDV_Msk (0xFFFFUL << FDCANCCU_CWD_WDV_Pos)
5543#define FDCANCCU_CWD_WDV FDCANCCU_CWD_WDV_Msk
5545/****************** Bit definition for FDCANCCU_IR register *******************/
5546#define FDCANCCU_IR_CWE_Pos (0U)
5547#define FDCANCCU_IR_CWE_Msk (0x1UL << FDCANCCU_IR_CWE_Pos)
5548#define FDCANCCU_IR_CWE FDCANCCU_IR_CWE_Msk
5549#define FDCANCCU_IR_CSC_Pos (1U)
5550#define FDCANCCU_IR_CSC_Msk (0x1UL << FDCANCCU_IR_CSC_Pos)
5551#define FDCANCCU_IR_CSC FDCANCCU_IR_CSC_Msk
5553/****************** Bit definition for FDCANCCU_IE register *******************/
5554#define FDCANCCU_IE_CWEE_Pos (0U)
5555#define FDCANCCU_IE_CWEE_Msk (0x1UL << FDCANCCU_IE_CWEE_Pos)
5556#define FDCANCCU_IE_CWEE FDCANCCU_IE_CWEE_Msk
5557#define FDCANCCU_IE_CSCE_Pos (1U)
5558#define FDCANCCU_IE_CSCE_Msk (0x1UL << FDCANCCU_IE_CSCE_Pos)
5559#define FDCANCCU_IE_CSCE FDCANCCU_IE_CSCE_Msk
5561/******************************************************************************/
5562/* */
5563/* HDMI-CEC (CEC) */
5564/* */
5565/******************************************************************************/
5566
5567/******************* Bit definition for CEC_CR register *********************/
5568#define CEC_CR_CECEN_Pos (0U)
5569#define CEC_CR_CECEN_Msk (0x1UL << CEC_CR_CECEN_Pos)
5570#define CEC_CR_CECEN CEC_CR_CECEN_Msk
5571#define CEC_CR_TXSOM_Pos (1U)
5572#define CEC_CR_TXSOM_Msk (0x1UL << CEC_CR_TXSOM_Pos)
5573#define CEC_CR_TXSOM CEC_CR_TXSOM_Msk
5574#define CEC_CR_TXEOM_Pos (2U)
5575#define CEC_CR_TXEOM_Msk (0x1UL << CEC_CR_TXEOM_Pos)
5576#define CEC_CR_TXEOM CEC_CR_TXEOM_Msk
5578/******************* Bit definition for CEC_CFGR register *******************/
5579#define CEC_CFGR_SFT_Pos (0U)
5580#define CEC_CFGR_SFT_Msk (0x7UL << CEC_CFGR_SFT_Pos)
5581#define CEC_CFGR_SFT CEC_CFGR_SFT_Msk
5582#define CEC_CFGR_RXTOL_Pos (3U)
5583#define CEC_CFGR_RXTOL_Msk (0x1UL << CEC_CFGR_RXTOL_Pos)
5584#define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk
5585#define CEC_CFGR_BRESTP_Pos (4U)
5586#define CEC_CFGR_BRESTP_Msk (0x1UL << CEC_CFGR_BRESTP_Pos)
5587#define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk
5588#define CEC_CFGR_BREGEN_Pos (5U)
5589#define CEC_CFGR_BREGEN_Msk (0x1UL << CEC_CFGR_BREGEN_Pos)
5590#define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk
5591#define CEC_CFGR_LBPEGEN_Pos (6U)
5592#define CEC_CFGR_LBPEGEN_Msk (0x1UL << CEC_CFGR_LBPEGEN_Pos)
5593#define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk
5594#define CEC_CFGR_SFTOPT_Pos (8U)
5595#define CEC_CFGR_SFTOPT_Msk (0x1UL << CEC_CFGR_SFTOPT_Pos)
5596#define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk
5597#define CEC_CFGR_BRDNOGEN_Pos (7U)
5598#define CEC_CFGR_BRDNOGEN_Msk (0x1UL << CEC_CFGR_BRDNOGEN_Pos)
5599#define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk
5600#define CEC_CFGR_OAR_Pos (16U)
5601#define CEC_CFGR_OAR_Msk (0x7FFFUL << CEC_CFGR_OAR_Pos)
5602#define CEC_CFGR_OAR CEC_CFGR_OAR_Msk
5603#define CEC_CFGR_LSTN_Pos (31U)
5604#define CEC_CFGR_LSTN_Msk (0x1UL << CEC_CFGR_LSTN_Pos)
5605#define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk
5607/******************* Bit definition for CEC_TXDR register *******************/
5608#define CEC_TXDR_TXD_Pos (0U)
5609#define CEC_TXDR_TXD_Msk (0xFFUL << CEC_TXDR_TXD_Pos)
5610#define CEC_TXDR_TXD CEC_TXDR_TXD_Msk
5612/******************* Bit definition for CEC_RXDR register *******************/
5613#define CEC_RXDR_RXD_Pos (0U)
5614#define CEC_RXDR_RXD_Msk (0xFFUL << CEC_RXDR_RXD_Pos)
5615#define CEC_RXDR_RXD CEC_RXDR_RXD_Msk
5617/******************* Bit definition for CEC_ISR register ********************/
5618#define CEC_ISR_RXBR_Pos (0U)
5619#define CEC_ISR_RXBR_Msk (0x1UL << CEC_ISR_RXBR_Pos)
5620#define CEC_ISR_RXBR CEC_ISR_RXBR_Msk
5621#define CEC_ISR_RXEND_Pos (1U)
5622#define CEC_ISR_RXEND_Msk (0x1UL << CEC_ISR_RXEND_Pos)
5623#define CEC_ISR_RXEND CEC_ISR_RXEND_Msk
5624#define CEC_ISR_RXOVR_Pos (2U)
5625#define CEC_ISR_RXOVR_Msk (0x1UL << CEC_ISR_RXOVR_Pos)
5626#define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk
5627#define CEC_ISR_BRE_Pos (3U)
5628#define CEC_ISR_BRE_Msk (0x1UL << CEC_ISR_BRE_Pos)
5629#define CEC_ISR_BRE CEC_ISR_BRE_Msk
5630#define CEC_ISR_SBPE_Pos (4U)
5631#define CEC_ISR_SBPE_Msk (0x1UL << CEC_ISR_SBPE_Pos)
5632#define CEC_ISR_SBPE CEC_ISR_SBPE_Msk
5633#define CEC_ISR_LBPE_Pos (5U)
5634#define CEC_ISR_LBPE_Msk (0x1UL << CEC_ISR_LBPE_Pos)
5635#define CEC_ISR_LBPE CEC_ISR_LBPE_Msk
5636#define CEC_ISR_RXACKE_Pos (6U)
5637#define CEC_ISR_RXACKE_Msk (0x1UL << CEC_ISR_RXACKE_Pos)
5638#define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk
5639#define CEC_ISR_ARBLST_Pos (7U)
5640#define CEC_ISR_ARBLST_Msk (0x1UL << CEC_ISR_ARBLST_Pos)
5641#define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk
5642#define CEC_ISR_TXBR_Pos (8U)
5643#define CEC_ISR_TXBR_Msk (0x1UL << CEC_ISR_TXBR_Pos)
5644#define CEC_ISR_TXBR CEC_ISR_TXBR_Msk
5645#define CEC_ISR_TXEND_Pos (9U)
5646#define CEC_ISR_TXEND_Msk (0x1UL << CEC_ISR_TXEND_Pos)
5647#define CEC_ISR_TXEND CEC_ISR_TXEND_Msk
5648#define CEC_ISR_TXUDR_Pos (10U)
5649#define CEC_ISR_TXUDR_Msk (0x1UL << CEC_ISR_TXUDR_Pos)
5650#define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk
5651#define CEC_ISR_TXERR_Pos (11U)
5652#define CEC_ISR_TXERR_Msk (0x1UL << CEC_ISR_TXERR_Pos)
5653#define CEC_ISR_TXERR CEC_ISR_TXERR_Msk
5654#define CEC_ISR_TXACKE_Pos (12U)
5655#define CEC_ISR_TXACKE_Msk (0x1UL << CEC_ISR_TXACKE_Pos)
5656#define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk
5658/******************* Bit definition for CEC_IER register ********************/
5659#define CEC_IER_RXBRIE_Pos (0U)
5660#define CEC_IER_RXBRIE_Msk (0x1UL << CEC_IER_RXBRIE_Pos)
5661#define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk
5662#define CEC_IER_RXENDIE_Pos (1U)
5663#define CEC_IER_RXENDIE_Msk (0x1UL << CEC_IER_RXENDIE_Pos)
5664#define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk
5665#define CEC_IER_RXOVRIE_Pos (2U)
5666#define CEC_IER_RXOVRIE_Msk (0x1UL << CEC_IER_RXOVRIE_Pos)
5667#define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk
5668#define CEC_IER_BREIE_Pos (3U)
5669#define CEC_IER_BREIE_Msk (0x1UL << CEC_IER_BREIE_Pos)
5670#define CEC_IER_BREIE CEC_IER_BREIE_Msk
5671#define CEC_IER_SBPEIE_Pos (4U)
5672#define CEC_IER_SBPEIE_Msk (0x1UL << CEC_IER_SBPEIE_Pos)
5673#define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk
5674#define CEC_IER_LBPEIE_Pos (5U)
5675#define CEC_IER_LBPEIE_Msk (0x1UL << CEC_IER_LBPEIE_Pos)
5676#define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk
5677#define CEC_IER_RXACKEIE_Pos (6U)
5678#define CEC_IER_RXACKEIE_Msk (0x1UL << CEC_IER_RXACKEIE_Pos)
5679#define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk
5680#define CEC_IER_ARBLSTIE_Pos (7U)
5681#define CEC_IER_ARBLSTIE_Msk (0x1UL << CEC_IER_ARBLSTIE_Pos)
5682#define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk
5683#define CEC_IER_TXBRIE_Pos (8U)
5684#define CEC_IER_TXBRIE_Msk (0x1UL << CEC_IER_TXBRIE_Pos)
5685#define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk
5686#define CEC_IER_TXENDIE_Pos (9U)
5687#define CEC_IER_TXENDIE_Msk (0x1UL << CEC_IER_TXENDIE_Pos)
5688#define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk
5689#define CEC_IER_TXUDRIE_Pos (10U)
5690#define CEC_IER_TXUDRIE_Msk (0x1UL << CEC_IER_TXUDRIE_Pos)
5691#define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk
5692#define CEC_IER_TXERRIE_Pos (11U)
5693#define CEC_IER_TXERRIE_Msk (0x1UL << CEC_IER_TXERRIE_Pos)
5694#define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk
5695#define CEC_IER_TXACKEIE_Pos (12U)
5696#define CEC_IER_TXACKEIE_Msk (0x1UL << CEC_IER_TXACKEIE_Pos)
5697#define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk
5699/******************************************************************************/
5700/* */
5701/* CORDIC calculation unit */
5702/* */
5703/******************************************************************************/
5704/******************* Bit definition for CORDIC_CSR register *****************/
5705#define CORDIC_CSR_FUNC_Pos (0U)
5706#define CORDIC_CSR_FUNC_Msk (0xFUL << CORDIC_CSR_FUNC_Pos)
5707#define CORDIC_CSR_FUNC CORDIC_CSR_FUNC_Msk
5708#define CORDIC_CSR_FUNC_0 (0x1UL << CORDIC_CSR_FUNC_Pos)
5709#define CORDIC_CSR_FUNC_1 (0x2UL << CORDIC_CSR_FUNC_Pos)
5710#define CORDIC_CSR_FUNC_2 (0x4UL << CORDIC_CSR_FUNC_Pos)
5711#define CORDIC_CSR_FUNC_3 (0x8UL << CORDIC_CSR_FUNC_Pos)
5712#define CORDIC_CSR_PRECISION_Pos (4U)
5713#define CORDIC_CSR_PRECISION_Msk (0xFUL << CORDIC_CSR_PRECISION_Pos)
5714#define CORDIC_CSR_PRECISION CORDIC_CSR_PRECISION_Msk
5715#define CORDIC_CSR_PRECISION_0 (0x1UL << CORDIC_CSR_PRECISION_Pos)
5716#define CORDIC_CSR_PRECISION_1 (0x2UL << CORDIC_CSR_PRECISION_Pos)
5717#define CORDIC_CSR_PRECISION_2 (0x4UL << CORDIC_CSR_PRECISION_Pos)
5718#define CORDIC_CSR_PRECISION_3 (0x8UL << CORDIC_CSR_PRECISION_Pos)
5719#define CORDIC_CSR_SCALE_Pos (8U)
5720#define CORDIC_CSR_SCALE_Msk (0x7UL << CORDIC_CSR_SCALE_Pos)
5721#define CORDIC_CSR_SCALE CORDIC_CSR_SCALE_Msk
5722#define CORDIC_CSR_SCALE_0 (0x1UL << CORDIC_CSR_SCALE_Pos)
5723#define CORDIC_CSR_SCALE_1 (0x2UL << CORDIC_CSR_SCALE_Pos)
5724#define CORDIC_CSR_SCALE_2 (0x4UL << CORDIC_CSR_SCALE_Pos)
5725#define CORDIC_CSR_IEN_Pos (16U)
5726#define CORDIC_CSR_IEN_Msk (0x1UL << CORDIC_CSR_IEN_Pos)
5727#define CORDIC_CSR_IEN CORDIC_CSR_IEN_Msk
5728#define CORDIC_CSR_DMAREN_Pos (17U)
5729#define CORDIC_CSR_DMAREN_Msk (0x1UL << CORDIC_CSR_DMAREN_Pos)
5730#define CORDIC_CSR_DMAREN CORDIC_CSR_DMAREN_Msk
5731#define CORDIC_CSR_DMAWEN_Pos (18U)
5732#define CORDIC_CSR_DMAWEN_Msk (0x1UL << CORDIC_CSR_DMAWEN_Pos)
5733#define CORDIC_CSR_DMAWEN CORDIC_CSR_DMAWEN_Msk
5734#define CORDIC_CSR_NRES_Pos (19U)
5735#define CORDIC_CSR_NRES_Msk (0x1UL << CORDIC_CSR_NRES_Pos)
5736#define CORDIC_CSR_NRES CORDIC_CSR_NRES_Msk
5737#define CORDIC_CSR_NARGS_Pos (20U)
5738#define CORDIC_CSR_NARGS_Msk (0x1UL << CORDIC_CSR_NARGS_Pos)
5739#define CORDIC_CSR_NARGS CORDIC_CSR_NARGS_Msk
5740#define CORDIC_CSR_RESSIZE_Pos (21U)
5741#define CORDIC_CSR_RESSIZE_Msk (0x1UL << CORDIC_CSR_RESSIZE_Pos)
5742#define CORDIC_CSR_RESSIZE CORDIC_CSR_RESSIZE_Msk
5743#define CORDIC_CSR_ARGSIZE_Pos (22U)
5744#define CORDIC_CSR_ARGSIZE_Msk (0x1UL << CORDIC_CSR_ARGSIZE_Pos)
5745#define CORDIC_CSR_ARGSIZE CORDIC_CSR_ARGSIZE_Msk
5746#define CORDIC_CSR_RRDY_Pos (31U)
5747#define CORDIC_CSR_RRDY_Msk (0x1UL << CORDIC_CSR_RRDY_Pos)
5748#define CORDIC_CSR_RRDY CORDIC_CSR_RRDY_Msk
5750/******************* Bit definition for CORDIC_WDATA register ***************/
5751#define CORDIC_WDATA_ARG_Pos (0U)
5752#define CORDIC_WDATA_ARG_Msk (0xFFFFFFFFUL << CORDIC_WDATA_ARG_Pos)
5753#define CORDIC_WDATA_ARG CORDIC_WDATA_ARG_Msk
5755/******************* Bit definition for CORDIC_RDATA register ***************/
5756#define CORDIC_RDATA_RES_Pos (0U)
5757#define CORDIC_RDATA_RES_Msk (0xFFFFFFFFUL << CORDIC_RDATA_RES_Pos)
5758#define CORDIC_RDATA_RES CORDIC_RDATA_RES_Msk
5760/******************************************************************************/
5761/* */
5762/* CRC calculation unit */
5763/* */
5764/******************************************************************************/
5765/******************* Bit definition for CRC_DR register *********************/
5766#define CRC_DR_DR_Pos (0U)
5767#define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos)
5768#define CRC_DR_DR CRC_DR_DR_Msk
5770/******************* Bit definition for CRC_IDR register ********************/
5771#define CRC_IDR_IDR_Pos (0U)
5772#define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos)
5773#define CRC_IDR_IDR CRC_IDR_IDR_Msk
5775/******************** Bit definition for CRC_CR register ********************/
5776#define CRC_CR_RESET_Pos (0U)
5777#define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos)
5778#define CRC_CR_RESET CRC_CR_RESET_Msk
5779#define CRC_CR_POLYSIZE_Pos (3U)
5780#define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos)
5781#define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk
5782#define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos)
5783#define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos)
5784#define CRC_CR_REV_IN_Pos (5U)
5785#define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos)
5786#define CRC_CR_REV_IN CRC_CR_REV_IN_Msk
5787#define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos)
5788#define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos)
5789#define CRC_CR_REV_OUT_Pos (7U)
5790#define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos)
5791#define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk
5793/******************* Bit definition for CRC_INIT register *******************/
5794#define CRC_INIT_INIT_Pos (0U)
5795#define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)
5796#define CRC_INIT_INIT CRC_INIT_INIT_Msk
5798/******************* Bit definition for CRC_POL register ********************/
5799#define CRC_POL_POL_Pos (0U)
5800#define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos)
5801#define CRC_POL_POL CRC_POL_POL_Msk
5803/******************************************************************************/
5804/* */
5805/* CRS Clock Recovery System */
5806/******************************************************************************/
5807
5808/******************* Bit definition for CRS_CR register *********************/
5809#define CRS_CR_SYNCOKIE_Pos (0U)
5810#define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos)
5811#define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk
5812#define CRS_CR_SYNCWARNIE_Pos (1U)
5813#define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos)
5814#define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk
5815#define CRS_CR_ERRIE_Pos (2U)
5816#define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos)
5817#define CRS_CR_ERRIE CRS_CR_ERRIE_Msk
5818#define CRS_CR_ESYNCIE_Pos (3U)
5819#define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos)
5820#define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk
5821#define CRS_CR_CEN_Pos (5U)
5822#define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos)
5823#define CRS_CR_CEN CRS_CR_CEN_Msk
5824#define CRS_CR_AUTOTRIMEN_Pos (6U)
5825#define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos)
5826#define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk
5827#define CRS_CR_SWSYNC_Pos (7U)
5828#define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos)
5829#define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk
5830#define CRS_CR_TRIM_Pos (8U)
5831#define CRS_CR_TRIM_Msk (0x3FUL << CRS_CR_TRIM_Pos)
5832#define CRS_CR_TRIM CRS_CR_TRIM_Msk
5834/******************* Bit definition for CRS_CFGR register *********************/
5835#define CRS_CFGR_RELOAD_Pos (0U)
5836#define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos)
5837#define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk
5838#define CRS_CFGR_FELIM_Pos (16U)
5839#define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos)
5840#define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk
5842#define CRS_CFGR_SYNCDIV_Pos (24U)
5843#define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos)
5844#define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk
5845#define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos)
5846#define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos)
5847#define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos)
5849#define CRS_CFGR_SYNCSRC_Pos (28U)
5850#define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos)
5851#define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk
5852#define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos)
5853#define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos)
5855#define CRS_CFGR_SYNCPOL_Pos (31U)
5856#define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos)
5857#define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk
5859/******************* Bit definition for CRS_ISR register *********************/
5860#define CRS_ISR_SYNCOKF_Pos (0U)
5861#define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos)
5862#define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk
5863#define CRS_ISR_SYNCWARNF_Pos (1U)
5864#define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos)
5865#define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk
5866#define CRS_ISR_ERRF_Pos (2U)
5867#define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos)
5868#define CRS_ISR_ERRF CRS_ISR_ERRF_Msk
5869#define CRS_ISR_ESYNCF_Pos (3U)
5870#define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos)
5871#define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk
5872#define CRS_ISR_SYNCERR_Pos (8U)
5873#define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos)
5874#define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk
5875#define CRS_ISR_SYNCMISS_Pos (9U)
5876#define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos)
5877#define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk
5878#define CRS_ISR_TRIMOVF_Pos (10U)
5879#define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos)
5880#define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk
5881#define CRS_ISR_FEDIR_Pos (15U)
5882#define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos)
5883#define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk
5884#define CRS_ISR_FECAP_Pos (16U)
5885#define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos)
5886#define CRS_ISR_FECAP CRS_ISR_FECAP_Msk
5888/******************* Bit definition for CRS_ICR register *********************/
5889#define CRS_ICR_SYNCOKC_Pos (0U)
5890#define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos)
5891#define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk
5892#define CRS_ICR_SYNCWARNC_Pos (1U)
5893#define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos)
5894#define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk
5895#define CRS_ICR_ERRC_Pos (2U)
5896#define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos)
5897#define CRS_ICR_ERRC CRS_ICR_ERRC_Msk
5898#define CRS_ICR_ESYNCC_Pos (3U)
5899#define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos)
5900#define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk
5902/******************************************************************************/
5903/* */
5904/* Digital to Analog Converter */
5905/* */
5906/******************************************************************************/
5907/******************** Bit definition for DAC_CR register ********************/
5908#define DAC_CR_EN1_Pos (0U)
5909#define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos)
5910#define DAC_CR_EN1 DAC_CR_EN1_Msk
5911#define DAC_CR_TEN1_Pos (1U)
5912#define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos)
5913#define DAC_CR_TEN1 DAC_CR_TEN1_Msk
5915#define DAC_CR_TSEL1_Pos (2U)
5916#define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos)
5917#define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk
5918#define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos)
5919#define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos)
5920#define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos)
5921#define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos)
5924#define DAC_CR_WAVE1_Pos (6U)
5925#define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos)
5926#define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk
5927#define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos)
5928#define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos)
5930#define DAC_CR_MAMP1_Pos (8U)
5931#define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos)
5932#define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk
5933#define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos)
5934#define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos)
5935#define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos)
5936#define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos)
5938#define DAC_CR_DMAEN1_Pos (12U)
5939#define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos)
5940#define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk
5941#define DAC_CR_DMAUDRIE1_Pos (13U)
5942#define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos)
5943#define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk
5944#define DAC_CR_CEN1_Pos (14U)
5945#define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos)
5946#define DAC_CR_CEN1 DAC_CR_CEN1_Msk
5948#define DAC_CR_EN2_Pos (16U)
5949#define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos)
5950#define DAC_CR_EN2 DAC_CR_EN2_Msk
5951#define DAC_CR_TEN2_Pos (17U)
5952#define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos)
5953#define DAC_CR_TEN2 DAC_CR_TEN2_Msk
5955#define DAC_CR_TSEL2_Pos (18U)
5956#define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos)
5957#define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk
5958#define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos)
5959#define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos)
5960#define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos)
5961#define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos)
5964#define DAC_CR_WAVE2_Pos (22U)
5965#define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos)
5966#define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk
5967#define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos)
5968#define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos)
5970#define DAC_CR_MAMP2_Pos (24U)
5971#define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos)
5972#define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk
5973#define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos)
5974#define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos)
5975#define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos)
5976#define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos)
5978#define DAC_CR_DMAEN2_Pos (28U)
5979#define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos)
5980#define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk
5981#define DAC_CR_DMAUDRIE2_Pos (29U)
5982#define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos)
5983#define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk
5984#define DAC_CR_CEN2_Pos (30U)
5985#define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos)
5986#define DAC_CR_CEN2 DAC_CR_CEN2_Msk
5988/***************** Bit definition for DAC_SWTRIGR register ******************/
5989#define DAC_SWTRIGR_SWTRIG1_Pos (0U)
5990#define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)
5991#define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk
5992#define DAC_SWTRIGR_SWTRIG2_Pos (1U)
5993#define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)
5994#define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk
5996/***************** Bit definition for DAC_DHR12R1 register ******************/
5997#define DAC_DHR12R1_DACC1DHR_Pos (0U)
5998#define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)
5999#define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk
6001/***************** Bit definition for DAC_DHR12L1 register ******************/
6002#define DAC_DHR12L1_DACC1DHR_Pos (4U)
6003#define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)
6004#define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk
6006/****************** Bit definition for DAC_DHR8R1 register ******************/
6007#define DAC_DHR8R1_DACC1DHR_Pos (0U)
6008#define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)
6009#define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk
6011/***************** Bit definition for DAC_DHR12R2 register ******************/
6012#define DAC_DHR12R2_DACC2DHR_Pos (0U)
6013#define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)
6014#define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk
6016/***************** Bit definition for DAC_DHR12L2 register ******************/
6017#define DAC_DHR12L2_DACC2DHR_Pos (4U)
6018#define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)
6019#define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk
6021/****************** Bit definition for DAC_DHR8R2 register ******************/
6022#define DAC_DHR8R2_DACC2DHR_Pos (0U)
6023#define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)
6024#define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk
6026/***************** Bit definition for DAC_DHR12RD register ******************/
6027#define DAC_DHR12RD_DACC1DHR_Pos (0U)
6028#define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)
6029#define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk
6030#define DAC_DHR12RD_DACC2DHR_Pos (16U)
6031#define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)
6032#define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk
6034/***************** Bit definition for DAC_DHR12LD register ******************/
6035#define DAC_DHR12LD_DACC1DHR_Pos (4U)
6036#define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)
6037#define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk
6038#define DAC_DHR12LD_DACC2DHR_Pos (20U)
6039#define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)
6040#define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk
6042/****************** Bit definition for DAC_DHR8RD register ******************/
6043#define DAC_DHR8RD_DACC1DHR_Pos (0U)
6044#define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)
6045#define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk
6046#define DAC_DHR8RD_DACC2DHR_Pos (8U)
6047#define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)
6048#define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk
6050/******************* Bit definition for DAC_DOR1 register *******************/
6051#define DAC_DOR1_DACC1DOR_Pos (0U)
6052#define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)
6053#define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk
6055/******************* Bit definition for DAC_DOR2 register *******************/
6056#define DAC_DOR2_DACC2DOR_Pos (0U)
6057#define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)
6058#define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk
6060/******************** Bit definition for DAC_SR register ********************/
6061#define DAC_SR_DMAUDR1_Pos (13U)
6062#define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos)
6063#define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk
6064#define DAC_SR_CAL_FLAG1_Pos (14U)
6065#define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos)
6066#define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk
6067#define DAC_SR_BWST1_Pos (15U)
6068#define DAC_SR_BWST1_Msk (0x4001UL << DAC_SR_BWST1_Pos)
6069#define DAC_SR_BWST1 DAC_SR_BWST1_Msk
6071#define DAC_SR_DMAUDR2_Pos (29U)
6072#define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos)
6073#define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk
6074#define DAC_SR_CAL_FLAG2_Pos (30U)
6075#define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos)
6076#define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk
6077#define DAC_SR_BWST2_Pos (31U)
6078#define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos)
6079#define DAC_SR_BWST2 DAC_SR_BWST2_Msk
6081/******************* Bit definition for DAC_CCR register ********************/
6082#define DAC_CCR_OTRIM1_Pos (0U)
6083#define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos)
6084#define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk
6085#define DAC_CCR_OTRIM2_Pos (16U)
6086#define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos)
6087#define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk
6089/******************* Bit definition for DAC_MCR register *******************/
6090#define DAC_MCR_MODE1_Pos (0U)
6091#define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos)
6092#define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk
6093#define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos)
6094#define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos)
6095#define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos)
6097#define DAC_MCR_MODE2_Pos (16U)
6098#define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos)
6099#define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk
6100#define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos)
6101#define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos)
6102#define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos)
6104/****************** Bit definition for DAC_SHSR1 register ******************/
6105#define DAC_SHSR1_TSAMPLE1_Pos (0U)
6106#define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos)
6107#define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk
6109/****************** Bit definition for DAC_SHSR2 register ******************/
6110#define DAC_SHSR2_TSAMPLE2_Pos (0U)
6111#define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos)
6112#define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk
6114/****************** Bit definition for DAC_SHHR register ******************/
6115#define DAC_SHHR_THOLD1_Pos (0U)
6116#define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos)
6117#define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk
6118#define DAC_SHHR_THOLD2_Pos (16U)
6119#define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos)
6120#define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk
6122/****************** Bit definition for DAC_SHRR register ******************/
6123#define DAC_SHRR_TREFRESH1_Pos (0U)
6124#define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos)
6125#define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk
6126#define DAC_SHRR_TREFRESH2_Pos (16U)
6127#define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos)
6128#define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk
6130/******************************************************************************/
6131/* */
6132/* DCMI */
6133/* */
6134/******************************************************************************/
6135/******************** Bits definition for DCMI_CR register ******************/
6136#define DCMI_CR_CAPTURE_Pos (0U)
6137#define DCMI_CR_CAPTURE_Msk (0x1UL << DCMI_CR_CAPTURE_Pos)
6138#define DCMI_CR_CAPTURE DCMI_CR_CAPTURE_Msk
6139#define DCMI_CR_CM_Pos (1U)
6140#define DCMI_CR_CM_Msk (0x1UL << DCMI_CR_CM_Pos)
6141#define DCMI_CR_CM DCMI_CR_CM_Msk
6142#define DCMI_CR_CROP_Pos (2U)
6143#define DCMI_CR_CROP_Msk (0x1UL << DCMI_CR_CROP_Pos)
6144#define DCMI_CR_CROP DCMI_CR_CROP_Msk
6145#define DCMI_CR_JPEG_Pos (3U)
6146#define DCMI_CR_JPEG_Msk (0x1UL << DCMI_CR_JPEG_Pos)
6147#define DCMI_CR_JPEG DCMI_CR_JPEG_Msk
6148#define DCMI_CR_ESS_Pos (4U)
6149#define DCMI_CR_ESS_Msk (0x1UL << DCMI_CR_ESS_Pos)
6150#define DCMI_CR_ESS DCMI_CR_ESS_Msk
6151#define DCMI_CR_PCKPOL_Pos (5U)
6152#define DCMI_CR_PCKPOL_Msk (0x1UL << DCMI_CR_PCKPOL_Pos)
6153#define DCMI_CR_PCKPOL DCMI_CR_PCKPOL_Msk
6154#define DCMI_CR_HSPOL_Pos (6U)
6155#define DCMI_CR_HSPOL_Msk (0x1UL << DCMI_CR_HSPOL_Pos)
6156#define DCMI_CR_HSPOL DCMI_CR_HSPOL_Msk
6157#define DCMI_CR_VSPOL_Pos (7U)
6158#define DCMI_CR_VSPOL_Msk (0x1UL << DCMI_CR_VSPOL_Pos)
6159#define DCMI_CR_VSPOL DCMI_CR_VSPOL_Msk
6160#define DCMI_CR_FCRC_0 (0x00000100U)
6161#define DCMI_CR_FCRC_1 (0x00000200U)
6162#define DCMI_CR_EDM_0 (0x00000400U)
6163#define DCMI_CR_EDM_1 (0x00000800U)
6164#define DCMI_CR_CRE_Pos (12U)
6165#define DCMI_CR_CRE_Msk (0x1UL << DCMI_CR_CRE_Pos)
6166#define DCMI_CR_CRE DCMI_CR_CRE_Msk
6167#define DCMI_CR_ENABLE_Pos (14U)
6168#define DCMI_CR_ENABLE_Msk (0x1UL << DCMI_CR_ENABLE_Pos)
6169#define DCMI_CR_ENABLE DCMI_CR_ENABLE_Msk
6170#define DCMI_CR_BSM_Pos (16U)
6171#define DCMI_CR_BSM_Msk (0x3UL << DCMI_CR_BSM_Pos)
6172#define DCMI_CR_BSM DCMI_CR_BSM_Msk
6173#define DCMI_CR_BSM_0 (0x1UL << DCMI_CR_BSM_Pos)
6174#define DCMI_CR_BSM_1 (0x2UL << DCMI_CR_BSM_Pos)
6175#define DCMI_CR_OEBS_Pos (18U)
6176#define DCMI_CR_OEBS_Msk (0x1UL << DCMI_CR_OEBS_Pos)
6177#define DCMI_CR_OEBS DCMI_CR_OEBS_Msk
6178#define DCMI_CR_LSM_Pos (19U)
6179#define DCMI_CR_LSM_Msk (0x1UL << DCMI_CR_LSM_Pos)
6180#define DCMI_CR_LSM DCMI_CR_LSM_Msk
6181#define DCMI_CR_OELS_Pos (20U)
6182#define DCMI_CR_OELS_Msk (0x1UL << DCMI_CR_OELS_Pos)
6183#define DCMI_CR_OELS DCMI_CR_OELS_Msk
6184
6185/******************** Bits definition for DCMI_SR register ******************/
6186#define DCMI_SR_HSYNC_Pos (0U)
6187#define DCMI_SR_HSYNC_Msk (0x1UL << DCMI_SR_HSYNC_Pos)
6188#define DCMI_SR_HSYNC DCMI_SR_HSYNC_Msk
6189#define DCMI_SR_VSYNC_Pos (1U)
6190#define DCMI_SR_VSYNC_Msk (0x1UL << DCMI_SR_VSYNC_Pos)
6191#define DCMI_SR_VSYNC DCMI_SR_VSYNC_Msk
6192#define DCMI_SR_FNE_Pos (2U)
6193#define DCMI_SR_FNE_Msk (0x1UL << DCMI_SR_FNE_Pos)
6194#define DCMI_SR_FNE DCMI_SR_FNE_Msk
6195
6196/******************** Bits definition for DCMI_RIS register ****************/
6197#define DCMI_RIS_FRAME_RIS_Pos (0U)
6198#define DCMI_RIS_FRAME_RIS_Msk (0x1UL << DCMI_RIS_FRAME_RIS_Pos)
6199#define DCMI_RIS_FRAME_RIS DCMI_RIS_FRAME_RIS_Msk
6200#define DCMI_RIS_OVR_RIS_Pos (1U)
6201#define DCMI_RIS_OVR_RIS_Msk (0x1UL << DCMI_RIS_OVR_RIS_Pos)
6202#define DCMI_RIS_OVR_RIS DCMI_RIS_OVR_RIS_Msk
6203#define DCMI_RIS_ERR_RIS_Pos (2U)
6204#define DCMI_RIS_ERR_RIS_Msk (0x1UL << DCMI_RIS_ERR_RIS_Pos)
6205#define DCMI_RIS_ERR_RIS DCMI_RIS_ERR_RIS_Msk
6206#define DCMI_RIS_VSYNC_RIS_Pos (3U)
6207#define DCMI_RIS_VSYNC_RIS_Msk (0x1UL << DCMI_RIS_VSYNC_RIS_Pos)
6208#define DCMI_RIS_VSYNC_RIS DCMI_RIS_VSYNC_RIS_Msk
6209#define DCMI_RIS_LINE_RIS_Pos (4U)
6210#define DCMI_RIS_LINE_RIS_Msk (0x1UL << DCMI_RIS_LINE_RIS_Pos)
6211#define DCMI_RIS_LINE_RIS DCMI_RIS_LINE_RIS_Msk
6212
6213/******************** Bits definition for DCMI_IER register *****************/
6214#define DCMI_IER_FRAME_IE_Pos (0U)
6215#define DCMI_IER_FRAME_IE_Msk (0x1UL << DCMI_IER_FRAME_IE_Pos)
6216#define DCMI_IER_FRAME_IE DCMI_IER_FRAME_IE_Msk
6217#define DCMI_IER_OVR_IE_Pos (1U)
6218#define DCMI_IER_OVR_IE_Msk (0x1UL << DCMI_IER_OVR_IE_Pos)
6219#define DCMI_IER_OVR_IE DCMI_IER_OVR_IE_Msk
6220#define DCMI_IER_ERR_IE_Pos (2U)
6221#define DCMI_IER_ERR_IE_Msk (0x1UL << DCMI_IER_ERR_IE_Pos)
6222#define DCMI_IER_ERR_IE DCMI_IER_ERR_IE_Msk
6223#define DCMI_IER_VSYNC_IE_Pos (3U)
6224#define DCMI_IER_VSYNC_IE_Msk (0x1UL << DCMI_IER_VSYNC_IE_Pos)
6225#define DCMI_IER_VSYNC_IE DCMI_IER_VSYNC_IE_Msk
6226#define DCMI_IER_LINE_IE_Pos (4U)
6227#define DCMI_IER_LINE_IE_Msk (0x1UL << DCMI_IER_LINE_IE_Pos)
6228#define DCMI_IER_LINE_IE DCMI_IER_LINE_IE_Msk
6229
6230
6231/******************** Bits definition for DCMI_MIS register *****************/
6232#define DCMI_MIS_FRAME_MIS_Pos (0U)
6233#define DCMI_MIS_FRAME_MIS_Msk (0x1UL << DCMI_MIS_FRAME_MIS_Pos)
6234#define DCMI_MIS_FRAME_MIS DCMI_MIS_FRAME_MIS_Msk
6235#define DCMI_MIS_OVR_MIS_Pos (1U)
6236#define DCMI_MIS_OVR_MIS_Msk (0x1UL << DCMI_MIS_OVR_MIS_Pos)
6237#define DCMI_MIS_OVR_MIS DCMI_MIS_OVR_MIS_Msk
6238#define DCMI_MIS_ERR_MIS_Pos (2U)
6239#define DCMI_MIS_ERR_MIS_Msk (0x1UL << DCMI_MIS_ERR_MIS_Pos)
6240#define DCMI_MIS_ERR_MIS DCMI_MIS_ERR_MIS_Msk
6241#define DCMI_MIS_VSYNC_MIS_Pos (3U)
6242#define DCMI_MIS_VSYNC_MIS_Msk (0x1UL << DCMI_MIS_VSYNC_MIS_Pos)
6243#define DCMI_MIS_VSYNC_MIS DCMI_MIS_VSYNC_MIS_Msk
6244#define DCMI_MIS_LINE_MIS_Pos (4U)
6245#define DCMI_MIS_LINE_MIS_Msk (0x1UL << DCMI_MIS_LINE_MIS_Pos)
6246#define DCMI_MIS_LINE_MIS DCMI_MIS_LINE_MIS_Msk
6247
6248
6249/******************** Bits definition for DCMI_ICR register *****************/
6250#define DCMI_ICR_FRAME_ISC_Pos (0U)
6251#define DCMI_ICR_FRAME_ISC_Msk (0x1UL << DCMI_ICR_FRAME_ISC_Pos)
6252#define DCMI_ICR_FRAME_ISC DCMI_ICR_FRAME_ISC_Msk
6253#define DCMI_ICR_OVR_ISC_Pos (1U)
6254#define DCMI_ICR_OVR_ISC_Msk (0x1UL << DCMI_ICR_OVR_ISC_Pos)
6255#define DCMI_ICR_OVR_ISC DCMI_ICR_OVR_ISC_Msk
6256#define DCMI_ICR_ERR_ISC_Pos (2U)
6257#define DCMI_ICR_ERR_ISC_Msk (0x1UL << DCMI_ICR_ERR_ISC_Pos)
6258#define DCMI_ICR_ERR_ISC DCMI_ICR_ERR_ISC_Msk
6259#define DCMI_ICR_VSYNC_ISC_Pos (3U)
6260#define DCMI_ICR_VSYNC_ISC_Msk (0x1UL << DCMI_ICR_VSYNC_ISC_Pos)
6261#define DCMI_ICR_VSYNC_ISC DCMI_ICR_VSYNC_ISC_Msk
6262#define DCMI_ICR_LINE_ISC_Pos (4U)
6263#define DCMI_ICR_LINE_ISC_Msk (0x1UL << DCMI_ICR_LINE_ISC_Pos)
6264#define DCMI_ICR_LINE_ISC DCMI_ICR_LINE_ISC_Msk
6265
6266
6267/******************** Bits definition for DCMI_ESCR register ******************/
6268#define DCMI_ESCR_FSC_Pos (0U)
6269#define DCMI_ESCR_FSC_Msk (0xFFUL << DCMI_ESCR_FSC_Pos)
6270#define DCMI_ESCR_FSC DCMI_ESCR_FSC_Msk
6271#define DCMI_ESCR_LSC_Pos (8U)
6272#define DCMI_ESCR_LSC_Msk (0xFFUL << DCMI_ESCR_LSC_Pos)
6273#define DCMI_ESCR_LSC DCMI_ESCR_LSC_Msk
6274#define DCMI_ESCR_LEC_Pos (16U)
6275#define DCMI_ESCR_LEC_Msk (0xFFUL << DCMI_ESCR_LEC_Pos)
6276#define DCMI_ESCR_LEC DCMI_ESCR_LEC_Msk
6277#define DCMI_ESCR_FEC_Pos (24U)
6278#define DCMI_ESCR_FEC_Msk (0xFFUL << DCMI_ESCR_FEC_Pos)
6279#define DCMI_ESCR_FEC DCMI_ESCR_FEC_Msk
6280
6281/******************** Bits definition for DCMI_ESUR register ******************/
6282#define DCMI_ESUR_FSU_Pos (0U)
6283#define DCMI_ESUR_FSU_Msk (0xFFUL << DCMI_ESUR_FSU_Pos)
6284#define DCMI_ESUR_FSU DCMI_ESUR_FSU_Msk
6285#define DCMI_ESUR_LSU_Pos (8U)
6286#define DCMI_ESUR_LSU_Msk (0xFFUL << DCMI_ESUR_LSU_Pos)
6287#define DCMI_ESUR_LSU DCMI_ESUR_LSU_Msk
6288#define DCMI_ESUR_LEU_Pos (16U)
6289#define DCMI_ESUR_LEU_Msk (0xFFUL << DCMI_ESUR_LEU_Pos)
6290#define DCMI_ESUR_LEU DCMI_ESUR_LEU_Msk
6291#define DCMI_ESUR_FEU_Pos (24U)
6292#define DCMI_ESUR_FEU_Msk (0xFFUL << DCMI_ESUR_FEU_Pos)
6293#define DCMI_ESUR_FEU DCMI_ESUR_FEU_Msk
6294
6295/******************** Bits definition for DCMI_CWSTRT register ******************/
6296#define DCMI_CWSTRT_HOFFCNT_Pos (0U)
6297#define DCMI_CWSTRT_HOFFCNT_Msk (0x3FFFUL << DCMI_CWSTRT_HOFFCNT_Pos)
6298#define DCMI_CWSTRT_HOFFCNT DCMI_CWSTRT_HOFFCNT_Msk
6299#define DCMI_CWSTRT_VST_Pos (16U)
6300#define DCMI_CWSTRT_VST_Msk (0x1FFFUL << DCMI_CWSTRT_VST_Pos)
6301#define DCMI_CWSTRT_VST DCMI_CWSTRT_VST_Msk
6302
6303/******************** Bits definition for DCMI_CWSIZE register ******************/
6304#define DCMI_CWSIZE_CAPCNT_Pos (0U)
6305#define DCMI_CWSIZE_CAPCNT_Msk (0x3FFFUL << DCMI_CWSIZE_CAPCNT_Pos)
6306#define DCMI_CWSIZE_CAPCNT DCMI_CWSIZE_CAPCNT_Msk
6307#define DCMI_CWSIZE_VLINE_Pos (16U)
6308#define DCMI_CWSIZE_VLINE_Msk (0x3FFFUL << DCMI_CWSIZE_VLINE_Pos)
6309#define DCMI_CWSIZE_VLINE DCMI_CWSIZE_VLINE_Msk
6310
6311/******************** Bits definition for DCMI_DR register ******************/
6312#define DCMI_DR_BYTE0_Pos (0U)
6313#define DCMI_DR_BYTE0_Msk (0xFFUL << DCMI_DR_BYTE0_Pos)
6314#define DCMI_DR_BYTE0 DCMI_DR_BYTE0_Msk
6315#define DCMI_DR_BYTE1_Pos (8U)
6316#define DCMI_DR_BYTE1_Msk (0xFFUL << DCMI_DR_BYTE1_Pos)
6317#define DCMI_DR_BYTE1 DCMI_DR_BYTE1_Msk
6318#define DCMI_DR_BYTE2_Pos (16U)
6319#define DCMI_DR_BYTE2_Msk (0xFFUL << DCMI_DR_BYTE2_Pos)
6320#define DCMI_DR_BYTE2 DCMI_DR_BYTE2_Msk
6321#define DCMI_DR_BYTE3_Pos (24U)
6322#define DCMI_DR_BYTE3_Msk (0xFFUL << DCMI_DR_BYTE3_Pos)
6323#define DCMI_DR_BYTE3 DCMI_DR_BYTE3_Msk
6324
6325/******************************************************************************/
6326/* */
6327/* Digital Filter for Sigma Delta Modulators */
6328/* */
6329/******************************************************************************/
6330
6331/**************** DFSDM channel configuration registers ********************/
6332
6333/*************** Bit definition for DFSDM_CHCFGR1 register ******************/
6334#define DFSDM_CHCFGR1_DFSDMEN_Pos (31U)
6335#define DFSDM_CHCFGR1_DFSDMEN_Msk (0x1UL << DFSDM_CHCFGR1_DFSDMEN_Pos)
6336#define DFSDM_CHCFGR1_DFSDMEN DFSDM_CHCFGR1_DFSDMEN_Msk
6337#define DFSDM_CHCFGR1_CKOUTSRC_Pos (30U)
6338#define DFSDM_CHCFGR1_CKOUTSRC_Msk (0x1UL << DFSDM_CHCFGR1_CKOUTSRC_Pos)
6339#define DFSDM_CHCFGR1_CKOUTSRC DFSDM_CHCFGR1_CKOUTSRC_Msk
6340#define DFSDM_CHCFGR1_CKOUTDIV_Pos (16U)
6341#define DFSDM_CHCFGR1_CKOUTDIV_Msk (0xFFUL << DFSDM_CHCFGR1_CKOUTDIV_Pos)
6342#define DFSDM_CHCFGR1_CKOUTDIV DFSDM_CHCFGR1_CKOUTDIV_Msk
6343#define DFSDM_CHCFGR1_DATPACK_Pos (14U)
6344#define DFSDM_CHCFGR1_DATPACK_Msk (0x3UL << DFSDM_CHCFGR1_DATPACK_Pos)
6345#define DFSDM_CHCFGR1_DATPACK DFSDM_CHCFGR1_DATPACK_Msk
6346#define DFSDM_CHCFGR1_DATPACK_1 (0x2UL << DFSDM_CHCFGR1_DATPACK_Pos)
6347#define DFSDM_CHCFGR1_DATPACK_0 (0x1UL << DFSDM_CHCFGR1_DATPACK_Pos)
6348#define DFSDM_CHCFGR1_DATMPX_Pos (12U)
6349#define DFSDM_CHCFGR1_DATMPX_Msk (0x3UL << DFSDM_CHCFGR1_DATMPX_Pos)
6350#define DFSDM_CHCFGR1_DATMPX DFSDM_CHCFGR1_DATMPX_Msk
6351#define DFSDM_CHCFGR1_DATMPX_1 (0x2UL << DFSDM_CHCFGR1_DATMPX_Pos)
6352#define DFSDM_CHCFGR1_DATMPX_0 (0x1UL << DFSDM_CHCFGR1_DATMPX_Pos)
6353#define DFSDM_CHCFGR1_CHINSEL_Pos (8U)
6354#define DFSDM_CHCFGR1_CHINSEL_Msk (0x1UL << DFSDM_CHCFGR1_CHINSEL_Pos)
6355#define DFSDM_CHCFGR1_CHINSEL DFSDM_CHCFGR1_CHINSEL_Msk
6356#define DFSDM_CHCFGR1_CHEN_Pos (7U)
6357#define DFSDM_CHCFGR1_CHEN_Msk (0x1UL << DFSDM_CHCFGR1_CHEN_Pos)
6358#define DFSDM_CHCFGR1_CHEN DFSDM_CHCFGR1_CHEN_Msk
6359#define DFSDM_CHCFGR1_CKABEN_Pos (6U)
6360#define DFSDM_CHCFGR1_CKABEN_Msk (0x1UL << DFSDM_CHCFGR1_CKABEN_Pos)
6361#define DFSDM_CHCFGR1_CKABEN DFSDM_CHCFGR1_CKABEN_Msk
6362#define DFSDM_CHCFGR1_SCDEN_Pos (5U)
6363#define DFSDM_CHCFGR1_SCDEN_Msk (0x1UL << DFSDM_CHCFGR1_SCDEN_Pos)
6364#define DFSDM_CHCFGR1_SCDEN DFSDM_CHCFGR1_SCDEN_Msk
6365#define DFSDM_CHCFGR1_SPICKSEL_Pos (2U)
6366#define DFSDM_CHCFGR1_SPICKSEL_Msk (0x3UL << DFSDM_CHCFGR1_SPICKSEL_Pos)
6367#define DFSDM_CHCFGR1_SPICKSEL DFSDM_CHCFGR1_SPICKSEL_Msk
6368#define DFSDM_CHCFGR1_SPICKSEL_1 (0x2UL << DFSDM_CHCFGR1_SPICKSEL_Pos)
6369#define DFSDM_CHCFGR1_SPICKSEL_0 (0x1UL << DFSDM_CHCFGR1_SPICKSEL_Pos)
6370#define DFSDM_CHCFGR1_SITP_Pos (0U)
6371#define DFSDM_CHCFGR1_SITP_Msk (0x3UL << DFSDM_CHCFGR1_SITP_Pos)
6372#define DFSDM_CHCFGR1_SITP DFSDM_CHCFGR1_SITP_Msk
6373#define DFSDM_CHCFGR1_SITP_1 (0x2UL << DFSDM_CHCFGR1_SITP_Pos)
6374#define DFSDM_CHCFGR1_SITP_0 (0x1UL << DFSDM_CHCFGR1_SITP_Pos)
6376/*************** Bit definition for DFSDM_CHCFGR2 register ******************/
6377#define DFSDM_CHCFGR2_OFFSET_Pos (8U)
6378#define DFSDM_CHCFGR2_OFFSET_Msk (0xFFFFFFUL << DFSDM_CHCFGR2_OFFSET_Pos)
6379#define DFSDM_CHCFGR2_OFFSET DFSDM_CHCFGR2_OFFSET_Msk
6380#define DFSDM_CHCFGR2_DTRBS_Pos (3U)
6381#define DFSDM_CHCFGR2_DTRBS_Msk (0x1FUL << DFSDM_CHCFGR2_DTRBS_Pos)
6382#define DFSDM_CHCFGR2_DTRBS DFSDM_CHCFGR2_DTRBS_Msk
6384/****************** Bit definition for DFSDM_CHAWSCDR register *****************/
6385#define DFSDM_CHAWSCDR_AWFORD_Pos (22U)
6386#define DFSDM_CHAWSCDR_AWFORD_Msk (0x3UL << DFSDM_CHAWSCDR_AWFORD_Pos)
6387#define DFSDM_CHAWSCDR_AWFORD DFSDM_CHAWSCDR_AWFORD_Msk
6388#define DFSDM_CHAWSCDR_AWFORD_1 (0x2UL << DFSDM_CHAWSCDR_AWFORD_Pos)
6389#define DFSDM_CHAWSCDR_AWFORD_0 (0x1UL << DFSDM_CHAWSCDR_AWFORD_Pos)
6390#define DFSDM_CHAWSCDR_AWFOSR_Pos (16U)
6391#define DFSDM_CHAWSCDR_AWFOSR_Msk (0x1FUL << DFSDM_CHAWSCDR_AWFOSR_Pos)
6392#define DFSDM_CHAWSCDR_AWFOSR DFSDM_CHAWSCDR_AWFOSR_Msk
6393#define DFSDM_CHAWSCDR_BKSCD_Pos (12U)
6394#define DFSDM_CHAWSCDR_BKSCD_Msk (0xFUL << DFSDM_CHAWSCDR_BKSCD_Pos)
6395#define DFSDM_CHAWSCDR_BKSCD DFSDM_CHAWSCDR_BKSCD_Msk
6396#define DFSDM_CHAWSCDR_SCDT_Pos (0U)
6397#define DFSDM_CHAWSCDR_SCDT_Msk (0xFFUL << DFSDM_CHAWSCDR_SCDT_Pos)
6398#define DFSDM_CHAWSCDR_SCDT DFSDM_CHAWSCDR_SCDT_Msk
6400/**************** Bit definition for DFSDM_CHWDATR register *******************/
6401#define DFSDM_CHWDATR_WDATA_Pos (0U)
6402#define DFSDM_CHWDATR_WDATA_Msk (0xFFFFUL << DFSDM_CHWDATR_WDATA_Pos)
6403#define DFSDM_CHWDATR_WDATA DFSDM_CHWDATR_WDATA_Msk
6405/**************** Bit definition for DFSDM_CHDATINR register *****************/
6406#define DFSDM_CHDATINR_INDAT0_Pos (0U)
6407#define DFSDM_CHDATINR_INDAT0_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT0_Pos)
6408#define DFSDM_CHDATINR_INDAT0 DFSDM_CHDATINR_INDAT0_Msk
6409#define DFSDM_CHDATINR_INDAT1_Pos (16U)
6410#define DFSDM_CHDATINR_INDAT1_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT1_Pos)
6411#define DFSDM_CHDATINR_INDAT1 DFSDM_CHDATINR_INDAT1_Msk
6413/************************ DFSDM module registers ****************************/
6414
6415/******************** Bit definition for DFSDM_FLTCR1 register *******************/
6416#define DFSDM_FLTCR1_AWFSEL_Pos (30U)
6417#define DFSDM_FLTCR1_AWFSEL_Msk (0x1UL << DFSDM_FLTCR1_AWFSEL_Pos)
6418#define DFSDM_FLTCR1_AWFSEL DFSDM_FLTCR1_AWFSEL_Msk
6419#define DFSDM_FLTCR1_FAST_Pos (29U)
6420#define DFSDM_FLTCR1_FAST_Msk (0x1UL << DFSDM_FLTCR1_FAST_Pos)
6421#define DFSDM_FLTCR1_FAST DFSDM_FLTCR1_FAST_Msk
6422#define DFSDM_FLTCR1_RCH_Pos (24U)
6423#define DFSDM_FLTCR1_RCH_Msk (0x7UL << DFSDM_FLTCR1_RCH_Pos)
6424#define DFSDM_FLTCR1_RCH DFSDM_FLTCR1_RCH_Msk
6425#define DFSDM_FLTCR1_RDMAEN_Pos (21U)
6426#define DFSDM_FLTCR1_RDMAEN_Msk (0x1UL << DFSDM_FLTCR1_RDMAEN_Pos)
6427#define DFSDM_FLTCR1_RDMAEN DFSDM_FLTCR1_RDMAEN_Msk
6428#define DFSDM_FLTCR1_RSYNC_Pos (19U)
6429#define DFSDM_FLTCR1_RSYNC_Msk (0x1UL << DFSDM_FLTCR1_RSYNC_Pos)
6430#define DFSDM_FLTCR1_RSYNC DFSDM_FLTCR1_RSYNC_Msk
6431#define DFSDM_FLTCR1_RCONT_Pos (18U)
6432#define DFSDM_FLTCR1_RCONT_Msk (0x1UL << DFSDM_FLTCR1_RCONT_Pos)
6433#define DFSDM_FLTCR1_RCONT DFSDM_FLTCR1_RCONT_Msk
6434#define DFSDM_FLTCR1_RSWSTART_Pos (17U)
6435#define DFSDM_FLTCR1_RSWSTART_Msk (0x1UL << DFSDM_FLTCR1_RSWSTART_Pos)
6436#define DFSDM_FLTCR1_RSWSTART DFSDM_FLTCR1_RSWSTART_Msk
6437#define DFSDM_FLTCR1_JEXTEN_Pos (13U)
6438#define DFSDM_FLTCR1_JEXTEN_Msk (0x3UL << DFSDM_FLTCR1_JEXTEN_Pos)
6439#define DFSDM_FLTCR1_JEXTEN DFSDM_FLTCR1_JEXTEN_Msk
6440#define DFSDM_FLTCR1_JEXTEN_1 (0x2UL << DFSDM_FLTCR1_JEXTEN_Pos)
6441#define DFSDM_FLTCR1_JEXTEN_0 (0x1UL << DFSDM_FLTCR1_JEXTEN_Pos)
6442#define DFSDM_FLTCR1_JEXTSEL_Pos (8U)
6443#define DFSDM_FLTCR1_JEXTSEL_Msk (0x1FUL << DFSDM_FLTCR1_JEXTSEL_Pos)
6444#define DFSDM_FLTCR1_JEXTSEL DFSDM_FLTCR1_JEXTSEL_Msk
6445#define DFSDM_FLTCR1_JEXTSEL_0 (0x01UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6446#define DFSDM_FLTCR1_JEXTSEL_1 (0x02UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6447#define DFSDM_FLTCR1_JEXTSEL_2 (0x04UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6448#define DFSDM_FLTCR1_JEXTSEL_3 (0x08UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6449#define DFSDM_FLTCR1_JEXTSEL_4 (0x10UL << DFSDM_FLTCR1_JEXTSEL_Pos)
6451#define DFSDM_FLTCR1_JDMAEN_Pos (5U)
6452#define DFSDM_FLTCR1_JDMAEN_Msk (0x1UL << DFSDM_FLTCR1_JDMAEN_Pos)
6453#define DFSDM_FLTCR1_JDMAEN DFSDM_FLTCR1_JDMAEN_Msk
6454#define DFSDM_FLTCR1_JSCAN_Pos (4U)
6455#define DFSDM_FLTCR1_JSCAN_Msk (0x1UL << DFSDM_FLTCR1_JSCAN_Pos)
6456#define DFSDM_FLTCR1_JSCAN DFSDM_FLTCR1_JSCAN_Msk
6457#define DFSDM_FLTCR1_JSYNC_Pos (3U)
6458#define DFSDM_FLTCR1_JSYNC_Msk (0x1UL << DFSDM_FLTCR1_JSYNC_Pos)
6459#define DFSDM_FLTCR1_JSYNC DFSDM_FLTCR1_JSYNC_Msk
6460#define DFSDM_FLTCR1_JSWSTART_Pos (1U)
6461#define DFSDM_FLTCR1_JSWSTART_Msk (0x1UL << DFSDM_FLTCR1_JSWSTART_Pos)
6462#define DFSDM_FLTCR1_JSWSTART DFSDM_FLTCR1_JSWSTART_Msk
6463#define DFSDM_FLTCR1_DFEN_Pos (0U)
6464#define DFSDM_FLTCR1_DFEN_Msk (0x1UL << DFSDM_FLTCR1_DFEN_Pos)
6465#define DFSDM_FLTCR1_DFEN DFSDM_FLTCR1_DFEN_Msk
6467/******************** Bit definition for DFSDM_FLTCR2 register *******************/
6468#define DFSDM_FLTCR2_AWDCH_Pos (16U)
6469#define DFSDM_FLTCR2_AWDCH_Msk (0xFFUL << DFSDM_FLTCR2_AWDCH_Pos)
6470#define DFSDM_FLTCR2_AWDCH DFSDM_FLTCR2_AWDCH_Msk
6471#define DFSDM_FLTCR2_EXCH_Pos (8U)
6472#define DFSDM_FLTCR2_EXCH_Msk (0xFFUL << DFSDM_FLTCR2_EXCH_Pos)
6473#define DFSDM_FLTCR2_EXCH DFSDM_FLTCR2_EXCH_Msk
6474#define DFSDM_FLTCR2_CKABIE_Pos (6U)
6475#define DFSDM_FLTCR2_CKABIE_Msk (0x1UL << DFSDM_FLTCR2_CKABIE_Pos)
6476#define DFSDM_FLTCR2_CKABIE DFSDM_FLTCR2_CKABIE_Msk
6477#define DFSDM_FLTCR2_SCDIE_Pos (5U)
6478#define DFSDM_FLTCR2_SCDIE_Msk (0x1UL << DFSDM_FLTCR2_SCDIE_Pos)
6479#define DFSDM_FLTCR2_SCDIE DFSDM_FLTCR2_SCDIE_Msk
6480#define DFSDM_FLTCR2_AWDIE_Pos (4U)
6481#define DFSDM_FLTCR2_AWDIE_Msk (0x1UL << DFSDM_FLTCR2_AWDIE_Pos)
6482#define DFSDM_FLTCR2_AWDIE DFSDM_FLTCR2_AWDIE_Msk
6483#define DFSDM_FLTCR2_ROVRIE_Pos (3U)
6484#define DFSDM_FLTCR2_ROVRIE_Msk (0x1UL << DFSDM_FLTCR2_ROVRIE_Pos)
6485#define DFSDM_FLTCR2_ROVRIE DFSDM_FLTCR2_ROVRIE_Msk
6486#define DFSDM_FLTCR2_JOVRIE_Pos (2U)
6487#define DFSDM_FLTCR2_JOVRIE_Msk (0x1UL << DFSDM_FLTCR2_JOVRIE_Pos)
6488#define DFSDM_FLTCR2_JOVRIE DFSDM_FLTCR2_JOVRIE_Msk
6489#define DFSDM_FLTCR2_REOCIE_Pos (1U)
6490#define DFSDM_FLTCR2_REOCIE_Msk (0x1UL << DFSDM_FLTCR2_REOCIE_Pos)
6491#define DFSDM_FLTCR2_REOCIE DFSDM_FLTCR2_REOCIE_Msk
6492#define DFSDM_FLTCR2_JEOCIE_Pos (0U)
6493#define DFSDM_FLTCR2_JEOCIE_Msk (0x1UL << DFSDM_FLTCR2_JEOCIE_Pos)
6494#define DFSDM_FLTCR2_JEOCIE DFSDM_FLTCR2_JEOCIE_Msk
6496/******************** Bit definition for DFSDM_FLTISR register *******************/
6497#define DFSDM_FLTISR_SCDF_Pos (24U)
6498#define DFSDM_FLTISR_SCDF_Msk (0xFFUL << DFSDM_FLTISR_SCDF_Pos)
6499#define DFSDM_FLTISR_SCDF DFSDM_FLTISR_SCDF_Msk
6500#define DFSDM_FLTISR_CKABF_Pos (16U)
6501#define DFSDM_FLTISR_CKABF_Msk (0xFFUL << DFSDM_FLTISR_CKABF_Pos)
6502#define DFSDM_FLTISR_CKABF DFSDM_FLTISR_CKABF_Msk
6503#define DFSDM_FLTISR_RCIP_Pos (14U)
6504#define DFSDM_FLTISR_RCIP_Msk (0x1UL << DFSDM_FLTISR_RCIP_Pos)
6505#define DFSDM_FLTISR_RCIP DFSDM_FLTISR_RCIP_Msk
6506#define DFSDM_FLTISR_JCIP_Pos (13U)
6507#define DFSDM_FLTISR_JCIP_Msk (0x1UL << DFSDM_FLTISR_JCIP_Pos)
6508#define DFSDM_FLTISR_JCIP DFSDM_FLTISR_JCIP_Msk
6509#define DFSDM_FLTISR_AWDF_Pos (4U)
6510#define DFSDM_FLTISR_AWDF_Msk (0x1UL << DFSDM_FLTISR_AWDF_Pos)
6511#define DFSDM_FLTISR_AWDF DFSDM_FLTISR_AWDF_Msk
6512#define DFSDM_FLTISR_ROVRF_Pos (3U)
6513#define DFSDM_FLTISR_ROVRF_Msk (0x1UL << DFSDM_FLTISR_ROVRF_Pos)
6514#define DFSDM_FLTISR_ROVRF DFSDM_FLTISR_ROVRF_Msk
6515#define DFSDM_FLTISR_JOVRF_Pos (2U)
6516#define DFSDM_FLTISR_JOVRF_Msk (0x1UL << DFSDM_FLTISR_JOVRF_Pos)
6517#define DFSDM_FLTISR_JOVRF DFSDM_FLTISR_JOVRF_Msk
6518#define DFSDM_FLTISR_REOCF_Pos (1U)
6519#define DFSDM_FLTISR_REOCF_Msk (0x1UL << DFSDM_FLTISR_REOCF_Pos)
6520#define DFSDM_FLTISR_REOCF DFSDM_FLTISR_REOCF_Msk
6521#define DFSDM_FLTISR_JEOCF_Pos (0U)
6522#define DFSDM_FLTISR_JEOCF_Msk (0x1UL << DFSDM_FLTISR_JEOCF_Pos)
6523#define DFSDM_FLTISR_JEOCF DFSDM_FLTISR_JEOCF_Msk
6525/******************** Bit definition for DFSDM_FLTICR register *******************/
6526#define DFSDM_FLTICR_CLRSCDF_Pos (24U)
6527#define DFSDM_FLTICR_CLRSCDF_Msk (0xFFUL << DFSDM_FLTICR_CLRSCDF_Pos)
6528#define DFSDM_FLTICR_CLRSCDF DFSDM_FLTICR_CLRSCDF_Msk
6529#define DFSDM_FLTICR_CLRCKABF_Pos (16U)
6530#define DFSDM_FLTICR_CLRCKABF_Msk (0xFFUL << DFSDM_FLTICR_CLRCKABF_Pos)
6531#define DFSDM_FLTICR_CLRCKABF DFSDM_FLTICR_CLRCKABF_Msk
6532#define DFSDM_FLTICR_CLRROVRF_Pos (3U)
6533#define DFSDM_FLTICR_CLRROVRF_Msk (0x1UL << DFSDM_FLTICR_CLRROVRF_Pos)
6534#define DFSDM_FLTICR_CLRROVRF DFSDM_FLTICR_CLRROVRF_Msk
6535#define DFSDM_FLTICR_CLRJOVRF_Pos (2U)
6536#define DFSDM_FLTICR_CLRJOVRF_Msk (0x1UL << DFSDM_FLTICR_CLRJOVRF_Pos)
6537#define DFSDM_FLTICR_CLRJOVRF DFSDM_FLTICR_CLRJOVRF_Msk
6539/******************* Bit definition for DFSDM_FLTJCHGR register ******************/
6540#define DFSDM_FLTJCHGR_JCHG_Pos (0U)
6541#define DFSDM_FLTJCHGR_JCHG_Msk (0xFFUL << DFSDM_FLTJCHGR_JCHG_Pos)
6542#define DFSDM_FLTJCHGR_JCHG DFSDM_FLTJCHGR_JCHG_Msk
6544/******************** Bit definition for DFSDM_FLTFCR register *******************/
6545#define DFSDM_FLTFCR_FORD_Pos (29U)
6546#define DFSDM_FLTFCR_FORD_Msk (0x7UL << DFSDM_FLTFCR_FORD_Pos)
6547#define DFSDM_FLTFCR_FORD DFSDM_FLTFCR_FORD_Msk
6548#define DFSDM_FLTFCR_FORD_2 (0x4UL << DFSDM_FLTFCR_FORD_Pos)
6549#define DFSDM_FLTFCR_FORD_1 (0x2UL << DFSDM_FLTFCR_FORD_Pos)
6550#define DFSDM_FLTFCR_FORD_0 (0x1UL << DFSDM_FLTFCR_FORD_Pos)
6551#define DFSDM_FLTFCR_FOSR_Pos (16U)
6552#define DFSDM_FLTFCR_FOSR_Msk (0x3FFUL << DFSDM_FLTFCR_FOSR_Pos)
6553#define DFSDM_FLTFCR_FOSR DFSDM_FLTFCR_FOSR_Msk
6554#define DFSDM_FLTFCR_IOSR_Pos (0U)
6555#define DFSDM_FLTFCR_IOSR_Msk (0xFFUL << DFSDM_FLTFCR_IOSR_Pos)
6556#define DFSDM_FLTFCR_IOSR DFSDM_FLTFCR_IOSR_Msk
6558/****************** Bit definition for DFSDM_FLTJDATAR register *****************/
6559#define DFSDM_FLTJDATAR_JDATA_Pos (8U)
6560#define DFSDM_FLTJDATAR_JDATA_Msk (0xFFFFFFUL << DFSDM_FLTJDATAR_JDATA_Pos)
6561#define DFSDM_FLTJDATAR_JDATA DFSDM_FLTJDATAR_JDATA_Msk
6562#define DFSDM_FLTJDATAR_JDATACH_Pos (0U)
6563#define DFSDM_FLTJDATAR_JDATACH_Msk (0x7UL << DFSDM_FLTJDATAR_JDATACH_Pos)
6564#define DFSDM_FLTJDATAR_JDATACH DFSDM_FLTJDATAR_JDATACH_Msk
6566/****************** Bit definition for DFSDM_FLTRDATAR register *****************/
6567#define DFSDM_FLTRDATAR_RDATA_Pos (8U)
6568#define DFSDM_FLTRDATAR_RDATA_Msk (0xFFFFFFUL << DFSDM_FLTRDATAR_RDATA_Pos)
6569#define DFSDM_FLTRDATAR_RDATA DFSDM_FLTRDATAR_RDATA_Msk
6570#define DFSDM_FLTRDATAR_RPEND_Pos (4U)
6571#define DFSDM_FLTRDATAR_RPEND_Msk (0x1UL << DFSDM_FLTRDATAR_RPEND_Pos)
6572#define DFSDM_FLTRDATAR_RPEND DFSDM_FLTRDATAR_RPEND_Msk
6573#define DFSDM_FLTRDATAR_RDATACH_Pos (0U)
6574#define DFSDM_FLTRDATAR_RDATACH_Msk (0x7UL << DFSDM_FLTRDATAR_RDATACH_Pos)
6575#define DFSDM_FLTRDATAR_RDATACH DFSDM_FLTRDATAR_RDATACH_Msk
6577/****************** Bit definition for DFSDM_FLTAWHTR register ******************/
6578#define DFSDM_FLTAWHTR_AWHT_Pos (8U)
6579#define DFSDM_FLTAWHTR_AWHT_Msk (0xFFFFFFUL << DFSDM_FLTAWHTR_AWHT_Pos)
6580#define DFSDM_FLTAWHTR_AWHT DFSDM_FLTAWHTR_AWHT_Msk
6581#define DFSDM_FLTAWHTR_BKAWH_Pos (0U)
6582#define DFSDM_FLTAWHTR_BKAWH_Msk (0xFUL << DFSDM_FLTAWHTR_BKAWH_Pos)
6583#define DFSDM_FLTAWHTR_BKAWH DFSDM_FLTAWHTR_BKAWH_Msk
6585/****************** Bit definition for DFSDM_FLTAWLTR register ******************/
6586#define DFSDM_FLTAWLTR_AWLT_Pos (8U)
6587#define DFSDM_FLTAWLTR_AWLT_Msk (0xFFFFFFUL << DFSDM_FLTAWLTR_AWLT_Pos)
6588#define DFSDM_FLTAWLTR_AWLT DFSDM_FLTAWLTR_AWLT_Msk
6589#define DFSDM_FLTAWLTR_BKAWL_Pos (0U)
6590#define DFSDM_FLTAWLTR_BKAWL_Msk (0xFUL << DFSDM_FLTAWLTR_BKAWL_Pos)
6591#define DFSDM_FLTAWLTR_BKAWL DFSDM_FLTAWLTR_BKAWL_Msk
6593/****************** Bit definition for DFSDM_FLTAWSR register ******************/
6594#define DFSDM_FLTAWSR_AWHTF_Pos (8U)
6595#define DFSDM_FLTAWSR_AWHTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWHTF_Pos)
6596#define DFSDM_FLTAWSR_AWHTF DFSDM_FLTAWSR_AWHTF_Msk
6597#define DFSDM_FLTAWSR_AWLTF_Pos (0U)
6598#define DFSDM_FLTAWSR_AWLTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWLTF_Pos)
6599#define DFSDM_FLTAWSR_AWLTF DFSDM_FLTAWSR_AWLTF_Msk
6601/****************** Bit definition for DFSDM_FLTAWCFR) register *****************/
6602#define DFSDM_FLTAWCFR_CLRAWHTF_Pos (8U)
6603#define DFSDM_FLTAWCFR_CLRAWHTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWHTF_Pos)
6604#define DFSDM_FLTAWCFR_CLRAWHTF DFSDM_FLTAWCFR_CLRAWHTF_Msk
6605#define DFSDM_FLTAWCFR_CLRAWLTF_Pos (0U)
6606#define DFSDM_FLTAWCFR_CLRAWLTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWLTF_Pos)
6607#define DFSDM_FLTAWCFR_CLRAWLTF DFSDM_FLTAWCFR_CLRAWLTF_Msk
6609/****************** Bit definition for DFSDM_FLTEXMAX register ******************/
6610#define DFSDM_FLTEXMAX_EXMAX_Pos (8U)
6611#define DFSDM_FLTEXMAX_EXMAX_Msk (0xFFFFFFUL << DFSDM_FLTEXMAX_EXMAX_Pos)
6612#define DFSDM_FLTEXMAX_EXMAX DFSDM_FLTEXMAX_EXMAX_Msk
6613#define DFSDM_FLTEXMAX_EXMAXCH_Pos (0U)
6614#define DFSDM_FLTEXMAX_EXMAXCH_Msk (0x7UL << DFSDM_FLTEXMAX_EXMAXCH_Pos)
6615#define DFSDM_FLTEXMAX_EXMAXCH DFSDM_FLTEXMAX_EXMAXCH_Msk
6617/****************** Bit definition for DFSDM_FLTEXMIN register ******************/
6618#define DFSDM_FLTEXMIN_EXMIN_Pos (8U)
6619#define DFSDM_FLTEXMIN_EXMIN_Msk (0xFFFFFFUL << DFSDM_FLTEXMIN_EXMIN_Pos)
6620#define DFSDM_FLTEXMIN_EXMIN DFSDM_FLTEXMIN_EXMIN_Msk
6621#define DFSDM_FLTEXMIN_EXMINCH_Pos (0U)
6622#define DFSDM_FLTEXMIN_EXMINCH_Msk (0x7UL << DFSDM_FLTEXMIN_EXMINCH_Pos)
6623#define DFSDM_FLTEXMIN_EXMINCH DFSDM_FLTEXMIN_EXMINCH_Msk
6625/****************** Bit definition for DFSDM_FLTCNVTIMR register ******************/
6626#define DFSDM_FLTCNVTIMR_CNVCNT_Pos (4U)
6627#define DFSDM_FLTCNVTIMR_CNVCNT_Msk (0xFFFFFFFUL << DFSDM_FLTCNVTIMR_CNVCNT_Pos)
6628#define DFSDM_FLTCNVTIMR_CNVCNT DFSDM_FLTCNVTIMR_CNVCNT_Msk
6630/******************************************************************************/
6631/* */
6632/* BDMA Controller */
6633/* */
6634/******************************************************************************/
6635
6636/******************* Bit definition for BDMA_ISR register ********************/
6637#define BDMA_ISR_GIF0_Pos (0U)
6638#define BDMA_ISR_GIF0_Msk (0x1UL << BDMA_ISR_GIF0_Pos)
6639#define BDMA_ISR_GIF0 BDMA_ISR_GIF0_Msk
6640#define BDMA_ISR_TCIF0_Pos (1U)
6641#define BDMA_ISR_TCIF0_Msk (0x1UL << BDMA_ISR_TCIF0_Pos)
6642#define BDMA_ISR_TCIF0 BDMA_ISR_TCIF0_Msk
6643#define BDMA_ISR_HTIF0_Pos (2U)
6644#define BDMA_ISR_HTIF0_Msk (0x1UL << BDMA_ISR_HTIF0_Pos)
6645#define BDMA_ISR_HTIF0 BDMA_ISR_HTIF0_Msk
6646#define BDMA_ISR_TEIF0_Pos (3U)
6647#define BDMA_ISR_TEIF0_Msk (0x1UL << BDMA_ISR_TEIF0_Pos)
6648#define BDMA_ISR_TEIF0 BDMA_ISR_TEIF0_Msk
6649#define BDMA_ISR_GIF1_Pos (4U)
6650#define BDMA_ISR_GIF1_Msk (0x1UL << BDMA_ISR_GIF1_Pos)
6651#define BDMA_ISR_GIF1 BDMA_ISR_GIF1_Msk
6652#define BDMA_ISR_TCIF1_Pos (5U)
6653#define BDMA_ISR_TCIF1_Msk (0x1UL << BDMA_ISR_TCIF1_Pos)
6654#define BDMA_ISR_TCIF1 BDMA_ISR_TCIF1_Msk
6655#define BDMA_ISR_HTIF1_Pos (6U)
6656#define BDMA_ISR_HTIF1_Msk (0x1UL << BDMA_ISR_HTIF1_Pos)
6657#define BDMA_ISR_HTIF1 BDMA_ISR_HTIF1_Msk
6658#define BDMA_ISR_TEIF1_Pos (7U)
6659#define BDMA_ISR_TEIF1_Msk (0x1UL << BDMA_ISR_TEIF1_Pos)
6660#define BDMA_ISR_TEIF1 BDMA_ISR_TEIF1_Msk
6661#define BDMA_ISR_GIF2_Pos (8U)
6662#define BDMA_ISR_GIF2_Msk (0x1UL << BDMA_ISR_GIF2_Pos)
6663#define BDMA_ISR_GIF2 BDMA_ISR_GIF2_Msk
6664#define BDMA_ISR_TCIF2_Pos (9U)
6665#define BDMA_ISR_TCIF2_Msk (0x1UL << BDMA_ISR_TCIF2_Pos)
6666#define BDMA_ISR_TCIF2 BDMA_ISR_TCIF2_Msk
6667#define BDMA_ISR_HTIF2_Pos (10U)
6668#define BDMA_ISR_HTIF2_Msk (0x1UL << BDMA_ISR_HTIF2_Pos)
6669#define BDMA_ISR_HTIF2 BDMA_ISR_HTIF2_Msk
6670#define BDMA_ISR_TEIF2_Pos (11U)
6671#define BDMA_ISR_TEIF2_Msk (0x1UL << BDMA_ISR_TEIF2_Pos)
6672#define BDMA_ISR_TEIF2 BDMA_ISR_TEIF2_Msk
6673#define BDMA_ISR_GIF3_Pos (12U)
6674#define BDMA_ISR_GIF3_Msk (0x1UL << BDMA_ISR_GIF3_Pos)
6675#define BDMA_ISR_GIF3 BDMA_ISR_GIF3_Msk
6676#define BDMA_ISR_TCIF3_Pos (13U)
6677#define BDMA_ISR_TCIF3_Msk (0x1UL << BDMA_ISR_TCIF3_Pos)
6678#define BDMA_ISR_TCIF3 BDMA_ISR_TCIF3_Msk
6679#define BDMA_ISR_HTIF3_Pos (14U)
6680#define BDMA_ISR_HTIF3_Msk (0x1UL << BDMA_ISR_HTIF3_Pos)
6681#define BDMA_ISR_HTIF3 BDMA_ISR_HTIF3_Msk
6682#define BDMA_ISR_TEIF3_Pos (15U)
6683#define BDMA_ISR_TEIF3_Msk (0x1UL << BDMA_ISR_TEIF3_Pos)
6684#define BDMA_ISR_TEIF3 BDMA_ISR_TEIF3_Msk
6685#define BDMA_ISR_GIF4_Pos (16U)
6686#define BDMA_ISR_GIF4_Msk (0x1UL << BDMA_ISR_GIF4_Pos)
6687#define BDMA_ISR_GIF4 BDMA_ISR_GIF4_Msk
6688#define BDMA_ISR_TCIF4_Pos (17U)
6689#define BDMA_ISR_TCIF4_Msk (0x1UL << BDMA_ISR_TCIF4_Pos)
6690#define BDMA_ISR_TCIF4 BDMA_ISR_TCIF4_Msk
6691#define BDMA_ISR_HTIF4_Pos (18U)
6692#define BDMA_ISR_HTIF4_Msk (0x1UL << BDMA_ISR_HTIF4_Pos)
6693#define BDMA_ISR_HTIF4 BDMA_ISR_HTIF4_Msk
6694#define BDMA_ISR_TEIF4_Pos (19U)
6695#define BDMA_ISR_TEIF4_Msk (0x1UL << BDMA_ISR_TEIF4_Pos)
6696#define BDMA_ISR_TEIF4 BDMA_ISR_TEIF4_Msk
6697#define BDMA_ISR_GIF5_Pos (20U)
6698#define BDMA_ISR_GIF5_Msk (0x1UL << BDMA_ISR_GIF5_Pos)
6699#define BDMA_ISR_GIF5 BDMA_ISR_GIF5_Msk
6700#define BDMA_ISR_TCIF5_Pos (21U)
6701#define BDMA_ISR_TCIF5_Msk (0x1UL << BDMA_ISR_TCIF5_Pos)
6702#define BDMA_ISR_TCIF5 BDMA_ISR_TCIF5_Msk
6703#define BDMA_ISR_HTIF5_Pos (22U)
6704#define BDMA_ISR_HTIF5_Msk (0x1UL << BDMA_ISR_HTIF5_Pos)
6705#define BDMA_ISR_HTIF5 BDMA_ISR_HTIF5_Msk
6706#define BDMA_ISR_TEIF5_Pos (23U)
6707#define BDMA_ISR_TEIF5_Msk (0x1UL << BDMA_ISR_TEIF5_Pos)
6708#define BDMA_ISR_TEIF5 BDMA_ISR_TEIF5_Msk
6709#define BDMA_ISR_GIF6_Pos (24U)
6710#define BDMA_ISR_GIF6_Msk (0x1UL << BDMA_ISR_GIF6_Pos)
6711#define BDMA_ISR_GIF6 BDMA_ISR_GIF6_Msk
6712#define BDMA_ISR_TCIF6_Pos (25U)
6713#define BDMA_ISR_TCIF6_Msk (0x1UL << BDMA_ISR_TCIF6_Pos)
6714#define BDMA_ISR_TCIF6 BDMA_ISR_TCIF6_Msk
6715#define BDMA_ISR_HTIF6_Pos (26U)
6716#define BDMA_ISR_HTIF6_Msk (0x1UL << BDMA_ISR_HTIF6_Pos)
6717#define BDMA_ISR_HTIF6 BDMA_ISR_HTIF6_Msk
6718#define BDMA_ISR_TEIF6_Pos (27U)
6719#define BDMA_ISR_TEIF6_Msk (0x1UL << BDMA_ISR_TEIF6_Pos)
6720#define BDMA_ISR_TEIF6 BDMA_ISR_TEIF6_Msk
6721#define BDMA_ISR_GIF7_Pos (28U)
6722#define BDMA_ISR_GIF7_Msk (0x1UL << BDMA_ISR_GIF7_Pos)
6723#define BDMA_ISR_GIF7 BDMA_ISR_GIF7_Msk
6724#define BDMA_ISR_TCIF7_Pos (29U)
6725#define BDMA_ISR_TCIF7_Msk (0x1UL << BDMA_ISR_TCIF7_Pos)
6726#define BDMA_ISR_TCIF7 BDMA_ISR_TCIF7_Msk
6727#define BDMA_ISR_HTIF7_Pos (30U)
6728#define BDMA_ISR_HTIF7_Msk (0x1UL << BDMA_ISR_HTIF7_Pos)
6729#define BDMA_ISR_HTIF7 BDMA_ISR_HTIF7_Msk
6730#define BDMA_ISR_TEIF7_Pos (31U)
6731#define BDMA_ISR_TEIF7_Msk (0x1UL << BDMA_ISR_TEIF7_Pos)
6732#define BDMA_ISR_TEIF7 BDMA_ISR_TEIF7_Msk
6734/******************* Bit definition for BDMA_IFCR register *******************/
6735#define BDMA_IFCR_CGIF0_Pos (0U)
6736#define BDMA_IFCR_CGIF0_Msk (0x1UL << BDMA_IFCR_CGIF0_Pos)
6737#define BDMA_IFCR_CGIF0 BDMA_IFCR_CGIF0_Msk
6738#define BDMA_IFCR_CTCIF0_Pos (1U)
6739#define BDMA_IFCR_CTCIF0_Msk (0x1UL << BDMA_IFCR_CTCIF0_Pos)
6740#define BDMA_IFCR_CTCIF0 BDMA_IFCR_CTCIF0_Msk
6741#define BDMA_IFCR_CHTIF0_Pos (2U)
6742#define BDMA_IFCR_CHTIF0_Msk (0x1UL << BDMA_IFCR_CHTIF0_Pos)
6743#define BDMA_IFCR_CHTIF0 BDMA_IFCR_CHTIF0_Msk
6744#define BDMA_IFCR_CTEIF0_Pos (3U)
6745#define BDMA_IFCR_CTEIF0_Msk (0x1UL << BDMA_IFCR_CTEIF0_Pos)
6746#define BDMA_IFCR_CTEIF0 BDMA_IFCR_CTEIF0_Msk
6747#define BDMA_IFCR_CGIF1_Pos (4U)
6748#define BDMA_IFCR_CGIF1_Msk (0x1UL << BDMA_IFCR_CGIF1_Pos)
6749#define BDMA_IFCR_CGIF1 BDMA_IFCR_CGIF1_Msk
6750#define BDMA_IFCR_CTCIF1_Pos (5U)
6751#define BDMA_IFCR_CTCIF1_Msk (0x1UL << BDMA_IFCR_CTCIF1_Pos)
6752#define BDMA_IFCR_CTCIF1 BDMA_IFCR_CTCIF1_Msk
6753#define BDMA_IFCR_CHTIF1_Pos (6U)
6754#define BDMA_IFCR_CHTIF1_Msk (0x1UL << BDMA_IFCR_CHTIF1_Pos)
6755#define BDMA_IFCR_CHTIF1 BDMA_IFCR_CHTIF1_Msk
6756#define BDMA_IFCR_CTEIF1_Pos (7U)
6757#define BDMA_IFCR_CTEIF1_Msk (0x1UL << BDMA_IFCR_CTEIF1_Pos)
6758#define BDMA_IFCR_CTEIF1 BDMA_IFCR_CTEIF1_Msk
6759#define BDMA_IFCR_CGIF2_Pos (8U)
6760#define BDMA_IFCR_CGIF2_Msk (0x1UL << BDMA_IFCR_CGIF2_Pos)
6761#define BDMA_IFCR_CGIF2 BDMA_IFCR_CGIF2_Msk
6762#define BDMA_IFCR_CTCIF2_Pos (9U)
6763#define BDMA_IFCR_CTCIF2_Msk (0x1UL << BDMA_IFCR_CTCIF2_Pos)
6764#define BDMA_IFCR_CTCIF2 BDMA_IFCR_CTCIF2_Msk
6765#define BDMA_IFCR_CHTIF2_Pos (10U)
6766#define BDMA_IFCR_CHTIF2_Msk (0x1UL << BDMA_IFCR_CHTIF2_Pos)
6767#define BDMA_IFCR_CHTIF2 BDMA_IFCR_CHTIF2_Msk
6768#define BDMA_IFCR_CTEIF2_Pos (11U)
6769#define BDMA_IFCR_CTEIF2_Msk (0x1UL << BDMA_IFCR_CTEIF2_Pos)
6770#define BDMA_IFCR_CTEIF2 BDMA_IFCR_CTEIF2_Msk
6771#define BDMA_IFCR_CGIF3_Pos (12U)
6772#define BDMA_IFCR_CGIF3_Msk (0x1UL << BDMA_IFCR_CGIF3_Pos)
6773#define BDMA_IFCR_CGIF3 BDMA_IFCR_CGIF3_Msk
6774#define BDMA_IFCR_CTCIF3_Pos (13U)
6775#define BDMA_IFCR_CTCIF3_Msk (0x1UL << BDMA_IFCR_CTCIF3_Pos)
6776#define BDMA_IFCR_CTCIF3 BDMA_IFCR_CTCIF3_Msk
6777#define BDMA_IFCR_CHTIF3_Pos (14U)
6778#define BDMA_IFCR_CHTIF3_Msk (0x1UL << BDMA_IFCR_CHTIF3_Pos)
6779#define BDMA_IFCR_CHTIF3 BDMA_IFCR_CHTIF3_Msk
6780#define BDMA_IFCR_CTEIF3_Pos (15U)
6781#define BDMA_IFCR_CTEIF3_Msk (0x1UL << BDMA_IFCR_CTEIF3_Pos)
6782#define BDMA_IFCR_CTEIF3 BDMA_IFCR_CTEIF3_Msk
6783#define BDMA_IFCR_CGIF4_Pos (16U)
6784#define BDMA_IFCR_CGIF4_Msk (0x1UL << BDMA_IFCR_CGIF4_Pos)
6785#define BDMA_IFCR_CGIF4 BDMA_IFCR_CGIF4_Msk
6786#define BDMA_IFCR_CTCIF4_Pos (17U)
6787#define BDMA_IFCR_CTCIF4_Msk (0x1UL << BDMA_IFCR_CTCIF4_Pos)
6788#define BDMA_IFCR_CTCIF4 BDMA_IFCR_CTCIF4_Msk
6789#define BDMA_IFCR_CHTIF4_Pos (18U)
6790#define BDMA_IFCR_CHTIF4_Msk (0x1UL << BDMA_IFCR_CHTIF4_Pos)
6791#define BDMA_IFCR_CHTIF4 BDMA_IFCR_CHTIF4_Msk
6792#define BDMA_IFCR_CTEIF4_Pos (19U)
6793#define BDMA_IFCR_CTEIF4_Msk (0x1UL << BDMA_IFCR_CTEIF4_Pos)
6794#define BDMA_IFCR_CTEIF4 BDMA_IFCR_CTEIF4_Msk
6795#define BDMA_IFCR_CGIF5_Pos (20U)
6796#define BDMA_IFCR_CGIF5_Msk (0x1UL << BDMA_IFCR_CGIF5_Pos)
6797#define BDMA_IFCR_CGIF5 BDMA_IFCR_CGIF5_Msk
6798#define BDMA_IFCR_CTCIF5_Pos (21U)
6799#define BDMA_IFCR_CTCIF5_Msk (0x1UL << BDMA_IFCR_CTCIF5_Pos)
6800#define BDMA_IFCR_CTCIF5 BDMA_IFCR_CTCIF5_Msk
6801#define BDMA_IFCR_CHTIF5_Pos (22U)
6802#define BDMA_IFCR_CHTIF5_Msk (0x1UL << BDMA_IFCR_CHTIF5_Pos)
6803#define BDMA_IFCR_CHTIF5 BDMA_IFCR_CHTIF5_Msk
6804#define BDMA_IFCR_CTEIF5_Pos (23U)
6805#define BDMA_IFCR_CTEIF5_Msk (0x1UL << BDMA_IFCR_CTEIF5_Pos)
6806#define BDMA_IFCR_CTEIF5 BDMA_IFCR_CTEIF5_Msk
6807#define BDMA_IFCR_CGIF6_Pos (24U)
6808#define BDMA_IFCR_CGIF6_Msk (0x1UL << BDMA_IFCR_CGIF6_Pos)
6809#define BDMA_IFCR_CGIF6 BDMA_IFCR_CGIF6_Msk
6810#define BDMA_IFCR_CTCIF6_Pos (25U)
6811#define BDMA_IFCR_CTCIF6_Msk (0x1UL << BDMA_IFCR_CTCIF6_Pos)
6812#define BDMA_IFCR_CTCIF6 BDMA_IFCR_CTCIF6_Msk
6813#define BDMA_IFCR_CHTIF6_Pos (26U)
6814#define BDMA_IFCR_CHTIF6_Msk (0x1UL << BDMA_IFCR_CHTIF6_Pos)
6815#define BDMA_IFCR_CHTIF6 BDMA_IFCR_CHTIF6_Msk
6816#define BDMA_IFCR_CTEIF6_Pos (27U)
6817#define BDMA_IFCR_CTEIF6_Msk (0x1UL << BDMA_IFCR_CTEIF6_Pos)
6818#define BDMA_IFCR_CTEIF6 BDMA_IFCR_CTEIF6_Msk
6819#define BDMA_IFCR_CGIF7_Pos (28U)
6820#define BDMA_IFCR_CGIF7_Msk (0x1UL << BDMA_IFCR_CGIF7_Pos)
6821#define BDMA_IFCR_CGIF7 BDMA_IFCR_CGIF7_Msk
6822#define BDMA_IFCR_CTCIF7_Pos (29U)
6823#define BDMA_IFCR_CTCIF7_Msk (0x1UL << BDMA_IFCR_CTCIF7_Pos)
6824#define BDMA_IFCR_CTCIF7 BDMA_IFCR_CTCIF7_Msk
6825#define BDMA_IFCR_CHTIF7_Pos (30U)
6826#define BDMA_IFCR_CHTIF7_Msk (0x1UL << BDMA_IFCR_CHTIF7_Pos)
6827#define BDMA_IFCR_CHTIF7 BDMA_IFCR_CHTIF7_Msk
6828#define BDMA_IFCR_CTEIF7_Pos (31U)
6829#define BDMA_IFCR_CTEIF7_Msk (0x1UL << BDMA_IFCR_CTEIF7_Pos)
6830#define BDMA_IFCR_CTEIF7 BDMA_IFCR_CTEIF7_Msk
6832/******************* Bit definition for BDMA_CCR register ********************/
6833#define BDMA_CCR_EN_Pos (0U)
6834#define BDMA_CCR_EN_Msk (0x1UL << BDMA_CCR_EN_Pos)
6835#define BDMA_CCR_EN BDMA_CCR_EN_Msk
6836#define BDMA_CCR_TCIE_Pos (1U)
6837#define BDMA_CCR_TCIE_Msk (0x1UL << BDMA_CCR_TCIE_Pos)
6838#define BDMA_CCR_TCIE BDMA_CCR_TCIE_Msk
6839#define BDMA_CCR_HTIE_Pos (2U)
6840#define BDMA_CCR_HTIE_Msk (0x1UL << BDMA_CCR_HTIE_Pos)
6841#define BDMA_CCR_HTIE BDMA_CCR_HTIE_Msk
6842#define BDMA_CCR_TEIE_Pos (3U)
6843#define BDMA_CCR_TEIE_Msk (0x1UL << BDMA_CCR_TEIE_Pos)
6844#define BDMA_CCR_TEIE BDMA_CCR_TEIE_Msk
6845#define BDMA_CCR_DIR_Pos (4U)
6846#define BDMA_CCR_DIR_Msk (0x1UL << BDMA_CCR_DIR_Pos)
6847#define BDMA_CCR_DIR BDMA_CCR_DIR_Msk
6848#define BDMA_CCR_CIRC_Pos (5U)
6849#define BDMA_CCR_CIRC_Msk (0x1UL << BDMA_CCR_CIRC_Pos)
6850#define BDMA_CCR_CIRC BDMA_CCR_CIRC_Msk
6851#define BDMA_CCR_PINC_Pos (6U)
6852#define BDMA_CCR_PINC_Msk (0x1UL << BDMA_CCR_PINC_Pos)
6853#define BDMA_CCR_PINC BDMA_CCR_PINC_Msk
6854#define BDMA_CCR_MINC_Pos (7U)
6855#define BDMA_CCR_MINC_Msk (0x1UL << BDMA_CCR_MINC_Pos)
6856#define BDMA_CCR_MINC BDMA_CCR_MINC_Msk
6858#define BDMA_CCR_PSIZE_Pos (8U)
6859#define BDMA_CCR_PSIZE_Msk (0x3UL << BDMA_CCR_PSIZE_Pos)
6860#define BDMA_CCR_PSIZE BDMA_CCR_PSIZE_Msk
6861#define BDMA_CCR_PSIZE_0 (0x1UL << BDMA_CCR_PSIZE_Pos)
6862#define BDMA_CCR_PSIZE_1 (0x2UL << BDMA_CCR_PSIZE_Pos)
6864#define BDMA_CCR_MSIZE_Pos (10U)
6865#define BDMA_CCR_MSIZE_Msk (0x3UL << BDMA_CCR_MSIZE_Pos)
6866#define BDMA_CCR_MSIZE BDMA_CCR_MSIZE_Msk
6867#define BDMA_CCR_MSIZE_0 (0x1UL << BDMA_CCR_MSIZE_Pos)
6868#define BDMA_CCR_MSIZE_1 (0x2UL << BDMA_CCR_MSIZE_Pos)
6870#define BDMA_CCR_PL_Pos (12U)
6871#define BDMA_CCR_PL_Msk (0x3UL << BDMA_CCR_PL_Pos)
6872#define BDMA_CCR_PL BDMA_CCR_PL_Msk
6873#define BDMA_CCR_PL_0 (0x1UL << BDMA_CCR_PL_Pos)
6874#define BDMA_CCR_PL_1 (0x2UL << BDMA_CCR_PL_Pos)
6876#define BDMA_CCR_MEM2MEM_Pos (14U)
6877#define BDMA_CCR_MEM2MEM_Msk (0x1UL << BDMA_CCR_MEM2MEM_Pos)
6878#define BDMA_CCR_MEM2MEM BDMA_CCR_MEM2MEM_Msk
6879#define BDMA_CCR_DBM_Pos (15U)
6880#define BDMA_CCR_DBM_Msk (0x1UL << BDMA_CCR_DBM_Pos)
6881#define BDMA_CCR_DBM BDMA_CCR_DBM_Msk
6882#define BDMA_CCR_CT_Pos (16U)
6883#define BDMA_CCR_CT_Msk (0x1UL << BDMA_CCR_CT_Pos)
6884#define BDMA_CCR_CT BDMA_CCR_CT_Msk
6886/****************** Bit definition for BDMA_CNDTR register *******************/
6887#define BDMA_CNDTR_NDT_Pos (0U)
6888#define BDMA_CNDTR_NDT_Msk (0xFFFFUL << BDMA_CNDTR_NDT_Pos)
6889#define BDMA_CNDTR_NDT BDMA_CNDTR_NDT_Msk
6891/****************** Bit definition for BDMA_CPAR register ********************/
6892#define BDMA_CPAR_PA_Pos (0U)
6893#define BDMA_CPAR_PA_Msk (0xFFFFFFFFUL << BDMA_CPAR_PA_Pos)
6894#define BDMA_CPAR_PA BDMA_CPAR_PA_Msk
6896/****************** Bit definition for BDMA_CM0AR register ********************/
6897#define BDMA_CM0AR_MA_Pos (0U)
6898#define BDMA_CM0AR_MA_Msk (0xFFFFFFFFUL << BDMA_CM0AR_MA_Pos)
6899#define BDMA_CM0AR_MA BDMA_CM0AR_MA_Msk
6901/****************** Bit definition for BDMA_CM1AR register ********************/
6902#define BDMA_CM1AR_MA_Pos (0U)
6903#define BDMA_CM1AR_MA_Msk (0xFFFFFFFFUL << BDMA_CM1AR_MA_Pos)
6904#define BDMA_CM1AR_MA BDMA_CM1AR_MA_Msk
6906/******************************************************************************/
6907/* */
6908/* Ethernet MAC Registers bits definitions */
6909/* */
6910/******************************************************************************/
6911/* Bit definition for Ethernet MAC Configuration Register register */
6912#define ETH_MACCR_ARP_Pos (31U)
6913#define ETH_MACCR_ARP_Msk (0x1UL << ETH_MACCR_ARP_Pos)
6914#define ETH_MACCR_ARP ETH_MACCR_ARP_Msk /* ARP Offload Enable */
6915#define ETH_MACCR_SARC_Pos (28U)
6916#define ETH_MACCR_SARC_Msk (0x7UL << ETH_MACCR_SARC_Pos)
6917#define ETH_MACCR_SARC ETH_MACCR_SARC_Msk /* Source Address Insertion or Replacement Control */
6918#define ETH_MACCR_SARC_MTIATI (0U) /* The mti_sa_ctrl_i and ati_sa_ctrl_i input signals control the SA field generation. */
6919#define ETH_MACCR_SARC_INSADDR0_Pos (29U)
6920#define ETH_MACCR_SARC_INSADDR0_Msk (0x1UL << ETH_MACCR_SARC_INSADDR0_Pos)
6921#define ETH_MACCR_SARC_INSADDR0 ETH_MACCR_SARC_INSADDR0_Msk /* Insert MAC Address0 in the SA field of all transmitted packets. */
6922#define ETH_MACCR_SARC_INSADDR1_Pos (29U)
6923#define ETH_MACCR_SARC_INSADDR1_Msk (0x3UL << ETH_MACCR_SARC_INSADDR1_Pos)
6924#define ETH_MACCR_SARC_INSADDR1 ETH_MACCR_SARC_INSADDR1_Msk /* Insert MAC Address1 in the SA field of all transmitted packets. */
6925#define ETH_MACCR_SARC_REPADDR0_Pos (28U)
6926#define ETH_MACCR_SARC_REPADDR0_Msk (0x3UL << ETH_MACCR_SARC_REPADDR0_Pos)
6927#define ETH_MACCR_SARC_REPADDR0 ETH_MACCR_SARC_REPADDR0_Msk /* Replace MAC Address0 in the SA field of all transmitted packets. */
6928#define ETH_MACCR_SARC_REPADDR1_Pos (28U)
6929#define ETH_MACCR_SARC_REPADDR1_Msk (0x7UL << ETH_MACCR_SARC_REPADDR1_Pos)
6930#define ETH_MACCR_SARC_REPADDR1 ETH_MACCR_SARC_REPADDR1_Msk /* Replace MAC Address1 in the SA field of all transmitted packets. */
6931#define ETH_MACCR_IPC_Pos (27U)
6932#define ETH_MACCR_IPC_Msk (0x1UL << ETH_MACCR_IPC_Pos)
6933#define ETH_MACCR_IPC ETH_MACCR_IPC_Msk /* Checksum Offload */
6934#define ETH_MACCR_IPG_Pos (24U)
6935#define ETH_MACCR_IPG_Msk (0x7UL << ETH_MACCR_IPG_Pos)
6936#define ETH_MACCR_IPG ETH_MACCR_IPG_Msk /* Inter-Packet Gap */
6937#define ETH_MACCR_IPG_96BIT (0U) /* Minimum IFG between Packets during transmission is 96Bit */
6938#define ETH_MACCR_IPG_88BIT (0x01000000U) /* Minimum IFG between Packets during transmission is 88Bit */
6939#define ETH_MACCR_IPG_80BIT (0x02000000U) /* Minimum IFG between Packets during transmission is 80Bit */
6940#define ETH_MACCR_IPG_72BIT (0x03000000U) /* Minimum IFG between Packets during transmission is 72Bit */
6941#define ETH_MACCR_IPG_64BIT (0x04000000U) /* Minimum IFG between Packets during transmission is 64Bit */
6942#define ETH_MACCR_IPG_56BIT (0x05000000U) /* Minimum IFG between Packets during transmission is 56Bit */
6943#define ETH_MACCR_IPG_48BIT (0x06000000U) /* Minimum IFG between Packets during transmission is 48Bit */
6944#define ETH_MACCR_IPG_40BIT (0x07000000U) /* Minimum IFG between Packets during transmission is 40Bit */
6945#define ETH_MACCR_GPSLCE_Pos (23U)
6946#define ETH_MACCR_GPSLCE_Msk (0x1UL << ETH_MACCR_GPSLCE_Pos)
6947#define ETH_MACCR_GPSLCE ETH_MACCR_GPSLCE_Msk /* Giant Packet Size Limit Control Enable */
6948#define ETH_MACCR_S2KP_Pos (22U)
6949#define ETH_MACCR_S2KP_Msk (0x1UL << ETH_MACCR_S2KP_Pos)
6950#define ETH_MACCR_S2KP ETH_MACCR_S2KP_Msk /* IEEE 802.3as Support for 2K Packets */
6951#define ETH_MACCR_CST_Pos (21U)
6952#define ETH_MACCR_CST_Msk (0x1UL << ETH_MACCR_CST_Pos)
6953#define ETH_MACCR_CST ETH_MACCR_CST_Msk /* CRC stripping for Type packets */
6954#define ETH_MACCR_ACS_Pos (20U)
6955#define ETH_MACCR_ACS_Msk (0x1UL << ETH_MACCR_ACS_Pos)
6956#define ETH_MACCR_ACS ETH_MACCR_ACS_Msk /* Automatic Pad or CRC Stripping */
6957#define ETH_MACCR_WD_Pos (19U)
6958#define ETH_MACCR_WD_Msk (0x1UL << ETH_MACCR_WD_Pos)
6959#define ETH_MACCR_WD ETH_MACCR_WD_Msk /* Watchdog disable */
6960#define ETH_MACCR_JD_Pos (17U)
6961#define ETH_MACCR_JD_Msk (0x1UL << ETH_MACCR_JD_Pos)
6962#define ETH_MACCR_JD ETH_MACCR_JD_Msk /* Jabber disable */
6963#define ETH_MACCR_JE_Pos (16U)
6964#define ETH_MACCR_JE_Msk (0x1UL << ETH_MACCR_JE_Pos)
6965#define ETH_MACCR_JE ETH_MACCR_JE_Msk /* Jumbo Packet Enable */
6966#define ETH_MACCR_FES_Pos (14U)
6967#define ETH_MACCR_FES_Msk (0x1UL << ETH_MACCR_FES_Pos)
6968#define ETH_MACCR_FES ETH_MACCR_FES_Msk /* Fast ethernet speed */
6969#define ETH_MACCR_DM_Pos (13U)
6970#define ETH_MACCR_DM_Msk (0x1UL << ETH_MACCR_DM_Pos)
6971#define ETH_MACCR_DM ETH_MACCR_DM_Msk /* Duplex mode */
6972#define ETH_MACCR_LM_Pos (12U)
6973#define ETH_MACCR_LM_Msk (0x1UL << ETH_MACCR_LM_Pos)
6974#define ETH_MACCR_LM ETH_MACCR_LM_Msk /* loopback mode */
6975#define ETH_MACCR_ECRSFD_Pos (11U)
6976#define ETH_MACCR_ECRSFD_Msk (0x1UL << ETH_MACCR_ECRSFD_Pos)
6977#define ETH_MACCR_ECRSFD ETH_MACCR_ECRSFD_Msk /* Enable Carrier Sense Before Transmission in Full-Duplex Mode */
6978#define ETH_MACCR_DO_Pos (10U)
6979#define ETH_MACCR_DO_Msk (0x1UL << ETH_MACCR_DO_Pos)
6980#define ETH_MACCR_DO ETH_MACCR_DO_Msk /* Disable Receive own */
6981#define ETH_MACCR_DCRS_Pos (9U)
6982#define ETH_MACCR_DCRS_Msk (0x1UL << ETH_MACCR_DCRS_Pos)
6983#define ETH_MACCR_DCRS ETH_MACCR_DCRS_Msk /* Disable Carrier Sense During Transmission */
6984#define ETH_MACCR_DR_Pos (8U)
6985#define ETH_MACCR_DR_Msk (0x1UL << ETH_MACCR_DR_Pos)
6986#define ETH_MACCR_DR ETH_MACCR_DR_Msk /* Disable Retry */
6987#define ETH_MACCR_BL_Pos (5U)
6988#define ETH_MACCR_BL_Msk (0x3UL << ETH_MACCR_BL_Pos)
6989#define ETH_MACCR_BL ETH_MACCR_BL_Msk /* Back-off limit mask */
6990#define ETH_MACCR_BL_10 (0x0UL << ETH_MACCR_BL_Pos)
6991#define ETH_MACCR_BL_8 (0x1UL << ETH_MACCR_BL_Pos)
6992#define ETH_MACCR_BL_4 (0x2UL << ETH_MACCR_BL_Pos)
6993#define ETH_MACCR_BL_1 (0x3UL << ETH_MACCR_BL_Pos)
6994#define ETH_MACCR_DC_Pos (4U)
6995#define ETH_MACCR_DC_Msk (0x1UL << ETH_MACCR_DC_Pos)
6996#define ETH_MACCR_DC ETH_MACCR_DC_Msk /* Defferal check */
6997#define ETH_MACCR_PRELEN_Pos (2U)
6998#define ETH_MACCR_PRELEN_Msk (0x3UL << ETH_MACCR_PRELEN_Pos)
6999#define ETH_MACCR_PRELEN ETH_MACCR_PRELEN_Msk /* Preamble Length for Transmit packets */
7000#define ETH_MACCR_PRELEN_7 (0x0UL << ETH_MACCR_PRELEN_Pos)
7001#define ETH_MACCR_PRELEN_5 (0x1UL << ETH_MACCR_PRELEN_Pos)
7002#define ETH_MACCR_PRELEN_3 (0x2UL << ETH_MACCR_PRELEN_Pos)
7003#define ETH_MACCR_TE_Pos (1U)
7004#define ETH_MACCR_TE_Msk (0x1UL << ETH_MACCR_TE_Pos)
7005#define ETH_MACCR_TE ETH_MACCR_TE_Msk /* Transmitter enable */
7006#define ETH_MACCR_RE_Pos (0U)
7007#define ETH_MACCR_RE_Msk (0x1UL << ETH_MACCR_RE_Pos)
7008#define ETH_MACCR_RE ETH_MACCR_RE_Msk /* Receiver enable */
7009
7010/* Bit definition for Ethernet MAC Extended Configuration Register register */
7011#define ETH_MACECR_EIPG_Pos (25U)
7012#define ETH_MACECR_EIPG_Msk (0x1FUL << ETH_MACECR_EIPG_Pos)
7013#define ETH_MACECR_EIPG ETH_MACECR_EIPG_Msk /* Extended Inter-Packet Gap */
7014#define ETH_MACECR_EIPGEN_Pos (24U)
7015#define ETH_MACECR_EIPGEN_Msk (0x1UL << ETH_MACECR_EIPGEN_Pos)
7016#define ETH_MACECR_EIPGEN ETH_MACECR_EIPGEN_Msk /* Extended Inter-Packet Gap Enable */
7017#define ETH_MACECR_USP_Pos (18U)
7018#define ETH_MACECR_USP_Msk (0x1UL << ETH_MACECR_USP_Pos)
7019#define ETH_MACECR_USP ETH_MACECR_USP_Msk /* Unicast Slow Protocol Packet Detect */
7020#define ETH_MACECR_SPEN_Pos (17U)
7021#define ETH_MACECR_SPEN_Msk (0x1UL << ETH_MACECR_SPEN_Pos)
7022#define ETH_MACECR_SPEN ETH_MACECR_SPEN_Msk /* Slow Protocol Detection Enable */
7023#define ETH_MACECR_DCRCC_Pos (16U)
7024#define ETH_MACECR_DCRCC_Msk (0x1UL << ETH_MACECR_DCRCC_Pos)
7025#define ETH_MACECR_DCRCC ETH_MACECR_DCRCC_Msk /* Disable CRC Checking for Received Packets */
7026#define ETH_MACECR_GPSL_Pos (0U)
7027#define ETH_MACECR_GPSL_Msk (0x3FFFUL << ETH_MACECR_GPSL_Pos)
7028#define ETH_MACECR_GPSL ETH_MACECR_GPSL_Msk /* Giant Packet Size Limit */
7029
7030/* Bit definition for Ethernet MAC Packet Filter Register */
7031#define ETH_MACPFR_RA_Pos (31U)
7032#define ETH_MACPFR_RA_Msk (0x1UL << ETH_MACPFR_RA_Pos)
7033#define ETH_MACPFR_RA ETH_MACPFR_RA_Msk /* Receive all */
7034#define ETH_MACPFR_DNTU_Pos (21U)
7035#define ETH_MACPFR_DNTU_Msk (0x1UL << ETH_MACPFR_DNTU_Pos)
7036#define ETH_MACPFR_DNTU ETH_MACPFR_DNTU_Msk /* Drop Non-TCP/UDP over IP Packets */
7037#define ETH_MACPFR_IPFE_Pos (20U)
7038#define ETH_MACPFR_IPFE_Msk (0x1UL << ETH_MACPFR_IPFE_Pos)
7039#define ETH_MACPFR_IPFE ETH_MACPFR_IPFE_Msk /* Layer 3 and Layer 4 Filter Enable */
7040#define ETH_MACPFR_VTFE_Pos (16U)
7041#define ETH_MACPFR_VTFE_Msk (0x1UL << ETH_MACPFR_VTFE_Pos)
7042#define ETH_MACPFR_VTFE ETH_MACPFR_VTFE_Msk /* VLAN Tag Filter Enable */
7043#define ETH_MACPFR_HPF_Pos (10U)
7044#define ETH_MACPFR_HPF_Msk (0x1UL << ETH_MACPFR_HPF_Pos)
7045#define ETH_MACPFR_HPF ETH_MACPFR_HPF_Msk /* Hash or perfect filter */
7046#define ETH_MACPFR_SAF_Pos (9U)
7047#define ETH_MACPFR_SAF_Msk (0x1UL << ETH_MACPFR_SAF_Pos)
7048#define ETH_MACPFR_SAF ETH_MACPFR_SAF_Msk /* Source address filter enable */
7049#define ETH_MACPFR_SAIF_Pos (8U)
7050#define ETH_MACPFR_SAIF_Msk (0x1UL << ETH_MACPFR_SAIF_Pos)
7051#define ETH_MACPFR_SAIF ETH_MACPFR_SAIF_Msk /* SA inverse filtering */
7052#define ETH_MACPFR_PCF_Pos (6U)
7053#define ETH_MACPFR_PCF_Msk (0x3UL << ETH_MACPFR_PCF_Pos)
7054#define ETH_MACPFR_PCF ETH_MACPFR_PCF_Msk /* Pass control frames: 4 cases */
7055#define ETH_MACPFR_PCF_BLOCKALL (0U) /* MAC filters all control frames from reaching the application */
7056#define ETH_MACPFR_PCF_FORWARDALLEXCEPTPA_Pos (6U)
7057#define ETH_MACPFR_PCF_FORWARDALLEXCEPTPA_Msk (0x1UL << ETH_MACPFR_PCF_FORWARDALLEXCEPTPA_Pos)
7058#define ETH_MACPFR_PCF_FORWARDALLEXCEPTPA ETH_MACPFR_PCF_FORWARDALLEXCEPTPA_Msk /* MAC forwards all control frames except Pause packets to application even if they fail the Address Filter */
7059#define ETH_MACPFR_PCF_FORWARDALL_Pos (7U)
7060#define ETH_MACPFR_PCF_FORWARDALL_Msk (0x1UL << ETH_MACPFR_PCF_FORWARDALL_Pos)
7061#define ETH_MACPFR_PCF_FORWARDALL ETH_MACPFR_PCF_FORWARDALL_Msk /* MAC forwards all control frames to application even if they fail the Address Filter */
7062#define ETH_MACPFR_PCF_FORWARDPASSEDADDRFILTER_Pos (6U)
7063#define ETH_MACPFR_PCF_FORWARDPASSEDADDRFILTER_Msk (0x3UL << ETH_MACPFR_PCF_FORWARDPASSEDADDRFILTER_Pos)
7064#define ETH_MACPFR_PCF_FORWARDPASSEDADDRFILTER ETH_MACPFR_PCF_FORWARDPASSEDADDRFILTER_Msk /* MAC forwards control frames that pass the Address Filter. */
7065#define ETH_MACPFR_DBF_Pos (5U)
7066#define ETH_MACPFR_DBF_Msk (0x1UL << ETH_MACPFR_DBF_Pos)
7067#define ETH_MACPFR_DBF ETH_MACPFR_DBF_Msk /* Disable Broadcast Packets */
7068#define ETH_MACPFR_PM_Pos (4U)
7069#define ETH_MACPFR_PM_Msk (0x1UL << ETH_MACPFR_PM_Pos)
7070#define ETH_MACPFR_PM ETH_MACPFR_PM_Msk /* Pass all mutlicast */
7071#define ETH_MACPFR_DAIF_Pos (3U)
7072#define ETH_MACPFR_DAIF_Msk (0x1UL << ETH_MACPFR_DAIF_Pos)
7073#define ETH_MACPFR_DAIF ETH_MACPFR_DAIF_Msk /* DA Inverse filtering */
7074#define ETH_MACPFR_HMC_Pos (2U)
7075#define ETH_MACPFR_HMC_Msk (0x1UL << ETH_MACPFR_HMC_Pos)
7076#define ETH_MACPFR_HMC ETH_MACPFR_HMC_Msk /* Hash multicast */
7077#define ETH_MACPFR_HUC_Pos (1U)
7078#define ETH_MACPFR_HUC_Msk (0x1UL << ETH_MACPFR_HUC_Pos)
7079#define ETH_MACPFR_HUC ETH_MACPFR_HUC_Msk /* Hash unicast */
7080#define ETH_MACPFR_PR_Pos (0U)
7081#define ETH_MACPFR_PR_Msk (0x1UL << ETH_MACPFR_PR_Pos)
7082#define ETH_MACPFR_PR ETH_MACPFR_PR_Msk /* Promiscuous mode */
7083
7084/* Bit definition for Ethernet MAC Watchdog Timeout Register */
7085#define ETH_MACWTR_PWE_Pos (8U)
7086#define ETH_MACWTR_PWE_Msk (0x1UL << ETH_MACWTR_PWE_Pos)
7087#define ETH_MACWTR_PWE ETH_MACWTR_PWE_Msk /* Programmable Watchdog Enable */
7088#define ETH_MACWTR_WTO_Pos (0U)
7089#define ETH_MACWTR_WTO_Msk (0xFUL << ETH_MACWTR_WTO_Pos)
7090#define ETH_MACWTR_WTO ETH_MACWTR_WTO_Msk /* Watchdog Timeout */
7091#define ETH_MACWTR_WTO_2KB (0U) /* Maximum received packet length 2KB*/
7092#define ETH_MACWTR_WTO_3KB (0x00000001U) /* Maximum received packet length 3KB */
7093#define ETH_MACWTR_WTO_4KB (0x00000002U) /* Maximum received packet length 4KB */
7094#define ETH_MACWTR_WTO_5KB (0x00000003U) /* Maximum received packet length 5KB */
7095#define ETH_MACWTR_WTO_6KB (0x00000004U) /* Maximum received packet length 6KB */
7096#define ETH_MACWTR_WTO_7KB (0x00000005U) /* Maximum received packet length 7KB */
7097#define ETH_MACWTR_WTO_8KB (0x00000006U) /* Maximum received packet length 8KB */
7098#define ETH_MACWTR_WTO_9KB (0x00000007U) /* Maximum received packet length 9KB */
7099#define ETH_MACWTR_WTO_10KB (0x00000008U) /* Maximum received packet length 10KB */
7100#define ETH_MACWTR_WTO_11KB (0x00000009U) /* Maximum received packet length 11KB */
7101#define ETH_MACWTR_WTO_12KB (0x0000000AU) /* Maximum received packet length 12KB */
7102#define ETH_MACWTR_WTO_13KB (0x0000000BU) /* Maximum received packet length 13KB */
7103#define ETH_MACWTR_WTO_14KB (0x0000000CU) /* Maximum received packet length 14KB */
7104#define ETH_MACWTR_WTO_15KB (0x0000000DU) /* Maximum received packet length 15KB */
7105#define ETH_MACWTR_WTO_16KB (0x0000000EU) /* Maximum received packet length 16KB */
7106
7107/* Bit definition for Ethernet MAC Hash Table High Register */
7108#define ETH_MACHTHR_HTH_Pos (0U)
7109#define ETH_MACHTHR_HTH_Msk (0xFFFFFFFFUL << ETH_MACHTHR_HTH_Pos)
7110#define ETH_MACHTHR_HTH ETH_MACHTHR_HTH_Msk /* Hash table high */
7111
7112/* Bit definition for Ethernet MAC Hash Table Low Register */
7113#define ETH_MACHTLR_HTL_Pos (0U)
7114#define ETH_MACHTLR_HTL_Msk (0xFFFFFFFFUL << ETH_MACHTLR_HTL_Pos)
7115#define ETH_MACHTLR_HTL ETH_MACHTLR_HTL_Msk /* Hash table low */
7116
7117/* Bit definition for Ethernet MAC VLAN Tag Register */
7118#define ETH_MACVTR_EIVLRXS_Pos (31U)
7119#define ETH_MACVTR_EIVLRXS_Msk (0x1UL << ETH_MACVTR_EIVLRXS_Pos)
7120#define ETH_MACVTR_EIVLRXS ETH_MACVTR_EIVLRXS_Msk /* Enable Inner VLAN Tag in Rx Status */
7121#define ETH_MACVTR_EIVLS_Pos (28U)
7122#define ETH_MACVTR_EIVLS_Msk (0x3UL << ETH_MACVTR_EIVLS_Pos)
7123#define ETH_MACVTR_EIVLS ETH_MACVTR_EIVLS_Msk /* Enable Inner VLAN Tag Stripping on Receive */
7124#define ETH_MACVTR_EIVLS_DONOTSTRIP (0U) /* Do not strip */
7125#define ETH_MACVTR_EIVLS_STRIPIFPASS_Pos (28U)
7126#define ETH_MACVTR_EIVLS_STRIPIFPASS_Msk (0x1UL << ETH_MACVTR_EIVLS_STRIPIFPASS_Pos)
7127#define ETH_MACVTR_EIVLS_STRIPIFPASS ETH_MACVTR_EIVLS_STRIPIFPASS_Msk /* Strip if VLAN filter passes */
7128#define ETH_MACVTR_EIVLS_STRIPIFFAILS_Pos (29U)
7129#define ETH_MACVTR_EIVLS_STRIPIFFAILS_Msk (0x1UL << ETH_MACVTR_EIVLS_STRIPIFFAILS_Pos)
7130#define ETH_MACVTR_EIVLS_STRIPIFFAILS ETH_MACVTR_EIVLS_STRIPIFFAILS_Msk /* Strip if VLAN filter fails */
7131#define ETH_MACVTR_EIVLS_ALWAYSSTRIP_Pos (28U)
7132#define ETH_MACVTR_EIVLS_ALWAYSSTRIP_Msk (0x3UL << ETH_MACVTR_EIVLS_ALWAYSSTRIP_Pos)
7133#define ETH_MACVTR_EIVLS_ALWAYSSTRIP ETH_MACVTR_EIVLS_ALWAYSSTRIP_Msk /* Always strip */
7134#define ETH_MACVTR_ERIVLT_Pos (27U)
7135#define ETH_MACVTR_ERIVLT_Msk (0x1UL << ETH_MACVTR_ERIVLT_Pos)
7136#define ETH_MACVTR_ERIVLT ETH_MACVTR_ERIVLT_Msk /* Enable Inner VLAN Tag */
7137#define ETH_MACVTR_EDVLP_Pos (26U)
7138#define ETH_MACVTR_EDVLP_Msk (0x1UL << ETH_MACVTR_EDVLP_Pos)
7139#define ETH_MACVTR_EDVLP ETH_MACVTR_EDVLP_Msk /* Enable Double VLAN Processing */
7140#define ETH_MACVTR_VTHM_Pos (25U)
7141#define ETH_MACVTR_VTHM_Msk (0x1UL << ETH_MACVTR_VTHM_Pos)
7142#define ETH_MACVTR_VTHM ETH_MACVTR_VTHM_Msk /* VLAN Tag Hash Table Match Enable */
7143#define ETH_MACVTR_EVLRXS_Pos (24U)
7144#define ETH_MACVTR_EVLRXS_Msk (0x1UL << ETH_MACVTR_EVLRXS_Pos)
7145#define ETH_MACVTR_EVLRXS ETH_MACVTR_EVLRXS_Msk /* Enable VLAN Tag in Rx status */
7146#define ETH_MACVTR_EVLS_Pos (21U)
7147#define ETH_MACVTR_EVLS_Msk (0x3UL << ETH_MACVTR_EVLS_Pos)
7148#define ETH_MACVTR_EVLS ETH_MACVTR_EVLS_Msk /* Enable VLAN Tag Stripping on Receive */
7149#define ETH_MACVTR_EVLS_DONOTSTRIP (0U) /* Do not strip */
7150#define ETH_MACVTR_EVLS_STRIPIFPASS_Pos (21U)
7151#define ETH_MACVTR_EVLS_STRIPIFPASS_Msk (0x1UL << ETH_MACVTR_EVLS_STRIPIFPASS_Pos)
7152#define ETH_MACVTR_EVLS_STRIPIFPASS ETH_MACVTR_EVLS_STRIPIFPASS_Msk /* Strip if VLAN filter passes */
7153#define ETH_MACVTR_EVLS_STRIPIFFAILS_Pos (22U)
7154#define ETH_MACVTR_EVLS_STRIPIFFAILS_Msk (0x1UL << ETH_MACVTR_EVLS_STRIPIFFAILS_Pos)
7155#define ETH_MACVTR_EVLS_STRIPIFFAILS ETH_MACVTR_EVLS_STRIPIFFAILS_Msk /* Strip if VLAN filter fails */
7156#define ETH_MACVTR_EVLS_ALWAYSSTRIP_Pos (21U)
7157#define ETH_MACVTR_EVLS_ALWAYSSTRIP_Msk (0x3UL << ETH_MACVTR_EVLS_ALWAYSSTRIP_Pos)
7158#define ETH_MACVTR_EVLS_ALWAYSSTRIP ETH_MACVTR_EVLS_ALWAYSSTRIP_Msk /* Always strip */
7159#define ETH_MACVTR_DOVLTC_Pos (20U)
7160#define ETH_MACVTR_DOVLTC_Msk (0x1UL << ETH_MACVTR_DOVLTC_Pos)
7161#define ETH_MACVTR_DOVLTC ETH_MACVTR_DOVLTC_Msk /* Disable VLAN Type Check */
7162#define ETH_MACVTR_ERSVLM_Pos (19U)
7163#define ETH_MACVTR_ERSVLM_Msk (0x1UL << ETH_MACVTR_ERSVLM_Pos)
7164#define ETH_MACVTR_ERSVLM ETH_MACVTR_ERSVLM_Msk /* Enable Receive S-VLAN Match */
7165#define ETH_MACVTR_ESVL_Pos (18U)
7166#define ETH_MACVTR_ESVL_Msk (0x1UL << ETH_MACVTR_ESVL_Pos)
7167#define ETH_MACVTR_ESVL ETH_MACVTR_ESVL_Msk /* Enable S-VLAN */
7168#define ETH_MACVTR_VTIM_Pos (17U)
7169#define ETH_MACVTR_VTIM_Msk (0x1UL << ETH_MACVTR_VTIM_Pos)
7170#define ETH_MACVTR_VTIM ETH_MACVTR_VTIM_Msk /* VLAN Tag Inverse Match Enable */
7171#define ETH_MACVTR_ETV_Pos (16U)
7172#define ETH_MACVTR_ETV_Msk (0x1UL << ETH_MACVTR_ETV_Pos)
7173#define ETH_MACVTR_ETV ETH_MACVTR_ETV_Msk /* Enable 12-Bit VLAN Tag Comparison */
7174#define ETH_MACVTR_VL_Pos (0U)
7175#define ETH_MACVTR_VL_Msk (0xFFFFUL << ETH_MACVTR_VL_Pos)
7176#define ETH_MACVTR_VL ETH_MACVTR_VL_Msk /* VLAN Tag Identifier for Receive Packets */
7177#define ETH_MACVTR_VL_UP_Pos (13U)
7178#define ETH_MACVTR_VL_UP_Msk (0x7UL << ETH_MACVTR_VL_UP_Pos)
7179#define ETH_MACVTR_VL_UP ETH_MACVTR_VL_UP_Msk /* User Priority */
7180#define ETH_MACVTR_VL_CFIDEI_Pos (12U)
7181#define ETH_MACVTR_VL_CFIDEI_Msk (0x1UL << ETH_MACVTR_VL_CFIDEI_Pos)
7182#define ETH_MACVTR_VL_CFIDEI ETH_MACVTR_VL_CFIDEI_Msk /* Canonical Format Indicator or Drop Eligible Indicator */
7183#define ETH_MACVTR_VL_VID_Pos (0U)
7184#define ETH_MACVTR_VL_VID_Msk (0xFFFUL << ETH_MACVTR_VL_VID_Pos)
7185#define ETH_MACVTR_VL_VID ETH_MACVTR_VL_VID_Msk /* VLAN Identifier field of VLAN tag */
7186
7187/* Bit definition for Ethernet MAC VLAN Hash Table Register */
7188#define ETH_MACVHTR_VLHT_Pos (0U)
7189#define ETH_MACVHTR_VLHT_Msk (0xFFFFUL << ETH_MACVHTR_VLHT_Pos)
7190#define ETH_MACVHTR_VLHT ETH_MACVHTR_VLHT_Msk /* VLAN Hash Table */
7191
7192/* Bit definition for Ethernet MAC VLAN Incl Register */
7193#define ETH_MACVIR_VLTI_Pos (20U)
7194#define ETH_MACVIR_VLTI_Msk (0x1UL << ETH_MACVIR_VLTI_Pos)
7195#define ETH_MACVIR_VLTI ETH_MACVIR_VLTI_Msk /* VLAN Tag Input */
7196#define ETH_MACVIR_CSVL_Pos (19U)
7197#define ETH_MACVIR_CSVL_Msk (0x1UL << ETH_MACVIR_CSVL_Pos)
7198#define ETH_MACVIR_CSVL ETH_MACVIR_CSVL_Msk /* C-VLAN or S-VLAN */
7199#define ETH_MACVIR_VLP_Pos (18U)
7200#define ETH_MACVIR_VLP_Msk (0x1UL << ETH_MACVIR_VLP_Pos)
7201#define ETH_MACVIR_VLP ETH_MACVIR_VLP_Msk /* VLAN Priority Control */
7202#define ETH_MACVIR_VLC_Pos (16U)
7203#define ETH_MACVIR_VLC_Msk (0x3UL << ETH_MACVIR_VLC_Pos)
7204#define ETH_MACVIR_VLC ETH_MACVIR_VLC_Msk /* VLAN Tag Control in Transmit Packets */
7205#define ETH_MACVIR_VLC_NOVLANTAG (0U) /* No VLAN tag deletion, insertion, or replacement */
7206#define ETH_MACVIR_VLC_VLANTAGDELETE_Pos (16U)
7207#define ETH_MACVIR_VLC_VLANTAGDELETE_Msk (0x1UL << ETH_MACVIR_VLC_VLANTAGDELETE_Pos)
7208#define ETH_MACVIR_VLC_VLANTAGDELETE ETH_MACVIR_VLC_VLANTAGDELETE_Msk /* VLAN tag deletion */
7209#define ETH_MACVIR_VLC_VLANTAGINSERT_Pos (17U)
7210#define ETH_MACVIR_VLC_VLANTAGINSERT_Msk (0x1UL << ETH_MACVIR_VLC_VLANTAGINSERT_Pos)
7211#define ETH_MACVIR_VLC_VLANTAGINSERT ETH_MACVIR_VLC_VLANTAGINSERT_Msk /* VLAN tag insertion */
7212#define ETH_MACVIR_VLC_VLANTAGREPLACE_Pos (16U)
7213#define ETH_MACVIR_VLC_VLANTAGREPLACE_Msk (0x3UL << ETH_MACVIR_VLC_VLANTAGREPLACE_Pos)
7214#define ETH_MACVIR_VLC_VLANTAGREPLACE ETH_MACVIR_VLC_VLANTAGREPLACE_Msk /* VLAN tag replacement */
7215#define ETH_MACVIR_VLT_Pos (0U)
7216#define ETH_MACVIR_VLT_Msk (0xFFFFUL << ETH_MACVIR_VLT_Pos)
7217#define ETH_MACVIR_VLT ETH_MACVIR_VLT_Msk /* VLAN Tag for Transmit Packets */
7218#define ETH_MACVIR_VLT_UP_Pos (13U)
7219#define ETH_MACVIR_VLT_UP_Msk (0x7UL << ETH_MACVIR_VLT_UP_Pos)
7220#define ETH_MACVIR_VLT_UP ETH_MACVIR_VLT_UP_Msk /* User Priority */
7221#define ETH_MACVIR_VLT_CFIDEI_Pos (12U)
7222#define ETH_MACVIR_VLT_CFIDEI_Msk (0x1UL << ETH_MACVIR_VLT_CFIDEI_Pos)
7223#define ETH_MACVIR_VLT_CFIDEI ETH_MACVIR_VLT_CFIDEI_Msk /* Canonical Format Indicator or Drop Eligible Indicator */
7224#define ETH_MACVIR_VLT_VID_Pos (0U)
7225#define ETH_MACVIR_VLT_VID_Msk (0xFFFUL << ETH_MACVIR_VLT_VID_Pos)
7226#define ETH_MACVIR_VLT_VID ETH_MACVIR_VLT_VID_Msk /* VLAN Identifier field of VLAN tag */
7227
7228/* Bit definition for Ethernet MAC Inner_VLAN Incl Register */
7229#define ETH_MACIVIR_VLTI_Pos (20U)
7230#define ETH_MACIVIR_VLTI_Msk (0x1UL << ETH_MACIVIR_VLTI_Pos)
7231#define ETH_MACIVIR_VLTI ETH_MACIVIR_VLTI_Msk /* VLAN Tag Input */
7232#define ETH_MACIVIR_CSVL_Pos (19U)
7233#define ETH_MACIVIR_CSVL_Msk (0x1UL << ETH_MACIVIR_CSVL_Pos)
7234#define ETH_MACIVIR_CSVL ETH_MACIVIR_CSVL_Msk /* C-VLAN or S-VLAN */
7235#define ETH_MACIVIR_VLP_Pos (18U)
7236#define ETH_MACIVIR_VLP_Msk (0x1UL << ETH_MACIVIR_VLP_Pos)
7237#define ETH_MACIVIR_VLP ETH_MACIVIR_VLP_Msk /* VLAN Priority Control */
7238#define ETH_MACIVIR_VLC_Pos (16U)
7239#define ETH_MACIVIR_VLC_Msk (0x3UL << ETH_MACIVIR_VLC_Pos)
7240#define ETH_MACIVIR_VLC ETH_MACIVIR_VLC_Msk /* VLAN Tag Control in Transmit Packets */
7241#define ETH_MACIVIR_VLC_NOVLANTAG (0U) /* No VLAN tag deletion, insertion, or replacement */
7242#define ETH_MACIVIR_VLC_VLANTAGDELETE_Pos (16U)
7243#define ETH_MACIVIR_VLC_VLANTAGDELETE_Msk (0x1UL << ETH_MACIVIR_VLC_VLANTAGDELETE_Pos)
7244#define ETH_MACIVIR_VLC_VLANTAGDELETE ETH_MACIVIR_VLC_VLANTAGDELETE_Msk /* VLAN tag deletion */
7245#define ETH_MACIVIR_VLC_VLANTAGINSERT_Pos (17U)
7246#define ETH_MACIVIR_VLC_VLANTAGINSERT_Msk (0x1UL << ETH_MACIVIR_VLC_VLANTAGINSERT_Pos)
7247#define ETH_MACIVIR_VLC_VLANTAGINSERT ETH_MACIVIR_VLC_VLANTAGINSERT_Msk /* VLAN tag insertion */
7248#define ETH_MACIVIR_VLC_VLANTAGREPLACE_Pos (16U)
7249#define ETH_MACIVIR_VLC_VLANTAGREPLACE_Msk (0x3UL << ETH_MACIVIR_VLC_VLANTAGREPLACE_Pos)
7250#define ETH_MACIVIR_VLC_VLANTAGREPLACE ETH_MACIVIR_VLC_VLANTAGREPLACE_Msk /* VLAN tag replacement */
7251#define ETH_MACIVIR_VLT_Pos (0U)
7252#define ETH_MACIVIR_VLT_Msk (0xFFFFUL << ETH_MACIVIR_VLT_Pos)
7253#define ETH_MACIVIR_VLT ETH_MACIVIR_VLT_Msk /* VLAN Tag for Transmit Packets */
7254#define ETH_MACIVIR_VLT_UP_Pos (13U)
7255#define ETH_MACIVIR_VLT_UP_Msk (0x7UL << ETH_MACIVIR_VLT_UP_Pos)
7256#define ETH_MACIVIR_VLT_UP ETH_MACIVIR_VLT_UP_Msk /* User Priority */
7257#define ETH_MACIVIR_VLT_CFIDEI_Pos (12U)
7258#define ETH_MACIVIR_VLT_CFIDEI_Msk (0x1UL << ETH_MACIVIR_VLT_CFIDEI_Pos)
7259#define ETH_MACIVIR_VLT_CFIDEI ETH_MACIVIR_VLT_CFIDEI_Msk /* Canonical Format Indicator or Drop Eligible Indicator */
7260#define ETH_MACIVIR_VLT_VID_Pos (0U)
7261#define ETH_MACIVIR_VLT_VID_Msk (0xFFFUL << ETH_MACIVIR_VLT_VID_Pos)
7262#define ETH_MACIVIR_VLT_VID ETH_MACIVIR_VLT_VID_Msk /* VLAN Identifier field of VLAN tag */
7263
7264/* Bit definition for Ethernet MAC Tx Flow Ctrl Register */
7265#define ETH_MACTFCR_PT_Pos (16U)
7266#define ETH_MACTFCR_PT_Msk (0xFFFFUL << ETH_MACTFCR_PT_Pos)
7267#define ETH_MACTFCR_PT ETH_MACTFCR_PT_Msk /* Pause Time */
7268#define ETH_MACTFCR_DZPQ_Pos (7U)
7269#define ETH_MACTFCR_DZPQ_Msk (0x1UL << ETH_MACTFCR_DZPQ_Pos)
7270#define ETH_MACTFCR_DZPQ ETH_MACTFCR_DZPQ_Msk /* Disable Zero-Quanta Pause */
7271#define ETH_MACTFCR_PLT_Pos (4U)
7272#define ETH_MACTFCR_PLT_Msk (0x7UL << ETH_MACTFCR_PLT_Pos)
7273#define ETH_MACTFCR_PLT ETH_MACTFCR_PLT_Msk /* Pause Low Threshold */
7274#define ETH_MACTFCR_PLT_MINUS4 (0U) /* Pause time minus 4 slot times */
7275#define ETH_MACTFCR_PLT_MINUS28_Pos (4U)
7276#define ETH_MACTFCR_PLT_MINUS28_Msk (0x1UL << ETH_MACTFCR_PLT_MINUS28_Pos)
7277#define ETH_MACTFCR_PLT_MINUS28 ETH_MACTFCR_PLT_MINUS28_Msk /* Pause time minus 28 slot times */
7278#define ETH_MACTFCR_PLT_MINUS36_Pos (5U)
7279#define ETH_MACTFCR_PLT_MINUS36_Msk (0x1UL << ETH_MACTFCR_PLT_MINUS36_Pos)
7280#define ETH_MACTFCR_PLT_MINUS36 ETH_MACTFCR_PLT_MINUS36_Msk /* Pause time minus 36 slot times */
7281#define ETH_MACTFCR_PLT_MINUS144_Pos (4U)
7282#define ETH_MACTFCR_PLT_MINUS144_Msk (0x3UL << ETH_MACTFCR_PLT_MINUS144_Pos)
7283#define ETH_MACTFCR_PLT_MINUS144 ETH_MACTFCR_PLT_MINUS144_Msk /* Pause time minus 144 slot times */
7284#define ETH_MACTFCR_PLT_MINUS256_Pos (6U)
7285#define ETH_MACTFCR_PLT_MINUS256_Msk (0x1UL << ETH_MACTFCR_PLT_MINUS256_Pos)
7286#define ETH_MACTFCR_PLT_MINUS256 ETH_MACTFCR_PLT_MINUS256_Msk /* Pause time minus 256 slot times */
7287#define ETH_MACTFCR_PLT_MINUS512_Pos (4U)
7288#define ETH_MACTFCR_PLT_MINUS512_Msk (0x5UL << ETH_MACTFCR_PLT_MINUS512_Pos)
7289#define ETH_MACTFCR_PLT_MINUS512 ETH_MACTFCR_PLT_MINUS512_Msk /* Pause time minus 512 slot times */
7290#define ETH_MACTFCR_TFE_Pos (1U)
7291#define ETH_MACTFCR_TFE_Msk (0x1UL << ETH_MACTFCR_TFE_Pos)
7292#define ETH_MACTFCR_TFE ETH_MACTFCR_TFE_Msk /* Transmit Flow Control Enable */
7293#define ETH_MACTFCR_FCB_Pos (0U)
7294#define ETH_MACTFCR_FCB_Msk (0x1UL << ETH_MACTFCR_FCB_Pos)
7295#define ETH_MACTFCR_FCB ETH_MACTFCR_FCB_Msk /* Flow Control Busy or Backpressure Activate */
7296
7297/* Bit definition for Ethernet MAC Rx Flow Ctrl Register */
7298#define ETH_MACRFCR_UP_Pos (1U)
7299#define ETH_MACRFCR_UP_Msk (0x1UL << ETH_MACRFCR_UP_Pos)
7300#define ETH_MACRFCR_UP ETH_MACRFCR_UP_Msk /* Unicast Pause Packet Detect */
7301#define ETH_MACRFCR_RFE_Pos (0U)
7302#define ETH_MACRFCR_RFE_Msk (0x1UL << ETH_MACRFCR_RFE_Pos)
7303#define ETH_MACRFCR_RFE ETH_MACRFCR_RFE_Msk /* Receive Flow Control Enable */
7304
7305/* Bit definition for Ethernet MAC Interrupt Status Register */
7306#define ETH_MACISR_RXSTSIS_Pos (14U)
7307#define ETH_MACISR_RXSTSIS_Msk (0x1UL << ETH_MACISR_RXSTSIS_Pos)
7308#define ETH_MACISR_RXSTSIS ETH_MACISR_RXSTSIS_Msk /* Receive Status Interrupt */
7309#define ETH_MACISR_TXSTSIS_Pos (13U)
7310#define ETH_MACISR_TXSTSIS_Msk (0x1UL << ETH_MACISR_TXSTSIS_Pos)
7311#define ETH_MACISR_TXSTSIS ETH_MACISR_TXSTSIS_Msk /* Transmit Status Interrupt */
7312#define ETH_MACISR_TSIS_Pos (12U)
7313#define ETH_MACISR_TSIS_Msk (0x1UL << ETH_MACISR_TSIS_Pos)
7314#define ETH_MACISR_TSIS ETH_MACISR_TSIS_Msk /* Timestamp Interrupt Status */
7315#define ETH_MACISR_MMCTXIS_Pos (10U)
7316#define ETH_MACISR_MMCTXIS_Msk (0x1UL << ETH_MACISR_MMCTXIS_Pos)
7317#define ETH_MACISR_MMCTXIS ETH_MACISR_MMCTXIS_Msk /* MMC Transmit Interrupt Status */
7318#define ETH_MACISR_MMCRXIS_Pos (9U)
7319#define ETH_MACISR_MMCRXIS_Msk (0x1UL << ETH_MACISR_MMCRXIS_Pos)
7320#define ETH_MACISR_MMCRXIS ETH_MACISR_MMCRXIS_Msk /* MMC Receive Interrupt Status */
7321#define ETH_MACISR_MMCIS_Pos (8U)
7322#define ETH_MACISR_MMCIS_Msk (0x1UL << ETH_MACISR_MMCIS_Pos)
7323#define ETH_MACISR_MMCIS ETH_MACISR_MMCIS_Msk /* MMC Interrupt Status */
7324#define ETH_MACISR_LPIIS_Pos (5U)
7325#define ETH_MACISR_LPIIS_Msk (0x1UL << ETH_MACISR_LPIIS_Pos)
7326#define ETH_MACISR_LPIIS ETH_MACISR_LPIIS_Msk /* LPI Interrupt Status */
7327#define ETH_MACISR_PMTIS_Pos (4U)
7328#define ETH_MACISR_PMTIS_Msk (0x1UL << ETH_MACISR_PMTIS_Pos)
7329#define ETH_MACISR_PMTIS ETH_MACISR_PMTIS_Msk /* PMT Interrupt Status */
7330#define ETH_MACISR_PHYIS_Pos (3U)
7331#define ETH_MACISR_PHYIS_Msk (0x1UL << ETH_MACISR_PHYIS_Pos)
7332#define ETH_MACISR_PHYIS ETH_MACISR_PHYIS_Msk /* PHY Interrupt */
7333
7334/* Bit definition for Ethernet MAC Interrupt Enable Register */
7335#define ETH_MACIER_RXSTSIE_Pos (14U)
7336#define ETH_MACIER_RXSTSIE_Msk (0x1UL << ETH_MACIER_RXSTSIE_Pos)
7337#define ETH_MACIER_RXSTSIE ETH_MACIER_RXSTSIE_Msk /* Receive Status Interrupt Enable */
7338#define ETH_MACIER_TXSTSIE_Pos (13U)
7339#define ETH_MACIER_TXSTSIE_Msk (0x1UL << ETH_MACIER_TXSTSIE_Pos)
7340#define ETH_MACIER_TXSTSIE ETH_MACIER_TXSTSIE_Msk /* Transmit Status Interrupt Enable */
7341#define ETH_MACIER_TSIE_Pos (12U)
7342#define ETH_MACIER_TSIE_Msk (0x1UL << ETH_MACIER_TSIE_Pos)
7343#define ETH_MACIER_TSIE ETH_MACIER_TSIE_Msk /* Timestamp Interrupt Enable */
7344#define ETH_MACIER_LPIIE_Pos (5U)
7345#define ETH_MACIER_LPIIE_Msk (0x1UL << ETH_MACIER_LPIIE_Pos)
7346#define ETH_MACIER_LPIIE ETH_MACIER_LPIIE_Msk /* LPI Interrupt Enable */
7347#define ETH_MACIER_PMTIE_Pos (4U)
7348#define ETH_MACIER_PMTIE_Msk (0x1UL << ETH_MACIER_PMTIE_Pos)
7349#define ETH_MACIER_PMTIE ETH_MACIER_PMTIE_Msk /* PMT Interrupt Enable */
7350#define ETH_MACIER_PHYIE_Pos (3U)
7351#define ETH_MACIER_PHYIE_Msk (0x1UL << ETH_MACIER_PHYIE_Pos)
7352#define ETH_MACIER_PHYIE ETH_MACIER_PHYIE_Msk /* PHY Interrupt Enable */
7353
7354/* Bit definition for Ethernet MAC Rx Tx Status Register */
7355#define ETH_MACRXTXSR_RWT_Pos (8U)
7356#define ETH_MACRXTXSR_RWT_Msk (0x1UL << ETH_MACRXTXSR_RWT_Pos)
7357#define ETH_MACRXTXSR_RWT ETH_MACRXTXSR_RWT_Msk /* Receive Watchdog Timeout */
7358#define ETH_MACRXTXSR_EXCOL_Pos (5U)
7359#define ETH_MACRXTXSR_EXCOL_Msk (0x1UL << ETH_MACRXTXSR_EXCOL_Pos)
7360#define ETH_MACRXTXSR_EXCOL ETH_MACRXTXSR_EXCOL_Msk /* Excessive Collisions */
7361#define ETH_MACRXTXSR_LCOL_Pos (4U)
7362#define ETH_MACRXTXSR_LCOL_Msk (0x1UL << ETH_MACRXTXSR_LCOL_Pos)
7363#define ETH_MACRXTXSR_LCOL ETH_MACRXTXSR_LCOL_Msk /* Late Collision */
7364#define ETH_MACRXTXSR_EXDEF_Pos (3U)
7365#define ETH_MACRXTXSR_EXDEF_Msk (0x1UL << ETH_MACRXTXSR_EXDEF_Pos)
7366#define ETH_MACRXTXSR_EXDEF ETH_MACRXTXSR_EXDEF_Msk /* Excessive Deferral */
7367#define ETH_MACRXTXSR_LCARR_Pos (2U)
7368#define ETH_MACRXTXSR_LCARR_Msk (0x1UL << ETH_MACRXTXSR_LCARR_Pos)
7369#define ETH_MACRXTXSR_LCARR ETH_MACRXTXSR_LCARR_Msk /* Loss of Carrier */
7370#define ETH_MACRXTXSR_NCARR_Pos (1U)
7371#define ETH_MACRXTXSR_NCARR_Msk (0x1UL << ETH_MACRXTXSR_NCARR_Pos)
7372#define ETH_MACRXTXSR_NCARR ETH_MACRXTXSR_NCARR_Msk /* No Carrier */
7373#define ETH_MACRXTXSR_TJT_Pos (0U)
7374#define ETH_MACRXTXSR_TJT_Msk (0x1UL << ETH_MACRXTXSR_TJT_Pos)
7375#define ETH_MACRXTXSR_TJT ETH_MACRXTXSR_TJT_Msk /* Transmit Jabber Timeout */
7376
7377/* Bit definition for Ethernet MAC PMT Control Status Register */
7378#define ETH_MACPCSR_RWKFILTRST_Pos (31U)
7379#define ETH_MACPCSR_RWKFILTRST_Msk (0x1UL << ETH_MACPCSR_RWKFILTRST_Pos)
7380#define ETH_MACPCSR_RWKFILTRST ETH_MACPCSR_RWKFILTRST_Msk /* Remote Wake-Up Packet Filter Register Pointer Reset */
7381#define ETH_MACPCSR_RWKPTR_Pos (24U)
7382#define ETH_MACPCSR_RWKPTR_Msk (0x1FUL << ETH_MACPCSR_RWKPTR_Pos)
7383#define ETH_MACPCSR_RWKPTR ETH_MACPCSR_RWKPTR_Msk /* Remote Wake-up FIFO Pointer */
7384#define ETH_MACPCSR_RWKPFE_Pos (10U)
7385#define ETH_MACPCSR_RWKPFE_Msk (0x1UL << ETH_MACPCSR_RWKPFE_Pos)
7386#define ETH_MACPCSR_RWKPFE ETH_MACPCSR_RWKPFE_Msk /* Remote Wake-up Packet Forwarding Enable */
7387#define ETH_MACPCSR_GLBLUCAST_Pos (9U)
7388#define ETH_MACPCSR_GLBLUCAST_Msk (0x1UL << ETH_MACPCSR_GLBLUCAST_Pos)
7389#define ETH_MACPCSR_GLBLUCAST ETH_MACPCSR_GLBLUCAST_Msk /* Global Unicast */
7390#define ETH_MACPCSR_RWKPRCVD_Pos (6U)
7391#define ETH_MACPCSR_RWKPRCVD_Msk (0x1UL << ETH_MACPCSR_RWKPRCVD_Pos)
7392#define ETH_MACPCSR_RWKPRCVD ETH_MACPCSR_RWKPRCVD_Msk /* Remote Wake-Up Packet Received */
7393#define ETH_MACPCSR_MGKPRCVD_Pos (5U)
7394#define ETH_MACPCSR_MGKPRCVD_Msk (0x1UL << ETH_MACPCSR_MGKPRCVD_Pos)
7395#define ETH_MACPCSR_MGKPRCVD ETH_MACPCSR_MGKPRCVD_Msk /* Magic Packet Received */
7396#define ETH_MACPCSR_RWKPKTEN_Pos (2U)
7397#define ETH_MACPCSR_RWKPKTEN_Msk (0x1UL << ETH_MACPCSR_RWKPKTEN_Pos)
7398#define ETH_MACPCSR_RWKPKTEN ETH_MACPCSR_RWKPKTEN_Msk /* Remote Wake-Up Packet Enable */
7399#define ETH_MACPCSR_MGKPKTEN_Pos (1U)
7400#define ETH_MACPCSR_MGKPKTEN_Msk (0x1UL << ETH_MACPCSR_MGKPKTEN_Pos)
7401#define ETH_MACPCSR_MGKPKTEN ETH_MACPCSR_MGKPKTEN_Msk /* Magic Packet Enable */
7402#define ETH_MACPCSR_PWRDWN_Pos (0U)
7403#define ETH_MACPCSR_PWRDWN_Msk (0x1UL << ETH_MACPCSR_PWRDWN_Pos)
7404#define ETH_MACPCSR_PWRDWN ETH_MACPCSR_PWRDWN_Msk /* Power Down */
7405
7406/* Bit definition for Ethernet MAC Remote Wake-Up Packet Filter Register */
7407#define ETH_MACRWUPFR_D_Pos (0U)
7408#define ETH_MACRWUPFR_D_Msk (0xFFFFFFFFUL << ETH_MACRWUPFR_D_Pos)
7409#define ETH_MACRWUPFR_D ETH_MACRWUPFR_D_Msk /* Wake-up Packet filter register data */
7410
7411/* Bit definition for Ethernet MAC LPI Control Status Register */
7412#define ETH_MACLCSR_LPITCSE_Pos (21U)
7413#define ETH_MACLCSR_LPITCSE_Msk (0x1UL << ETH_MACLCSR_LPITCSE_Pos)
7414#define ETH_MACLCSR_LPITCSE ETH_MACLCSR_LPITCSE_Msk /* LPI Tx Clock Stop Enable */
7415#define ETH_MACLCSR_LPITE_Pos (20U)
7416#define ETH_MACLCSR_LPITE_Msk (0x1UL << ETH_MACLCSR_LPITE_Pos)
7417#define ETH_MACLCSR_LPITE ETH_MACLCSR_LPITE_Msk /* LPI Timer Enable */
7418#define ETH_MACLCSR_LPITXA_Pos (19U)
7419#define ETH_MACLCSR_LPITXA_Msk (0x1UL << ETH_MACLCSR_LPITXA_Pos)
7420#define ETH_MACLCSR_LPITXA ETH_MACLCSR_LPITXA_Msk /* LPI Tx Automate */
7421#define ETH_MACLCSR_PLS_Pos (17U)
7422#define ETH_MACLCSR_PLS_Msk (0x1UL << ETH_MACLCSR_PLS_Pos)
7423#define ETH_MACLCSR_PLS ETH_MACLCSR_PLS_Msk /* PHY Link Status */
7424#define ETH_MACLCSR_LPIEN_Pos (16U)
7425#define ETH_MACLCSR_LPIEN_Msk (0x1UL << ETH_MACLCSR_LPIEN_Pos)
7426#define ETH_MACLCSR_LPIEN ETH_MACLCSR_LPIEN_Msk /* LPI Enable */
7427#define ETH_MACLCSR_RLPIST_Pos (9U)
7428#define ETH_MACLCSR_RLPIST_Msk (0x1UL << ETH_MACLCSR_RLPIST_Pos)
7429#define ETH_MACLCSR_RLPIST ETH_MACLCSR_RLPIST_Msk /* Receive LPI State */
7430#define ETH_MACLCSR_TLPIST_Pos (8U)
7431#define ETH_MACLCSR_TLPIST_Msk (0x1UL << ETH_MACLCSR_TLPIST_Pos)
7432#define ETH_MACLCSR_TLPIST ETH_MACLCSR_TLPIST_Msk /* Transmit LPI State */
7433#define ETH_MACLCSR_RLPIEX_Pos (3U)
7434#define ETH_MACLCSR_RLPIEX_Msk (0x1UL << ETH_MACLCSR_RLPIEX_Pos)
7435#define ETH_MACLCSR_RLPIEX ETH_MACLCSR_RLPIEX_Msk /* Receive LPI Exit */
7436#define ETH_MACLCSR_RLPIEN_Pos (2U)
7437#define ETH_MACLCSR_RLPIEN_Msk (0x1UL << ETH_MACLCSR_RLPIEN_Pos)
7438#define ETH_MACLCSR_RLPIEN ETH_MACLCSR_RLPIEN_Msk /* Receive LPI Entry */
7439#define ETH_MACLCSR_TLPIEX_Pos (1U)
7440#define ETH_MACLCSR_TLPIEX_Msk (0x1UL << ETH_MACLCSR_TLPIEX_Pos)
7441#define ETH_MACLCSR_TLPIEX ETH_MACLCSR_TLPIEX_Msk /* Transmit LPI Exit */
7442#define ETH_MACLCSR_TLPIEN_Pos (0U)
7443#define ETH_MACLCSR_TLPIEN_Msk (0x1UL << ETH_MACLCSR_TLPIEN_Pos)
7444#define ETH_MACLCSR_TLPIEN ETH_MACLCSR_TLPIEN_Msk /* Transmit LPI Entry */
7445
7446/* Bit definition for Ethernet MAC LPI Timers Control Register */
7447#define ETH_MACLTCR_LST_Pos (16U)
7448#define ETH_MACLTCR_LST_Msk (0x3FFUL << ETH_MACLTCR_LST_Pos)
7449#define ETH_MACLTCR_LST ETH_MACLTCR_LST_Msk /* LPI LS TIMER */
7450#define ETH_MACLTCR_TWT_Pos (0U)
7451#define ETH_MACLTCR_TWT_Msk (0xFFFFUL << ETH_MACLTCR_TWT_Pos)
7452#define ETH_MACLTCR_TWT ETH_MACLTCR_TWT_Msk /* LPI TW TIMER */
7453
7454/* Bit definition for Ethernet MAC LPI Entry Timer Register */
7455#define ETH_MACLETR_LPIET_Pos (0U)
7456#define ETH_MACLETR_LPIET_Msk (0xFFFFFUL << ETH_MACLETR_LPIET_Pos)
7457#define ETH_MACLETR_LPIET ETH_MACLETR_LPIET_Msk /* LPI Entry Timer */
7458
7459/* Bit definition for Ethernet MAC 1US Tic Counter Register */
7460#define ETH_MAC1USTCR_TIC1USCNTR_Pos (0U)
7461#define ETH_MAC1USTCR_TIC1USCNTR_Msk (0xFFFUL << ETH_MAC1USTCR_TIC1USCNTR_Pos)
7462#define ETH_MAC1USTCR_TIC1USCNTR ETH_MAC1USTCR_TIC1USCNTR_Msk /* 1US TIC Counter */
7463
7464/* Bit definition for Ethernet MAC Version Register */
7465#define ETH_MACVR_USERVER_Pos (8U)
7466#define ETH_MACVR_USERVER_Msk (0xFFUL << ETH_MACVR_USERVER_Pos)
7467#define ETH_MACVR_USERVER ETH_MACVR_USERVER_Msk /* User-defined Version */
7468#define ETH_MACVR_SNPSVER_Pos (0U)
7469#define ETH_MACVR_SNPSVER_Msk (0xFFUL << ETH_MACVR_SNPSVER_Pos)
7470#define ETH_MACVR_SNPSVER ETH_MACVR_SNPSVER_Msk /* Synopsys-defined Version */
7471
7472/* Bit definition for Ethernet MAC Debug Register */
7473#define ETH_MACDR_TFCSTS_Pos (17U)
7474#define ETH_MACDR_TFCSTS_Msk (0x3UL << ETH_MACDR_TFCSTS_Pos)
7475#define ETH_MACDR_TFCSTS ETH_MACDR_TFCSTS_Msk /* MAC Transmit Packet Controller Status */
7476#define ETH_MACDR_TFCSTS_IDLE (0U) /* Idle state */
7477#define ETH_MACDR_TFCSTS_WAIT_Pos (17U)
7478#define ETH_MACDR_TFCSTS_WAIT_Msk (0x1UL << ETH_MACDR_TFCSTS_WAIT_Pos)
7479#define ETH_MACDR_TFCSTS_WAIT ETH_MACDR_TFCSTS_WAIT_Msk /* Waiting for status of the previous packet, IPG or backoff period to be over */
7480#define ETH_MACDR_TFCSTS_GENERATEPCP_Pos (18U)
7481#define ETH_MACDR_TFCSTS_GENERATEPCP_Msk (0x1UL << ETH_MACDR_TFCSTS_GENERATEPCP_Pos)
7482#define ETH_MACDR_TFCSTS_GENERATEPCP ETH_MACDR_TFCSTS_GENERATEPCP_Msk /* Generating and transmitting a Pause control packet */
7483#define ETH_MACDR_TFCSTS_TRASFERIP_Pos (17U)
7484#define ETH_MACDR_TFCSTS_TRASFERIP_Msk (0x3UL << ETH_MACDR_TFCSTS_TRASFERIP_Pos)
7485#define ETH_MACDR_TFCSTS_TRASFERIP ETH_MACDR_TFCSTS_TRASFERIP_Msk /* Transferring input packet for transmission */
7486#define ETH_MACDR_TPESTS_Pos (16U)
7487#define ETH_MACDR_TPESTS_Msk (0x1UL << ETH_MACDR_TPESTS_Pos)
7488#define ETH_MACDR_TPESTS ETH_MACDR_TPESTS_Msk /* MAC Receive Packet Controller FIFO Status */
7489#define ETH_MACDR_RFCFCSTS_Pos (1U)
7490#define ETH_MACDR_RFCFCSTS_Msk (0x3UL << ETH_MACDR_RFCFCSTS_Pos)
7491#define ETH_MACDR_RFCFCSTS ETH_MACDR_RFCFCSTS_Msk /* MAC MII Transmit Protocol Engine Status */
7492#define ETH_MACDR_RPESTS_Pos (0U)
7493#define ETH_MACDR_RPESTS_Msk (0x1UL << ETH_MACDR_RPESTS_Pos)
7494#define ETH_MACDR_RPESTS ETH_MACDR_RPESTS_Msk /* MAC MII Receive Protocol Engine Status */
7495
7496/* Bit definition for Ethernet MAC HW Feature0 Register */
7497#define ETH_MACHWF0R_ACTPHYSEL_Pos (28U)
7498#define ETH_MACHWF0R_ACTPHYSEL_Msk (0x7UL << ETH_MACHWF0R_ACTPHYSEL_Pos)
7499#define ETH_MACHWF0R_ACTPHYSEL ETH_MACHWF0R_ACTPHYSEL_Msk /* Active PHY Selected */
7500#define ETH_MACHWF0R_ACTPHYSEL_MII (0U) /* MII */
7501#define ETH_MACHWF0R_ACTPHYSEL_RMII_Pos (30U)
7502#define ETH_MACHWF0R_ACTPHYSEL_RMII_Msk (0x1UL << ETH_MACHWF0R_ACTPHYSEL_RMII_Pos)
7503#define ETH_MACHWF0R_ACTPHYSEL_RMII ETH_MACHWF0R_ACTPHYSEL_RMII_Msk /* RMII */
7504#define ETH_MACHWF0R_ACTPHYSEL_REVMII_Pos (28U)
7505#define ETH_MACHWF0R_ACTPHYSEL_REVMII_Msk (0x7UL << ETH_MACHWF0R_ACTPHYSEL_REVMII_Pos)
7506#define ETH_MACHWF0R_ACTPHYSEL_REVMII ETH_MACHWF0R_ACTPHYSEL_REVMII_Msk /* RevMII */
7507#define ETH_MACHWF0R_SAVLANINS_Pos (27U)
7508#define ETH_MACHWF0R_SAVLANINS_Msk (0x1UL << ETH_MACHWF0R_SAVLANINS_Pos)
7509#define ETH_MACHWF0R_SAVLANINS ETH_MACHWF0R_SAVLANINS_Msk /* Source Address or VLAN Insertion Enable */
7510#define ETH_MACHWF0R_TSSTSSEL_Pos (25U)
7511#define ETH_MACHWF0R_TSSTSSEL_Msk (0x3UL << ETH_MACHWF0R_TSSTSSEL_Pos)
7512#define ETH_MACHWF0R_TSSTSSEL ETH_MACHWF0R_TSSTSSEL_Msk /* Timestamp System Time Source */
7513#define ETH_MACHWF0R_TSSTSSEL_INTERNAL_Pos (25U)
7514#define ETH_MACHWF0R_TSSTSSEL_INTERNAL_Msk (0x1UL << ETH_MACHWF0R_TSSTSSEL_INTERNAL_Pos)
7515#define ETH_MACHWF0R_TSSTSSEL_INTERNAL ETH_MACHWF0R_TSSTSSEL_INTERNAL_Msk /* Timestamp System Time Source: Internal */
7516#define ETH_MACHWF0R_TSSTSSEL_EXTERNAL_Pos (26U)
7517#define ETH_MACHWF0R_TSSTSSEL_EXTERNAL_Msk (0x1UL << ETH_MACHWF0R_TSSTSSEL_EXTERNAL_Pos)
7518#define ETH_MACHWF0R_TSSTSSEL_EXTERNAL ETH_MACHWF0R_TSSTSSEL_EXTERNAL_Msk /* Timestamp System Time Source: External */
7519#define ETH_MACHWF0R_TSSTSSEL_BOTH_Pos (25U)
7520#define ETH_MACHWF0R_TSSTSSEL_BOTH_Msk (0x3UL << ETH_MACHWF0R_TSSTSSEL_BOTH_Pos)
7521#define ETH_MACHWF0R_TSSTSSEL_BOTH ETH_MACHWF0R_TSSTSSEL_BOTH_Msk /* Timestamp System Time Source: Internal & External */
7522#define ETH_MACHWF0R_MACADR64SEL_Pos (24U)
7523#define ETH_MACHWF0R_MACADR64SEL_Msk (0x1UL << ETH_MACHWF0R_MACADR64SEL_Pos)
7524#define ETH_MACHWF0R_MACADR64SEL ETH_MACHWF0R_MACADR64SEL_Msk /* MAC Addresses 64-127 Selected */
7525#define ETH_MACHWF0R_MACADR32SEL_Pos (23U)
7526#define ETH_MACHWF0R_MACADR32SEL_Msk (0x1UL << ETH_MACHWF0R_MACADR32SEL_Pos)
7527#define ETH_MACHWF0R_MACADR32SEL ETH_MACHWF0R_MACADR32SEL_Msk /* MAC Addresses 32-63 Selected */
7528#define ETH_MACHWF0R_ADDMACADRSEL_Pos (18U)
7529#define ETH_MACHWF0R_ADDMACADRSEL_Msk (0x1FUL << ETH_MACHWF0R_ADDMACADRSEL_Pos)
7530#define ETH_MACHWF0R_ADDMACADRSEL ETH_MACHWF0R_ADDMACADRSEL_Msk /* MAC Addresses 1- 31 Selected */
7531#define ETH_MACHWF0R_RXCOESEL_Pos (16U)
7532#define ETH_MACHWF0R_RXCOESEL_Msk (0x1UL << ETH_MACHWF0R_RXCOESEL_Pos)
7533#define ETH_MACHWF0R_RXCOESEL ETH_MACHWF0R_RXCOESEL_Msk /* Receive Checksum Offload Enabled */
7534#define ETH_MACHWF0R_TXCOESEL_Pos (14U)
7535#define ETH_MACHWF0R_TXCOESEL_Msk (0x1UL << ETH_MACHWF0R_TXCOESEL_Pos)
7536#define ETH_MACHWF0R_TXCOESEL ETH_MACHWF0R_TXCOESEL_Msk /* Transmit Checksum Offload Enabled */
7537#define ETH_MACHWF0R_EEESEL_Pos (13U)
7538#define ETH_MACHWF0R_EEESEL_Msk (0x1UL << ETH_MACHWF0R_EEESEL_Pos)
7539#define ETH_MACHWF0R_EEESEL ETH_MACHWF0R_EEESEL_Msk /* Energy Efficient Ethernet Enabled */
7540#define ETH_MACHWF0R_TSSEL_Pos (12U)
7541#define ETH_MACHWF0R_TSSEL_Msk (0x1UL << ETH_MACHWF0R_TSSEL_Pos)
7542#define ETH_MACHWF0R_TSSEL ETH_MACHWF0R_TSSEL_Msk /* IEEE 1588-2008 Timestamp Enabled */
7543#define ETH_MACHWF0R_ARPOFFSEL_Pos (9U)
7544#define ETH_MACHWF0R_ARPOFFSEL_Msk (0x1UL << ETH_MACHWF0R_ARPOFFSEL_Pos)
7545#define ETH_MACHWF0R_ARPOFFSEL ETH_MACHWF0R_ARPOFFSEL_Msk /* ARP Offload Enabled */
7546#define ETH_MACHWF0R_MMCSEL_Pos (8U)
7547#define ETH_MACHWF0R_MMCSEL_Msk (0x1UL << ETH_MACHWF0R_MMCSEL_Pos)
7548#define ETH_MACHWF0R_MMCSEL ETH_MACHWF0R_MMCSEL_Msk /* RMON Module Enable */
7549#define ETH_MACHWF0R_MGKSEL_Pos (7U)
7550#define ETH_MACHWF0R_MGKSEL_Msk (0x1UL << ETH_MACHWF0R_MGKSEL_Pos)
7551#define ETH_MACHWF0R_MGKSEL ETH_MACHWF0R_MGKSEL_Msk /* PMT Magic Packet Enable */
7552#define ETH_MACHWF0R_RWKSEL_Pos (6U)
7553#define ETH_MACHWF0R_RWKSEL_Msk (0x1UL << ETH_MACHWF0R_RWKSEL_Pos)
7554#define ETH_MACHWF0R_RWKSEL ETH_MACHWF0R_RWKSEL_Msk /* PMT Remote Wake-up Packet Enable */
7555#define ETH_MACHWF0R_SMASEL_Pos (5U)
7556#define ETH_MACHWF0R_SMASEL_Msk (0x1UL << ETH_MACHWF0R_SMASEL_Pos)
7557#define ETH_MACHWF0R_SMASEL ETH_MACHWF0R_SMASEL_Msk /* SMA (MDIO) Interface */
7558#define ETH_MACHWF0R_VLHASH_Pos (4U)
7559#define ETH_MACHWF0R_VLHASH_Msk (0x1UL << ETH_MACHWF0R_VLHASH_Pos)
7560#define ETH_MACHWF0R_VLHASH ETH_MACHWF0R_VLHASH_Msk /* VLAN Hash Filter Selected */
7561#define ETH_MACHWF0R_PCSSEL_Pos (3U)
7562#define ETH_MACHWF0R_PCSSEL_Msk (0x1UL << ETH_MACHWF0R_PCSSEL_Pos)
7563#define ETH_MACHWF0R_PCSSEL ETH_MACHWF0R_PCSSEL_Msk /* PCS Registers (TBI, SGMII, or RTBI PHY interface) */
7564#define ETH_MACHWF0R_HDSEL_Pos (2U)
7565#define ETH_MACHWF0R_HDSEL_Msk (0x1UL << ETH_MACHWF0R_HDSEL_Pos)
7566#define ETH_MACHWF0R_HDSEL ETH_MACHWF0R_HDSEL_Msk /* Half-duplex Support */
7567#define ETH_MACHWF0R_GMIISEL_Pos (1U)
7568#define ETH_MACHWF0R_GMIISEL_Msk (0x1UL << ETH_MACHWF0R_GMIISEL_Pos)
7569#define ETH_MACHWF0R_GMIISEL ETH_MACHWF0R_GMIISEL_Msk /* 1000 Mbps Support */
7570#define ETH_MACHWF0R_MIISEL_Pos (0U)
7571#define ETH_MACHWF0R_MIISEL_Msk (0x1UL << ETH_MACHWF0R_MIISEL_Pos)
7572#define ETH_MACHWF0R_MIISEL ETH_MACHWF0R_MIISEL_Msk /* 10 or 100 Mbps Support */
7573
7574/* Bit definition for Ethernet MAC HW Feature1 Register */
7575#define ETH_MACHWF1R_L3L4FNUM_Pos (27U)
7576#define ETH_MACHWF1R_L3L4FNUM_Msk (0xFUL << ETH_MACHWF1R_L3L4FNUM_Pos)
7577#define ETH_MACHWF1R_L3L4FNUM ETH_MACHWF1R_L3L4FNUM_Msk /* Total number of L3 or L4 Filters */
7578#define ETH_MACHWF1R_HASHTBLSZ_Pos (24U)
7579#define ETH_MACHWF1R_HASHTBLSZ_Msk (0x3UL << ETH_MACHWF1R_HASHTBLSZ_Pos)
7580#define ETH_MACHWF1R_HASHTBLSZ ETH_MACHWF1R_HASHTBLSZ_Msk /* Hash Table Size */
7581#define ETH_MACHWF1R_AVSEL_Pos (20U)
7582#define ETH_MACHWF1R_AVSEL_Msk (0x1UL << ETH_MACHWF1R_AVSEL_Pos)
7583#define ETH_MACHWF1R_AVSEL ETH_MACHWF1R_AVSEL_Msk /* AV Feature Enabled */
7584#define ETH_MACHWF1R_DBGMEMA_Pos (19U)
7585#define ETH_MACHWF1R_DBGMEMA_Msk (0x1UL << ETH_MACHWF1R_DBGMEMA_Pos)
7586#define ETH_MACHWF1R_DBGMEMA ETH_MACHWF1R_DBGMEMA_Msk /* Debug Memory Interface Enabled */
7587#define ETH_MACHWF1R_TSOEN_Pos (18U)
7588#define ETH_MACHWF1R_TSOEN_Msk (0x1UL << ETH_MACHWF1R_TSOEN_Pos)
7589#define ETH_MACHWF1R_TSOEN ETH_MACHWF1R_TSOEN_Msk /* TCP Segmentation Offload Enable */
7590#define ETH_MACHWF1R_SPHEN_Pos (17U)
7591#define ETH_MACHWF1R_SPHEN_Msk (0x1UL << ETH_MACHWF1R_SPHEN_Pos)
7592#define ETH_MACHWF1R_SPHEN ETH_MACHWF1R_SPHEN_Msk /* Split Header Feature Enable */
7593#define ETH_MACHWF1R_DCBEN_Pos (16U)
7594#define ETH_MACHWF1R_DCBEN_Msk (0x1UL << ETH_MACHWF1R_DCBEN_Pos)
7595#define ETH_MACHWF1R_DCBEN ETH_MACHWF1R_DCBEN_Msk /* DCB Feature Enable */
7596#define ETH_MACHWF1R_ADDR64_Pos (14U)
7597#define ETH_MACHWF1R_ADDR64_Msk (0x3UL << ETH_MACHWF1R_ADDR64_Pos)
7598#define ETH_MACHWF1R_ADDR64 ETH_MACHWF1R_ADDR64_Msk /* Address Width */
7599#define ETH_MACHWF1R_ADDR64_32 (0x0UL << ETH_MACHWF1R_ADDR64_Pos)
7600#define ETH_MACHWF1R_ADDR64_40 (0x1UL << ETH_MACHWF1R_ADDR64_Pos)
7601#define ETH_MACHWF1R_ADDR64_48 (0x2UL << ETH_MACHWF1R_ADDR64_Pos)
7602#define ETH_MACHWF1R_ADVTHWORD_Pos (13U)
7603#define ETH_MACHWF1R_ADVTHWORD_Msk (0x1UL << ETH_MACHWF1R_ADVTHWORD_Pos)
7604#define ETH_MACHWF1R_ADVTHWORD ETH_MACHWF1R_ADVTHWORD_Msk /* IEEE 1588 High Word Register Enable */
7605#define ETH_MACHWF1R_PTOEN_Pos (12U)
7606#define ETH_MACHWF1R_PTOEN_Msk (0x1UL << ETH_MACHWF1R_PTOEN_Pos)
7607#define ETH_MACHWF1R_PTOEN ETH_MACHWF1R_PTOEN_Msk /* PTP Offload Enable */
7608#define ETH_MACHWF1R_OSTEN_Pos (11U)
7609#define ETH_MACHWF1R_OSTEN_Msk (0x1UL << ETH_MACHWF1R_OSTEN_Pos)
7610#define ETH_MACHWF1R_OSTEN ETH_MACHWF1R_OSTEN_Msk /* One-Step Timestamping Enable */
7611#define ETH_MACHWF1R_TXFIFOSIZE_Pos (6U)
7612#define ETH_MACHWF1R_TXFIFOSIZE_Msk (0x1FUL << ETH_MACHWF1R_TXFIFOSIZE_Pos)
7613#define ETH_MACHWF1R_TXFIFOSIZE ETH_MACHWF1R_TXFIFOSIZE_Msk /* MTL Transmit FIFO Size */
7614#define ETH_MACHWF1R_RXFIFOSIZE_Pos (0U)
7615#define ETH_MACHWF1R_RXFIFOSIZE_Msk (0x1FUL << ETH_MACHWF1R_RXFIFOSIZE_Pos)
7616#define ETH_MACHWF1R_RXFIFOSIZE ETH_MACHWF1R_RXFIFOSIZE_Msk /* MTL Receive FIFO Size */
7617
7618/* Bit definition for Ethernet MAC HW Feature2 Register */
7619#define ETH_MACHWF2R_AUXSNAPNUM_Pos (28U)
7620#define ETH_MACHWF2R_AUXSNAPNUM_Msk (0x7UL << ETH_MACHWF2R_AUXSNAPNUM_Pos)
7621#define ETH_MACHWF2R_AUXSNAPNUM ETH_MACHWF2R_AUXSNAPNUM_Msk /* Number of Auxiliary Snapshot Inputs */
7622#define ETH_MACHWF2R_PPSOUTNUM_Pos (24U)
7623#define ETH_MACHWF2R_PPSOUTNUM_Msk (0x7UL << ETH_MACHWF2R_PPSOUTNUM_Pos)
7624#define ETH_MACHWF2R_PPSOUTNUM ETH_MACHWF2R_PPSOUTNUM_Msk /* Number of PPS Outputs */
7625#define ETH_MACHWF2R_TXCHCNT_Pos (18U)
7626#define ETH_MACHWF2R_TXCHCNT_Msk (0xFUL << ETH_MACHWF2R_TXCHCNT_Pos)
7627#define ETH_MACHWF2R_TXCHCNT ETH_MACHWF2R_TXCHCNT_Msk /* Number of DMA Transmit Channels */
7628#define ETH_MACHWF2R_RXCHCNT_Pos (13U)
7629#define ETH_MACHWF2R_RXCHCNT_Msk (0x7UL << ETH_MACHWF2R_RXCHCNT_Pos)
7630#define ETH_MACHWF2R_RXCHCNT ETH_MACHWF2R_RXCHCNT_Msk /* Number of DMA Receive Channels */
7631#define ETH_MACHWF2R_TXQCNT_Pos (6U)
7632#define ETH_MACHWF2R_TXQCNT_Msk (0xFUL << ETH_MACHWF2R_TXQCNT_Pos)
7633#define ETH_MACHWF2R_TXQCNT ETH_MACHWF2R_TXQCNT_Msk /* Number of MTL Transmit Queues */
7634#define ETH_MACHWF2R_RXQCNT_Pos (0U)
7635#define ETH_MACHWF2R_RXQCNT_Msk (0xFUL << ETH_MACHWF2R_RXQCNT_Pos)
7636#define ETH_MACHWF2R_RXQCNT ETH_MACHWF2R_RXQCNT_Msk /* Number of MTL Receive Queues */
7637
7638/* Bit definition for Ethernet MAC MDIO Address Register */
7639#define ETH_MACMDIOAR_PSE_Pos (27U)
7640#define ETH_MACMDIOAR_PSE_Msk (0x1UL << ETH_MACMDIOAR_PSE_Pos)
7641#define ETH_MACMDIOAR_PSE ETH_MACMDIOAR_PSE_Msk /* Preamble Suppression Enable */
7642#define ETH_MACMDIOAR_BTB_Pos (26U)
7643#define ETH_MACMDIOAR_BTB_Msk (0x1UL << ETH_MACMDIOAR_BTB_Pos)
7644#define ETH_MACMDIOAR_BTB ETH_MACMDIOAR_BTB_Msk /* Back to Back transactions */
7645#define ETH_MACMDIOAR_PA_Pos (21U)
7646#define ETH_MACMDIOAR_PA_Msk (0x1FUL << ETH_MACMDIOAR_PA_Pos)
7647#define ETH_MACMDIOAR_PA ETH_MACMDIOAR_PA_Msk /* Physical Layer Address */
7648#define ETH_MACMDIOAR_RDA_Pos (16U)
7649#define ETH_MACMDIOAR_RDA_Msk (0x1FUL << ETH_MACMDIOAR_RDA_Pos)
7650#define ETH_MACMDIOAR_RDA ETH_MACMDIOAR_RDA_Msk /* Register/Device Address */
7651#define ETH_MACMDIOAR_NTC_Pos (12U)
7652#define ETH_MACMDIOAR_NTC_Msk (0x7UL << ETH_MACMDIOAR_NTC_Pos)
7653#define ETH_MACMDIOAR_NTC ETH_MACMDIOAR_NTC_Msk /* Number of Trailing Clocks */
7654#define ETH_MACMDIOAR_CR_Pos (8U)
7655#define ETH_MACMDIOAR_CR_Msk (0xFUL << ETH_MACMDIOAR_CR_Pos)
7656#define ETH_MACMDIOAR_CR ETH_MACMDIOAR_CR_Msk /* CSR Clock Range */
7657#define ETH_MACMDIOAR_CR_DIV42 (0U) /* CSR clock/42 */
7658#define ETH_MACMDIOAR_CR_DIV62_Pos (8U)
7659#define ETH_MACMDIOAR_CR_DIV62_Msk (0x1UL << ETH_MACMDIOAR_CR_DIV62_Pos)
7660#define ETH_MACMDIOAR_CR_DIV62 ETH_MACMDIOAR_CR_DIV62_Msk /* CSR clock/62 */
7661#define ETH_MACMDIOAR_CR_DIV16_Pos (9U)
7662#define ETH_MACMDIOAR_CR_DIV16_Msk (0x1UL << ETH_MACMDIOAR_CR_DIV16_Pos)
7663#define ETH_MACMDIOAR_CR_DIV16 ETH_MACMDIOAR_CR_DIV16_Msk /* CSR clock/16 */
7664#define ETH_MACMDIOAR_CR_DIV26_Pos (8U)
7665#define ETH_MACMDIOAR_CR_DIV26_Msk (0x3UL << ETH_MACMDIOAR_CR_DIV26_Pos)
7666#define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */
7667#define ETH_MACMDIOAR_CR_DIV102_Pos (10U)
7668#define ETH_MACMDIOAR_CR_DIV102_Msk (0x1UL << ETH_MACMDIOAR_CR_DIV102_Pos)
7669#define ETH_MACMDIOAR_CR_DIV102 ETH_MACMDIOAR_CR_DIV102_Msk /* CSR clock/102 */
7670#define ETH_MACMDIOAR_CR_DIV124_Pos (8U)
7671#define ETH_MACMDIOAR_CR_DIV124_Msk (0x5UL << ETH_MACMDIOAR_CR_DIV124_Pos)
7672#define ETH_MACMDIOAR_CR_DIV124 ETH_MACMDIOAR_CR_DIV124_Msk /* CSR clock/124 */
7673#define ETH_MACMDIOAR_CR_DIV4AR_Pos (11U)
7674#define ETH_MACMDIOAR_CR_DIV4AR_Msk (0x1UL << ETH_MACMDIOAR_CR_DIV4AR_Pos)
7675#define ETH_MACMDIOAR_CR_DIV4AR ETH_MACMDIOAR_CR_DIV4AR_Msk /* CSR clock/4: MDC clock above range specified in IEEE */
7676#define ETH_MACMDIOAR_CR_DIV6AR_Pos (8U)
7677#define ETH_MACMDIOAR_CR_DIV6AR_Msk (0x9UL << ETH_MACMDIOAR_CR_DIV6AR_Pos)
7678#define ETH_MACMDIOAR_CR_DIV6AR ETH_MACMDIOAR_CR_DIV6AR_Msk /* CSR clock/6: MDC clock above range specified in IEEE */
7679#define ETH_MACMDIOAR_CR_DIV8AR_Pos (9U)
7680#define ETH_MACMDIOAR_CR_DIV8AR_Msk (0x5UL << ETH_MACMDIOAR_CR_DIV8AR_Pos)
7681#define ETH_MACMDIOAR_CR_DIV8AR ETH_MACMDIOAR_CR_DIV8AR_Msk /* CSR clock/8: MDC clock above range specified in IEEE */
7682#define ETH_MACMDIOAR_CR_DIV10AR_Pos (8U)
7683#define ETH_MACMDIOAR_CR_DIV10AR_Msk (0xBUL << ETH_MACMDIOAR_CR_DIV10AR_Pos)
7684#define ETH_MACMDIOAR_CR_DIV10AR ETH_MACMDIOAR_CR_DIV10AR_Msk /* CSR clock/10: MDC clock above range specified in IEEE */
7685#define ETH_MACMDIOAR_CR_DIV12AR_Pos (10U)
7686#define ETH_MACMDIOAR_CR_DIV12AR_Msk (0x3UL << ETH_MACMDIOAR_CR_DIV12AR_Pos)
7687#define ETH_MACMDIOAR_CR_DIV12AR ETH_MACMDIOAR_CR_DIV12AR_Msk /* CSR clock/12: MDC clock above range specified in IEEE */
7688#define ETH_MACMDIOAR_CR_DIV14AR_Pos (8U)
7689#define ETH_MACMDIOAR_CR_DIV14AR_Msk (0xDUL << ETH_MACMDIOAR_CR_DIV14AR_Pos)
7690#define ETH_MACMDIOAR_CR_DIV14AR ETH_MACMDIOAR_CR_DIV14AR_Msk /* CSR clock/14: MDC clock above range specified in IEEE */
7691#define ETH_MACMDIOAR_CR_DIV16AR_Pos (9U)
7692#define ETH_MACMDIOAR_CR_DIV16AR_Msk (0x7UL << ETH_MACMDIOAR_CR_DIV16AR_Pos)
7693#define ETH_MACMDIOAR_CR_DIV16AR ETH_MACMDIOAR_CR_DIV16AR_Msk /* CSR clock/16: MDC clock above range specified in IEEE */
7694#define ETH_MACMDIOAR_CR_DIV18AR_Pos (8U)
7695#define ETH_MACMDIOAR_CR_DIV18AR_Msk (0xFUL << ETH_MACMDIOAR_CR_DIV18AR_Pos)
7696#define ETH_MACMDIOAR_CR_DIV18AR ETH_MACMDIOAR_CR_DIV18AR_Msk /* CSR clock/18: MDC clock above range specified in IEEE */
7697#define ETH_MACMDIOAR_SKAP_Pos (4U)
7698#define ETH_MACMDIOAR_SKAP_Msk (0x1UL << ETH_MACMDIOAR_SKAP_Pos)
7699#define ETH_MACMDIOAR_SKAP ETH_MACMDIOAR_SKAP_Msk /* Skip Address Packet */
7700#define ETH_MACMDIOAR_MOC_Pos (2U)
7701#define ETH_MACMDIOAR_MOC_Msk (0x3UL << ETH_MACMDIOAR_MOC_Pos)
7702#define ETH_MACMDIOAR_MOC ETH_MACMDIOAR_MOC_Msk /* MII Operation Command */
7703#define ETH_MACMDIOAR_MOC_WR_Pos (2U)
7704#define ETH_MACMDIOAR_MOC_WR_Msk (0x1UL << ETH_MACMDIOAR_MOC_WR_Pos)
7705#define ETH_MACMDIOAR_MOC_WR ETH_MACMDIOAR_MOC_WR_Msk /* Write */
7706#define ETH_MACMDIOAR_MOC_PRDIA_Pos (3U)
7707#define ETH_MACMDIOAR_MOC_PRDIA_Msk (0x1UL << ETH_MACMDIOAR_MOC_PRDIA_Pos)
7708#define ETH_MACMDIOAR_MOC_PRDIA ETH_MACMDIOAR_MOC_PRDIA_Msk /* Post Read Increment Address for Clause 45 PHY */
7709#define ETH_MACMDIOAR_MOC_RD_Pos (2U)
7710#define ETH_MACMDIOAR_MOC_RD_Msk (0x3UL << ETH_MACMDIOAR_MOC_RD_Pos)
7711#define ETH_MACMDIOAR_MOC_RD ETH_MACMDIOAR_MOC_RD_Msk /* Read */
7712#define ETH_MACMDIOAR_C45E_Pos (1U)
7713#define ETH_MACMDIOAR_C45E_Msk (0x1UL << ETH_MACMDIOAR_C45E_Pos)
7714#define ETH_MACMDIOAR_C45E ETH_MACMDIOAR_C45E_Msk /* Clause 45 PHY Enable */
7715#define ETH_MACMDIOAR_MB_Pos (0U)
7716#define ETH_MACMDIOAR_MB_Msk (0x1UL << ETH_MACMDIOAR_MB_Pos)
7717#define ETH_MACMDIOAR_MB ETH_MACMDIOAR_MB_Msk /* MII Busy */
7718
7719/* Bit definition for Ethernet MAC MDIO Data Register */
7720#define ETH_MACMDIODR_RA_Pos (16U)
7721#define ETH_MACMDIODR_RA_Msk (0xFFFFUL << ETH_MACMDIODR_RA_Pos)
7722#define ETH_MACMDIODR_RA ETH_MACMDIODR_RA_Msk /* Register Address */
7723#define ETH_MACMDIODR_MD_Pos (0U)
7724#define ETH_MACMDIODR_MD_Msk (0xFFFFUL << ETH_MACMDIODR_MD_Pos)
7725#define ETH_MACMDIODR_MD ETH_MACMDIODR_MD_Msk /* MII Data */
7726
7727/* Bit definition for Ethernet ARP Address Register */
7728#define ETH_MACARPAR_ARPPA_Pos (0U)
7729#define ETH_MACARPAR_ARPPA_Msk (0xFFFFFFFFUL << ETH_MACARPAR_ARPPA_Pos)
7730#define ETH_MACARPAR_ARPPA ETH_MACARPAR_ARPPA_Msk /* ARP Protocol Address */
7731
7732/* Bit definition for Ethernet MAC Address 0 High Register */
7733#define ETH_MACA0HR_AE_Pos (31U)
7734#define ETH_MACA0HR_AE_Msk (0x1UL << ETH_MACA0HR_AE_Pos)
7735#define ETH_MACA0HR_AE ETH_MACA0HR_AE_Msk /* Address Enable*/
7736#define ETH_MACA0HR_ADDRHI_Pos (0U)
7737#define ETH_MACA0HR_ADDRHI_Msk (0xFFFFUL << ETH_MACA0HR_ADDRHI_Pos)
7738#define ETH_MACA0HR_ADDRHI ETH_MACA0HR_ADDRHI_Msk /* MAC Address 0*/
7739
7740/* Bit definition for Ethernet MAC Address 0 Low Register */
7741#define ETH_MACA0LR_ADDRLO_Pos (0U)
7742#define ETH_MACA0LR_ADDRLO_Msk (0xFFFFFFFFUL << ETH_MACA0LR_ADDRLO_Pos)
7743#define ETH_MACA0LR_ADDRLO ETH_MACA0LR_ADDRLO_Msk /* MAC Address 0*/
7744
7745/* Bit definition for Ethernet MAC Address 1 High Register */
7746#define ETH_MACA1HR_AE_Pos (31U)
7747#define ETH_MACA1HR_AE_Msk (0x1UL << ETH_MACA1HR_AE_Pos)
7748#define ETH_MACA1HR_AE ETH_MACA1HR_AE_Msk /* Address Enable*/
7749#define ETH_MACA1HR_SA_Pos (30U)
7750#define ETH_MACA1HR_SA_Msk (0x1UL << ETH_MACA1HR_SA_Pos)
7751#define ETH_MACA1HR_SA ETH_MACA1HR_SA_Msk /* Source Address */
7752#define ETH_MACA1HR_MBC_Pos (24U)
7753#define ETH_MACA1HR_MBC_Msk (0x3FUL << ETH_MACA1HR_MBC_Pos)
7754#define ETH_MACA1HR_MBC ETH_MACA1HR_MBC_Msk /* Mask Byte Control */
7755#define ETH_MACA1HR_ADDRHI_Pos (0U)
7756#define ETH_MACA1HR_ADDRHI_Msk (0xFFFFUL << ETH_MACA1HR_ADDRHI_Pos)
7757#define ETH_MACA1HR_ADDRHI ETH_MACA1HR_ADDRHI_Msk /* MAC Address 1*/
7758
7759/* Bit definition for Ethernet MAC Address 1 Low Register */
7760#define ETH_MACA1LR_ADDRLO_Pos (0U)
7761#define ETH_MACA1LR_ADDRLO_Msk (0xFFFFFFFFUL << ETH_MACA1LR_ADDRLO_Pos)
7762#define ETH_MACA1LR_ADDRLO ETH_MACA1LR_ADDRLO_Msk /* MAC Address 1*/
7763
7764/* Bit definition for Ethernet MAC Address 2 High Register */
7765#define ETH_MACA2HR_AE_Pos (31U)
7766#define ETH_MACA2HR_AE_Msk (0x1UL << ETH_MACA2HR_AE_Pos)
7767#define ETH_MACA2HR_AE ETH_MACA2HR_AE_Msk /* Address Enable*/
7768#define ETH_MACA2HR_SA_Pos (30U)
7769#define ETH_MACA2HR_SA_Msk (0x1UL << ETH_MACA2HR_SA_Pos)
7770#define ETH_MACA2HR_SA ETH_MACA2HR_SA_Msk /* Source Address */
7771#define ETH_MACA2HR_MBC_Pos (24U)
7772#define ETH_MACA2HR_MBC_Msk (0x3FUL << ETH_MACA2HR_MBC_Pos)
7773#define ETH_MACA2HR_MBC ETH_MACA2HR_MBC_Msk /* Mask Byte Control */
7774#define ETH_MACA2HR_ADDRHI_Pos (0U)
7775#define ETH_MACA2HR_ADDRHI_Msk (0xFFFFUL << ETH_MACA2HR_ADDRHI_Pos)
7776#define ETH_MACA2HR_ADDRHI ETH_MACA2HR_ADDRHI_Msk /* MAC Address 1*/
7777
7778/* Bit definition for Ethernet MAC Address 2 Low Register */
7779#define ETH_MACA2LR_ADDRLO_Pos (0U)
7780#define ETH_MACA2LR_ADDRLO_Msk (0xFFFFFFFFUL << ETH_MACA2LR_ADDRLO_Pos)
7781#define ETH_MACA2LR_ADDRLO ETH_MACA2LR_ADDRLO_Msk /* MAC Address 2*/
7782
7783/* Bit definition for Ethernet MAC Address 3 High Register */
7784#define ETH_MACA3HR_AE_Pos (31U)
7785#define ETH_MACA3HR_AE_Msk (0x1UL << ETH_MACA3HR_AE_Pos)
7786#define ETH_MACA3HR_AE ETH_MACA3HR_AE_Msk /* Address Enable*/
7787#define ETH_MACA3HR_SA_Pos (30U)
7788#define ETH_MACA3HR_SA_Msk (0x1UL << ETH_MACA3HR_SA_Pos)
7789#define ETH_MACA3HR_SA ETH_MACA3HR_SA_Msk /* Source Address */
7790#define ETH_MACA3HR_MBC_Pos (24U)
7791#define ETH_MACA3HR_MBC_Msk (0x3FUL << ETH_MACA3HR_MBC_Pos)
7792#define ETH_MACA3HR_MBC ETH_MACA3HR_MBC_Msk /* Mask Byte Control */
7793#define ETH_MACA3HR_ADDRHI_Pos (0U)
7794#define ETH_MACA3HR_ADDRHI_Msk (0xFFFFUL << ETH_MACA3HR_ADDRHI_Pos)
7795#define ETH_MACA3HR_ADDRHI ETH_MACA3HR_ADDRHI_Msk /* MAC Address 1*/
7796
7797/* Bit definition for Ethernet MAC Address 3 Low Register */
7798#define ETH_MACA3LR_ADDRLO_Pos (0U)
7799#define ETH_MACA3LR_ADDRLO_Msk (0xFFFFFFFFUL << ETH_MACA3LR_ADDRLO_Pos)
7800#define ETH_MACA3LR_ADDRLO ETH_MACA3LR_ADDRLO_Msk /* MAC Address 3*/
7801
7802/* Bit definition for Ethernet MAC Address High Register */
7803#define ETH_MACAHR_AE_Pos (31U)
7804#define ETH_MACAHR_AE_Msk (0x1UL << ETH_MACAHR_AE_Pos)
7805#define ETH_MACAHR_AE ETH_MACAHR_AE_Msk /* Address enable */
7806#define ETH_MACAHR_SA_Pos (30U)
7807#define ETH_MACAHR_SA_Msk (0x1UL << ETH_MACAHR_SA_Pos)
7808#define ETH_MACAHR_SA ETH_MACAHR_SA_Msk /* Source address */
7809#define ETH_MACAHR_MBC_Pos (24U)
7810#define ETH_MACAHR_MBC_Msk (0x3FUL << ETH_MACAHR_MBC_Pos)
7811#define ETH_MACAHR_MBC ETH_MACAHR_MBC_Msk /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
7812#define ETH_MACAHR_MBC_HBITS15_8 (0x20000000U) /* Mask MAC Address high reg bits [15:8] */
7813#define ETH_MACAHR_MBC_HBITS7_0 (0x10000000U) /* Mask MAC Address high reg bits [7:0] */
7814#define ETH_MACAHR_MBC_LBITS31_24 (0x08000000U) /* Mask MAC Address low reg bits [31:24] */
7815#define ETH_MACAHR_MBC_LBITS23_16 (0x04000000U) /* Mask MAC Address low reg bits [23:16] */
7816#define ETH_MACAHR_MBC_LBITS15_8 (0x02000000U) /* Mask MAC Address low reg bits [15:8] */
7817#define ETH_MACAHR_MBC_LBITS7_0 (0x01000000U) /* Mask MAC Address low reg bits [7:0] */
7818#define ETH_MACAHR_MACAH_Pos (0U)
7819#define ETH_MACAHR_MACAH_Msk (0xFFFFUL << ETH_MACAHR_MACAH_Pos)
7820#define ETH_MACAHR_MACAH ETH_MACAHR_MACAH_Msk /* MAC address high */
7821
7822/* Bit definition for Ethernet MAC Address Low Register */
7823#define ETH_MACALR_MACAL_Pos (0U)
7824#define ETH_MACALR_MACAL_Msk (0xFFFFFFFFUL << ETH_MACALR_MACAL_Pos)
7825#define ETH_MACALR_MACAL ETH_MACALR_MACAL_Msk /* MAC address low */
7826
7827/* Bit definition for Ethernet MMC Control Register */
7828#define ETH_MMCCR_UCDBC_Pos (8U)
7829#define ETH_MMCCR_UCDBC_Msk (0x1UL << ETH_MMCCR_UCDBC_Pos)
7830#define ETH_MMCCR_UCDBC ETH_MMCCR_UCDBC_Msk /* Update MMC Counters for Dropped Broadcast Packets */
7831#define ETH_MMCCR_CNTPRSTLVL_Pos (5U)
7832#define ETH_MMCCR_CNTPRSTLVL_Msk (0x1UL << ETH_MMCCR_CNTPRSTLVL_Pos)
7833#define ETH_MMCCR_CNTPRSTLVL ETH_MMCCR_CNTPRSTLVL_Msk /* Full-Half Preset */
7834#define ETH_MMCCR_CNTPRST_Pos (4U)
7835#define ETH_MMCCR_CNTPRST_Msk (0x1UL << ETH_MMCCR_CNTPRST_Pos)
7836#define ETH_MMCCR_CNTPRST ETH_MMCCR_CNTPRST_Msk /* Counters Reset */
7837#define ETH_MMCCR_CNTFREEZ_Pos (3U)
7838#define ETH_MMCCR_CNTFREEZ_Msk (0x1UL << ETH_MMCCR_CNTFREEZ_Pos)
7839#define ETH_MMCCR_CNTFREEZ ETH_MMCCR_CNTFREEZ_Msk /* MMC Counter Freeze */
7840#define ETH_MMCCR_RSTONRD_Pos (2U)
7841#define ETH_MMCCR_RSTONRD_Msk (0x1UL << ETH_MMCCR_RSTONRD_Pos)
7842#define ETH_MMCCR_RSTONRD ETH_MMCCR_RSTONRD_Msk /* Reset On Read */
7843#define ETH_MMCCR_CNTSTOPRO_Pos (1U)
7844#define ETH_MMCCR_CNTSTOPRO_Msk (0x1UL << ETH_MMCCR_CNTSTOPRO_Pos)
7845#define ETH_MMCCR_CNTSTOPRO ETH_MMCCR_CNTSTOPRO_Msk /* Counter Stop Rollover */
7846#define ETH_MMCCR_CNTRST_Pos (0U)
7847#define ETH_MMCCR_CNTRST_Msk (0x1UL << ETH_MMCCR_CNTRST_Pos)
7848#define ETH_MMCCR_CNTRST ETH_MMCCR_CNTRST_Msk /* Counters Reset */
7849
7850/* Bit definition for Ethernet MMC Rx Interrupt Register */
7851#define ETH_MMCRIR_RXLPITRCIS_Pos (27U)
7852#define ETH_MMCRIR_RXLPITRCIS_Msk (0x1UL << ETH_MMCRIR_RXLPITRCIS_Pos)
7853#define ETH_MMCRIR_RXLPITRCIS ETH_MMCRIR_RXLPITRCIS_Msk /* MMC Receive LPI transition counter interrupt status */
7854#define ETH_MMCRIR_RXLPIUSCIS_Pos (26U)
7855#define ETH_MMCRIR_RXLPIUSCIS_Msk (0x1UL << ETH_MMCRIR_RXLPIUSCIS_Pos)
7856#define ETH_MMCRIR_RXLPIUSCIS ETH_MMCRIR_RXLPIUSCIS_Msk /* MMC Receive LPI microsecond counter interrupt status */
7857#define ETH_MMCRIR_RXUCGPIS_Pos (17U)
7858#define ETH_MMCRIR_RXUCGPIS_Msk (0x1UL << ETH_MMCRIR_RXUCGPIS_Pos)
7859#define ETH_MMCRIR_RXUCGPIS ETH_MMCRIR_RXUCGPIS_Msk /* MMC Receive Unicast Good Packet Counter Interrupt Status */
7860#define ETH_MMCRIR_RXALGNERPIS_Pos (6U)
7861#define ETH_MMCRIR_RXALGNERPIS_Msk (0x1UL << ETH_MMCRIR_RXALGNERPIS_Pos)
7862#define ETH_MMCRIR_RXALGNERPIS ETH_MMCRIR_RXALGNERPIS_Msk /* MMC Receive Alignment Error Packet Counter Interrupt Status */
7863#define ETH_MMCRIR_RXCRCERPIS_Pos (5U)
7864#define ETH_MMCRIR_RXCRCERPIS_Msk (0x1UL << ETH_MMCRIR_RXCRCERPIS_Pos)
7865#define ETH_MMCRIR_RXCRCERPIS ETH_MMCRIR_RXCRCERPIS_Msk /* MMC Receive CRC Error Packet Counter Interrupt Status */
7866
7867/* Bit definition for Ethernet MMC Tx Interrupt Register */
7868#define ETH_MMCTIR_TXLPITRCIS_Pos (27U)
7869#define ETH_MMCTIR_TXLPITRCIS_Msk (0x1UL << ETH_MMCTIR_TXLPITRCIS_Pos)
7870#define ETH_MMCTIR_TXLPITRCIS ETH_MMCTIR_TXLPITRCIS_Msk /* MMC Transmit LPI transition counter interrupt status */
7871#define ETH_MMCTIR_TXLPIUSCIS_Pos (26U)
7872#define ETH_MMCTIR_TXLPIUSCIS_Msk (0x1UL << ETH_MMCTIR_TXLPIUSCIS_Pos)
7873#define ETH_MMCTIR_TXLPIUSCIS ETH_MMCTIR_TXLPIUSCIS_Msk /* MMC Transmit LPI microsecond counter interrupt status */
7874#define ETH_MMCTIR_TXGPKTIS_Pos (21U)
7875#define ETH_MMCTIR_TXGPKTIS_Msk (0x1UL << ETH_MMCTIR_TXGPKTIS_Pos)
7876#define ETH_MMCTIR_TXGPKTIS ETH_MMCTIR_TXGPKTIS_Msk /* MMC Transmit Good Packet Counter Interrupt Status */
7877#define ETH_MMCTIR_TXMCOLGPIS_Pos (15U)
7878#define ETH_MMCTIR_TXMCOLGPIS_Msk (0x1UL << ETH_MMCTIR_TXMCOLGPIS_Pos)
7879#define ETH_MMCTIR_TXMCOLGPIS ETH_MMCTIR_TXMCOLGPIS_Msk /* MMC Transmit Multiple Collision Good Packet Counter Interrupt Status */
7880#define ETH_MMCTIR_TXSCOLGPIS_Pos (14U)
7881#define ETH_MMCTIR_TXSCOLGPIS_Msk (0x1UL << ETH_MMCTIR_TXSCOLGPIS_Pos)
7882#define ETH_MMCTIR_TXSCOLGPIS ETH_MMCTIR_TXSCOLGPIS_Msk /* MMC Transmit Single Collision Good Packet Counter Interrupt Status */
7883
7884/* Bit definition for Ethernet MMC Rx interrupt Mask register */
7885#define ETH_MMCRIMR_RXLPITRCIM_Pos (27U)
7886#define ETH_MMCRIMR_RXLPITRCIM_Msk (0x1UL << ETH_MMCRIMR_RXLPITRCIM_Pos)
7887#define ETH_MMCRIMR_RXLPITRCIM ETH_MMCRIMR_RXLPITRCIM_Msk /* MMC Receive LPI transition counter interrupt Mask */
7888#define ETH_MMCRIMR_RXLPIUSCIM_Pos (26U)
7889#define ETH_MMCRIMR_RXLPIUSCIM_Msk (0x1UL << ETH_MMCRIMR_RXLPIUSCIM_Pos)
7890#define ETH_MMCRIMR_RXLPIUSCIM ETH_MMCRIMR_RXLPIUSCIM_Msk /* MMC Receive LPI microsecond counter interrupt Mask */
7891#define ETH_MMCRIMR_RXUCGPIM_Pos (17U)
7892#define ETH_MMCRIMR_RXUCGPIM_Msk (0x1UL << ETH_MMCRIMR_RXUCGPIM_Pos)
7893#define ETH_MMCRIMR_RXUCGPIM ETH_MMCRIMR_RXUCGPIM_Msk /* MMC Receive Unicast Good Packet Counter Interrupt Mask */
7894#define ETH_MMCRIMR_RXALGNERPIM_Pos (6U)
7895#define ETH_MMCRIMR_RXALGNERPIM_Msk (0x1UL << ETH_MMCRIMR_RXALGNERPIM_Pos)
7896#define ETH_MMCRIMR_RXALGNERPIM ETH_MMCRIMR_RXALGNERPIM_Msk /* MMC Receive Alignment Error Packet Counter Interrupt Mask */
7897#define ETH_MMCRIMR_RXCRCERPIM_Pos (5U)
7898#define ETH_MMCRIMR_RXCRCERPIM_Msk (0x1UL << ETH_MMCRIMR_RXCRCERPIM_Pos)
7899#define ETH_MMCRIMR_RXCRCERPIM ETH_MMCRIMR_RXCRCERPIM_Msk /* MMC Receive CRC Error Packet Counter Interrupt Mask */
7900
7901/* Bit definition for Ethernet MMC Tx Interrupt Mask Register */
7902#define ETH_MMCTIMR_TXLPITRCIM_Pos (27U)
7903#define ETH_MMCTIMR_TXLPITRCIM_Msk (0x1UL << ETH_MMCTIMR_TXLPITRCIM_Pos)
7904#define ETH_MMCTIMR_TXLPITRCIM ETH_MMCTIMR_TXLPITRCIM_Msk /* MMC Transmit LPI transition counter interrupt Mask*/
7905#define ETH_MMCTIMR_TXLPIUSCIM_Pos (26U)
7906#define ETH_MMCTIMR_TXLPIUSCIM_Msk (0x1UL << ETH_MMCTIMR_TXLPIUSCIM_Pos)
7907#define ETH_MMCTIMR_TXLPIUSCIM ETH_MMCTIMR_TXLPIUSCIM_Msk /* MMC Transmit LPI microsecond counter interrupt Mask*/
7908#define ETH_MMCTIMR_TXGPKTIM_Pos (21U)
7909#define ETH_MMCTIMR_TXGPKTIM_Msk (0x1UL << ETH_MMCTIMR_TXGPKTIM_Pos)
7910#define ETH_MMCTIMR_TXGPKTIM ETH_MMCTIMR_TXGPKTIM_Msk /* MMC Transmit Good Packet Counter Interrupt Mask*/
7911#define ETH_MMCTIMR_TXMCOLGPIM_Pos (15U)
7912#define ETH_MMCTIMR_TXMCOLGPIM_Msk (0x1UL << ETH_MMCTIMR_TXMCOLGPIM_Pos)
7913#define ETH_MMCTIMR_TXMCOLGPIM ETH_MMCTIMR_TXMCOLGPIM_Msk /* MMC Transmit Multiple Collision Good Packet Counter Interrupt Mask */
7914#define ETH_MMCTIMR_TXSCOLGPIM_Pos (14U)
7915#define ETH_MMCTIMR_TXSCOLGPIM_Msk (0x1UL << ETH_MMCTIMR_TXSCOLGPIM_Pos)
7916#define ETH_MMCTIMR_TXSCOLGPIM ETH_MMCTIMR_TXSCOLGPIM_Msk /* MMC Transmit Single Collision Good Packet Counter Interrupt Mask */
7917
7918/* Bit definition for Ethernet MMC Tx Single Collision Good Packets Register */
7919#define ETH_MMCTSCGPR_TXSNGLCOLG_Pos (0U)
7920#define ETH_MMCTSCGPR_TXSNGLCOLG_msk (0xFFFFFFFFUL << ETH_MMCTSCGPR_TXSNGLCOLG_Pos)
7921#define ETH_MMCTSCGPR_TXSNGLCOLG ETH_MMCTSCGPR_TXSNGLCOLG_msk /* Tx Single Collision Good Packets */
7922
7923/* Bit definition for Ethernet MMC Tx Multiple Collision Good Packets Register */
7924#define ETH_MMCTMCGPR_TXMULTCOLG_Pos (0U)
7925#define ETH_MMCTMCGPR_TXMULTCOLG_msk (0xFFFFFFFFUL << ETH_MMCTMCGPR_TXMULTCOLG_Pos)
7926#define ETH_MMCTMCGPR_TXMULTCOLG ETH_MMCTMCGPR_TXMULTCOLG_msk /* Tx Multiple Collision Good Packets */
7927
7928/* Bit definition for Ethernet MMC Tx Packet Count Good Register */
7929#define ETH_MMCTPCGR_TXPKTG_Pos (0U)
7930#define ETH_MMCTPCGR_TXPKTG_msk (0xFFFFFFFFUL << ETH_MMCTPCGR_TXPKTG_Pos)
7931#define ETH_MMCTPCGR_TXPKTG ETH_MMCTPCGR_TXPKTG_msk /* Tx Packet Count Good */
7932
7933/* Bit definition for Ethernet MMC Rx CRC Error Packets Register */
7934#define ETH_MMCRCRCEPR_RXCRCERR_Pos (0U)
7935#define ETH_MMCRCRCEPR_RXCRCERR_msk (0xFFFFFFFFUL << ETH_MMCRCRCEPR_RXCRCERR_Pos)
7936#define ETH_MMCRCRCEPR_RXCRCERR ETH_MMCRCRCEPR_RXCRCERR_msk /* Rx CRC Error Packets */
7937
7938/* Bit definition for Ethernet MMC Rx alignment error packets register */
7939#define ETH_MMCRAEPR_RXALGNERR_Pos (0U)
7940#define ETH_MMCRAEPR_RXALGNERR_msk (0xFFFFFFFFUL << ETH_MMCRAEPR_RXALGNERR_Pos)
7941#define ETH_MMCRAEPR_RXALGNERR ETH_MMCRAEPR_RXALGNERR_msk /* Rx Alignment Error Packets */
7942
7943/* Bit definition for Ethernet MMC Rx Unicast Packets Good Register */
7944#define ETH_MMCRUPGR_RXUCASTG_Pos (0U)
7945#define ETH_MMCRUPGR_RXUCASTG_msk (0xFFFFFFFFUL << ETH_MMCRUPGR_RXUCASTG_Pos)
7946#define ETH_MMCRUPGR_RXUCASTG ETH_MMCRUPGR_RXUCASTG_msk /* Rx Unicast Packets Good */
7947
7948/* Bit definition for Ethernet MMC Tx LPI Microsecond Timer Register */
7949#define ETH_MMCTLPIMSTR_TXLPIUSC_Pos (0U)
7950#define ETH_MMCTLPIMSTR_TXLPIUSC_msk (0xFFFFFFFFUL << ETH_MMCTLPIMSTR_TXLPIUSC_Pos)
7951#define ETH_MMCTLPIMSTR_TXLPIUSC ETH_MMCTLPIMSTR_TXLPIUSC_msk /* Tx LPI Microseconds Counter */
7952
7953/* Bit definition for Ethernet MMC Tx LPI Transition Counter Register */
7954#define ETH_MMCTLPITCR_TXLPITRC_Pos (0U)
7955#define ETH_MMCTLPITCR_TXLPITRC_msk (0xFFFFFFFFUL << ETH_MMCTLPITCR_TXLPITRC_Pos)
7956#define ETH_MMCTLPITCR_TXLPITRC ETH_MMCTLPITCR_TXLPITRC_msk /* Tx LPI Transition counter */
7957
7958/* Bit definition for Ethernet MMC Rx LPI Microsecond Counter Register */
7959#define ETH_MMCRLPIMSTR_RXLPIUSC_Pos (0U)
7960#define ETH_MMCRLPIMSTR_RXLPIUSC_msk (0xFFFFFFFFUL << ETH_MMCRLPIMSTR_RXLPIUSC_Pos)
7961#define ETH_MMCRLPIMSTR_RXLPIUSC ETH_MMCRLPIMSTR_RXLPIUSC_msk /* Rx LPI Microseconds Counter */
7962
7963/* Bit definition for Ethernet MMC Rx LPI Transition Counter Register */
7964#define ETH_MMCRLPITCR_RXLPITRC_Pos (0U)
7965#define ETH_MMCRLPITCR_RXLPITRC_msk (0xFFFFFFFFUL << ETH_MMCRLPITCR_RXLPITRC_Pos)
7966#define ETH_MMCRLPITCR_RXLPITRC ETH_MMCRLPITCR_RXLPITRC_msk /* Rx LPI Transition counter */
7967
7968/* Bit definition for Ethernet MAC L3 L4 Control Register */
7969#define ETH_MACL3L4CR_L4DPIM_Pos (21U)
7970#define ETH_MACL3L4CR_L4DPIM_Msk (0x1UL << ETH_MACL3L4CR_L4DPIM_Pos)
7971#define ETH_MACL3L4CR_L4DPIM ETH_MACL3L4CR_L4DPIM_Msk /* Layer 4 Destination Port Inverse Match Enable */
7972#define ETH_MACL3L4CR_L4DPM_Pos (20U)
7973#define ETH_MACL3L4CR_L4DPM_Msk (0x1UL << ETH_MACL3L4CR_L4DPM_Pos)
7974#define ETH_MACL3L4CR_L4DPM ETH_MACL3L4CR_L4DPM_Msk /* Layer 4 Destination Port Match Enable */
7975#define ETH_MACL3L4CR_L4SPIM_Pos (19U)
7976#define ETH_MACL3L4CR_L4SPIM_Msk (0x1UL << ETH_MACL3L4CR_L4SPIM_Pos)
7977#define ETH_MACL3L4CR_L4SPIM ETH_MACL3L4CR_L4SPIM_Msk /* Layer 4 Source Port Inverse Match Enable */
7978#define ETH_MACL3L4CR_L4SPM_Pos (18U)
7979#define ETH_MACL3L4CR_L4SPM_Msk (0x1UL << ETH_MACL3L4CR_L4SPM_Pos)
7980#define ETH_MACL3L4CR_L4SPM ETH_MACL3L4CR_L4SPM_Msk /* Layer 4 Source Port Match Enable */
7981#define ETH_MACL3L4CR_L4PEN_Pos (16U)
7982#define ETH_MACL3L4CR_L4PEN_Msk (0x1UL << ETH_MACL3L4CR_L4PEN_Pos)
7983#define ETH_MACL3L4CR_L4PEN ETH_MACL3L4CR_L4PEN_Msk /* Layer 4 Protocol Enable */
7984#define ETH_MACL3L4CR_L3HDBM_Pos (11U)
7985#define ETH_MACL3L4CR_L3HDBM_Msk (0x1FUL << ETH_MACL3L4CR_L3HDBM_Pos)
7986#define ETH_MACL3L4CR_L3HDBM ETH_MACL3L4CR_L3HDBM_Msk /* Layer 3 IP DA Higher Bits Match */
7987#define ETH_MACL3L4CR_L3HSBM_Pos (6U)
7988#define ETH_MACL3L4CR_L3HSBM_Msk (0x1FUL << ETH_MACL3L4CR_L3HSBM_Pos)
7989#define ETH_MACL3L4CR_L3HSBM ETH_MACL3L4CR_L3HSBM_Msk /* Layer 3 IP SA Higher Bits Match */
7990#define ETH_MACL3L4CR_L3DAIM_Pos (5U)
7991#define ETH_MACL3L4CR_L3DAIM_Msk (0x1UL << ETH_MACL3L4CR_L3DAIM_Pos)
7992#define ETH_MACL3L4CR_L3DAIM ETH_MACL3L4CR_L3DAIM_Msk /* Layer 3 IP DA Inverse Match Enable */
7993#define ETH_MACL3L4CR_L3DAM_Pos (4U)
7994#define ETH_MACL3L4CR_L3DAM_Msk (0x1UL << ETH_MACL3L4CR_L3DAM_Pos)
7995#define ETH_MACL3L4CR_L3DAM ETH_MACL3L4CR_L3DAM_Msk /* Layer 3 IP DA Match Enable */
7996#define ETH_MACL3L4CR_L3SAIM_Pos (3U)
7997#define ETH_MACL3L4CR_L3SAIM_Msk (0x1UL << ETH_MACL3L4CR_L3SAIM_Pos)
7998#define ETH_MACL3L4CR_L3SAIM ETH_MACL3L4CR_L3SAIM_Msk /* Layer 3 IP SA Inverse Match Enable */
7999#define ETH_MACL3L4CR_L3SAM_Pos (2U)
8000#define ETH_MACL3L4CR_L3SAM_Msk (0x1UL << ETH_MACL3L4CR_L3SAM_Pos)
8001#define ETH_MACL3L4CR_L3SAM ETH_MACL3L4CR_L3SAM_Msk /* Layer 3 IP SA Match Enable*/
8002#define ETH_MACL3L4CR_L3PEN_Pos (0U)
8003#define ETH_MACL3L4CR_L3PEN_Msk (0x1UL << ETH_MACL3L4CR_L3PEN_Pos)
8004#define ETH_MACL3L4CR_L3PEN ETH_MACL3L4CR_L3PEN_Msk /* Layer 3 Protocol Enable */
8005
8006/* Bit definition for Ethernet MAC L4 Address Register */
8007#define ETH_MACL4AR_L4DP_Pos (16U)
8008#define ETH_MACL4AR_L4DP_Msk (0xFFFFUL << ETH_MACL4AR_L4DP_Pos)
8009#define ETH_MACL4AR_L4DP ETH_MACL4AR_L4DP_Msk /* Layer 4 Destination Port Number Field */
8010#define ETH_MACL4AR_L4SP_Pos (0U)
8011#define ETH_MACL4AR_L4SP_Msk (0xFFFFUL << ETH_MACL4AR_L4SP_Pos)
8012#define ETH_MACL4AR_L4SP ETH_MACL4AR_L4SP_Msk /* Layer 4 Source Port Number Field */
8013
8014/* Bit definition for Ethernet MAC L3 Address0 Register */
8015#define ETH_MACL3A0R_L3A0_Pos (0U)
8016#define ETH_MACL3A0R_L3A0_Msk (0xFFFFFFFFUL << ETH_MACL3A0R_L3A0_Pos)
8017#define ETH_MACL3A0R_L3A0 ETH_MACL3A0R_L3A0_Msk /* Layer 3 Address 0 Field */
8018
8019/* Bit definition for Ethernet MAC L4 Address1 Register */
8020#define ETH_MACL3A1R_L3A1_Pos (0U)
8021#define ETH_MACL3A1R_L3A1_Msk (0xFFFFFFFFUL << ETH_MACL3A1R_L3A1_Pos)
8022#define ETH_MACL3A1R_L3A1 ETH_MACL3A1R_L3A1_Msk /* Layer 3 Address 1 Field */
8023
8024/* Bit definition for Ethernet MAC L4 Address2 Register */
8025#define ETH_MACL3A2R_L3A2_Pos (0U)
8026#define ETH_MACL3A2R_L3A2_Msk (0xFFFFFFFFUL << ETH_MACL3A2R_L3A2_Pos)
8027#define ETH_MACL3A2R_L3A2 ETH_MACL3A2R_L3A2_Msk /* Layer 3 Address 2 Field */
8028
8029/* Bit definition for Ethernet MAC L4 Address3 Register */
8030#define ETH_MACL3A3R_L3A3_Pos (0U)
8031#define ETH_MACL3A3R_L3A3_Msk (0xFFFFFFFFUL << ETH_MACL3A3R_L3A3_Pos)
8032#define ETH_MACL3A3R_L3A3 ETH_MACL3A3R_L3A3_Msk /* Layer 3 Address 3 Field */
8033
8034/* Bit definition for Ethernet MAC Timestamp Control Register */
8035#define ETH_MACTSCR_TXTSSTSM_Pos (24U)
8036#define ETH_MACTSCR_TXTSSTSM_Msk (0x1UL << ETH_MACTSCR_TXTSSTSM_Pos)
8037#define ETH_MACTSCR_TXTSSTSM ETH_MACTSCR_TXTSSTSM_Msk /* Transmit Timestamp Status Mode */
8038#define ETH_MACTSCR_CSC_Pos (19U)
8039#define ETH_MACTSCR_CSC_Msk (0x1UL << ETH_MACTSCR_CSC_Pos)
8040#define ETH_MACTSCR_CSC ETH_MACTSCR_CSC_Msk /* Enable checksum correction during OST for PTP over UDP/IPv4 packets */
8041#define ETH_MACTSCR_TSENMACADDR_Pos (18U)
8042#define ETH_MACTSCR_TSENMACADDR_Msk (0x1UL << ETH_MACTSCR_TSENMACADDR_Pos)
8043#define ETH_MACTSCR_TSENMACADDR ETH_MACTSCR_TSENMACADDR_Msk /* Enable MAC Address for PTP Packet Filtering */
8044#define ETH_MACTSCR_SNAPTYPSEL_Pos (16U)
8045#define ETH_MACTSCR_SNAPTYPSEL_Msk (0x3UL << ETH_MACTSCR_SNAPTYPSEL_Pos)
8046#define ETH_MACTSCR_SNAPTYPSEL ETH_MACTSCR_SNAPTYPSEL_Msk /* Select PTP packets for Taking Snapshots */
8047#define ETH_MACTSCR_TSMSTRENA_Pos (15U)
8048#define ETH_MACTSCR_TSMSTRENA_Msk (0x1UL << ETH_MACTSCR_TSMSTRENA_Pos)
8049#define ETH_MACTSCR_TSMSTRENA ETH_MACTSCR_TSMSTRENA_Msk /* Enable Snapshot for Messages Relevant to Master */
8050#define ETH_MACTSCR_TSEVNTENA_Pos (14U)
8051#define ETH_MACTSCR_TSEVNTENA_Msk (0x1UL << ETH_MACTSCR_TSEVNTENA_Pos)
8052#define ETH_MACTSCR_TSEVNTENA ETH_MACTSCR_TSEVNTENA_Msk /* Enable Timestamp Snapshot for Event Messages */
8053#define ETH_MACTSCR_TSIPV4ENA_Pos (13U)
8054#define ETH_MACTSCR_TSIPV4ENA_Msk (0x1UL << ETH_MACTSCR_TSIPV4ENA_Pos)
8055#define ETH_MACTSCR_TSIPV4ENA ETH_MACTSCR_TSIPV4ENA_Msk /* Enable Processing of PTP Packets Sent over IPv4-UDP */
8056#define ETH_MACTSCR_TSIPV6ENA_Pos (12U)
8057#define ETH_MACTSCR_TSIPV6ENA_Msk (0x1UL << ETH_MACTSCR_TSIPV6ENA_Pos)
8058#define ETH_MACTSCR_TSIPV6ENA ETH_MACTSCR_TSIPV6ENA_Msk /* Enable Processing of PTP Packets Sent over IPv6-UDP */
8059#define ETH_MACTSCR_TSIPENA_Pos (11U)
8060#define ETH_MACTSCR_TSIPENA_Msk (0x1UL << ETH_MACTSCR_TSIPENA_Pos)
8061#define ETH_MACTSCR_TSIPENA ETH_MACTSCR_TSIPENA_Msk /* Enable Processing of PTP over Ethernet Packets */
8062#define ETH_MACTSCR_TSVER2ENA_Pos (10U)
8063#define ETH_MACTSCR_TSVER2ENA_Msk (0x1UL << ETH_MACTSCR_TSVER2ENA_Pos)
8064#define ETH_MACTSCR_TSVER2ENA ETH_MACTSCR_TSVER2ENA_Msk /* Enable PTP Packet Processing for Version 2 Format */
8065#define ETH_MACTSCR_TSCTRLSSR_Pos (9U)
8066#define ETH_MACTSCR_TSCTRLSSR_Msk (0x1UL << ETH_MACTSCR_TSCTRLSSR_Pos)
8067#define ETH_MACTSCR_TSCTRLSSR ETH_MACTSCR_TSCTRLSSR_Msk /* Timestamp Digital or Binary Rollover Control */
8068#define ETH_MACTSCR_TSENALL_Pos (8U)
8069#define ETH_MACTSCR_TSENALL_Msk (0x1UL << ETH_MACTSCR_TSENALL_Pos)
8070#define ETH_MACTSCR_TSENALL ETH_MACTSCR_TSENALL_Msk /* Enable Timestamp for All Packets */
8071#define ETH_MACTSCR_TSADDREG_Pos (5U)
8072#define ETH_MACTSCR_TSADDREG_Msk (0x1UL << ETH_MACTSCR_TSADDREG_Pos)
8073#define ETH_MACTSCR_TSADDREG ETH_MACTSCR_TSADDREG_Msk /* Update Addend Register */
8074#define ETH_MACTSCR_TSUPDT_Pos (3U)
8075#define ETH_MACTSCR_TSUPDT_Msk (0x1UL << ETH_MACTSCR_TSUPDT_Pos)
8076#define ETH_MACTSCR_TSUPDT ETH_MACTSCR_TSUPDT_Msk /* Update Timestamp */
8077#define ETH_MACTSCR_TSINIT_Pos (2U)
8078#define ETH_MACTSCR_TSINIT_Msk (0x1UL << ETH_MACTSCR_TSINIT_Pos)
8079#define ETH_MACTSCR_TSINIT ETH_MACTSCR_TSINIT_Msk /* Initialize Timestamp */
8080#define ETH_MACTSCR_TSCFUPDT_Pos (1U)
8081#define ETH_MACTSCR_TSCFUPDT_Msk (0x1UL << ETH_MACTSCR_TSCFUPDT_Pos)
8082#define ETH_MACTSCR_TSCFUPDT ETH_MACTSCR_TSCFUPDT_Msk /* Fine or Coarse Timestamp Update*/
8083#define ETH_MACTSCR_TSENA_Pos (0U)
8084#define ETH_MACTSCR_TSENA_Msk (0x1UL << ETH_MACTSCR_TSENA_Pos)
8085#define ETH_MACTSCR_TSENA ETH_MACTSCR_TSENA_Msk /* Enable Timestamp */
8086
8087/* Bit definition for Ethernet MAC Sub-second Increment Register */
8088#define ETH_MACMACSSIR_SSINC_Pos (16U)
8089#define ETH_MACMACSSIR_SSINC_Msk (0xFFUL << ETH_MACMACSSIR_SSINC_Pos)
8090#define ETH_MACMACSSIR_SSINC ETH_MACMACSSIR_SSINC_Msk /* Sub-second Increment Value */
8091#define ETH_MACMACSSIR_SNSINC_Pos (8U)
8092#define ETH_MACMACSSIR_SNSINC_Msk (0xFFUL << ETH_MACMACSSIR_SNSINC_Pos)
8093#define ETH_MACMACSSIR_SNSINC ETH_MACMACSSIR_SNSINC_Msk /* Sub-nanosecond Increment Value */
8094
8095/* Bit definition for Ethernet MAC System Time Seconds Register */
8096#define ETH_MACSTSR_TSS_Pos (0U)
8097#define ETH_MACSTSR_TSS_Msk (0xFFFFFFFFUL << ETH_MACSTSR_TSS_Pos)
8098#define ETH_MACSTSR_TSS ETH_MACSTSR_TSS_Msk /* Timestamp Second */
8099
8100/* Bit definition for Ethernet MAC System Time Nanoseconds Register */
8101#define ETH_MACSTNR_TSSS_Pos (0U)
8102#define ETH_MACSTNR_TSSS_Msk (0x7FFFFFFFUL << ETH_MACSTNR_TSSS_Pos)
8103#define ETH_MACSTNR_TSSS ETH_MACSTNR_TSSS_Msk /* Timestamp Sub-seconds */
8104
8105/* Bit definition for Ethernet MAC System Time Seconds Update Register */
8106#define ETH_MACSTSUR_TSS_Pos (0U)
8107#define ETH_MACSTSUR_TSS_Msk (0xFFFFFFFFUL << ETH_MACSTSUR_TSS_Pos)
8108#define ETH_MACSTSUR_TSS ETH_MACSTSUR_TSS_Msk /* Timestamp Seconds */
8109
8110/* Bit definition for Ethernet MAC System Time Nanoseconds Update Register */
8111#define ETH_MACSTNUR_ADDSUB_Pos (31U)
8112#define ETH_MACSTNUR_ADDSUB_Msk (0x1UL << ETH_MACSTNUR_ADDSUB_Pos)
8113#define ETH_MACSTNUR_ADDSUB ETH_MACSTNUR_ADDSUB_Msk /* Add or Subtract Time */
8114#define ETH_MACSTNUR_TSSS_Pos (0U)
8115#define ETH_MACSTNUR_TSSS_Msk (0x7FFFFFFFUL << ETH_MACSTNUR_TSSS_Pos)
8116#define ETH_MACSTNUR_TSSS ETH_MACSTNUR_TSSS_Msk /* Timestamp Sub-seconds */
8117
8118/* Bit definition for Ethernet MAC Timestamp Addend Register */
8119#define ETH_MACTSAR_TSAR_Pos (0U)
8120#define ETH_MACTSAR_TSAR_Msk (0xFFFFFFFFUL << ETH_MACTSAR_TSAR_Pos)
8121#define ETH_MACTSAR_TSAR ETH_MACTSAR_TSAR_Msk /* Timestamp Addend Register */
8122
8123/* Bit definition for Ethernet MAC Timestamp Status Register */
8124#define ETH_MACTSSR_ATSNS_Pos (25U)
8125#define ETH_MACTSSR_ATSNS_Msk (0x1FUL << ETH_MACTSSR_ATSNS_Pos)
8126#define ETH_MACTSSR_ATSNS ETH_MACTSSR_ATSNS_Msk /* Number of Auxiliary Timestamp Snapshots */
8127#define ETH_MACTSSR_ATSSTM_Pos (24U)
8128#define ETH_MACTSSR_ATSSTM_Msk (0x1UL << ETH_MACTSSR_ATSSTM_Pos)
8129#define ETH_MACTSSR_ATSSTM ETH_MACTSSR_ATSSTM_Msk /* Auxiliary Timestamp Snapshot Trigger Missed */
8130#define ETH_MACTSSR_ATSSTN_Pos (16U)
8131#define ETH_MACTSSR_ATSSTN_Msk (0xFUL << ETH_MACTSSR_ATSSTN_Pos)
8132#define ETH_MACTSSR_ATSSTN ETH_MACTSSR_ATSSTN_Msk /* Auxiliary Timestamp Snapshot Trigger Identifier */
8133#define ETH_MACTSSR_TXTSSIS_Pos (15U)
8134#define ETH_MACTSSR_TXTSSIS_Msk (0x1UL << ETH_MACTSSR_TXTSSIS_Pos)
8135#define ETH_MACTSSR_TXTSSIS ETH_MACTSSR_TXTSSIS_Msk /* Tx Timestamp Status Interrupt Status */
8136#define ETH_MACTSSR_TSTRGTERR0_Pos (3U)
8137#define ETH_MACTSSR_TSTRGTERR0_Msk (0x1UL << ETH_MACTSSR_TSTRGTERR0_Pos)
8138#define ETH_MACTSSR_TSTRGTERR0 ETH_MACTSSR_TSTRGTERR0_Msk /* Timestamp Target Time Error */
8139#define ETH_MACTSSR_AUXTSTRIG_Pos (2U)
8140#define ETH_MACTSSR_AUXTSTRIG_Msk (0x1UL << ETH_MACTSSR_AUXTSTRIG_Pos)
8141#define ETH_MACTSSR_AUXTSTRIG ETH_MACTSSR_AUXTSTRIG_Msk /* Auxiliary Timestamp Trigger Snapshot*/
8142#define ETH_MACTSSR_TSTARGT0_Pos (1U)
8143#define ETH_MACTSSR_TSTARGT0_Msk (0x1UL << ETH_MACTSSR_TSTARGT0_Pos)
8144#define ETH_MACTSSR_TSTARGT0 ETH_MACTSSR_TSTARGT0_Msk /* Timestamp Target Time Reached */
8145#define ETH_MACTSSR_TSSOVF_Pos (0U)
8146#define ETH_MACTSSR_TSSOVF_Msk (0x1UL << ETH_MACTSSR_TSSOVF_Pos)
8147#define ETH_MACTSSR_TSSOVF ETH_MACTSSR_TSSOVF_Msk /* Timestamp Seconds Overflow */
8148
8149/* Bit definition for Ethernet MAC Tx Timestamp Status Nanoseconds Register */
8150#define ETH_MACTTSSNR_TXTSSMIS_Pos (31U)
8151#define ETH_MACTTSSNR_TXTSSMIS_Msk (0x1UL << ETH_MACTTSSNR_TXTSSMIS_Pos)
8152#define ETH_MACTTSSNR_TXTSSMIS ETH_MACTTSSNR_TXTSSMIS_Msk /* Transmit Timestamp Status Missed */
8153#define ETH_MACTTSSNR_TXTSSLO_Pos (0U)
8154#define ETH_MACTTSSNR_TXTSSLO_Msk (0x7FFFFFFFUL << ETH_MACTTSSNR_TXTSSLO_Pos)
8155#define ETH_MACTTSSNR_TXTSSLO ETH_MACTTSSNR_TXTSSLO_Msk /* Transmit Timestamp Status Low */
8156
8157/* Bit definition for Ethernet MAC Tx Timestamp Status Seconds Register */
8158#define ETH_MACTTSSSR_TXTSSHI_Pos (0U)
8159#define ETH_MACTTSSSR_TXTSSHI_Msk (0xFFFFFFFFUL << ETH_MACTTSSSR_TXTSSHI_Pos)
8160#define ETH_MACTTSSSR_TXTSSHI ETH_MACTTSSSR_TXTSSHI_Msk /* Transmit Timestamp Status High */
8161
8162/* Bit definition for Ethernet MAC Auxiliary Control Register*/
8163#define ETH_MACACR_ATSEN3_Pos (7U)
8164#define ETH_MACACR_ATSEN3_Msk (0x1UL << ETH_MACACR_ATSEN3_Pos)
8165#define ETH_MACACR_ATSEN3 ETH_MACACR_ATSEN3_Msk /* Auxiliary Snapshot 3 Enable */
8166#define ETH_MACACR_ATSEN2_Pos (6U)
8167#define ETH_MACACR_ATSEN2_Msk (0x1UL << ETH_MACACR_ATSEN2_Pos)
8168#define ETH_MACACR_ATSEN2 ETH_MACACR_ATSEN2_Msk /* Auxiliary Snapshot 2 Enable */
8169#define ETH_MACACR_ATSEN1_Pos (5U)
8170#define ETH_MACACR_ATSEN1_Msk (0x1UL << ETH_MACACR_ATSEN1_Pos)
8171#define ETH_MACACR_ATSEN1 ETH_MACACR_ATSEN1_Msk /* Auxiliary Snapshot 1 Enable */
8172#define ETH_MACACR_ATSEN0_Pos (4U)
8173#define ETH_MACACR_ATSEN0_Msk (0x1UL << ETH_MACACR_ATSEN0_Pos)
8174#define ETH_MACACR_ATSEN0 ETH_MACACR_ATSEN0_Msk /* Auxiliary Snapshot 0 Enable */
8175#define ETH_MACACR_ATSFC_Pos (0U)
8176#define ETH_MACACR_ATSFC_Msk (0x1UL << ETH_MACACR_ATSFC_Pos)
8177#define ETH_MACACR_ATSFC ETH_MACACR_ATSFC_Msk /* Auxiliary Snapshot FIFO Clear */
8178
8179/* Bit definition for Ethernet MAC Auxiliary Timestamp Nanoseconds Register */
8180#define ETH_MACATSNR_AUXTSLO_Pos (0U)
8181#define ETH_MACATSNR_AUXTSLO_Msk (0x7FFFFFFFUL << ETH_MACATSNR_AUXTSLO_Pos)
8182#define ETH_MACATSNR_AUXTSLO ETH_MACATSNR_AUXTSLO_Msk /* Auxiliary Timestamp */
8183
8184/* Bit definition for Ethernet MAC Auxiliary Timestamp Seconds Register */
8185#define ETH_MACATSSR_AUXTSHI_Pos (0U)
8186#define ETH_MACATSSR_AUXTSHI_Msk (0xFFFFFFFFUL << ETH_MACATSSR_AUXTSHI_Pos)
8187#define ETH_MACATSSR_AUXTSHI ETH_MACATSSR_AUXTSHI_Msk /* Auxiliary Timestamp */
8188
8189/* Bit definition for Ethernet MAC Timestamp Ingress Asymmetric Correction Register */
8190#define ETH_MACTSIACR_OSTIAC_Pos (0U)
8191#define ETH_MACTSIACR_OSTIAC_Msk (0xFFFFFFFFUL << ETH_MACTSIACR_OSTIAC_Pos)
8192#define ETH_MACTSIACR_OSTIAC ETH_MACTSIACR_OSTIAC_Msk /* One-Step Timestamp Ingress Asymmetry Correction */
8193
8194/* Bit definition for Ethernet MAC Timestamp Egress Asymmetric Correction Register */
8195#define ETH_MACTSEACR_OSTEAC_Pos (0U)
8196#define ETH_MACTSEACR_OSTEAC_Msk (0xFFFFFFFFUL << ETH_MACTSEACR_OSTEAC_Pos)
8197#define ETH_MACTSEACR_OSTEAC ETH_MACTSEACR_OSTEAC_Msk /* One-Step Timestamp Egress Asymmetry Correction */
8198
8199/* Bit definition for Ethernet MAC Timestamp Ingress Correction Nanosecond Register */
8200#define ETH_MACTSICNR_TSIC_Pos (0U)
8201#define ETH_MACTSICNR_TSIC_Msk (0xFFFFFFFFUL << ETH_MACTSICNR_TSIC_Pos)
8202#define ETH_MACTSICNR_TSIC ETH_MACTSICNR_TSIC_Msk /* Timestamp Ingress Correction */
8203
8204/* Bit definition for Ethernet MAC Timestamp Egress correction Nanosecond Register */
8205#define ETH_MACTSECNR_TSEC_Pos (0U)
8206#define ETH_MACTSECNR_TSEC_Msk (0xFFFFFFFFUL << ETH_MACTSECNR_TSEC_Pos)
8207#define ETH_MACTSECNR_TSEC ETH_MACTSECNR_TSEC_Msk /* Timestamp Egress Correction */
8208
8209/* Bit definition for Ethernet MAC PPS Control Register */
8210#define ETH_MACPPSCR_TRGTMODSEL0_Pos (5U)
8211#define ETH_MACPPSCR_TRGTMODSEL0_Msk (0x3UL << ETH_MACPPSCR_TRGTMODSEL0_Pos)
8212#define ETH_MACPPSCR_TRGTMODSEL0 ETH_MACPPSCR_TRGTMODSEL0_Msk /* Target Time Register Mode for PPS Output */
8213#define ETH_MACPPSCR_PPSEN0_Pos (4U)
8214#define ETH_MACPPSCR_PPSEN0_Msk (0x1UL << ETH_MACPPSCR_PPSEN0_Pos)
8215#define ETH_MACPPSCR_PPSEN0 ETH_MACPPSCR_PPSEN0_Msk /* Flexible PPS Output Mode Enable */
8216#define ETH_MACPPSCR_PPSCTRL_Pos (0U)
8217#define ETH_MACPPSCR_PPSCTRL_Msk (0xFUL << ETH_MACPPSCR_PPSCTRL_Pos)
8218#define ETH_MACPPSCR_PPSCTRL ETH_MACPPSCR_PPSCTRL_Msk /* PPS Output Frequency Control */
8219
8220/* Bit definition for Ethernet MAC PPS Target Time Seconds Register */
8221#define ETH_MACPPSTTSR_TSTRH0_Pos (0U)
8222#define ETH_MACPPSTTSR_TSTRH0_Msk (0xFFFFFFFFUL << ETH_MACPPSTTSR_TSTRH0_Pos)
8223#define ETH_MACPPSTTSR_TSTRH0 ETH_MACPPSTTSR_TSTRH0_Msk /* PPS Target Time Seconds Register */
8224
8225/* Bit definition for Ethernet MAC PPS Target Time Nanoseconds Register */
8226#define ETH_MACPPSTTNR_TRGTBUSY0_Pos (31U)
8227#define ETH_MACPPSTTNR_TRGTBUSY0_Msk (0x1UL << ETH_MACPPSTTNR_TRGTBUSY0_Pos)
8228#define ETH_MACPPSTTNR_TRGTBUSY0 ETH_MACPPSTTNR_TRGTBUSY0_Msk /* PPS Target Time Register Busy */
8229#define ETH_MACPPSTTNR_TTSL0_Pos (0U)
8230#define ETH_MACPPSTTNR_TTSL0_Msk (0x7FFFFFFFUL << ETH_MACPPSTTNR_TTSL0_Pos)
8231#define ETH_MACPPSTTNR_TTSL0 ETH_MACPPSTTNR_TTSL0_Msk /* Target Time Low for PPS Register */
8232
8233/* Bit definition for Ethernet MAC PPS Interval Register */
8234#define ETH_MACPPSIR_PPSINT0_Pos (0U)
8235#define ETH_MACPPSIR_PPSINT0_Msk (0xFFFFFFFFUL << ETH_MACPPSIR_PPSINT0_Pos)
8236#define ETH_MACPPSIR_PPSINT0 ETH_MACPPSIR_PPSINT0_Msk /* PPS Output Signal Interval */
8237
8238/* Bit definition for Ethernet MAC PPS Width Register */
8239#define ETH_MACPPSWR_PPSWIDTH0_Pos (0U)
8240#define ETH_MACPPSWR_PPSWIDTH0_Msk (0xFFFFFFFFUL << ETH_MACPPSWR_PPSWIDTH0_Pos)
8241#define ETH_MACPPSWR_PPSWIDTH0 ETH_MACPPSWR_PPSWIDTH0_Msk /* PPS Output Signal Width */
8242
8243/* Bit definition for Ethernet MAC PTP Offload Control Register */
8244#define ETH_MACPOCR_DN_Pos (8U)
8245#define ETH_MACPOCR_DN_Msk (0xFFUL << ETH_MACPOCR_DN_Pos)
8246#define ETH_MACPOCR_DN ETH_MACPOCR_DN_Msk /* Domain Number */
8247#define ETH_MACPOCR_DRRDIS_Pos (6U)
8248#define ETH_MACPOCR_DRRDIS_Msk (0x1UL << ETH_MACPOCR_DRRDIS_Pos)
8249#define ETH_MACPOCR_DRRDIS ETH_MACPOCR_DRRDIS_Msk /* Disable PTO Delay Request/Response response generation */
8250#define ETH_MACPOCR_APDREQTRIG_Pos (5U)
8251#define ETH_MACPOCR_APDREQTRIG_Msk (0x1UL << ETH_MACPOCR_APDREQTRIG_Pos)
8252#define ETH_MACPOCR_APDREQTRIG ETH_MACPOCR_APDREQTRIG_Msk /* Automatic PTP Pdelay_Req message Trigger */
8253#define ETH_MACPOCR_ASYNCTRIG_Pos (4U)
8254#define ETH_MACPOCR_ASYNCTRIG_Msk (0x1UL << ETH_MACPOCR_ASYNCTRIG_Pos)
8255#define ETH_MACPOCR_ASYNCTRIG ETH_MACPOCR_ASYNCTRIG_Msk /* Automatic PTP SYNC message Trigger */
8256#define ETH_MACPOCR_APDREQEN_Pos (2U)
8257#define ETH_MACPOCR_APDREQEN_Msk (0x1UL << ETH_MACPOCR_APDREQEN_Pos)
8258#define ETH_MACPOCR_APDREQEN ETH_MACPOCR_APDREQEN_Msk /* Automatic PTP Pdelay_Req message Enable */
8259#define ETH_MACPOCR_ASYNCEN_Pos (1U)
8260#define ETH_MACPOCR_ASYNCEN_Msk (0x1UL << ETH_MACPOCR_ASYNCEN_Pos)
8261#define ETH_MACPOCR_ASYNCEN ETH_MACPOCR_ASYNCEN_Msk /* Automatic PTP SYNC message Enable */
8262#define ETH_MACPOCR_PTOEN_Pos (0U)
8263#define ETH_MACPOCR_PTOEN_Msk (0x1UL << ETH_MACPOCR_PTOEN_Pos)
8264#define ETH_MACPOCR_PTOEN ETH_MACPOCR_PTOEN_Msk /* PTP Offload Enable */
8265
8266/* Bit definition for Ethernet MAC PTP Source Port Identity 0 Register */
8267#define ETH_MACSPI0R_SPI0_Pos (0U)
8268#define ETH_MACSPI0R_SPI0_Msk (0xFFFFFFFFUL << ETH_MACSPI0R_SPI0_Pos)
8269#define ETH_MACSPI0R_SPI0 ETH_MACSPI0R_SPI0_Msk /* Source Port Identity 0 */
8270
8271/* Bit definition for Ethernet MAC PTP Source Port Identity 1 Register */
8272#define ETH_MACSPI1R_SPI1_Pos (0U)
8273#define ETH_MACSPI1R_SPI1_Msk (0xFFFFFFFFUL << ETH_MACSPI1R_SPI1_Pos)
8274#define ETH_MACSPI1R_SPI1 ETH_MACSPI1R_SPI1_Msk /* Source Port Identity 1 */
8275
8276/* Bit definition for Ethernet MAC PTP Source Port Identity 2 Register */
8277#define ETH_MACSPI2R_SPI2_Pos (0U)
8278#define ETH_MACSPI2R_SPI2_Msk (0xFFFFUL << ETH_MACSPI2R_SPI2_Pos)
8279#define ETH_MACSPI2R_SPI2 ETH_MACSPI2R_SPI2_Msk /* Source Port Identity 2 */
8280
8281/* Bit definition for Ethernet MAC Log Message Interval Register */
8282#define ETH_MACLMIR_LMPDRI_Pos (24U)
8283#define ETH_MACLMIR_LMPDRI_Msk (0xFFUL << ETH_MACLMIR_LMPDRI_Pos)
8284#define ETH_MACLMIR_LMPDRI ETH_MACLMIR_LMPDRI_Msk /* Log Min Pdelay_Req Interval */
8285#define ETH_MACLMIR_DRSYNCR_Pos (8U)
8286#define ETH_MACLMIR_DRSYNCR_Msk (0x7UL << ETH_MACLMIR_DRSYNCR_Pos)
8287#define ETH_MACLMIR_DRSYNCR ETH_MACLMIR_DRSYNCR_Msk /* Delay_Req to SYNC Ratio */
8288#define ETH_MACLMIR_LSI_Pos (0U)
8289#define ETH_MACLMIR_LSI_Msk (0xFFUL << ETH_MACLMIR_LSI_Pos)
8290#define ETH_MACLMIR_LSI ETH_MACLMIR_LSI_Msk /* Log Sync Interval */
8291
8292/* Bit definition for Ethernet MTL Operation Mode Register */
8293#define ETH_MTLOMR_CNTCLR_Pos (9U)
8294#define ETH_MTLOMR_CNTCLR_Msk (0x1UL << ETH_MTLOMR_CNTCLR_Pos)
8295#define ETH_MTLOMR_CNTCLR ETH_MTLOMR_CNTCLR_Msk /* Counters Reset */
8296#define ETH_MTLOMR_CNTPRST_Pos (8U)
8297#define ETH_MTLOMR_CNTPRST_Msk (0x1UL << ETH_MTLOMR_CNTPRST_Pos)
8298#define ETH_MTLOMR_CNTPRST ETH_MTLOMR_CNTPRST_Msk /* Counters Preset */
8299#define ETH_MTLOMR_DTXSTS_Pos (1U)
8300#define ETH_MTLOMR_DTXSTS_Msk (0x1UL << ETH_MTLOMR_DTXSTS_Pos)
8301#define ETH_MTLOMR_DTXSTS ETH_MTLOMR_DTXSTS_Msk /* Drop Transmit Status */
8302
8303/* Bit definition for Ethernet MTL Interrupt Status Register */
8304#define ETH_MTLISR_MACIS_Pos (16U)
8305#define ETH_MTLISR_MACIS_Msk (0x1UL << ETH_MTLISR_MACIS_Pos)
8306#define ETH_MTLISR_MACIS ETH_MTLISR_MACIS_Msk /* MAC Interrupt Status */
8307#define ETH_MTLISR_QIS_Pos (0U)
8308#define ETH_MTLISR_QIS_Msk (0x1UL << ETH_MTLISR_QIS_Pos)
8309#define ETH_MTLISR_QIS ETH_MTLISR_QIS_Msk /* Queue Interrupt status */
8310
8311/* Bit definition for Ethernet MTL Tx Queue Operation Mode Register */
8312#define ETH_MTLTQOMR_TTC_Pos (4U)
8313#define ETH_MTLTQOMR_TTC_Msk (0x7UL << ETH_MTLTQOMR_TTC_Pos)
8314#define ETH_MTLTQOMR_TTC ETH_MTLTQOMR_TTC_Msk /* Transmit Threshold Control */
8315#define ETH_MTLTQOMR_TTC_32BITS (0U) /* 32 bits Threshold */
8316#define ETH_MTLTQOMR_TTC_64BITS (0x00000010U) /* 64 bits Threshold */
8317#define ETH_MTLTQOMR_TTC_96BITS (0x00000020U) /* 96 bits Threshold */
8318#define ETH_MTLTQOMR_TTC_128BITS (0x00000030U) /* 128 bits Threshold */
8319#define ETH_MTLTQOMR_TTC_192BITS (0x00000040U) /* 192 bits Threshold */
8320#define ETH_MTLTQOMR_TTC_256BITS (0x00000050U) /* 256 bits Threshold */
8321#define ETH_MTLTQOMR_TTC_384BITS (0x00000060U) /* 384 bits Threshold */
8322#define ETH_MTLTQOMR_TTC_512BITS (0x00000070U) /* 512 bits Threshold */
8323#define ETH_MTLTQOMR_TSF_Pos (1U)
8324#define ETH_MTLTQOMR_TSF_Msk (0x1UL << ETH_MTLTQOMR_TSF_Pos)
8325#define ETH_MTLTQOMR_TSF ETH_MTLTQOMR_TSF_Msk /* Transmit Store and Forward */
8326#define ETH_MTLTQOMR_FTQ_Pos (0U)
8327#define ETH_MTLTQOMR_FTQ_Msk (0x1UL << ETH_MTLTQOMR_FTQ_Pos)
8328#define ETH_MTLTQOMR_FTQ ETH_MTLTQOMR_FTQ_Msk /* Flush Transmit Queue */
8329
8330/* Bit definition for Ethernet MTL Tx Queue Underflow Register */
8331#define ETH_MTLTQUR_UFCNTOVF_Pos (11U)
8332#define ETH_MTLTQUR_UFCNTOVF_Msk (0x1UL << ETH_MTLTQUR_UFCNTOVF_Pos)
8333#define ETH_MTLTQUR_UFCNTOVF ETH_MTLTQUR_UFCNTOVF_Msk /* Overflow Bit for Underflow Packet Counter */
8334#define ETH_MTLTQUR_UFPKTCNT_Pos (0U)
8335#define ETH_MTLTQUR_UFPKTCNT_Msk (0x7FFUL << ETH_MTLTQUR_UFPKTCNT_Pos)
8336#define ETH_MTLTQUR_UFPKTCNT ETH_MTLTQUR_UFPKTCNT_Msk /* Underflow Packet Counter */
8337
8338/* Bit definition for Ethernet MTL Tx Queue Debug Register */
8339#define ETH_MTLTQDR_STXSTSF_Pos (20U)
8340#define ETH_MTLTQDR_STXSTSF_Msk (0x7UL << ETH_MTLTQDR_STXSTSF_Pos)
8341#define ETH_MTLTQDR_STXSTSF ETH_MTLTQDR_STXSTSF_Msk /* Number of Status Words in the Tx Status FIFO of Queue */
8342#define ETH_MTLTQDR_PTXQ_Pos (16U)
8343#define ETH_MTLTQDR_PTXQ_Msk (0x7UL << ETH_MTLTQDR_PTXQ_Pos)
8344#define ETH_MTLTQDR_PTXQ ETH_MTLTQDR_PTXQ_Msk /* Number of Packets in the Transmit Queue */
8345#define ETH_MTLTQDR_TXSTSFSTS_Pos (5U)
8346#define ETH_MTLTQDR_TXSTSFSTS_Msk (0x1UL << ETH_MTLTQDR_TXSTSFSTS_Pos)
8347#define ETH_MTLTQDR_TXSTSFSTS ETH_MTLTQDR_TXSTSFSTS_Msk /* MTL Tx Status FIFO Full Status */
8348#define ETH_MTLTQDR_TXQSTS_Pos (4U)
8349#define ETH_MTLTQDR_TXQSTS_Msk (0x1UL << ETH_MTLTQDR_TXQSTS_Pos)
8350#define ETH_MTLTQDR_TXQSTS ETH_MTLTQDR_TXQSTS_Msk /* MTL Tx Queue Not Empty Status */
8351#define ETH_MTLTQDR_TWCSTS_Pos (3U)
8352#define ETH_MTLTQDR_TWCSTS_Msk (0x1UL << ETH_MTLTQDR_TWCSTS_Pos)
8353#define ETH_MTLTQDR_TWCSTS ETH_MTLTQDR_TWCSTS_Msk /* MTL Tx Queue Write Controller Status */
8354#define ETH_MTLTQDR_TRCSTS_Pos (1U)
8355#define ETH_MTLTQDR_TRCSTS_Msk (0x3UL << ETH_MTLTQDR_TRCSTS_Pos)
8356#define ETH_MTLTQDR_TRCSTS ETH_MTLTQDR_TRCSTS_Msk /* MTL Tx Queue Read Controller Status */
8357#define ETH_MTLTQDR_TRCSTS_IDLE (0U) /* Idle state */
8358#define ETH_MTLTQDR_TRCSTS_READ (0x00000002U) /* Read state (transferring data to the MAC transmitter) */
8359#define ETH_MTLTQDR_TRCSTS_WAITING (0x00000004U) /* Waiting for pending Tx Status from the MAC transmitter */
8360#define ETH_MTLTQDR_TRCSTS_FLUSHING (0x00000006U) /* Flushing the Tx queue because of the Packet Abort request from the MAC */
8361#define ETH_MTLTQDR_TXQPAUSED_Pos (0U)
8362#define ETH_MTLTQDR_TXQPAUSED_Msk (0x1UL << ETH_MTLTQDR_TXQPAUSED_Pos)
8363#define ETH_MTLTQDR_TXQPAUSED ETH_MTLTQDR_TXQPAUSED_Msk /* Transmit Queue in Pause */
8364
8365/* Bit definition for Ethernet MTL Queue Interrupt Control Status Register */
8366#define ETH_MTLQICSR_RXOIE_Pos (24U)
8367#define ETH_MTLQICSR_RXOIE_Msk (0x1UL << ETH_MTLQICSR_RXOIE_Pos)
8368#define ETH_MTLQICSR_RXOIE ETH_MTLQICSR_RXOIE_Msk /* Receive Queue Overflow Interrupt Enable */
8369#define ETH_MTLQICSR_RXOVFIS_Pos (16U)
8370#define ETH_MTLQICSR_RXOVFIS_Msk (0x1UL << ETH_MTLQICSR_RXOVFIS_Pos)
8371#define ETH_MTLQICSR_RXOVFIS ETH_MTLQICSR_RXOVFIS_Msk /* Receive Queue Overflow Interrupt Status */
8372#define ETH_MTLQICSR_TXUIE_Pos (8U)
8373#define ETH_MTLQICSR_TXUIE_Msk (0x1UL << ETH_MTLQICSR_TXUIE_Pos)
8374#define ETH_MTLQICSR_TXUIE ETH_MTLQICSR_TXUIE_Msk /* Transmit Queue Underflow Interrupt Enable */
8375#define ETH_MTLQICSR_TXUNFIS_Pos (0U)
8376#define ETH_MTLQICSR_TXUNFIS_Msk (0x1UL << ETH_MTLQICSR_TXUNFIS_Pos)
8377#define ETH_MTLQICSR_TXUNFIS ETH_MTLQICSR_TXUNFIS_Msk /* Transmit Queue Underflow Interrupt Status */
8378
8379/* Bit definition for Ethernet MTL Rx Queue Operation Mode Register */
8380#define ETH_MTLRQOMR_RQS_Pos (20U)
8381#define ETH_MTLRQOMR_RQS_Msk (0x7UL << ETH_MTLRQOMR_RQS_Pos)
8382#define ETH_MTLRQOMR_RQS ETH_MTLRQOMR_RQS_Msk /* Receive Queue Size */
8383#define ETH_MTLRQOMR_RFD_Pos (14U)
8384#define ETH_MTLRQOMR_RFD_Msk (0x7UL << ETH_MTLRQOMR_RFD_Pos)
8385#define ETH_MTLRQOMR_RFD ETH_MTLRQOMR_RFD_Msk /* Threshold for Deactivating Flow Control (in half-duplex and full-duplex modes) */
8386#define ETH_MTLRQOMR_RFA_Pos (8U)
8387#define ETH_MTLRQOMR_RFA_Msk (0x7UL << ETH_MTLRQOMR_RFA_Pos)
8388#define ETH_MTLRQOMR_RFA ETH_MTLRQOMR_RFA_Msk /* Threshold for Activating Flow Control (in half-duplex and full-duplex */
8389#define ETH_MTLRQOMR_EHFC_Pos (7U)
8390#define ETH_MTLRQOMR_EHFC_Msk (0x1UL << ETH_MTLRQOMR_EHFC_Pos)
8391#define ETH_MTLRQOMR_EHFC ETH_MTLRQOMR_EHFC_Msk /* DEnable Hardware Flow Control */
8392#define ETH_MTLRQOMR_DISTCPEF_Pos (6U)
8393#define ETH_MTLRQOMR_DISTCPEF_Msk (0x1UL << ETH_MTLRQOMR_DISTCPEF_Pos)
8394#define ETH_MTLRQOMR_DISTCPEF ETH_MTLRQOMR_DISTCPEF_Msk /* Disable Dropping of TCP/IP Checksum Error Packets */
8395#define ETH_MTLRQOMR_RSF_Pos (5U)
8396#define ETH_MTLRQOMR_RSF_Msk (0x1UL << ETH_MTLRQOMR_RSF_Pos)
8397#define ETH_MTLRQOMR_RSF ETH_MTLRQOMR_RSF_Msk /* Receive Queue Store and Forward */
8398#define ETH_MTLRQOMR_FEP_Pos (4U)
8399#define ETH_MTLRQOMR_FEP_Msk (0x1UL << ETH_MTLRQOMR_FEP_Pos)
8400#define ETH_MTLRQOMR_FEP ETH_MTLRQOMR_FEP_Msk /* Forward Error Packets */
8401#define ETH_MTLRQOMR_FUP_Pos (3U)
8402#define ETH_MTLRQOMR_FUP_Msk (0x1UL << ETH_MTLRQOMR_FUP_Pos)
8403#define ETH_MTLRQOMR_FUP ETH_MTLRQOMR_FUP_Msk /* Forward Undersized Good Packets */
8404#define ETH_MTLRQOMR_RTC_Pos (0U)
8405#define ETH_MTLRQOMR_RTC_Msk (0x3UL << ETH_MTLRQOMR_RTC_Pos)
8406#define ETH_MTLRQOMR_RTC ETH_MTLRQOMR_RTC_Msk /* Receive Queue Threshold Control */
8407#define ETH_MTLRQOMR_RTC_64BITS (0U) /* 64 bits Threshold */
8408#define ETH_MTLRQOMR_RTC_32BITS (0x00000001U) /* 32 bits Threshold */
8409#define ETH_MTLRQOMR_RTC_96BITS (0x00000002U) /* 96 bits Threshold */
8410#define ETH_MTLRQOMR_RTC_128BITS (0x00000003U) /* 128 bits Threshold */
8411
8412/* Bit definition for Ethernet MTL Rx Queue Missed Packet Overflow Cnt Register */
8413#define ETH_MTLRQMPOCR_MISCNTOVF_Pos (27U)
8414#define ETH_MTLRQMPOCR_MISCNTOVF_Msk (0x1UL << ETH_MTLRQMPOCR_MISCNTOVF_Pos)
8415#define ETH_MTLRQMPOCR_MISCNTOVF ETH_MTLRQMPOCR_MISCNTOVF_Msk /* Missed Packet Counter Overflow Bit */
8416#define ETH_MTLRQMPOCR_MISPKTCNT_Pos (16U)
8417#define ETH_MTLRQMPOCR_MISPKTCNT_Msk (0x7FFUL << ETH_MTLRQMPOCR_MISPKTCNT_Pos)
8418#define ETH_MTLRQMPOCR_MISPKTCNT ETH_MTLRQMPOCR_MISPKTCNT_Msk /* Missed Packet Counter */
8419#define ETH_MTLRQMPOCR_OVFCNTOVF_Pos (11U)
8420#define ETH_MTLRQMPOCR_OVFCNTOVF_Msk (0x1UL << ETH_MTLRQMPOCR_OVFCNTOVF_Pos)
8421#define ETH_MTLRQMPOCR_OVFCNTOVF ETH_MTLRQMPOCR_OVFCNTOVF_Msk /* Overflow Counter Overflow Bit */
8422#define ETH_MTLRQMPOCR_OVFPKTCNT_Pos (0U)
8423#define ETH_MTLRQMPOCR_OVFPKTCNT_Msk (0x7FFUL << ETH_MTLRQMPOCR_OVFPKTCNT_Pos)
8424#define ETH_MTLRQMPOCR_OVFPKTCNT ETH_MTLRQMPOCR_OVFPKTCNT_Msk /* Overflow Packet Counter */
8425
8426/* Bit definition for Ethernet MTL Rx Queue Debug Register */
8427#define ETH_MTLRQDR_PRXQ_Pos (16U)
8428#define ETH_MTLRQDR_PRXQ_Msk (0x3FFFUL << ETH_MTLRQDR_PRXQ_Pos)
8429#define ETH_MTLRQDR_PRXQ ETH_MTLRQDR_PRXQ_Msk /* Number of Packets in Receive Queue */
8430#define ETH_MTLRQDR_RXQSTS_Pos (4U)
8431#define ETH_MTLRQDR_RXQSTS_Msk (0x3UL << ETH_MTLRQDR_RXQSTS_Pos)
8432#define ETH_MTLRQDR_RXQSTS ETH_MTLRQDR_RXQSTS_Msk /* MTL Rx Queue Fill-Level Status */
8433#define ETH_MTLRQDR_RXQSTS_EMPTY (0U) /* Rx Queue empty */
8434#define ETH_MTLRQDR_RXQSTS_BELOWTHRESHOLD_Pos (4U)
8435#define ETH_MTLRQDR_RXQSTS_BELOWTHRESHOLD_Msk (0x1UL << ETH_MTLRQDR_RXQSTS_BELOWTHRESHOLD_Pos)
8436#define ETH_MTLRQDR_RXQSTS_BELOWTHRESHOLD ETH_MTLRQDR_RXQSTS_BELOWTHRESHOLD_Msk /* Rx Queue fill-level below flow-control deactivate threshold */
8437#define ETH_MTLRQDR_RXQSTS_ABOVETHRESHOLD_Pos (5U)
8438#define ETH_MTLRQDR_RXQSTS_ABOVETHRESHOLD_Msk (0x1UL << ETH_MTLRQDR_RXQSTS_ABOVETHRESHOLD_Pos)
8439#define ETH_MTLRQDR_RXQSTS_ABOVETHRESHOLD ETH_MTLRQDR_RXQSTS_ABOVETHRESHOLD_Msk /* Rx Queue fill-level above flow-control activate threshold */
8440#define ETH_MTLRQDR_RXQSTS_FULL_Pos (4U)
8441#define ETH_MTLRQDR_RXQSTS_FULL_Msk (0x3UL << ETH_MTLRQDR_RXQSTS_FULL_Pos)
8442#define ETH_MTLRQDR_RXQSTS_FULL ETH_MTLRQDR_RXQSTS_FULL_Msk /* Rx Queue full */
8443#define ETH_MTLRQDR_RRCSTS_Pos (1U)
8444#define ETH_MTLRQDR_RRCSTS_Msk (0x3UL << ETH_MTLRQDR_RRCSTS_Pos)
8445#define ETH_MTLRQDR_RRCSTS ETH_MTLRQDR_RRCSTS_Msk /* MTL Rx Queue Read Controller State */
8446#define ETH_MTLRQDR_RRCSTS_IDLE (0U) /* Idle state */
8447#define ETH_MTLRQDR_RRCSTS_READINGDATA_Pos (1U)
8448#define ETH_MTLRQDR_RRCSTS_READINGDATA_Msk (0x1UL << ETH_MTLRQDR_RRCSTS_READINGDATA_Pos)
8449#define ETH_MTLRQDR_RRCSTS_READINGDATA ETH_MTLRQDR_RRCSTS_READINGDATA_Msk /* Reading packet data */
8450#define ETH_MTLRQDR_RRCSTS_READINGSTATUS_Pos (2U)
8451#define ETH_MTLRQDR_RRCSTS_READINGSTATUS_Msk (0x1UL << ETH_MTLRQDR_RRCSTS_READINGSTATUS_Pos)
8452#define ETH_MTLRQDR_RRCSTS_READINGSTATUS ETH_MTLRQDR_RRCSTS_READINGSTATUS_Msk /* Reading packet status (or timestamp) */
8453#define ETH_MTLRQDR_RRCSTS_FLUSHING_Pos (1U)
8454#define ETH_MTLRQDR_RRCSTS_FLUSHING_Msk (0x3UL << ETH_MTLRQDR_RRCSTS_FLUSHING_Pos)
8455#define ETH_MTLRQDR_RRCSTS_FLUSHING ETH_MTLRQDR_RRCSTS_FLUSHING_Msk /* Flushing the packet data and status */
8456#define ETH_MTLRQDR_RWCSTS_Pos (0U)
8457#define ETH_MTLRQDR_RWCSTS_Msk (0x1UL << ETH_MTLRQDR_RWCSTS_Pos)
8458#define ETH_MTLRQDR_RWCSTS ETH_MTLRQDR_RWCSTS_Msk /* MTL Rx Queue Write Controller Active Status */
8459
8460/* Bit definition for Ethernet MTL Rx Queue Control Register */
8461#define ETH_MTLRQCR_RQPA_Pos (3U)
8462#define ETH_MTLRQCR_RQPA_Msk (0x1UL << ETH_MTLRQCR_RQPA_Pos)
8463#define ETH_MTLRQCR_RQPA ETH_MTLRQCR_RQPA_Msk /* Receive Queue Packet Arbitration */
8464#define ETH_MTLRQCR_RQW_Pos (0U)
8465#define ETH_MTLRQCR_RQW_Msk (0x7UL << ETH_MTLRQCR_RQW_Pos)
8466#define ETH_MTLRQCR_RQW ETH_MTLRQCR_RQW_Msk /* Receive Queue Weight */
8467
8468/* Bit definition for Ethernet DMA Mode Register */
8469#define ETH_DMAMR_INTM_Pos (16U)
8470#define ETH_DMAMR_INTM_Msk (0x3UL << ETH_DMAMR_INTM_Pos)
8471#define ETH_DMAMR_INTM ETH_DMAMR_INTM_Msk /* This field defines the interrupt mode */
8472#define ETH_DMAMR_INTM_0 (0x0UL << ETH_DMAMR_INTM_Pos)
8473#define ETH_DMAMR_INTM_1 (0x1UL << ETH_DMAMR_INTM_Pos)
8474#define ETH_DMAMR_INTM_2 (0x2UL << ETH_DMAMR_INTM_Pos)
8475#define ETH_DMAMR_PR_Pos (12U)
8476#define ETH_DMAMR_PR_Msk (0x7UL << ETH_DMAMR_PR_Pos)
8477#define ETH_DMAMR_PR ETH_DMAMR_PR_Msk /* Priority Ratio */
8478#define ETH_DMAMR_PR_1_1 (0U) /* The priority ratio is 1:1 */
8479#define ETH_DMAMR_PR_2_1 (0x00001000U) /* The priority ratio is 2:1 */
8480#define ETH_DMAMR_PR_3_1 (0x00002000U) /* The priority ratio is 3:1 */
8481#define ETH_DMAMR_PR_4_1 (0x00003000U) /* The priority ratio is 4:1 */
8482#define ETH_DMAMR_PR_5_1 (0x00004000U) /* The priority ratio is 5:1 */
8483#define ETH_DMAMR_PR_6_1 (0x00005000U) /* The priority ratio is 6:1 */
8484#define ETH_DMAMR_PR_7_1 (0x00006000U) /* The priority ratio is 7:1 */
8485#define ETH_DMAMR_PR_8_1 (0x00007000U) /* The priority ratio is 8:1 */
8486#define ETH_DMAMR_TXPR_Pos (11U)
8487#define ETH_DMAMR_TXPR_Msk (0x1UL << ETH_DMAMR_TXPR_Pos)
8488#define ETH_DMAMR_TXPR ETH_DMAMR_TXPR_Msk /* Transmit Priority */
8489#define ETH_DMAMR_DA_Pos (1U)
8490#define ETH_DMAMR_DA_Msk (0x1UL << ETH_DMAMR_DA_Pos)
8491#define ETH_DMAMR_DA ETH_DMAMR_DA_Msk /* DMA Tx or Rx Arbitration Scheme */
8492#define ETH_DMAMR_SWR_Pos (0U)
8493#define ETH_DMAMR_SWR_Msk (0x1UL << ETH_DMAMR_SWR_Pos)
8494#define ETH_DMAMR_SWR ETH_DMAMR_SWR_Msk /* Software Reset */
8495
8496/* Bit definition for Ethernet DMA SysBus Mode Register */
8497#define ETH_DMASBMR_RB_Pos (15U)
8498#define ETH_DMASBMR_RB_Msk (0x1UL << ETH_DMASBMR_RB_Pos)
8499#define ETH_DMASBMR_RB ETH_DMASBMR_RB_Msk /* Rebuild INCRx Burst */
8500#define ETH_DMASBMR_MB_Pos (14U)
8501#define ETH_DMASBMR_MB_Msk (0x1UL << ETH_DMASBMR_MB_Pos)
8502#define ETH_DMASBMR_MB ETH_DMASBMR_MB_Msk /* Mixed Burst */
8503#define ETH_DMASBMR_AAL_Pos (12U)
8504#define ETH_DMASBMR_AAL_Msk (0x1UL << ETH_DMASBMR_AAL_Pos)
8505#define ETH_DMASBMR_AAL ETH_DMASBMR_AAL_Msk /* Address-Aligned Beats */
8506#define ETH_DMASBMR_FB_Pos (0U)
8507#define ETH_DMASBMR_FB_Msk (0x1UL << ETH_DMASBMR_FB_Pos)
8508#define ETH_DMASBMR_FB ETH_DMASBMR_FB_Msk /* Fixed Burst Length */
8509
8510/* Bit definition for Ethernet DMA Interrupt Status Register */
8511#define ETH_DMAISR_MACIS_Pos (17U)
8512#define ETH_DMAISR_MACIS_Msk (0x1UL << ETH_DMAISR_MACIS_Pos)
8513#define ETH_DMAISR_MACIS ETH_DMAISR_MACIS_Msk /* MAC Interrupt Status */
8514#define ETH_DMAISR_MTLIS_Pos (16U)
8515#define ETH_DMAISR_MTLIS_Msk (0x1UL << ETH_DMAISR_MTLIS_Pos)
8516#define ETH_DMAISR_MTLIS ETH_DMAISR_MTLIS_Msk /* MAC Interrupt Status */
8517#define ETH_DMAISR_DMACIS_Pos (0U)
8518#define ETH_DMAISR_DMACIS_Msk (0x1UL << ETH_DMAISR_DMACIS_Pos)
8519#define ETH_DMAISR_DMACIS ETH_DMAISR_DMACIS_Msk /* DMA Channel Interrupt Status */
8520
8521/* Bit definition for Ethernet DMA Debug Status Register */
8522#define ETH_DMADSR_TPS_Pos (12U)
8523#define ETH_DMADSR_TPS_Msk (0xFUL << ETH_DMADSR_TPS_Pos)
8524#define ETH_DMADSR_TPS ETH_DMADSR_TPS_Msk /* DMA Channel Transmit Process State */
8525#define ETH_DMADSR_TPS_STOPPED (0U) /* Stopped (Reset or Stop Transmit Command issued) */
8526#define ETH_DMADSR_TPS_FETCHING_Pos (12U)
8527#define ETH_DMADSR_TPS_FETCHING_Msk (0x1UL << ETH_DMADSR_TPS_FETCHING_Pos)
8528#define ETH_DMADSR_TPS_FETCHING ETH_DMADSR_TPS_FETCHING_Msk /* Running (Fetching Tx Transfer Descriptor) */
8529#define ETH_DMADSR_TPS_WAITING_Pos (13U)
8530#define ETH_DMADSR_TPS_WAITING_Msk (0x1UL << ETH_DMADSR_TPS_WAITING_Pos)
8531#define ETH_DMADSR_TPS_WAITING ETH_DMADSR_TPS_WAITING_Msk /* Running (Waiting for status) */
8532#define ETH_DMADSR_TPS_READING_Pos (12U)
8533#define ETH_DMADSR_TPS_READING_Msk (0x3UL << ETH_DMADSR_TPS_READING_Pos)
8534#define ETH_DMADSR_TPS_READING ETH_DMADSR_TPS_READING_Msk /* Running (Reading Data from system memory buffer and queuing it to the Tx buffer (Tx FIFO)) */
8535#define ETH_DMADSR_TPS_TIMESTAMP_WR_Pos (14U)
8536#define ETH_DMADSR_TPS_TIMESTAMP_WR_Msk (0x1UL << ETH_DMADSR_TPS_TIMESTAMP_WR_Pos)
8537#define ETH_DMADSR_TPS_TIMESTAMP_WR ETH_DMADSR_TPS_TIMESTAMP_WR_Msk /* Timestamp write state */
8538#define ETH_DMADSR_TPS_SUSPENDED_Pos (13U)
8539#define ETH_DMADSR_TPS_SUSPENDED_Msk (0x3UL << ETH_DMADSR_TPS_SUSPENDED_Pos)
8540#define ETH_DMADSR_TPS_SUSPENDED ETH_DMADSR_TPS_SUSPENDED_Msk /* Suspended (Tx Descriptor Unavailable or Tx Buffer Underflow) */
8541#define ETH_DMADSR_TPS_CLOSING_Pos (12U)
8542#define ETH_DMADSR_TPS_CLOSING_Msk (0x7UL << ETH_DMADSR_TPS_CLOSING_Pos)
8543#define ETH_DMADSR_TPS_CLOSING ETH_DMADSR_TPS_CLOSING_Msk /* Running (Closing Tx Descriptor) */
8544#define ETH_DMADSR_RPS_Pos (8U)
8545#define ETH_DMADSR_RPS_Msk (0xFUL << ETH_DMADSR_RPS_Pos)
8546#define ETH_DMADSR_RPS ETH_DMADSR_RPS_Msk /* DMA Channel Receive Process State */
8547#define ETH_DMADSR_RPS_STOPPED (0U) /* Stopped (Reset or Stop Receive Command issued) */
8548#define ETH_DMADSR_RPS_FETCHING_Pos (12U)
8549#define ETH_DMADSR_RPS_FETCHING_Msk (0x1UL << ETH_DMADSR_RPS_FETCHING_Pos)
8550#define ETH_DMADSR_RPS_FETCHING ETH_DMADSR_RPS_FETCHING_Msk /* Running (Fetching Rx Transfer Descriptor) */
8551#define ETH_DMADSR_RPS_WAITING_Pos (12U)
8552#define ETH_DMADSR_RPS_WAITING_Msk (0x3UL << ETH_DMADSR_RPS_WAITING_Pos)
8553#define ETH_DMADSR_RPS_WAITING ETH_DMADSR_RPS_WAITING_Msk /* Running (Waiting for status) */
8554#define ETH_DMADSR_RPS_SUSPENDED_Pos (14U)
8555#define ETH_DMADSR_RPS_SUSPENDED_Msk (0x1UL << ETH_DMADSR_RPS_SUSPENDED_Pos)
8556#define ETH_DMADSR_RPS_SUSPENDED ETH_DMADSR_RPS_SUSPENDED_Msk /* Suspended (Rx Descriptor Unavailable) */
8557#define ETH_DMADSR_RPS_CLOSING_Pos (12U)
8558#define ETH_DMADSR_RPS_CLOSING_Msk (0x5UL << ETH_DMADSR_RPS_CLOSING_Pos)
8559#define ETH_DMADSR_RPS_CLOSING ETH_DMADSR_RPS_CLOSING_Msk /* Running (Closing the Rx Descriptor) */
8560#define ETH_DMADSR_RPS_TIMESTAMP_WR_Pos (13U)
8561#define ETH_DMADSR_RPS_TIMESTAMP_WR_Msk (0x3UL << ETH_DMADSR_RPS_TIMESTAMP_WR_Pos)
8562#define ETH_DMADSR_RPS_TIMESTAMP_WR ETH_DMADSR_RPS_TIMESTAMP_WR_Msk /* Timestamp write state */
8563#define ETH_DMADSR_RPS_TRANSFERRING_Pos (12U)
8564#define ETH_DMADSR_RPS_TRANSFERRING_Msk (0x7UL << ETH_DMADSR_RPS_TRANSFERRING_Pos)
8565#define ETH_DMADSR_RPS_TRANSFERRING ETH_DMADSR_RPS_TRANSFERRING_Msk /* Running (Transferring the received packet data from the Rx buffer to the system memory) */
8566
8567/* Bit definition for Ethernet DMA Channel Control Register */
8568#define ETH_DMACCR_DSL_Pos (18U)
8569#define ETH_DMACCR_DSL_Msk (0x7UL << ETH_DMACCR_DSL_Pos)
8570#define ETH_DMACCR_DSL ETH_DMACCR_DSL_Msk /* Descriptor Skip Length */
8571#define ETH_DMACCR_DSL_0BIT (0U)
8572#define ETH_DMACCR_DSL_32BIT (0x00040000U)
8573#define ETH_DMACCR_DSL_64BIT (0x00080000U)
8574#define ETH_DMACCR_DSL_128BIT (0x00100000U)
8575#define ETH_DMACCR_8PBL (0x00010000U) /* 8xPBL mode */
8576#define ETH_DMACCR_MSS_Pos (0U)
8577#define ETH_DMACCR_MSS_Msk (0x3FFFUL << ETH_DMACCR_MSS_Pos)
8578#define ETH_DMACCR_MSS ETH_DMACCR_MSS_Msk /* Maximum Segment Size */
8579
8580/* Bit definition for Ethernet DMA Channel Tx Control Register */
8581#define ETH_DMACTCR_TPBL_Pos (16U)
8582#define ETH_DMACTCR_TPBL_Msk (0x3FUL << ETH_DMACTCR_TPBL_Pos)
8583#define ETH_DMACTCR_TPBL ETH_DMACTCR_TPBL_Msk /* Transmit Programmable Burst Length */
8584#define ETH_DMACTCR_TPBL_1PBL (0x00010000U) /* Transmit Programmable Burst Length 1 */
8585#define ETH_DMACTCR_TPBL_2PBL (0x00020000U) /* Transmit Programmable Burst Length 2 */
8586#define ETH_DMACTCR_TPBL_4PBL (0x00040000U) /* Transmit Programmable Burst Length 4 */
8587#define ETH_DMACTCR_TPBL_8PBL (0x00080000U) /* Transmit Programmable Burst Length 8 */
8588#define ETH_DMACTCR_TPBL_16PBL (0x00100000U) /* Transmit Programmable Burst Length 16 */
8589#define ETH_DMACTCR_TPBL_32PBL (0x00200000U) /* Transmit Programmable Burst Length 32 */
8590#define ETH_DMACTCR_TSE_Pos (12U)
8591#define ETH_DMACTCR_TSE_Msk (0x1UL << ETH_DMACTCR_TSE_Pos)
8592#define ETH_DMACTCR_TSE ETH_DMACTCR_TSE_Msk /* TCP Segmentation Enabled */
8593#define ETH_DMACTCR_OSP_Pos (4U)
8594#define ETH_DMACTCR_OSP_Msk (0x1UL << ETH_DMACTCR_OSP_Pos)
8595#define ETH_DMACTCR_OSP ETH_DMACTCR_OSP_Msk /* Operate on Second Packet */
8596#define ETH_DMACTCR_ST_Pos (0U)
8597#define ETH_DMACTCR_ST_Msk (0x1UL << ETH_DMACTCR_ST_Pos)
8598#define ETH_DMACTCR_ST ETH_DMACTCR_ST_Msk /* Start or Stop Transmission Command */
8599
8600/* Bit definition for Ethernet DMA Channel Rx Control Register */
8601#define ETH_DMACRCR_RPF_Pos (31U)
8602#define ETH_DMACRCR_RPF_Msk (0x1UL << ETH_DMACRCR_RPF_Pos)
8603#define ETH_DMACRCR_RPF ETH_DMACRCR_RPF_Msk /* Rx Packet Flush */
8604#define ETH_DMACRCR_RPBL_Pos (16U)
8605#define ETH_DMACRCR_RPBL_Msk (0x3FUL << ETH_DMACRCR_RPBL_Pos)
8606#define ETH_DMACRCR_RPBL ETH_DMACRCR_RPBL_Msk /* Receive Programmable Burst Length */
8607#define ETH_DMACRCR_RPBL_1PBL (0x00010000U) /* Receive Programmable Burst Length 1 */
8608#define ETH_DMACRCR_RPBL_2PBL (0x00020000U) /* Receive Programmable Burst Length 2 */
8609#define ETH_DMACRCR_RPBL_4PBL (0x00040000U) /* Receive Programmable Burst Length 4 */
8610#define ETH_DMACRCR_RPBL_8PBL (0x00080000U) /* Receive Programmable Burst Length 8 */
8611#define ETH_DMACRCR_RPBL_16PBL (0x00100000U) /* Receive Programmable Burst Length 16 */
8612#define ETH_DMACRCR_RPBL_32PBL (0x00200000U) /* Receive Programmable Burst Length 32 */
8613#define ETH_DMACRCR_RBSZ_Pos (1U)
8614#define ETH_DMACRCR_RBSZ_Msk (0x3FFFUL << ETH_DMACRCR_RBSZ_Pos)
8615#define ETH_DMACRCR_RBSZ ETH_DMACRCR_RBSZ_Msk /* Receive Buffer size */
8616#define ETH_DMACRCR_SR_Pos (0U)
8617#define ETH_DMACRCR_SR_Msk (0x1UL << ETH_DMACRCR_SR_Pos)
8618#define ETH_DMACRCR_SR ETH_DMACRCR_SR_Msk /* Start or Stop Receive */
8619
8620/* Bit definition for Ethernet DMA CH Tx Desc List Address Register */
8621#define ETH_DMACTDLAR_TDESLA_Pos (2U)
8622#define ETH_DMACTDLAR_TDESLA_Msk (0x3FFFFFFFUL << ETH_DMACTDLAR_TDESLA_Pos)
8623#define ETH_DMACTDLAR_TDESLA ETH_DMACTDLAR_TDESLA_Msk /* Start of Transmit List */
8624
8625/* Bit definition for Ethernet DMA CH Rx Desc List Address Register */
8626#define ETH_DMACRDLAR_RDESLA_Pos (2U)
8627#define ETH_DMACRDLAR_RDESLA_Msk (0x3FFFFFFFUL << ETH_DMACRDLAR_RDESLA_Pos)
8628#define ETH_DMACRDLAR_RDESLA ETH_DMACRDLAR_RDESLA_Msk /* Start of Receive List */
8629
8630/* Bit definition for Ethernet DMA CH Tx Desc Tail Pointer Register */
8631#define ETH_DMACTDTPR_TDT_Pos (2U)
8632#define ETH_DMACTDTPR_TDT_Msk (0x3FFFFFFFUL << ETH_DMACTDTPR_TDT_Pos)
8633#define ETH_DMACTDTPR_TDT ETH_DMACTDTPR_TDT_Msk /* Transmit Descriptor Tail Pointer */
8634
8635/* Bit definition for Ethernet DMA CH Rx Desc Tail Pointer Register */
8636#define ETH_DMACRDTPR_RDT_Pos (2U)
8637#define ETH_DMACRDTPR_RDT_Msk (0x3FFFFFFFUL << ETH_DMACRDTPR_RDT_Pos)
8638#define ETH_DMACRDTPR_RDT ETH_DMACRDTPR_RDT_Msk /* Receive Descriptor Tail Pointer */
8639
8640/* Bit definition for Ethernet DMA CH Tx Desc Ring Length Register */
8641#define ETH_DMACTDRLR_TDRL_Pos (0U)
8642#define ETH_DMACTDRLR_TDRL_Msk (0x3FFUL << ETH_DMACTDRLR_TDRL_Pos)
8643#define ETH_DMACTDRLR_TDRL ETH_DMACTDRLR_TDRL_Msk /* Transmit Descriptor Ring Length */
8644
8645/* Bit definition for Ethernet DMA CH Rx Desc Ring Length Register */
8646#define ETH_DMACRDRLR_RDRL_Pos (0U)
8647#define ETH_DMACRDRLR_RDRL_Msk (0x3FFUL << ETH_DMACRDRLR_RDRL_Pos)
8648#define ETH_DMACRDRLR_RDRL ETH_DMACRDRLR_RDRL_Msk /* Receive Descriptor Ring Length */
8649
8650/* Bit definition for Ethernet DMA Channel Interrupt Enable Register */
8651#define ETH_DMACIER_NIE_Pos (15U)
8652#define ETH_DMACIER_NIE_Msk (0x1UL << ETH_DMACIER_NIE_Pos)
8653#define ETH_DMACIER_NIE ETH_DMACIER_NIE_Msk /* Normal Interrupt Summary Enable */
8654#define ETH_DMACIER_AIE_Pos (14U)
8655#define ETH_DMACIER_AIE_Msk (0x1UL << ETH_DMACIER_AIE_Pos)
8656#define ETH_DMACIER_AIE ETH_DMACIER_AIE_Msk /* Abnormal Interrupt Summary Enable */
8657#define ETH_DMACIER_CDEE_Pos (13U)
8658#define ETH_DMACIER_CDEE_Msk (0x1UL << ETH_DMACIER_CDEE_Pos)
8659#define ETH_DMACIER_CDEE ETH_DMACIER_CDEE_Msk /* Context Descriptor Error Enable */
8660#define ETH_DMACIER_FBEE_Pos (12U)
8661#define ETH_DMACIER_FBEE_Msk (0x1UL << ETH_DMACIER_FBEE_Pos)
8662#define ETH_DMACIER_FBEE ETH_DMACIER_FBEE_Msk /* Fatal Bus Error Enable */
8663#define ETH_DMACIER_ERIE_Pos (11U)
8664#define ETH_DMACIER_ERIE_Msk (0x1UL << ETH_DMACIER_ERIE_Pos)
8665#define ETH_DMACIER_ERIE ETH_DMACIER_ERIE_Msk /* Early Receive Interrupt Enable */
8666#define ETH_DMACIER_ETIE_Pos (10U)
8667#define ETH_DMACIER_ETIE_Msk (0x1UL << ETH_DMACIER_ETIE_Pos)
8668#define ETH_DMACIER_ETIE ETH_DMACIER_ETIE_Msk /* Early Transmit Interrupt Enable */
8669#define ETH_DMACIER_RWTE_Pos (9U)
8670#define ETH_DMACIER_RWTE_Msk (0x1UL << ETH_DMACIER_RWTE_Pos)
8671#define ETH_DMACIER_RWTE ETH_DMACIER_RWTE_Msk /* Receive Watchdog Timeout Enable */
8672#define ETH_DMACIER_RSE_Pos (8U)
8673#define ETH_DMACIER_RSE_Msk (0x1UL << ETH_DMACIER_RSE_Pos)
8674#define ETH_DMACIER_RSE ETH_DMACIER_RSE_Msk /* Receive Stopped Enable */
8675#define ETH_DMACIER_RBUE_Pos (7U)
8676#define ETH_DMACIER_RBUE_Msk (0x1UL << ETH_DMACIER_RBUE_Pos)
8677#define ETH_DMACIER_RBUE ETH_DMACIER_RBUE_Msk /* Receive Buffer Unavailable Enable */
8678#define ETH_DMACIER_RIE_Pos (6U)
8679#define ETH_DMACIER_RIE_Msk (0x1UL << ETH_DMACIER_RIE_Pos)
8680#define ETH_DMACIER_RIE ETH_DMACIER_RIE_Msk /* Receive Interrupt Enable */
8681#define ETH_DMACIER_TBUE_Pos (2U)
8682#define ETH_DMACIER_TBUE_Msk (0x1UL << ETH_DMACIER_TBUE_Pos)
8683#define ETH_DMACIER_TBUE ETH_DMACIER_TBUE_Msk /* Transmit Buffer Unavailable Enable */
8684#define ETH_DMACIER_TXSE_Pos (1U)
8685#define ETH_DMACIER_TXSE_Msk (0x1UL << ETH_DMACIER_TXSE_Pos)
8686#define ETH_DMACIER_TXSE ETH_DMACIER_TXSE_Msk /* Transmit Stopped Enable */
8687#define ETH_DMACIER_TIE_Pos (0U)
8688#define ETH_DMACIER_TIE_Msk (0x1UL << ETH_DMACIER_TIE_Pos)
8689#define ETH_DMACIER_TIE ETH_DMACIER_TIE_Msk /* Transmit Interrupt Enable */
8690
8691/* Bit definition for Ethernet DMA Channel Rx Interrupt Watchdog Timer Register */
8692#define ETH_DMACRIWTR_RWT_Pos (0U)
8693#define ETH_DMACRIWTR_RWT_Msk (0xFFUL << ETH_DMACRIWTR_RWT_Pos)
8694#define ETH_DMACRIWTR_RWT ETH_DMACRIWTR_RWT_Msk /* Receive Interrupt Watchdog Timer Count */
8695
8696/* Bit definition for Ethernet DMA Channel Current App Tx Desc Register */
8697#define ETH_DMACCATDR_CURTDESAPTR_Pos (0U)
8698#define ETH_DMACCATDR_CURTDESAPTR_Msk (0xFFFFFFFFUL << ETH_DMACCATDR_CURTDESAPTR_Pos)
8699#define ETH_DMACCATDR_CURTDESAPTR ETH_DMACCATDR_CURTDESAPTR_Msk /* Application Transmit Descriptor Address Pointer */
8700
8701/* Bit definition for Ethernet DMA Channel Current App Rx Desc Register */
8702#define ETH_DMACCARDR_CURRDESAPTR_Pos (0U)
8703#define ETH_DMACCARDR_CURRDESAPTR_Msk (0xFFFFFFFFUL << ETH_DMACCARDR_CURRDESAPTR_Pos)
8704#define ETH_DMACCARDR_CURRDESAPTR ETH_DMACCARDR_CURRDESAPTR_Msk /* Application Receive Descriptor Address Pointer */
8705
8706/* Bit definition for Ethernet DMA Channel Current App Tx Buffer Register */
8707#define ETH_DMACCATBR_CURTBUFAPTR_Pos (0U)
8708#define ETH_DMACCATBR_CURTBUFAPTR_Msk (0xFFFFFFFFUL << ETH_DMACCATBR_CURTBUFAPTR_Pos)
8709#define ETH_DMACCATBR_CURTBUFAPTR ETH_DMACCATBR_CURTBUFAPTR_Msk /* Application Transmit Buffer Address Pointer */
8710
8711/* Bit definition for Ethernet DMA Channel Current App Rx Buffer Register */
8712#define ETH_DMACCARBR_CURRBUFAPTR_Pos (0U)
8713#define ETH_DMACCARBR_CURRBUFAPTR_Msk (0xFFFFFFFFUL << ETH_DMACCARBR_CURRBUFAPTR_Pos)
8714#define ETH_DMACCARBR_CURRBUFAPTR ETH_DMACCARBR_CURRBUFAPTR_Msk /* Application Receive Buffer Address Pointer */
8715
8716/* Bit definition for Ethernet DMA Channel Status Register */
8717#define ETH_DMACSR_REB_Pos (19U)
8718#define ETH_DMACSR_REB_Msk (0x7UL << ETH_DMACSR_REB_Pos)
8719#define ETH_DMACSR_REB ETH_DMACSR_REB_Msk /* Rx DMA Error Bits */
8720#define ETH_DMACSR_TEB_Pos (16U)
8721#define ETH_DMACSR_TEB_Msk (0x7UL << ETH_DMACSR_TEB_Pos)
8722#define ETH_DMACSR_TEB ETH_DMACSR_TEB_Msk /* Tx DMA Error Bits */
8723#define ETH_DMACSR_NIS_Pos (15U)
8724#define ETH_DMACSR_NIS_Msk (0x1UL << ETH_DMACSR_NIS_Pos)
8725#define ETH_DMACSR_NIS ETH_DMACSR_NIS_Msk /* Normal Interrupt Summary */
8726#define ETH_DMACSR_AIS_Pos (14U)
8727#define ETH_DMACSR_AIS_Msk (0x1UL << ETH_DMACSR_AIS_Pos)
8728#define ETH_DMACSR_AIS ETH_DMACSR_AIS_Msk /* Abnormal Interrupt Summary */
8729#define ETH_DMACSR_CDE_Pos (13U)
8730#define ETH_DMACSR_CDE_Msk (0x1UL << ETH_DMACSR_CDE_Pos)
8731#define ETH_DMACSR_CDE ETH_DMACSR_CDE_Msk /* Context Descriptor Error */
8732#define ETH_DMACSR_FBE_Pos (12U)
8733#define ETH_DMACSR_FBE_Msk (0x1UL << ETH_DMACSR_FBE_Pos)
8734#define ETH_DMACSR_FBE ETH_DMACSR_FBE_Msk /* Fatal Bus Error */
8735#define ETH_DMACSR_ERI_Pos (11U)
8736#define ETH_DMACSR_ERI_Msk (0x1UL << ETH_DMACSR_ERI_Pos)
8737#define ETH_DMACSR_ERI ETH_DMACSR_ERI_Msk /* Early Receive Interrupt */
8738#define ETH_DMACSR_ETI_Pos (10U)
8739#define ETH_DMACSR_ETI_Msk (0x1UL << ETH_DMACSR_ETI_Pos)
8740#define ETH_DMACSR_ETI ETH_DMACSR_ETI_Msk /* Early Transmit Interrupt */
8741#define ETH_DMACSR_RWT_Pos (9U)
8742#define ETH_DMACSR_RWT_Msk (0x1UL << ETH_DMACSR_RWT_Pos)
8743#define ETH_DMACSR_RWT ETH_DMACSR_RWT_Msk /* Receive Watchdog Timeout */
8744#define ETH_DMACSR_RPS_Pos (8U)
8745#define ETH_DMACSR_RPS_Msk (0x1UL << ETH_DMACSR_RPS_Pos)
8746#define ETH_DMACSR_RPS ETH_DMACSR_RPS_Msk /* Receive Process Stopped */
8747#define ETH_DMACSR_RBU_Pos (7U)
8748#define ETH_DMACSR_RBU_Msk (0x1UL << ETH_DMACSR_RBU_Pos)
8749#define ETH_DMACSR_RBU ETH_DMACSR_RBU_Msk /* Receive Buffer Unavailable */
8750#define ETH_DMACSR_RI_Pos (6U)
8751#define ETH_DMACSR_RI_Msk (0x1UL << ETH_DMACSR_RI_Pos)
8752#define ETH_DMACSR_RI ETH_DMACSR_RI_Msk /* Receive Interrupt */
8753#define ETH_DMACSR_TBU_Pos (2U)
8754#define ETH_DMACSR_TBU_Msk (0x1UL << ETH_DMACSR_TBU_Pos)
8755#define ETH_DMACSR_TBU ETH_DMACSR_TBU_Msk /* Transmit Buffer Unavailable */
8756#define ETH_DMACSR_TPS_Pos (1U)
8757#define ETH_DMACSR_TPS_Msk (0x1UL << ETH_DMACSR_TPS_Pos)
8758#define ETH_DMACSR_TPS ETH_DMACSR_TPS_Msk /* Transmit Process Stopped */
8759#define ETH_DMACSR_TI_Pos (0U)
8760#define ETH_DMACSR_TI_Msk (0x1UL << ETH_DMACSR_TI_Pos)
8761#define ETH_DMACSR_TI ETH_DMACSR_TI_Msk /* Transmit Interrupt */
8762
8763/* Bit definition for Ethernet DMA Channel missed frame count register */
8764#define ETH_DMACMFCR_MFCO_Pos (15U)
8765#define ETH_DMACMFCR_MFCO_Msk (0x1UL << ETH_DMACMFCR_MFCO_Pos)
8766#define ETH_DMACMFCR_MFCO ETH_DMACMFCR_MFCO_Msk /* Overflow status of the MFC Counter */
8767#define ETH_DMACMFCR_MFC_Pos (0U)
8768#define ETH_DMACMFCR_MFC_Msk (0x7FFUL << ETH_DMACMFCR_MFC_Pos)
8769#define ETH_DMACMFCR_MFC ETH_DMACMFCR_MFC_Msk /* The number of packet counters dropped by the DMA */
8770
8771/******************************************************************************/
8772/* */
8773/* DMA Controller */
8774/* */
8775/******************************************************************************/
8776/******************** Bits definition for DMA_SxCR register *****************/
8777#define DMA_SxCR_MBURST_Pos (23U)
8778#define DMA_SxCR_MBURST_Msk (0x3UL << DMA_SxCR_MBURST_Pos)
8779#define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk
8780#define DMA_SxCR_MBURST_0 (0x1UL << DMA_SxCR_MBURST_Pos)
8781#define DMA_SxCR_MBURST_1 (0x2UL << DMA_SxCR_MBURST_Pos)
8782#define DMA_SxCR_PBURST_Pos (21U)
8783#define DMA_SxCR_PBURST_Msk (0x3UL << DMA_SxCR_PBURST_Pos)
8784#define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk
8785#define DMA_SxCR_PBURST_0 (0x1UL << DMA_SxCR_PBURST_Pos)
8786#define DMA_SxCR_PBURST_1 (0x2UL << DMA_SxCR_PBURST_Pos)
8787#define DMA_SxCR_TRBUFF_Pos (20U)
8788#define DMA_SxCR_TRBUFF_Msk (0x1UL << DMA_SxCR_TRBUFF_Pos)
8789#define DMA_SxCR_TRBUFF DMA_SxCR_TRBUFF_Msk
8790#define DMA_SxCR_CT_Pos (19U)
8791#define DMA_SxCR_CT_Msk (0x1UL << DMA_SxCR_CT_Pos)
8792#define DMA_SxCR_CT DMA_SxCR_CT_Msk
8793#define DMA_SxCR_DBM_Pos (18U)
8794#define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos)
8795#define DMA_SxCR_DBM DMA_SxCR_DBM_Msk
8796#define DMA_SxCR_PL_Pos (16U)
8797#define DMA_SxCR_PL_Msk (0x3UL << DMA_SxCR_PL_Pos)
8798#define DMA_SxCR_PL DMA_SxCR_PL_Msk
8799#define DMA_SxCR_PL_0 (0x1UL << DMA_SxCR_PL_Pos)
8800#define DMA_SxCR_PL_1 (0x2UL << DMA_SxCR_PL_Pos)
8801#define DMA_SxCR_PINCOS_Pos (15U)
8802#define DMA_SxCR_PINCOS_Msk (0x1UL << DMA_SxCR_PINCOS_Pos)
8803#define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk
8804#define DMA_SxCR_MSIZE_Pos (13U)
8805#define DMA_SxCR_MSIZE_Msk (0x3UL << DMA_SxCR_MSIZE_Pos)
8806#define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk
8807#define DMA_SxCR_MSIZE_0 (0x1UL << DMA_SxCR_MSIZE_Pos)
8808#define DMA_SxCR_MSIZE_1 (0x2UL << DMA_SxCR_MSIZE_Pos)
8809#define DMA_SxCR_PSIZE_Pos (11U)
8810#define DMA_SxCR_PSIZE_Msk (0x3UL << DMA_SxCR_PSIZE_Pos)
8811#define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk /*< Peripheral data size */
8812#define DMA_SxCR_PSIZE_0 (0x1UL << DMA_SxCR_PSIZE_Pos)
8813#define DMA_SxCR_PSIZE_1 (0x2UL << DMA_SxCR_PSIZE_Pos)
8814#define DMA_SxCR_MINC_Pos (10U)
8815#define DMA_SxCR_MINC_Msk (0x1UL << DMA_SxCR_MINC_Pos)
8816#define DMA_SxCR_MINC DMA_SxCR_MINC_Msk
8817#define DMA_SxCR_PINC_Pos (9U)
8818#define DMA_SxCR_PINC_Msk (0x1UL << DMA_SxCR_PINC_Pos)
8819#define DMA_SxCR_PINC DMA_SxCR_PINC_Msk
8820#define DMA_SxCR_CIRC_Pos (8U)
8821#define DMA_SxCR_CIRC_Msk (0x1UL << DMA_SxCR_CIRC_Pos)
8822#define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk
8823#define DMA_SxCR_DIR_Pos (6U)
8824#define DMA_SxCR_DIR_Msk (0x3UL << DMA_SxCR_DIR_Pos)
8825#define DMA_SxCR_DIR DMA_SxCR_DIR_Msk
8826#define DMA_SxCR_DIR_0 (0x1UL << DMA_SxCR_DIR_Pos)
8827#define DMA_SxCR_DIR_1 (0x2UL << DMA_SxCR_DIR_Pos)
8828#define DMA_SxCR_PFCTRL_Pos (5U)
8829#define DMA_SxCR_PFCTRL_Msk (0x1UL << DMA_SxCR_PFCTRL_Pos)
8830#define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk
8831#define DMA_SxCR_TCIE_Pos (4U)
8832#define DMA_SxCR_TCIE_Msk (0x1UL << DMA_SxCR_TCIE_Pos)
8833#define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk
8834#define DMA_SxCR_HTIE_Pos (3U)
8835#define DMA_SxCR_HTIE_Msk (0x1UL << DMA_SxCR_HTIE_Pos)
8836#define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk
8837#define DMA_SxCR_TEIE_Pos (2U)
8838#define DMA_SxCR_TEIE_Msk (0x1UL << DMA_SxCR_TEIE_Pos)
8839#define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk
8840#define DMA_SxCR_DMEIE_Pos (1U)
8841#define DMA_SxCR_DMEIE_Msk (0x1UL << DMA_SxCR_DMEIE_Pos)
8842#define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk
8843#define DMA_SxCR_EN_Pos (0U)
8844#define DMA_SxCR_EN_Msk (0x1UL << DMA_SxCR_EN_Pos)
8845#define DMA_SxCR_EN DMA_SxCR_EN_Msk
8847/******************** Bits definition for DMA_SxCNDTR register **************/
8848#define DMA_SxNDT_Pos (0U)
8849#define DMA_SxNDT_Msk (0xFFFFUL << DMA_SxNDT_Pos)
8850#define DMA_SxNDT DMA_SxNDT_Msk
8851#define DMA_SxNDT_0 (0x0001UL << DMA_SxNDT_Pos)
8852#define DMA_SxNDT_1 (0x0002UL << DMA_SxNDT_Pos)
8853#define DMA_SxNDT_2 (0x0004UL << DMA_SxNDT_Pos)
8854#define DMA_SxNDT_3 (0x0008UL << DMA_SxNDT_Pos)
8855#define DMA_SxNDT_4 (0x0010UL << DMA_SxNDT_Pos)
8856#define DMA_SxNDT_5 (0x0020UL << DMA_SxNDT_Pos)
8857#define DMA_SxNDT_6 (0x0040UL << DMA_SxNDT_Pos)
8858#define DMA_SxNDT_7 (0x0080UL << DMA_SxNDT_Pos)
8859#define DMA_SxNDT_8 (0x0100UL << DMA_SxNDT_Pos)
8860#define DMA_SxNDT_9 (0x0200UL << DMA_SxNDT_Pos)
8861#define DMA_SxNDT_10 (0x0400UL << DMA_SxNDT_Pos)
8862#define DMA_SxNDT_11 (0x0800UL << DMA_SxNDT_Pos)
8863#define DMA_SxNDT_12 (0x1000UL << DMA_SxNDT_Pos)
8864#define DMA_SxNDT_13 (0x2000UL << DMA_SxNDT_Pos)
8865#define DMA_SxNDT_14 (0x4000UL << DMA_SxNDT_Pos)
8866#define DMA_SxNDT_15 (0x8000UL << DMA_SxNDT_Pos)
8868/******************** Bits definition for DMA_SxFCR register ****************/
8869#define DMA_SxFCR_FEIE_Pos (7U)
8870#define DMA_SxFCR_FEIE_Msk (0x1UL << DMA_SxFCR_FEIE_Pos)
8871#define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk
8872#define DMA_SxFCR_FS_Pos (3U)
8873#define DMA_SxFCR_FS_Msk (0x7UL << DMA_SxFCR_FS_Pos)
8874#define DMA_SxFCR_FS DMA_SxFCR_FS_Msk
8875#define DMA_SxFCR_FS_0 (0x1UL << DMA_SxFCR_FS_Pos)
8876#define DMA_SxFCR_FS_1 (0x2UL << DMA_SxFCR_FS_Pos)
8877#define DMA_SxFCR_FS_2 (0x4UL << DMA_SxFCR_FS_Pos)
8878#define DMA_SxFCR_DMDIS_Pos (2U)
8879#define DMA_SxFCR_DMDIS_Msk (0x1UL << DMA_SxFCR_DMDIS_Pos)
8880#define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk
8881#define DMA_SxFCR_FTH_Pos (0U)
8882#define DMA_SxFCR_FTH_Msk (0x3UL << DMA_SxFCR_FTH_Pos)
8883#define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk
8884#define DMA_SxFCR_FTH_0 (0x1UL << DMA_SxFCR_FTH_Pos)
8885#define DMA_SxFCR_FTH_1 (0x2UL << DMA_SxFCR_FTH_Pos)
8887/******************** Bits definition for DMA_LISR register *****************/
8888#define DMA_LISR_TCIF3_Pos (27U)
8889#define DMA_LISR_TCIF3_Msk (0x1UL << DMA_LISR_TCIF3_Pos)
8890#define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk
8891#define DMA_LISR_HTIF3_Pos (26U)
8892#define DMA_LISR_HTIF3_Msk (0x1UL << DMA_LISR_HTIF3_Pos)
8893#define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk
8894#define DMA_LISR_TEIF3_Pos (25U)
8895#define DMA_LISR_TEIF3_Msk (0x1UL << DMA_LISR_TEIF3_Pos)
8896#define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk
8897#define DMA_LISR_DMEIF3_Pos (24U)
8898#define DMA_LISR_DMEIF3_Msk (0x1UL << DMA_LISR_DMEIF3_Pos)
8899#define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk
8900#define DMA_LISR_FEIF3_Pos (22U)
8901#define DMA_LISR_FEIF3_Msk (0x1UL << DMA_LISR_FEIF3_Pos)
8902#define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk
8903#define DMA_LISR_TCIF2_Pos (21U)
8904#define DMA_LISR_TCIF2_Msk (0x1UL << DMA_LISR_TCIF2_Pos)
8905#define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk
8906#define DMA_LISR_HTIF2_Pos (20U)
8907#define DMA_LISR_HTIF2_Msk (0x1UL << DMA_LISR_HTIF2_Pos)
8908#define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk
8909#define DMA_LISR_TEIF2_Pos (19U)
8910#define DMA_LISR_TEIF2_Msk (0x1UL << DMA_LISR_TEIF2_Pos)
8911#define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk
8912#define DMA_LISR_DMEIF2_Pos (18U)
8913#define DMA_LISR_DMEIF2_Msk (0x1UL << DMA_LISR_DMEIF2_Pos)
8914#define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk
8915#define DMA_LISR_FEIF2_Pos (16U)
8916#define DMA_LISR_FEIF2_Msk (0x1UL << DMA_LISR_FEIF2_Pos)
8917#define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk
8918#define DMA_LISR_TCIF1_Pos (11U)
8919#define DMA_LISR_TCIF1_Msk (0x1UL << DMA_LISR_TCIF1_Pos)
8920#define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk
8921#define DMA_LISR_HTIF1_Pos (10U)
8922#define DMA_LISR_HTIF1_Msk (0x1UL << DMA_LISR_HTIF1_Pos)
8923#define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk
8924#define DMA_LISR_TEIF1_Pos (9U)
8925#define DMA_LISR_TEIF1_Msk (0x1UL << DMA_LISR_TEIF1_Pos)
8926#define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk
8927#define DMA_LISR_DMEIF1_Pos (8U)
8928#define DMA_LISR_DMEIF1_Msk (0x1UL << DMA_LISR_DMEIF1_Pos)
8929#define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk
8930#define DMA_LISR_FEIF1_Pos (6U)
8931#define DMA_LISR_FEIF1_Msk (0x1UL << DMA_LISR_FEIF1_Pos)
8932#define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk
8933#define DMA_LISR_TCIF0_Pos (5U)
8934#define DMA_LISR_TCIF0_Msk (0x1UL << DMA_LISR_TCIF0_Pos)
8935#define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk
8936#define DMA_LISR_HTIF0_Pos (4U)
8937#define DMA_LISR_HTIF0_Msk (0x1UL << DMA_LISR_HTIF0_Pos)
8938#define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk
8939#define DMA_LISR_TEIF0_Pos (3U)
8940#define DMA_LISR_TEIF0_Msk (0x1UL << DMA_LISR_TEIF0_Pos)
8941#define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk
8942#define DMA_LISR_DMEIF0_Pos (2U)
8943#define DMA_LISR_DMEIF0_Msk (0x1UL << DMA_LISR_DMEIF0_Pos)
8944#define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk
8945#define DMA_LISR_FEIF0_Pos (0U)
8946#define DMA_LISR_FEIF0_Msk (0x1UL << DMA_LISR_FEIF0_Pos)
8947#define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk
8949/******************** Bits definition for DMA_HISR register *****************/
8950#define DMA_HISR_TCIF7_Pos (27U)
8951#define DMA_HISR_TCIF7_Msk (0x1UL << DMA_HISR_TCIF7_Pos)
8952#define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk
8953#define DMA_HISR_HTIF7_Pos (26U)
8954#define DMA_HISR_HTIF7_Msk (0x1UL << DMA_HISR_HTIF7_Pos)
8955#define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk
8956#define DMA_HISR_TEIF7_Pos (25U)
8957#define DMA_HISR_TEIF7_Msk (0x1UL << DMA_HISR_TEIF7_Pos)
8958#define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk
8959#define DMA_HISR_DMEIF7_Pos (24U)
8960#define DMA_HISR_DMEIF7_Msk (0x1UL << DMA_HISR_DMEIF7_Pos)
8961#define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk
8962#define DMA_HISR_FEIF7_Pos (22U)
8963#define DMA_HISR_FEIF7_Msk (0x1UL << DMA_HISR_FEIF7_Pos)
8964#define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk
8965#define DMA_HISR_TCIF6_Pos (21U)
8966#define DMA_HISR_TCIF6_Msk (0x1UL << DMA_HISR_TCIF6_Pos)
8967#define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk
8968#define DMA_HISR_HTIF6_Pos (20U)
8969#define DMA_HISR_HTIF6_Msk (0x1UL << DMA_HISR_HTIF6_Pos)
8970#define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk
8971#define DMA_HISR_TEIF6_Pos (19U)
8972#define DMA_HISR_TEIF6_Msk (0x1UL << DMA_HISR_TEIF6_Pos)
8973#define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk
8974#define DMA_HISR_DMEIF6_Pos (18U)
8975#define DMA_HISR_DMEIF6_Msk (0x1UL << DMA_HISR_DMEIF6_Pos)
8976#define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk
8977#define DMA_HISR_FEIF6_Pos (16U)
8978#define DMA_HISR_FEIF6_Msk (0x1UL << DMA_HISR_FEIF6_Pos)
8979#define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk
8980#define DMA_HISR_TCIF5_Pos (11U)
8981#define DMA_HISR_TCIF5_Msk (0x1UL << DMA_HISR_TCIF5_Pos)
8982#define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk
8983#define DMA_HISR_HTIF5_Pos (10U)
8984#define DMA_HISR_HTIF5_Msk (0x1UL << DMA_HISR_HTIF5_Pos)
8985#define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk
8986#define DMA_HISR_TEIF5_Pos (9U)
8987#define DMA_HISR_TEIF5_Msk (0x1UL << DMA_HISR_TEIF5_Pos)
8988#define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk
8989#define DMA_HISR_DMEIF5_Pos (8U)
8990#define DMA_HISR_DMEIF5_Msk (0x1UL << DMA_HISR_DMEIF5_Pos)
8991#define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk
8992#define DMA_HISR_FEIF5_Pos (6U)
8993#define DMA_HISR_FEIF5_Msk (0x1UL << DMA_HISR_FEIF5_Pos)
8994#define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk
8995#define DMA_HISR_TCIF4_Pos (5U)
8996#define DMA_HISR_TCIF4_Msk (0x1UL << DMA_HISR_TCIF4_Pos)
8997#define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk
8998#define DMA_HISR_HTIF4_Pos (4U)
8999#define DMA_HISR_HTIF4_Msk (0x1UL << DMA_HISR_HTIF4_Pos)
9000#define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk
9001#define DMA_HISR_TEIF4_Pos (3U)
9002#define DMA_HISR_TEIF4_Msk (0x1UL << DMA_HISR_TEIF4_Pos)
9003#define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk
9004#define DMA_HISR_DMEIF4_Pos (2U)
9005#define DMA_HISR_DMEIF4_Msk (0x1UL << DMA_HISR_DMEIF4_Pos)
9006#define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk
9007#define DMA_HISR_FEIF4_Pos (0U)
9008#define DMA_HISR_FEIF4_Msk (0x1UL << DMA_HISR_FEIF4_Pos)
9009#define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk
9011/******************** Bits definition for DMA_LIFCR register ****************/
9012#define DMA_LIFCR_CTCIF3_Pos (27U)
9013#define DMA_LIFCR_CTCIF3_Msk (0x1UL << DMA_LIFCR_CTCIF3_Pos)
9014#define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk
9015#define DMA_LIFCR_CHTIF3_Pos (26U)
9016#define DMA_LIFCR_CHTIF3_Msk (0x1UL << DMA_LIFCR_CHTIF3_Pos)
9017#define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk
9018#define DMA_LIFCR_CTEIF3_Pos (25U)
9019#define DMA_LIFCR_CTEIF3_Msk (0x1UL << DMA_LIFCR_CTEIF3_Pos)
9020#define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk
9021#define DMA_LIFCR_CDMEIF3_Pos (24U)
9022#define DMA_LIFCR_CDMEIF3_Msk (0x1UL << DMA_LIFCR_CDMEIF3_Pos)
9023#define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk
9024#define DMA_LIFCR_CFEIF3_Pos (22U)
9025#define DMA_LIFCR_CFEIF3_Msk (0x1UL << DMA_LIFCR_CFEIF3_Pos)
9026#define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk
9027#define DMA_LIFCR_CTCIF2_Pos (21U)
9028#define DMA_LIFCR_CTCIF2_Msk (0x1UL << DMA_LIFCR_CTCIF2_Pos)
9029#define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk
9030#define DMA_LIFCR_CHTIF2_Pos (20U)
9031#define DMA_LIFCR_CHTIF2_Msk (0x1UL << DMA_LIFCR_CHTIF2_Pos)
9032#define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk
9033#define DMA_LIFCR_CTEIF2_Pos (19U)
9034#define DMA_LIFCR_CTEIF2_Msk (0x1UL << DMA_LIFCR_CTEIF2_Pos)
9035#define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk
9036#define DMA_LIFCR_CDMEIF2_Pos (18U)
9037#define DMA_LIFCR_CDMEIF2_Msk (0x1UL << DMA_LIFCR_CDMEIF2_Pos)
9038#define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk
9039#define DMA_LIFCR_CFEIF2_Pos (16U)
9040#define DMA_LIFCR_CFEIF2_Msk (0x1UL << DMA_LIFCR_CFEIF2_Pos)
9041#define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk
9042#define DMA_LIFCR_CTCIF1_Pos (11U)
9043#define DMA_LIFCR_CTCIF1_Msk (0x1UL << DMA_LIFCR_CTCIF1_Pos)
9044#define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk
9045#define DMA_LIFCR_CHTIF1_Pos (10U)
9046#define DMA_LIFCR_CHTIF1_Msk (0x1UL << DMA_LIFCR_CHTIF1_Pos)
9047#define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk
9048#define DMA_LIFCR_CTEIF1_Pos (9U)
9049#define DMA_LIFCR_CTEIF1_Msk (0x1UL << DMA_LIFCR_CTEIF1_Pos)
9050#define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk
9051#define DMA_LIFCR_CDMEIF1_Pos (8U)
9052#define DMA_LIFCR_CDMEIF1_Msk (0x1UL << DMA_LIFCR_CDMEIF1_Pos)
9053#define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk
9054#define DMA_LIFCR_CFEIF1_Pos (6U)
9055#define DMA_LIFCR_CFEIF1_Msk (0x1UL << DMA_LIFCR_CFEIF1_Pos)
9056#define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk
9057#define DMA_LIFCR_CTCIF0_Pos (5U)
9058#define DMA_LIFCR_CTCIF0_Msk (0x1UL << DMA_LIFCR_CTCIF0_Pos)
9059#define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk
9060#define DMA_LIFCR_CHTIF0_Pos (4U)
9061#define DMA_LIFCR_CHTIF0_Msk (0x1UL << DMA_LIFCR_CHTIF0_Pos)
9062#define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk
9063#define DMA_LIFCR_CTEIF0_Pos (3U)
9064#define DMA_LIFCR_CTEIF0_Msk (0x1UL << DMA_LIFCR_CTEIF0_Pos)
9065#define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk
9066#define DMA_LIFCR_CDMEIF0_Pos (2U)
9067#define DMA_LIFCR_CDMEIF0_Msk (0x1UL << DMA_LIFCR_CDMEIF0_Pos)
9068#define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk
9069#define DMA_LIFCR_CFEIF0_Pos (0U)
9070#define DMA_LIFCR_CFEIF0_Msk (0x1UL << DMA_LIFCR_CFEIF0_Pos)
9071#define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk
9073/******************** Bits definition for DMA_HIFCR register ****************/
9074#define DMA_HIFCR_CTCIF7_Pos (27U)
9075#define DMA_HIFCR_CTCIF7_Msk (0x1UL << DMA_HIFCR_CTCIF7_Pos)
9076#define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk
9077#define DMA_HIFCR_CHTIF7_Pos (26U)
9078#define DMA_HIFCR_CHTIF7_Msk (0x1UL << DMA_HIFCR_CHTIF7_Pos)
9079#define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk
9080#define DMA_HIFCR_CTEIF7_Pos (25U)
9081#define DMA_HIFCR_CTEIF7_Msk (0x1UL << DMA_HIFCR_CTEIF7_Pos)
9082#define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk
9083#define DMA_HIFCR_CDMEIF7_Pos (24U)
9084#define DMA_HIFCR_CDMEIF7_Msk (0x1UL << DMA_HIFCR_CDMEIF7_Pos)
9085#define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk
9086#define DMA_HIFCR_CFEIF7_Pos (22U)
9087#define DMA_HIFCR_CFEIF7_Msk (0x1UL << DMA_HIFCR_CFEIF7_Pos)
9088#define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk
9089#define DMA_HIFCR_CTCIF6_Pos (21U)
9090#define DMA_HIFCR_CTCIF6_Msk (0x1UL << DMA_HIFCR_CTCIF6_Pos)
9091#define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk
9092#define DMA_HIFCR_CHTIF6_Pos (20U)
9093#define DMA_HIFCR_CHTIF6_Msk (0x1UL << DMA_HIFCR_CHTIF6_Pos)
9094#define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk
9095#define DMA_HIFCR_CTEIF6_Pos (19U)
9096#define DMA_HIFCR_CTEIF6_Msk (0x1UL << DMA_HIFCR_CTEIF6_Pos)
9097#define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk
9098#define DMA_HIFCR_CDMEIF6_Pos (18U)
9099#define DMA_HIFCR_CDMEIF6_Msk (0x1UL << DMA_HIFCR_CDMEIF6_Pos)
9100#define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk
9101#define DMA_HIFCR_CFEIF6_Pos (16U)
9102#define DMA_HIFCR_CFEIF6_Msk (0x1UL << DMA_HIFCR_CFEIF6_Pos)
9103#define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk
9104#define DMA_HIFCR_CTCIF5_Pos (11U)
9105#define DMA_HIFCR_CTCIF5_Msk (0x1UL << DMA_HIFCR_CTCIF5_Pos)
9106#define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk
9107#define DMA_HIFCR_CHTIF5_Pos (10U)
9108#define DMA_HIFCR_CHTIF5_Msk (0x1UL << DMA_HIFCR_CHTIF5_Pos)
9109#define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk
9110#define DMA_HIFCR_CTEIF5_Pos (9U)
9111#define DMA_HIFCR_CTEIF5_Msk (0x1UL << DMA_HIFCR_CTEIF5_Pos)
9112#define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk
9113#define DMA_HIFCR_CDMEIF5_Pos (8U)
9114#define DMA_HIFCR_CDMEIF5_Msk (0x1UL << DMA_HIFCR_CDMEIF5_Pos)
9115#define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk
9116#define DMA_HIFCR_CFEIF5_Pos (6U)
9117#define DMA_HIFCR_CFEIF5_Msk (0x1UL << DMA_HIFCR_CFEIF5_Pos)
9118#define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk
9119#define DMA_HIFCR_CTCIF4_Pos (5U)
9120#define DMA_HIFCR_CTCIF4_Msk (0x1UL << DMA_HIFCR_CTCIF4_Pos)
9121#define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk
9122#define DMA_HIFCR_CHTIF4_Pos (4U)
9123#define DMA_HIFCR_CHTIF4_Msk (0x1UL << DMA_HIFCR_CHTIF4_Pos)
9124#define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk
9125#define DMA_HIFCR_CTEIF4_Pos (3U)
9126#define DMA_HIFCR_CTEIF4_Msk (0x1UL << DMA_HIFCR_CTEIF4_Pos)
9127#define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk
9128#define DMA_HIFCR_CDMEIF4_Pos (2U)
9129#define DMA_HIFCR_CDMEIF4_Msk (0x1UL << DMA_HIFCR_CDMEIF4_Pos)
9130#define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk
9131#define DMA_HIFCR_CFEIF4_Pos (0U)
9132#define DMA_HIFCR_CFEIF4_Msk (0x1UL << DMA_HIFCR_CFEIF4_Pos)
9133#define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk
9135/****************** Bit definition for DMA_SxPAR register ********************/
9136#define DMA_SxPAR_PA_Pos (0U)
9137#define DMA_SxPAR_PA_Msk (0xFFFFFFFFUL << DMA_SxPAR_PA_Pos)
9138#define DMA_SxPAR_PA DMA_SxPAR_PA_Msk
9140/****************** Bit definition for DMA_SxM0AR register ********************/
9141#define DMA_SxM0AR_M0A_Pos (0U)
9142#define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFUL << DMA_SxM0AR_M0A_Pos)
9143#define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk
9145/****************** Bit definition for DMA_SxM1AR register ********************/
9146#define DMA_SxM1AR_M1A_Pos (0U)
9147#define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFUL << DMA_SxM1AR_M1A_Pos)
9148#define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk
9150/******************************************************************************/
9151/* */
9152/* DMAMUX Controller */
9153/* */
9154/******************************************************************************/
9155/******************** Bits definition for DMAMUX_CxCR register **************/
9156#define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
9157#define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9158#define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk
9159#define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9160#define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9161#define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9162#define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9163#define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9164#define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9165#define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9166#define DMAMUX_CxCR_DMAREQ_ID_7 (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos)
9167#define DMAMUX_CxCR_SOIE_Pos (8U)
9168#define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos)
9169#define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk
9170#define DMAMUX_CxCR_EGE_Pos (9U)
9171#define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos)
9172#define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk
9173#define DMAMUX_CxCR_SE_Pos (16U)
9174#define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos)
9175#define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk
9176#define DMAMUX_CxCR_SPOL_Pos (17U)
9177#define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos)
9178#define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk
9179#define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos)
9180#define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos)
9181#define DMAMUX_CxCR_NBREQ_Pos (19U)
9182#define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos)
9183#define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk
9184#define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos)
9185#define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos)
9186#define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos)
9187#define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos)
9188#define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos)
9189#define DMAMUX_CxCR_SYNC_ID_Pos (24U)
9190#define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos)
9191#define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk
9192#define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos)
9193#define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos)
9194#define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos)
9195#define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos)
9196#define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos)
9198/******************** Bits definition for DMAMUX_CSR register **************/
9199#define DMAMUX_CSR_SOF0_Pos (0U)
9200#define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos)
9201#define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk
9202#define DMAMUX_CSR_SOF1_Pos (1U)
9203#define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos)
9204#define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk
9205#define DMAMUX_CSR_SOF2_Pos (2U)
9206#define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos)
9207#define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk
9208#define DMAMUX_CSR_SOF3_Pos (3U)
9209#define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos)
9210#define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk
9211#define DMAMUX_CSR_SOF4_Pos (4U)
9212#define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos)
9213#define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk
9214#define DMAMUX_CSR_SOF5_Pos (5U)
9215#define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos)
9216#define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk
9217#define DMAMUX_CSR_SOF6_Pos (6U)
9218#define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos)
9219#define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk
9220#define DMAMUX_CSR_SOF7_Pos (7U)
9221#define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos)
9222#define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk
9223#define DMAMUX_CSR_SOF8_Pos (8U)
9224#define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos)
9225#define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk
9226#define DMAMUX_CSR_SOF9_Pos (9U)
9227#define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos)
9228#define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk
9229#define DMAMUX_CSR_SOF10_Pos (10U)
9230#define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos)
9231#define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk
9232#define DMAMUX_CSR_SOF11_Pos (11U)
9233#define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos)
9234#define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk
9235#define DMAMUX_CSR_SOF12_Pos (12U)
9236#define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos)
9237#define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk
9238#define DMAMUX_CSR_SOF13_Pos (13U)
9239#define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos)
9240#define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk
9241#define DMAMUX_CSR_SOF14_Pos (14U)
9242#define DMAMUX_CSR_SOF14_Msk (0x1UL << DMAMUX_CSR_SOF14_Pos)
9243#define DMAMUX_CSR_SOF14 DMAMUX_CSR_SOF14_Msk
9244#define DMAMUX_CSR_SOF15_Pos (15U)
9245#define DMAMUX_CSR_SOF15_Msk (0x1UL << DMAMUX_CSR_SOF15_Pos)
9246#define DMAMUX_CSR_SOF15 DMAMUX_CSR_SOF15_Msk
9248/******************** Bits definition for DMAMUX_CFR register **************/
9249#define DMAMUX_CFR_CSOF0_Pos (0U)
9250#define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos)
9251#define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk
9252#define DMAMUX_CFR_CSOF1_Pos (1U)
9253#define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos)
9254#define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk
9255#define DMAMUX_CFR_CSOF2_Pos (2U)
9256#define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos)
9257#define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk
9258#define DMAMUX_CFR_CSOF3_Pos (3U)
9259#define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos)
9260#define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk
9261#define DMAMUX_CFR_CSOF4_Pos (4U)
9262#define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos)
9263#define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk
9264#define DMAMUX_CFR_CSOF5_Pos (5U)
9265#define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos)
9266#define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk
9267#define DMAMUX_CFR_CSOF6_Pos (6U)
9268#define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos)
9269#define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk
9270#define DMAMUX_CFR_CSOF7_Pos (7U)
9271#define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos)
9272#define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk
9273#define DMAMUX_CFR_CSOF8_Pos (8U)
9274#define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos)
9275#define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk
9276#define DMAMUX_CFR_CSOF9_Pos (9U)
9277#define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos)
9278#define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk
9279#define DMAMUX_CFR_CSOF10_Pos (10U)
9280#define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos)
9281#define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk
9282#define DMAMUX_CFR_CSOF11_Pos (11U)
9283#define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos)
9284#define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk
9285#define DMAMUX_CFR_CSOF12_Pos (12U)
9286#define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos)
9287#define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk
9288#define DMAMUX_CFR_CSOF13_Pos (13U)
9289#define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos)
9290#define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk
9291#define DMAMUX_CFR_CSOF14_Pos (14U)
9292#define DMAMUX_CFR_CSOF14_Msk (0x1UL << DMAMUX_CFR_CSOF14_Pos)
9293#define DMAMUX_CFR_CSOF14 DMAMUX_CFR_CSOF14_Msk
9294#define DMAMUX_CFR_CSOF15_Pos (15U)
9295#define DMAMUX_CFR_CSOF15_Msk (0x1UL << DMAMUX_CFR_CSOF15_Pos)
9296#define DMAMUX_CFR_CSOF15 DMAMUX_CFR_CSOF15_Msk
9298/******************** Bits definition for DMAMUX_RGxCR register ************/
9299#define DMAMUX_RGxCR_SIG_ID_Pos (0U)
9300#define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos)
9301#define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk
9302#define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos)
9303#define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos)
9304#define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos)
9305#define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos)
9306#define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos)
9307#define DMAMUX_RGxCR_OIE_Pos (8U)
9308#define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos)
9309#define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk
9310#define DMAMUX_RGxCR_GE_Pos (16U)
9311#define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos)
9312#define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk
9313#define DMAMUX_RGxCR_GPOL_Pos (17U)
9314#define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos)
9315#define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk
9316#define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos)
9317#define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos)
9318#define DMAMUX_RGxCR_GNBREQ_Pos (19U)
9319#define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos)
9320#define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk
9321#define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos)
9322#define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos)
9323#define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos)
9324#define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos)
9325#define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos)
9327/******************** Bits definition for DMAMUX_RGSR register **************/
9328#define DMAMUX_RGSR_OF0_Pos (0U)
9329#define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos)
9330#define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk
9331#define DMAMUX_RGSR_OF1_Pos (1U)
9332#define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos)
9333#define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk
9334#define DMAMUX_RGSR_OF2_Pos (2U)
9335#define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos)
9336#define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk
9337#define DMAMUX_RGSR_OF3_Pos (3U)
9338#define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos)
9339#define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk
9340#define DMAMUX_RGSR_OF4_Pos (4U)
9341#define DMAMUX_RGSR_OF4_Msk (0x1UL << DMAMUX_RGSR_OF4_Pos)
9342#define DMAMUX_RGSR_OF4 DMAMUX_RGSR_OF4_Msk
9343#define DMAMUX_RGSR_OF5_Pos (5U)
9344#define DMAMUX_RGSR_OF5_Msk (0x1UL << DMAMUX_RGSR_OF5_Pos)
9345#define DMAMUX_RGSR_OF5 DMAMUX_RGSR_OF5_Msk
9346#define DMAMUX_RGSR_OF6_Pos (6U)
9347#define DMAMUX_RGSR_OF6_Msk (0x1UL << DMAMUX_RGSR_OF6_Pos)
9348#define DMAMUX_RGSR_OF6 DMAMUX_RGSR_OF6_Msk
9349#define DMAMUX_RGSR_OF7_Pos (7U)
9350#define DMAMUX_RGSR_OF7_Msk (0x1UL << DMAMUX_RGSR_OF7_Pos)
9351#define DMAMUX_RGSR_OF7 DMAMUX_RGSR_OF7_Msk
9353/******************** Bits definition for DMAMUX_RGCFR register **************/
9354#define DMAMUX_RGCFR_COF0_Pos (0U)
9355#define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos)
9356#define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk
9357#define DMAMUX_RGCFR_COF1_Pos (1U)
9358#define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos)
9359#define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk
9360#define DMAMUX_RGCFR_COF2_Pos (2U)
9361#define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos)
9362#define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk
9363#define DMAMUX_RGCFR_COF3_Pos (3U)
9364#define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos)
9365#define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk
9366#define DMAMUX_RGCFR_COF4_Pos (4U)
9367#define DMAMUX_RGCFR_COF4_Msk (0x1UL << DMAMUX_RGCFR_COF4_Pos)
9368#define DMAMUX_RGCFR_COF4 DMAMUX_RGCFR_COF4_Msk
9369#define DMAMUX_RGCFR_COF5_Pos (5U)
9370#define DMAMUX_RGCFR_COF5_Msk (0x1UL << DMAMUX_RGCFR_COF5_Pos)
9371#define DMAMUX_RGCFR_COF5 DMAMUX_RGCFR_COF5_Msk
9372#define DMAMUX_RGCFR_COF6_Pos (6U)
9373#define DMAMUX_RGCFR_COF6_Msk (0x1UL << DMAMUX_RGCFR_COF6_Pos)
9374#define DMAMUX_RGCFR_COF6 DMAMUX_RGCFR_COF6_Msk
9375#define DMAMUX_RGCFR_COF7_Pos (7U)
9376#define DMAMUX_RGCFR_COF7_Msk (0x1UL << DMAMUX_RGCFR_COF7_Pos)
9377#define DMAMUX_RGCFR_COF7 DMAMUX_RGCFR_COF7_Msk
9379/******************************************************************************/
9380/* */
9381/* AHB Master DMA2D Controller (DMA2D) */
9382/* */
9383/******************************************************************************/
9384
9385/******************** Bit definition for DMA2D_CR register ******************/
9386
9387#define DMA2D_CR_START_Pos (0U)
9388#define DMA2D_CR_START_Msk (0x1UL << DMA2D_CR_START_Pos)
9389#define DMA2D_CR_START DMA2D_CR_START_Msk
9390#define DMA2D_CR_SUSP_Pos (1U)
9391#define DMA2D_CR_SUSP_Msk (0x1UL << DMA2D_CR_SUSP_Pos)
9392#define DMA2D_CR_SUSP DMA2D_CR_SUSP_Msk
9393#define DMA2D_CR_ABORT_Pos (2U)
9394#define DMA2D_CR_ABORT_Msk (0x1UL << DMA2D_CR_ABORT_Pos)
9395#define DMA2D_CR_ABORT DMA2D_CR_ABORT_Msk
9396#define DMA2D_CR_LOM_Pos (6U)
9397#define DMA2D_CR_LOM_Msk (0x1UL << DMA2D_CR_LOM_Pos)
9398#define DMA2D_CR_LOM DMA2D_CR_LOM_Msk
9399#define DMA2D_CR_TEIE_Pos (8U)
9400#define DMA2D_CR_TEIE_Msk (0x1UL << DMA2D_CR_TEIE_Pos)
9401#define DMA2D_CR_TEIE DMA2D_CR_TEIE_Msk
9402#define DMA2D_CR_TCIE_Pos (9U)
9403#define DMA2D_CR_TCIE_Msk (0x1UL << DMA2D_CR_TCIE_Pos)
9404#define DMA2D_CR_TCIE DMA2D_CR_TCIE_Msk
9405#define DMA2D_CR_TWIE_Pos (10U)
9406#define DMA2D_CR_TWIE_Msk (0x1UL << DMA2D_CR_TWIE_Pos)
9407#define DMA2D_CR_TWIE DMA2D_CR_TWIE_Msk
9408#define DMA2D_CR_CAEIE_Pos (11U)
9409#define DMA2D_CR_CAEIE_Msk (0x1UL << DMA2D_CR_CAEIE_Pos)
9410#define DMA2D_CR_CAEIE DMA2D_CR_CAEIE_Msk
9411#define DMA2D_CR_CTCIE_Pos (12U)
9412#define DMA2D_CR_CTCIE_Msk (0x1UL << DMA2D_CR_CTCIE_Pos)
9413#define DMA2D_CR_CTCIE DMA2D_CR_CTCIE_Msk
9414#define DMA2D_CR_CEIE_Pos (13U)
9415#define DMA2D_CR_CEIE_Msk (0x1UL << DMA2D_CR_CEIE_Pos)
9416#define DMA2D_CR_CEIE DMA2D_CR_CEIE_Msk
9417#define DMA2D_CR_MODE_Pos (16U)
9418#define DMA2D_CR_MODE_Msk (0x7UL << DMA2D_CR_MODE_Pos)
9419#define DMA2D_CR_MODE DMA2D_CR_MODE_Msk
9420#define DMA2D_CR_MODE_0 (0x1UL << DMA2D_CR_MODE_Pos)
9421#define DMA2D_CR_MODE_1 (0x2UL << DMA2D_CR_MODE_Pos)
9422#define DMA2D_CR_MODE_2 (0x4UL << DMA2D_CR_MODE_Pos)
9424/******************** Bit definition for DMA2D_ISR register *****************/
9425
9426#define DMA2D_ISR_TEIF_Pos (0U)
9427#define DMA2D_ISR_TEIF_Msk (0x1UL << DMA2D_ISR_TEIF_Pos)
9428#define DMA2D_ISR_TEIF DMA2D_ISR_TEIF_Msk
9429#define DMA2D_ISR_TCIF_Pos (1U)
9430#define DMA2D_ISR_TCIF_Msk (0x1UL << DMA2D_ISR_TCIF_Pos)
9431#define DMA2D_ISR_TCIF DMA2D_ISR_TCIF_Msk
9432#define DMA2D_ISR_TWIF_Pos (2U)
9433#define DMA2D_ISR_TWIF_Msk (0x1UL << DMA2D_ISR_TWIF_Pos)
9434#define DMA2D_ISR_TWIF DMA2D_ISR_TWIF_Msk
9435#define DMA2D_ISR_CAEIF_Pos (3U)
9436#define DMA2D_ISR_CAEIF_Msk (0x1UL << DMA2D_ISR_CAEIF_Pos)
9437#define DMA2D_ISR_CAEIF DMA2D_ISR_CAEIF_Msk
9438#define DMA2D_ISR_CTCIF_Pos (4U)
9439#define DMA2D_ISR_CTCIF_Msk (0x1UL << DMA2D_ISR_CTCIF_Pos)
9440#define DMA2D_ISR_CTCIF DMA2D_ISR_CTCIF_Msk
9441#define DMA2D_ISR_CEIF_Pos (5U)
9442#define DMA2D_ISR_CEIF_Msk (0x1UL << DMA2D_ISR_CEIF_Pos)
9443#define DMA2D_ISR_CEIF DMA2D_ISR_CEIF_Msk
9445/******************** Bit definition for DMA2D_IFCR register ****************/
9446
9447#define DMA2D_IFCR_CTEIF_Pos (0U)
9448#define DMA2D_IFCR_CTEIF_Msk (0x1UL << DMA2D_IFCR_CTEIF_Pos)
9449#define DMA2D_IFCR_CTEIF DMA2D_IFCR_CTEIF_Msk
9450#define DMA2D_IFCR_CTCIF_Pos (1U)
9451#define DMA2D_IFCR_CTCIF_Msk (0x1UL << DMA2D_IFCR_CTCIF_Pos)
9452#define DMA2D_IFCR_CTCIF DMA2D_IFCR_CTCIF_Msk
9453#define DMA2D_IFCR_CTWIF_Pos (2U)
9454#define DMA2D_IFCR_CTWIF_Msk (0x1UL << DMA2D_IFCR_CTWIF_Pos)
9455#define DMA2D_IFCR_CTWIF DMA2D_IFCR_CTWIF_Msk
9456#define DMA2D_IFCR_CAECIF_Pos (3U)
9457#define DMA2D_IFCR_CAECIF_Msk (0x1UL << DMA2D_IFCR_CAECIF_Pos)
9458#define DMA2D_IFCR_CAECIF DMA2D_IFCR_CAECIF_Msk
9459#define DMA2D_IFCR_CCTCIF_Pos (4U)
9460#define DMA2D_IFCR_CCTCIF_Msk (0x1UL << DMA2D_IFCR_CCTCIF_Pos)
9461#define DMA2D_IFCR_CCTCIF DMA2D_IFCR_CCTCIF_Msk
9462#define DMA2D_IFCR_CCEIF_Pos (5U)
9463#define DMA2D_IFCR_CCEIF_Msk (0x1UL << DMA2D_IFCR_CCEIF_Pos)
9464#define DMA2D_IFCR_CCEIF DMA2D_IFCR_CCEIF_Msk
9466/******************** Bit definition for DMA2D_FGMAR register ***************/
9467
9468#define DMA2D_FGMAR_MA_Pos (0U)
9469#define DMA2D_FGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGMAR_MA_Pos)
9470#define DMA2D_FGMAR_MA DMA2D_FGMAR_MA_Msk
9472/******************** Bit definition for DMA2D_FGOR register ****************/
9473
9474#define DMA2D_FGOR_LO_Pos (0U)
9475#define DMA2D_FGOR_LO_Msk (0xFFFFUL << DMA2D_FGOR_LO_Pos)
9476#define DMA2D_FGOR_LO DMA2D_FGOR_LO_Msk
9478/******************** Bit definition for DMA2D_BGMAR register ***************/
9479
9480#define DMA2D_BGMAR_MA_Pos (0U)
9481#define DMA2D_BGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGMAR_MA_Pos)
9482#define DMA2D_BGMAR_MA DMA2D_BGMAR_MA_Msk
9484/******************** Bit definition for DMA2D_BGOR register ****************/
9485
9486#define DMA2D_BGOR_LO_Pos (0U)
9487#define DMA2D_BGOR_LO_Msk (0xFFFFUL << DMA2D_BGOR_LO_Pos)
9488#define DMA2D_BGOR_LO DMA2D_BGOR_LO_Msk
9490/******************** Bit definition for DMA2D_FGPFCCR register *************/
9491
9492#define DMA2D_FGPFCCR_CM_Pos (0U)
9493#define DMA2D_FGPFCCR_CM_Msk (0xFUL << DMA2D_FGPFCCR_CM_Pos)
9494#define DMA2D_FGPFCCR_CM DMA2D_FGPFCCR_CM_Msk
9495#define DMA2D_FGPFCCR_CM_0 (0x1UL << DMA2D_FGPFCCR_CM_Pos)
9496#define DMA2D_FGPFCCR_CM_1 (0x2UL << DMA2D_FGPFCCR_CM_Pos)
9497#define DMA2D_FGPFCCR_CM_2 (0x4UL << DMA2D_FGPFCCR_CM_Pos)
9498#define DMA2D_FGPFCCR_CM_3 (0x8UL << DMA2D_FGPFCCR_CM_Pos)
9499#define DMA2D_FGPFCCR_CCM_Pos (4U)
9500#define DMA2D_FGPFCCR_CCM_Msk (0x1UL << DMA2D_FGPFCCR_CCM_Pos)
9501#define DMA2D_FGPFCCR_CCM DMA2D_FGPFCCR_CCM_Msk
9502#define DMA2D_FGPFCCR_START_Pos (5U)
9503#define DMA2D_FGPFCCR_START_Msk (0x1UL << DMA2D_FGPFCCR_START_Pos)
9504#define DMA2D_FGPFCCR_START DMA2D_FGPFCCR_START_Msk
9505#define DMA2D_FGPFCCR_CS_Pos (8U)
9506#define DMA2D_FGPFCCR_CS_Msk (0xFFUL << DMA2D_FGPFCCR_CS_Pos)
9507#define DMA2D_FGPFCCR_CS DMA2D_FGPFCCR_CS_Msk
9508#define DMA2D_FGPFCCR_AM_Pos (16U)
9509#define DMA2D_FGPFCCR_AM_Msk (0x3UL << DMA2D_FGPFCCR_AM_Pos)
9510#define DMA2D_FGPFCCR_AM DMA2D_FGPFCCR_AM_Msk
9511#define DMA2D_FGPFCCR_AM_0 (0x1UL << DMA2D_FGPFCCR_AM_Pos)
9512#define DMA2D_FGPFCCR_AM_1 (0x2UL << DMA2D_FGPFCCR_AM_Pos)
9513#define DMA2D_FGPFCCR_CSS_Pos (18U)
9514#define DMA2D_FGPFCCR_CSS_Msk (0x3UL << DMA2D_FGPFCCR_CSS_Pos)
9515#define DMA2D_FGPFCCR_CSS DMA2D_FGPFCCR_CSS_Msk /* !< Chroma Sub-Sampling */
9516#define DMA2D_FGPFCCR_CSS_0 (0x1UL << DMA2D_FGPFCCR_CSS_Pos)
9517#define DMA2D_FGPFCCR_CSS_1 (0x2UL << DMA2D_FGPFCCR_CSS_Pos)
9518#define DMA2D_FGPFCCR_AI_Pos (20U)
9519#define DMA2D_FGPFCCR_AI_Msk (0x1UL << DMA2D_FGPFCCR_AI_Pos)
9520#define DMA2D_FGPFCCR_AI DMA2D_FGPFCCR_AI_Msk
9521#define DMA2D_FGPFCCR_RBS_Pos (21U)
9522#define DMA2D_FGPFCCR_RBS_Msk (0x1UL << DMA2D_FGPFCCR_RBS_Pos)
9523#define DMA2D_FGPFCCR_RBS DMA2D_FGPFCCR_RBS_Msk
9524#define DMA2D_FGPFCCR_ALPHA_Pos (24U)
9525#define DMA2D_FGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_FGPFCCR_ALPHA_Pos)
9526#define DMA2D_FGPFCCR_ALPHA DMA2D_FGPFCCR_ALPHA_Msk
9528/******************** Bit definition for DMA2D_FGCOLR register **************/
9529
9530#define DMA2D_FGCOLR_BLUE_Pos (0U)
9531#define DMA2D_FGCOLR_BLUE_Msk (0xFFUL << DMA2D_FGCOLR_BLUE_Pos)
9532#define DMA2D_FGCOLR_BLUE DMA2D_FGCOLR_BLUE_Msk
9533#define DMA2D_FGCOLR_GREEN_Pos (8U)
9534#define DMA2D_FGCOLR_GREEN_Msk (0xFFUL << DMA2D_FGCOLR_GREEN_Pos)
9535#define DMA2D_FGCOLR_GREEN DMA2D_FGCOLR_GREEN_Msk
9536#define DMA2D_FGCOLR_RED_Pos (16U)
9537#define DMA2D_FGCOLR_RED_Msk (0xFFUL << DMA2D_FGCOLR_RED_Pos)
9538#define DMA2D_FGCOLR_RED DMA2D_FGCOLR_RED_Msk
9540/******************** Bit definition for DMA2D_BGPFCCR register *************/
9541
9542#define DMA2D_BGPFCCR_CM_Pos (0U)
9543#define DMA2D_BGPFCCR_CM_Msk (0xFUL << DMA2D_BGPFCCR_CM_Pos)
9544#define DMA2D_BGPFCCR_CM DMA2D_BGPFCCR_CM_Msk
9545#define DMA2D_BGPFCCR_CM_0 (0x1UL << DMA2D_BGPFCCR_CM_Pos)
9546#define DMA2D_BGPFCCR_CM_1 (0x2UL << DMA2D_BGPFCCR_CM_Pos)
9547#define DMA2D_BGPFCCR_CM_2 (0x4UL << DMA2D_BGPFCCR_CM_Pos)
9548#define DMA2D_BGPFCCR_CM_3 (0x8UL << DMA2D_BGPFCCR_CM_Pos)
9549#define DMA2D_BGPFCCR_CCM_Pos (4U)
9550#define DMA2D_BGPFCCR_CCM_Msk (0x1UL << DMA2D_BGPFCCR_CCM_Pos)
9551#define DMA2D_BGPFCCR_CCM DMA2D_BGPFCCR_CCM_Msk
9552#define DMA2D_BGPFCCR_START_Pos (5U)
9553#define DMA2D_BGPFCCR_START_Msk (0x1UL << DMA2D_BGPFCCR_START_Pos)
9554#define DMA2D_BGPFCCR_START DMA2D_BGPFCCR_START_Msk
9555#define DMA2D_BGPFCCR_CS_Pos (8U)
9556#define DMA2D_BGPFCCR_CS_Msk (0xFFUL << DMA2D_BGPFCCR_CS_Pos)
9557#define DMA2D_BGPFCCR_CS DMA2D_BGPFCCR_CS_Msk
9558#define DMA2D_BGPFCCR_AM_Pos (16U)
9559#define DMA2D_BGPFCCR_AM_Msk (0x3UL << DMA2D_BGPFCCR_AM_Pos)
9560#define DMA2D_BGPFCCR_AM DMA2D_BGPFCCR_AM_Msk
9561#define DMA2D_BGPFCCR_AM_0 (0x1UL << DMA2D_BGPFCCR_AM_Pos)
9562#define DMA2D_BGPFCCR_AM_1 (0x2UL << DMA2D_BGPFCCR_AM_Pos)
9563#define DMA2D_BGPFCCR_AI_Pos (20U)
9564#define DMA2D_BGPFCCR_AI_Msk (0x1UL << DMA2D_BGPFCCR_AI_Pos)
9565#define DMA2D_BGPFCCR_AI DMA2D_BGPFCCR_AI_Msk
9566#define DMA2D_BGPFCCR_RBS_Pos (21U)
9567#define DMA2D_BGPFCCR_RBS_Msk (0x1UL << DMA2D_BGPFCCR_RBS_Pos)
9568#define DMA2D_BGPFCCR_RBS DMA2D_BGPFCCR_RBS_Msk
9569#define DMA2D_BGPFCCR_ALPHA_Pos (24U)
9570#define DMA2D_BGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_BGPFCCR_ALPHA_Pos)
9571#define DMA2D_BGPFCCR_ALPHA DMA2D_BGPFCCR_ALPHA_Msk
9573/******************** Bit definition for DMA2D_BGCOLR register **************/
9574
9575#define DMA2D_BGCOLR_BLUE_Pos (0U)
9576#define DMA2D_BGCOLR_BLUE_Msk (0xFFUL << DMA2D_BGCOLR_BLUE_Pos)
9577#define DMA2D_BGCOLR_BLUE DMA2D_BGCOLR_BLUE_Msk
9578#define DMA2D_BGCOLR_GREEN_Pos (8U)
9579#define DMA2D_BGCOLR_GREEN_Msk (0xFFUL << DMA2D_BGCOLR_GREEN_Pos)
9580#define DMA2D_BGCOLR_GREEN DMA2D_BGCOLR_GREEN_Msk
9581#define DMA2D_BGCOLR_RED_Pos (16U)
9582#define DMA2D_BGCOLR_RED_Msk (0xFFUL << DMA2D_BGCOLR_RED_Pos)
9583#define DMA2D_BGCOLR_RED DMA2D_BGCOLR_RED_Msk
9585/******************** Bit definition for DMA2D_FGCMAR register **************/
9586
9587#define DMA2D_FGCMAR_MA_Pos (0U)
9588#define DMA2D_FGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGCMAR_MA_Pos)
9589#define DMA2D_FGCMAR_MA DMA2D_FGCMAR_MA_Msk
9591/******************** Bit definition for DMA2D_BGCMAR register **************/
9592
9593#define DMA2D_BGCMAR_MA_Pos (0U)
9594#define DMA2D_BGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGCMAR_MA_Pos)
9595#define DMA2D_BGCMAR_MA DMA2D_BGCMAR_MA_Msk
9597/******************** Bit definition for DMA2D_OPFCCR register **************/
9598
9599#define DMA2D_OPFCCR_CM_Pos (0U)
9600#define DMA2D_OPFCCR_CM_Msk (0x7UL << DMA2D_OPFCCR_CM_Pos)
9601#define DMA2D_OPFCCR_CM DMA2D_OPFCCR_CM_Msk
9602#define DMA2D_OPFCCR_CM_0 (0x1UL << DMA2D_OPFCCR_CM_Pos)
9603#define DMA2D_OPFCCR_CM_1 (0x2UL << DMA2D_OPFCCR_CM_Pos)
9604#define DMA2D_OPFCCR_CM_2 (0x4UL << DMA2D_OPFCCR_CM_Pos)
9605#define DMA2D_OPFCCR_SB_Pos (8U)
9606#define DMA2D_OPFCCR_SB_Msk (0x1UL << DMA2D_OPFCCR_SB_Pos)
9607#define DMA2D_OPFCCR_SB DMA2D_OPFCCR_SB_Msk
9608#define DMA2D_OPFCCR_AI_Pos (20U)
9609#define DMA2D_OPFCCR_AI_Msk (0x1UL << DMA2D_OPFCCR_AI_Pos)
9610#define DMA2D_OPFCCR_AI DMA2D_OPFCCR_AI_Msk
9611#define DMA2D_OPFCCR_RBS_Pos (21U)
9612#define DMA2D_OPFCCR_RBS_Msk (0x1UL << DMA2D_OPFCCR_RBS_Pos)
9613#define DMA2D_OPFCCR_RBS DMA2D_OPFCCR_RBS_Msk
9615/******************** Bit definition for DMA2D_OCOLR register ***************/
9616
9619#define DMA2D_OCOLR_BLUE_1_Pos (0U)
9620#define DMA2D_OCOLR_BLUE_1_Msk (0xFFUL <<DMA2D_OCOLR_BLUE_1_Pos) /*0x000000FFU*/
9621#define DMA2D_OCOLR_BLUE_1 DMA2D_OCOLR_BLUE_1_Msk
9622#define DMA2D_OCOLR_GREEN_1_Pos (8U)
9623#define DMA2D_OCOLR_GREEN_1_Msk (0xFFUL<<DMA2D_OCOLR_GREEN_1_Pos) /*0x0000FF00U)*/
9624#define DMA2D_OCOLR_GREEN_1 DMA2D_OCOLR_GREEN_1_Msk
9625#define DMA2D_OCOLR_RED_1_Pos (16U)
9626#define DMA2D_OCOLR_RED_1_Msk (0xFFUL << DMA2D_OCOLR_RED_1_Pos) /*0x00FF0000U */
9627#define DMA2D_OCOLR_RED_1 DMA2D_OCOLR_RED_1_Msk
9628#define DMA2D_OCOLR_ALPHA_1_Pos (24U)
9629#define DMA2D_OCOLR_ALPHA_1_Msk (0xFFUL << DMA2D_OCOLR_ALPHA_1_Pos) /*0xFF000000U*/
9630#define DMA2D_OCOLR_ALPHA_1 DMA2D_OCOLR_ALPHA_1_Msk
9633#define DMA2D_OCOLR_BLUE_2_Pos (0U)
9634#define DMA2D_OCOLR_BLUE_2_Msk (0x1FUL <<DMA2D_OCOLR_BLUE_2_Pos) /*0x0000001FU*/
9635#define DMA2D_OCOLR_BLUE_2 DMA2D_OCOLR_BLUE_2_Msk
9636#define DMA2D_OCOLR_GREEN_2_Pos (5U)
9637#define DMA2D_OCOLR_GREEN_2_Msk (0x7EUL << DMA2D_OCOLR_GREEN_2_Pos) /* 0x000007E0U */
9638#define DMA2D_OCOLR_GREEN_2 DMA2D_OCOLR_GREEN_2_Msk
9639#define DMA2D_OCOLR_RED_2_Pos (11U)
9640#define DMA2D_OCOLR_RED_2_Msk (0xF8UL<<DMA2D_OCOLR_RED_2_Pos) /*0x0000F800U*/
9641#define DMA2D_OCOLR_RED_2 DMA2D_OCOLR_RED_2_Msk
9644#define DMA2D_OCOLR_BLUE_3_Pos (0U)
9645#define DMA2D_OCOLR_BLUE_3_Msk (0x1FUL << DMA2D_OCOLR_BLUE_3_Pos) /*0x0000001FU*/
9646#define DMA2D_OCOLR_BLUE_3 DMA2D_OCOLR_BLUE_3_Msk
9647#define DMA2D_OCOLR_GREEN_3_Pos (5U)
9648#define DMA2D_OCOLR_GREEN_3_Msk (0x3EUL << DMA2D_OCOLR_GREEN_3_Pos) /*0x000003E0U*/
9649#define DMA2D_OCOLR_GREEN_3 DMA2D_OCOLR_GREEN_3_Msk
9650#define DMA2D_OCOLR_RED_3_Pos (10U)
9651#define DMA2D_OCOLR_RED_3_Msk (0x7CUL << DMA2D_OCOLR_RED_3_Pos) /* 0x00007C00U*/
9652#define DMA2D_OCOLR_RED_3 DMA2D_OCOLR_RED_3_Msk
9653#define DMA2D_OCOLR_ALPHA_3_Pos (15U)
9654#define DMA2D_OCOLR_ALPHA_3_Msk (0x1UL << DMA2D_OCOLR_ALPHA_3_Pos) /*0x00008000U*/
9655#define DMA2D_OCOLR_ALPHA_3 DMA2D_OCOLR_ALPHA_3_Msk
9658#define DMA2D_OCOLR_BLUE_4_Pos (0U)
9659#define DMA2D_OCOLR_BLUE_4_Msk (0xFUL << DMA2D_OCOLR_BLUE_4_Pos) /*0x0000000FU*/
9660#define DMA2D_OCOLR_BLUE_4 DMA2D_OCOLR_BLUE_4_Msk
9661#define DMA2D_OCOLR_GREEN_4_Pos (4U)
9662#define DMA2D_OCOLR_GREEN_4_Msk (0xFUL << DMA2D_OCOLR_GREEN_4_Pos) /*0x000000F0U*/
9663#define DMA2D_OCOLR_GREEN_4 DMA2D_OCOLR_GREEN_4_Msk
9664#define DMA2D_OCOLR_RED_4_Pos (8U)
9665#define DMA2D_OCOLR_RED_4_Msk (0xFUL << DMA2D_OCOLR_RED_4_Pos) /*0x00000F00U*/
9666#define DMA2D_OCOLR_RED_4 DMA2D_OCOLR_RED_4_Msk
9667#define DMA2D_OCOLR_ALPHA_4_Pos (12U)
9668#define DMA2D_OCOLR_ALPHA_4_Msk (0xFUL << DMA2D_OCOLR_ALPHA_4_Pos) /*0x0000F000U*/
9669#define DMA2D_OCOLR_ALPHA_4 DMA2D_OCOLR_ALPHA_4_Msk
9671/******************** Bit definition for DMA2D_OMAR register ****************/
9672
9673#define DMA2D_OMAR_MA_Pos (0U)
9674#define DMA2D_OMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_OMAR_MA_Pos)
9675#define DMA2D_OMAR_MA DMA2D_OMAR_MA_Msk
9677/******************** Bit definition for DMA2D_OOR register *****************/
9678
9679#define DMA2D_OOR_LO_Pos (0U)
9680#define DMA2D_OOR_LO_Msk (0xFFFFUL << DMA2D_OOR_LO_Pos)
9681#define DMA2D_OOR_LO DMA2D_OOR_LO_Msk
9683/******************** Bit definition for DMA2D_NLR register *****************/
9684
9685#define DMA2D_NLR_NL_Pos (0U)
9686#define DMA2D_NLR_NL_Msk (0xFFFFUL << DMA2D_NLR_NL_Pos)
9687#define DMA2D_NLR_NL DMA2D_NLR_NL_Msk
9688#define DMA2D_NLR_PL_Pos (16U)
9689#define DMA2D_NLR_PL_Msk (0x3FFFUL << DMA2D_NLR_PL_Pos)
9690#define DMA2D_NLR_PL DMA2D_NLR_PL_Msk
9692/******************** Bit definition for DMA2D_LWR register *****************/
9693
9694#define DMA2D_LWR_LW_Pos (0U)
9695#define DMA2D_LWR_LW_Msk (0xFFFFUL << DMA2D_LWR_LW_Pos)
9696#define DMA2D_LWR_LW DMA2D_LWR_LW_Msk
9698/******************** Bit definition for DMA2D_AMTCR register ***************/
9699
9700#define DMA2D_AMTCR_EN_Pos (0U)
9701#define DMA2D_AMTCR_EN_Msk (0x1UL << DMA2D_AMTCR_EN_Pos)
9702#define DMA2D_AMTCR_EN DMA2D_AMTCR_EN_Msk
9703#define DMA2D_AMTCR_DT_Pos (8U)
9704#define DMA2D_AMTCR_DT_Msk (0xFFUL << DMA2D_AMTCR_DT_Pos)
9705#define DMA2D_AMTCR_DT DMA2D_AMTCR_DT_Msk
9708/******************** Bit definition for DMA2D_FGCLUT register **************/
9709
9710/******************** Bit definition for DMA2D_BGCLUT register **************/
9711
9712
9713/******************************************************************************/
9714/* */
9715/* External Interrupt/Event Controller */
9716/* */
9717/******************************************************************************/
9718/****************** Bit definition for EXTI_RTSR1 register *******************/
9719#define EXTI_RTSR1_TR_Pos (0U)
9720#define EXTI_RTSR1_TR_Msk (0x3FFFFFUL << EXTI_RTSR1_TR_Pos)
9721#define EXTI_RTSR1_TR EXTI_RTSR1_TR_Msk
9722#define EXTI_RTSR1_TR0_Pos (0U)
9723#define EXTI_RTSR1_TR0_Msk (0x1UL << EXTI_RTSR1_TR0_Pos)
9724#define EXTI_RTSR1_TR0 EXTI_RTSR1_TR0_Msk
9725#define EXTI_RTSR1_TR1_Pos (1U)
9726#define EXTI_RTSR1_TR1_Msk (0x1UL << EXTI_RTSR1_TR1_Pos)
9727#define EXTI_RTSR1_TR1 EXTI_RTSR1_TR1_Msk
9728#define EXTI_RTSR1_TR2_Pos (2U)
9729#define EXTI_RTSR1_TR2_Msk (0x1UL << EXTI_RTSR1_TR2_Pos)
9730#define EXTI_RTSR1_TR2 EXTI_RTSR1_TR2_Msk
9731#define EXTI_RTSR1_TR3_Pos (3U)
9732#define EXTI_RTSR1_TR3_Msk (0x1UL << EXTI_RTSR1_TR3_Pos)
9733#define EXTI_RTSR1_TR3 EXTI_RTSR1_TR3_Msk
9734#define EXTI_RTSR1_TR4_Pos (4U)
9735#define EXTI_RTSR1_TR4_Msk (0x1UL << EXTI_RTSR1_TR4_Pos)
9736#define EXTI_RTSR1_TR4 EXTI_RTSR1_TR4_Msk
9737#define EXTI_RTSR1_TR5_Pos (5U)
9738#define EXTI_RTSR1_TR5_Msk (0x1UL << EXTI_RTSR1_TR5_Pos)
9739#define EXTI_RTSR1_TR5 EXTI_RTSR1_TR5_Msk
9740#define EXTI_RTSR1_TR6_Pos (6U)
9741#define EXTI_RTSR1_TR6_Msk (0x1UL << EXTI_RTSR1_TR6_Pos)
9742#define EXTI_RTSR1_TR6 EXTI_RTSR1_TR6_Msk
9743#define EXTI_RTSR1_TR7_Pos (7U)
9744#define EXTI_RTSR1_TR7_Msk (0x1UL << EXTI_RTSR1_TR7_Pos)
9745#define EXTI_RTSR1_TR7 EXTI_RTSR1_TR7_Msk
9746#define EXTI_RTSR1_TR8_Pos (8U)
9747#define EXTI_RTSR1_TR8_Msk (0x1UL << EXTI_RTSR1_TR8_Pos)
9748#define EXTI_RTSR1_TR8 EXTI_RTSR1_TR8_Msk
9749#define EXTI_RTSR1_TR9_Pos (9U)
9750#define EXTI_RTSR1_TR9_Msk (0x1UL << EXTI_RTSR1_TR9_Pos)
9751#define EXTI_RTSR1_TR9 EXTI_RTSR1_TR9_Msk
9752#define EXTI_RTSR1_TR10_Pos (10U)
9753#define EXTI_RTSR1_TR10_Msk (0x1UL << EXTI_RTSR1_TR10_Pos)
9754#define EXTI_RTSR1_TR10 EXTI_RTSR1_TR10_Msk
9755#define EXTI_RTSR1_TR11_Pos (11U)
9756#define EXTI_RTSR1_TR11_Msk (0x1UL << EXTI_RTSR1_TR11_Pos)
9757#define EXTI_RTSR1_TR11 EXTI_RTSR1_TR11_Msk
9758#define EXTI_RTSR1_TR12_Pos (12U)
9759#define EXTI_RTSR1_TR12_Msk (0x1UL << EXTI_RTSR1_TR12_Pos)
9760#define EXTI_RTSR1_TR12 EXTI_RTSR1_TR12_Msk
9761#define EXTI_RTSR1_TR13_Pos (13U)
9762#define EXTI_RTSR1_TR13_Msk (0x1UL << EXTI_RTSR1_TR13_Pos)
9763#define EXTI_RTSR1_TR13 EXTI_RTSR1_TR13_Msk
9764#define EXTI_RTSR1_TR14_Pos (14U)
9765#define EXTI_RTSR1_TR14_Msk (0x1UL << EXTI_RTSR1_TR14_Pos)
9766#define EXTI_RTSR1_TR14 EXTI_RTSR1_TR14_Msk
9767#define EXTI_RTSR1_TR15_Pos (15U)
9768#define EXTI_RTSR1_TR15_Msk (0x1UL << EXTI_RTSR1_TR15_Pos)
9769#define EXTI_RTSR1_TR15 EXTI_RTSR1_TR15_Msk
9770#define EXTI_RTSR1_TR16_Pos (16U)
9771#define EXTI_RTSR1_TR16_Msk (0x1UL << EXTI_RTSR1_TR16_Pos)
9772#define EXTI_RTSR1_TR16 EXTI_RTSR1_TR16_Msk
9773#define EXTI_RTSR1_TR17_Pos (17U)
9774#define EXTI_RTSR1_TR17_Msk (0x1UL << EXTI_RTSR1_TR17_Pos)
9775#define EXTI_RTSR1_TR17 EXTI_RTSR1_TR17_Msk
9776#define EXTI_RTSR1_TR18_Pos (18U)
9777#define EXTI_RTSR1_TR18_Msk (0x1UL << EXTI_RTSR1_TR18_Pos)
9778#define EXTI_RTSR1_TR18 EXTI_RTSR1_TR18_Msk
9779#define EXTI_RTSR1_TR19_Pos (19U)
9780#define EXTI_RTSR1_TR19_Msk (0x1UL << EXTI_RTSR1_TR19_Pos)
9781#define EXTI_RTSR1_TR19 EXTI_RTSR1_TR19_Msk
9782#define EXTI_RTSR1_TR20_Pos (20U)
9783#define EXTI_RTSR1_TR20_Msk (0x1UL << EXTI_RTSR1_TR20_Pos)
9784#define EXTI_RTSR1_TR20 EXTI_RTSR1_TR20_Msk
9785#define EXTI_RTSR1_TR21_Pos (21U)
9786#define EXTI_RTSR1_TR21_Msk (0x1UL << EXTI_RTSR1_TR21_Pos)
9787#define EXTI_RTSR1_TR21 EXTI_RTSR1_TR21_Msk
9789/****************** Bit definition for EXTI_FTSR1 register *******************/
9790#define EXTI_FTSR1_TR_Pos (0U)
9791#define EXTI_FTSR1_TR_Msk (0x3FFFFFUL << EXTI_FTSR1_TR_Pos)
9792#define EXTI_FTSR1_TR EXTI_FTSR1_TR_Msk
9793#define EXTI_FTSR1_TR0_Pos (0U)
9794#define EXTI_FTSR1_TR0_Msk (0x1UL << EXTI_FTSR1_TR0_Pos)
9795#define EXTI_FTSR1_TR0 EXTI_FTSR1_TR0_Msk
9796#define EXTI_FTSR1_TR1_Pos (1U)
9797#define EXTI_FTSR1_TR1_Msk (0x1UL << EXTI_FTSR1_TR1_Pos)
9798#define EXTI_FTSR1_TR1 EXTI_FTSR1_TR1_Msk
9799#define EXTI_FTSR1_TR2_Pos (2U)
9800#define EXTI_FTSR1_TR2_Msk (0x1UL << EXTI_FTSR1_TR2_Pos)
9801#define EXTI_FTSR1_TR2 EXTI_FTSR1_TR2_Msk
9802#define EXTI_FTSR1_TR3_Pos (3U)
9803#define EXTI_FTSR1_TR3_Msk (0x1UL << EXTI_FTSR1_TR3_Pos)
9804#define EXTI_FTSR1_TR3 EXTI_FTSR1_TR3_Msk
9805#define EXTI_FTSR1_TR4_Pos (4U)
9806#define EXTI_FTSR1_TR4_Msk (0x1UL << EXTI_FTSR1_TR4_Pos)
9807#define EXTI_FTSR1_TR4 EXTI_FTSR1_TR4_Msk
9808#define EXTI_FTSR1_TR5_Pos (5U)
9809#define EXTI_FTSR1_TR5_Msk (0x1UL << EXTI_FTSR1_TR5_Pos)
9810#define EXTI_FTSR1_TR5 EXTI_FTSR1_TR5_Msk
9811#define EXTI_FTSR1_TR6_Pos (6U)
9812#define EXTI_FTSR1_TR6_Msk (0x1UL << EXTI_FTSR1_TR6_Pos)
9813#define EXTI_FTSR1_TR6 EXTI_FTSR1_TR6_Msk
9814#define EXTI_FTSR1_TR7_Pos (7U)
9815#define EXTI_FTSR1_TR7_Msk (0x1UL << EXTI_FTSR1_TR7_Pos)
9816#define EXTI_FTSR1_TR7 EXTI_FTSR1_TR7_Msk
9817#define EXTI_FTSR1_TR8_Pos (8U)
9818#define EXTI_FTSR1_TR8_Msk (0x1UL << EXTI_FTSR1_TR8_Pos)
9819#define EXTI_FTSR1_TR8 EXTI_FTSR1_TR8_Msk
9820#define EXTI_FTSR1_TR9_Pos (9U)
9821#define EXTI_FTSR1_TR9_Msk (0x1UL << EXTI_FTSR1_TR9_Pos)
9822#define EXTI_FTSR1_TR9 EXTI_FTSR1_TR9_Msk
9823#define EXTI_FTSR1_TR10_Pos (10U)
9824#define EXTI_FTSR1_TR10_Msk (0x1UL << EXTI_FTSR1_TR10_Pos)
9825#define EXTI_FTSR1_TR10 EXTI_FTSR1_TR10_Msk
9826#define EXTI_FTSR1_TR11_Pos (11U)
9827#define EXTI_FTSR1_TR11_Msk (0x1UL << EXTI_FTSR1_TR11_Pos)
9828#define EXTI_FTSR1_TR11 EXTI_FTSR1_TR11_Msk
9829#define EXTI_FTSR1_TR12_Pos (12U)
9830#define EXTI_FTSR1_TR12_Msk (0x1UL << EXTI_FTSR1_TR12_Pos)
9831#define EXTI_FTSR1_TR12 EXTI_FTSR1_TR12_Msk
9832#define EXTI_FTSR1_TR13_Pos (13U)
9833#define EXTI_FTSR1_TR13_Msk (0x1UL << EXTI_FTSR1_TR13_Pos)
9834#define EXTI_FTSR1_TR13 EXTI_FTSR1_TR13_Msk
9835#define EXTI_FTSR1_TR14_Pos (14U)
9836#define EXTI_FTSR1_TR14_Msk (0x1UL << EXTI_FTSR1_TR14_Pos)
9837#define EXTI_FTSR1_TR14 EXTI_FTSR1_TR14_Msk
9838#define EXTI_FTSR1_TR15_Pos (15U)
9839#define EXTI_FTSR1_TR15_Msk (0x1UL << EXTI_FTSR1_TR15_Pos)
9840#define EXTI_FTSR1_TR15 EXTI_FTSR1_TR15_Msk
9841#define EXTI_FTSR1_TR16_Pos (16U)
9842#define EXTI_FTSR1_TR16_Msk (0x1UL << EXTI_FTSR1_TR16_Pos)
9843#define EXTI_FTSR1_TR16 EXTI_FTSR1_TR16_Msk
9844#define EXTI_FTSR1_TR17_Pos (17U)
9845#define EXTI_FTSR1_TR17_Msk (0x1UL << EXTI_FTSR1_TR17_Pos)
9846#define EXTI_FTSR1_TR17 EXTI_FTSR1_TR17_Msk
9847#define EXTI_FTSR1_TR18_Pos (18U)
9848#define EXTI_FTSR1_TR18_Msk (0x1UL << EXTI_FTSR1_TR18_Pos)
9849#define EXTI_FTSR1_TR18 EXTI_FTSR1_TR18_Msk
9850#define EXTI_FTSR1_TR19_Pos (19U)
9851#define EXTI_FTSR1_TR19_Msk (0x1UL << EXTI_FTSR1_TR19_Pos)
9852#define EXTI_FTSR1_TR19 EXTI_FTSR1_TR19_Msk
9853#define EXTI_FTSR1_TR20_Pos (20U)
9854#define EXTI_FTSR1_TR20_Msk (0x1UL << EXTI_FTSR1_TR20_Pos)
9855#define EXTI_FTSR1_TR20 EXTI_FTSR1_TR20_Msk
9856#define EXTI_FTSR1_TR21_Pos (21U)
9857#define EXTI_FTSR1_TR21_Msk (0x1UL << EXTI_FTSR1_TR21_Pos)
9858#define EXTI_FTSR1_TR21 EXTI_FTSR1_TR21_Msk
9860/****************** Bit definition for EXTI_SWIER1 register ******************/
9861#define EXTI_SWIER1_SWIER0_Pos (0U)
9862#define EXTI_SWIER1_SWIER0_Msk (0x1UL << EXTI_SWIER1_SWIER0_Pos)
9863#define EXTI_SWIER1_SWIER0 EXTI_SWIER1_SWIER0_Msk
9864#define EXTI_SWIER1_SWIER1_Pos (1U)
9865#define EXTI_SWIER1_SWIER1_Msk (0x1UL << EXTI_SWIER1_SWIER1_Pos)
9866#define EXTI_SWIER1_SWIER1 EXTI_SWIER1_SWIER1_Msk
9867#define EXTI_SWIER1_SWIER2_Pos (2U)
9868#define EXTI_SWIER1_SWIER2_Msk (0x1UL << EXTI_SWIER1_SWIER2_Pos)
9869#define EXTI_SWIER1_SWIER2 EXTI_SWIER1_SWIER2_Msk
9870#define EXTI_SWIER1_SWIER3_Pos (3U)
9871#define EXTI_SWIER1_SWIER3_Msk (0x1UL << EXTI_SWIER1_SWIER3_Pos)
9872#define EXTI_SWIER1_SWIER3 EXTI_SWIER1_SWIER3_Msk
9873#define EXTI_SWIER1_SWIER4_Pos (4U)
9874#define EXTI_SWIER1_SWIER4_Msk (0x1UL << EXTI_SWIER1_SWIER4_Pos)
9875#define EXTI_SWIER1_SWIER4 EXTI_SWIER1_SWIER4_Msk
9876#define EXTI_SWIER1_SWIER5_Pos (5U)
9877#define EXTI_SWIER1_SWIER5_Msk (0x1UL << EXTI_SWIER1_SWIER5_Pos)
9878#define EXTI_SWIER1_SWIER5 EXTI_SWIER1_SWIER5_Msk
9879#define EXTI_SWIER1_SWIER6_Pos (6U)
9880#define EXTI_SWIER1_SWIER6_Msk (0x1UL << EXTI_SWIER1_SWIER6_Pos)
9881#define EXTI_SWIER1_SWIER6 EXTI_SWIER1_SWIER6_Msk
9882#define EXTI_SWIER1_SWIER7_Pos (7U)
9883#define EXTI_SWIER1_SWIER7_Msk (0x1UL << EXTI_SWIER1_SWIER7_Pos)
9884#define EXTI_SWIER1_SWIER7 EXTI_SWIER1_SWIER7_Msk
9885#define EXTI_SWIER1_SWIER8_Pos (8U)
9886#define EXTI_SWIER1_SWIER8_Msk (0x1UL << EXTI_SWIER1_SWIER8_Pos)
9887#define EXTI_SWIER1_SWIER8 EXTI_SWIER1_SWIER8_Msk
9888#define EXTI_SWIER1_SWIER9_Pos (9U)
9889#define EXTI_SWIER1_SWIER9_Msk (0x1UL << EXTI_SWIER1_SWIER9_Pos)
9890#define EXTI_SWIER1_SWIER9 EXTI_SWIER1_SWIER9_Msk
9891#define EXTI_SWIER1_SWIER10_Pos (10U)
9892#define EXTI_SWIER1_SWIER10_Msk (0x1UL << EXTI_SWIER1_SWIER10_Pos)
9893#define EXTI_SWIER1_SWIER10 EXTI_SWIER1_SWIER10_Msk
9894#define EXTI_SWIER1_SWIER11_Pos (11U)
9895#define EXTI_SWIER1_SWIER11_Msk (0x1UL << EXTI_SWIER1_SWIER11_Pos)
9896#define EXTI_SWIER1_SWIER11 EXTI_SWIER1_SWIER11_Msk
9897#define EXTI_SWIER1_SWIER12_Pos (12U)
9898#define EXTI_SWIER1_SWIER12_Msk (0x1UL << EXTI_SWIER1_SWIER12_Pos)
9899#define EXTI_SWIER1_SWIER12 EXTI_SWIER1_SWIER12_Msk
9900#define EXTI_SWIER1_SWIER13_Pos (13U)
9901#define EXTI_SWIER1_SWIER13_Msk (0x1UL << EXTI_SWIER1_SWIER13_Pos)
9902#define EXTI_SWIER1_SWIER13 EXTI_SWIER1_SWIER13_Msk
9903#define EXTI_SWIER1_SWIER14_Pos (14U)
9904#define EXTI_SWIER1_SWIER14_Msk (0x1UL << EXTI_SWIER1_SWIER14_Pos)
9905#define EXTI_SWIER1_SWIER14 EXTI_SWIER1_SWIER14_Msk
9906#define EXTI_SWIER1_SWIER15_Pos (15U)
9907#define EXTI_SWIER1_SWIER15_Msk (0x1UL << EXTI_SWIER1_SWIER15_Pos)
9908#define EXTI_SWIER1_SWIER15 EXTI_SWIER1_SWIER15_Msk
9909#define EXTI_SWIER1_SWIER16_Pos (16U)
9910#define EXTI_SWIER1_SWIER16_Msk (0x1UL << EXTI_SWIER1_SWIER16_Pos)
9911#define EXTI_SWIER1_SWIER16 EXTI_SWIER1_SWIER16_Msk
9912#define EXTI_SWIER1_SWIER17_Pos (17U)
9913#define EXTI_SWIER1_SWIER17_Msk (0x1UL << EXTI_SWIER1_SWIER17_Pos)
9914#define EXTI_SWIER1_SWIER17 EXTI_SWIER1_SWIER17_Msk
9915#define EXTI_SWIER1_SWIER18_Pos (18U)
9916#define EXTI_SWIER1_SWIER18_Msk (0x1UL << EXTI_SWIER1_SWIER18_Pos)
9917#define EXTI_SWIER1_SWIER18 EXTI_SWIER1_SWIER18_Msk
9918#define EXTI_SWIER1_SWIER19_Pos (19U)
9919#define EXTI_SWIER1_SWIER19_Msk (0x1UL << EXTI_SWIER1_SWIER19_Pos)
9920#define EXTI_SWIER1_SWIER19 EXTI_SWIER1_SWIER19_Msk
9921#define EXTI_SWIER1_SWIER20_Pos (20U)
9922#define EXTI_SWIER1_SWIER20_Msk (0x1UL << EXTI_SWIER1_SWIER20_Pos)
9923#define EXTI_SWIER1_SWIER20 EXTI_SWIER1_SWIER20_Msk
9924#define EXTI_SWIER1_SWIER21_Pos (21U)
9925#define EXTI_SWIER1_SWIER21_Msk (0x1UL << EXTI_SWIER1_SWIER21_Pos)
9926#define EXTI_SWIER1_SWIER21 EXTI_SWIER1_SWIER21_Msk
9928/****************** Bit definition for EXTI_D3PMR1 register ******************/
9929#define EXTI_D3PMR1_MR0_Pos (0U)
9930#define EXTI_D3PMR1_MR0_Msk (0x1UL << EXTI_D3PMR1_MR0_Pos)
9931#define EXTI_D3PMR1_MR0 EXTI_D3PMR1_MR0_Msk
9932#define EXTI_D3PMR1_MR1_Pos (1U)
9933#define EXTI_D3PMR1_MR1_Msk (0x1UL << EXTI_D3PMR1_MR1_Pos)
9934#define EXTI_D3PMR1_MR1 EXTI_D3PMR1_MR1_Msk
9935#define EXTI_D3PMR1_MR2_Pos (2U)
9936#define EXTI_D3PMR1_MR2_Msk (0x1UL << EXTI_D3PMR1_MR2_Pos)
9937#define EXTI_D3PMR1_MR2 EXTI_D3PMR1_MR2_Msk
9938#define EXTI_D3PMR1_MR3_Pos (3U)
9939#define EXTI_D3PMR1_MR3_Msk (0x1UL << EXTI_D3PMR1_MR3_Pos)
9940#define EXTI_D3PMR1_MR3 EXTI_D3PMR1_MR3_Msk
9941#define EXTI_D3PMR1_MR4_Pos (4U)
9942#define EXTI_D3PMR1_MR4_Msk (0x1UL << EXTI_D3PMR1_MR4_Pos)
9943#define EXTI_D3PMR1_MR4 EXTI_D3PMR1_MR4_Msk
9944#define EXTI_D3PMR1_MR5_Pos (5U)
9945#define EXTI_D3PMR1_MR5_Msk (0x1UL << EXTI_D3PMR1_MR5_Pos)
9946#define EXTI_D3PMR1_MR5 EXTI_D3PMR1_MR5_Msk
9947#define EXTI_D3PMR1_MR6_Pos (6U)
9948#define EXTI_D3PMR1_MR6_Msk (0x1UL << EXTI_D3PMR1_MR6_Pos)
9949#define EXTI_D3PMR1_MR6 EXTI_D3PMR1_MR6_Msk
9950#define EXTI_D3PMR1_MR7_Pos (7U)
9951#define EXTI_D3PMR1_MR7_Msk (0x1UL << EXTI_D3PMR1_MR7_Pos)
9952#define EXTI_D3PMR1_MR7 EXTI_D3PMR1_MR7_Msk
9953#define EXTI_D3PMR1_MR8_Pos (8U)
9954#define EXTI_D3PMR1_MR8_Msk (0x1UL << EXTI_D3PMR1_MR8_Pos)
9955#define EXTI_D3PMR1_MR8 EXTI_D3PMR1_MR8_Msk
9956#define EXTI_D3PMR1_MR9_Pos (9U)
9957#define EXTI_D3PMR1_MR9_Msk (0x1UL << EXTI_D3PMR1_MR9_Pos)
9958#define EXTI_D3PMR1_MR9 EXTI_D3PMR1_MR9_Msk
9959#define EXTI_D3PMR1_MR10_Pos (10U)
9960#define EXTI_D3PMR1_MR10_Msk (0x1UL << EXTI_D3PMR1_MR10_Pos)
9961#define EXTI_D3PMR1_MR10 EXTI_D3PMR1_MR10_Msk
9962#define EXTI_D3PMR1_MR11_Pos (11U)
9963#define EXTI_D3PMR1_MR11_Msk (0x1UL << EXTI_D3PMR1_MR11_Pos)
9964#define EXTI_D3PMR1_MR11 EXTI_D3PMR1_MR11_Msk
9965#define EXTI_D3PMR1_MR12_Pos (12U)
9966#define EXTI_D3PMR1_MR12_Msk (0x1UL << EXTI_D3PMR1_MR12_Pos)
9967#define EXTI_D3PMR1_MR12 EXTI_D3PMR1_MR12_Msk
9968#define EXTI_D3PMR1_MR13_Pos (13U)
9969#define EXTI_D3PMR1_MR13_Msk (0x1UL << EXTI_D3PMR1_MR13_Pos)
9970#define EXTI_D3PMR1_MR13 EXTI_D3PMR1_MR13_Msk
9971#define EXTI_D3PMR1_MR14_Pos (14U)
9972#define EXTI_D3PMR1_MR14_Msk (0x1UL << EXTI_D3PMR1_MR14_Pos)
9973#define EXTI_D3PMR1_MR14 EXTI_D3PMR1_MR14_Msk
9974#define EXTI_D3PMR1_MR15_Pos (15U)
9975#define EXTI_D3PMR1_MR15_Msk (0x1UL << EXTI_D3PMR1_MR15_Pos)
9976#define EXTI_D3PMR1_MR15 EXTI_D3PMR1_MR15_Msk
9977#define EXTI_D3PMR1_MR19_Pos (19U)
9978#define EXTI_D3PMR1_MR19_Msk (0x1UL << EXTI_D3PMR1_MR19_Pos)
9979#define EXTI_D3PMR1_MR19 EXTI_D3PMR1_MR19_Msk
9980#define EXTI_D3PMR1_MR20_Pos (20U)
9981#define EXTI_D3PMR1_MR20_Msk (0x1UL << EXTI_D3PMR1_MR20_Pos)
9982#define EXTI_D3PMR1_MR20 EXTI_D3PMR1_MR20_Msk
9983#define EXTI_D3PMR1_MR21_Pos (21U)
9984#define EXTI_D3PMR1_MR21_Msk (0x1UL << EXTI_D3PMR1_MR21_Pos)
9985#define EXTI_D3PMR1_MR21 EXTI_D3PMR1_MR21_Msk
9986#define EXTI_D3PMR1_MR25_Pos (24U)
9987#define EXTI_D3PMR1_MR25_Msk (0x1UL << EXTI_D3PMR1_MR25_Pos)
9988#define EXTI_D3PMR1_MR25 EXTI_D3PMR1_MR25_Msk
9990/******************* Bit definition for EXTI_D3PCR1L register ****************/
9991#define EXTI_D3PCR1L_PCS0_Pos (0U)
9992#define EXTI_D3PCR1L_PCS0_Msk (0x3UL << EXTI_D3PCR1L_PCS0_Pos)
9993#define EXTI_D3PCR1L_PCS0 EXTI_D3PCR1L_PCS0_Msk
9994#define EXTI_D3PCR1L_PCS1_Pos (2U)
9995#define EXTI_D3PCR1L_PCS1_Msk (0x3UL << EXTI_D3PCR1L_PCS1_Pos)
9996#define EXTI_D3PCR1L_PCS1 EXTI_D3PCR1L_PCS1_Msk
9997#define EXTI_D3PCR1L_PCS2_Pos (4U)
9998#define EXTI_D3PCR1L_PCS2_Msk (0x3UL << EXTI_D3PCR1L_PCS2_Pos)
9999#define EXTI_D3PCR1L_PCS2 EXTI_D3PCR1L_PCS2_Msk
10000#define EXTI_D3PCR1L_PCS3_Pos (6U)
10001#define EXTI_D3PCR1L_PCS3_Msk (0x3UL << EXTI_D3PCR1L_PCS3_Pos)
10002#define EXTI_D3PCR1L_PCS3 EXTI_D3PCR1L_PCS3_Msk
10003#define EXTI_D3PCR1L_PCS4_Pos (8U)
10004#define EXTI_D3PCR1L_PCS4_Msk (0x3UL << EXTI_D3PCR1L_PCS4_Pos)
10005#define EXTI_D3PCR1L_PCS4 EXTI_D3PCR1L_PCS4_Msk
10006#define EXTI_D3PCR1L_PCS5_Pos (10U)
10007#define EXTI_D3PCR1L_PCS5_Msk (0x3UL << EXTI_D3PCR1L_PCS5_Pos)
10008#define EXTI_D3PCR1L_PCS5 EXTI_D3PCR1L_PCS5_Msk
10009#define EXTI_D3PCR1L_PCS6_Pos (12U)
10010#define EXTI_D3PCR1L_PCS6_Msk (0x3UL << EXTI_D3PCR1L_PCS6_Pos)
10011#define EXTI_D3PCR1L_PCS6 EXTI_D3PCR1L_PCS6_Msk
10012#define EXTI_D3PCR1L_PCS7_Pos (14U)
10013#define EXTI_D3PCR1L_PCS7_Msk (0x3UL << EXTI_D3PCR1L_PCS7_Pos)
10014#define EXTI_D3PCR1L_PCS7 EXTI_D3PCR1L_PCS7_Msk
10015#define EXTI_D3PCR1L_PCS8_Pos (16U)
10016#define EXTI_D3PCR1L_PCS8_Msk (0x3UL << EXTI_D3PCR1L_PCS8_Pos)
10017#define EXTI_D3PCR1L_PCS8 EXTI_D3PCR1L_PCS8_Msk
10018#define EXTI_D3PCR1L_PCS9_Pos (18U)
10019#define EXTI_D3PCR1L_PCS9_Msk (0x3UL << EXTI_D3PCR1L_PCS9_Pos)
10020#define EXTI_D3PCR1L_PCS9 EXTI_D3PCR1L_PCS9_Msk
10021#define EXTI_D3PCR1L_PCS10_Pos (20U)
10022#define EXTI_D3PCR1L_PCS10_Msk (0x3UL << EXTI_D3PCR1L_PCS10_Pos)
10023#define EXTI_D3PCR1L_PCS10 EXTI_D3PCR1L_PCS10_Msk
10024#define EXTI_D3PCR1L_PCS11_Pos (22U)
10025#define EXTI_D3PCR1L_PCS11_Msk (0x3UL << EXTI_D3PCR1L_PCS11_Pos)
10026#define EXTI_D3PCR1L_PCS11 EXTI_D3PCR1L_PCS11_Msk
10027#define EXTI_D3PCR1L_PCS12_Pos (24U)
10028#define EXTI_D3PCR1L_PCS12_Msk (0x3UL << EXTI_D3PCR1L_PCS12_Pos)
10029#define EXTI_D3PCR1L_PCS12 EXTI_D3PCR1L_PCS12_Msk
10030#define EXTI_D3PCR1L_PCS13_Pos (26U)
10031#define EXTI_D3PCR1L_PCS13_Msk (0x3UL << EXTI_D3PCR1L_PCS13_Pos)
10032#define EXTI_D3PCR1L_PCS13 EXTI_D3PCR1L_PCS13_Msk
10033#define EXTI_D3PCR1L_PCS14_Pos (28U)
10034#define EXTI_D3PCR1L_PCS14_Msk (0x3UL << EXTI_D3PCR1L_PCS14_Pos)
10035#define EXTI_D3PCR1L_PCS14 EXTI_D3PCR1L_PCS14_Msk
10036#define EXTI_D3PCR1L_PCS15_Pos (30U)
10037#define EXTI_D3PCR1L_PCS15_Msk (0x3UL << EXTI_D3PCR1L_PCS15_Pos)
10038#define EXTI_D3PCR1L_PCS15 EXTI_D3PCR1L_PCS15_Msk
10040/******************* Bit definition for EXTI_D3PCR1H register ****************/
10041#define EXTI_D3PCR1H_PCS19_Pos (6U)
10042#define EXTI_D3PCR1H_PCS19_Msk (0x3UL << EXTI_D3PCR1H_PCS19_Pos)
10043#define EXTI_D3PCR1H_PCS19 EXTI_D3PCR1H_PCS19_Msk
10044#define EXTI_D3PCR1H_PCS20_Pos (8U)
10045#define EXTI_D3PCR1H_PCS20_Msk (0x3UL << EXTI_D3PCR1H_PCS20_Pos)
10046#define EXTI_D3PCR1H_PCS20 EXTI_D3PCR1H_PCS20_Msk
10047#define EXTI_D3PCR1H_PCS21_Pos (10U)
10048#define EXTI_D3PCR1H_PCS21_Msk (0x3UL << EXTI_D3PCR1H_PCS21_Pos)
10049#define EXTI_D3PCR1H_PCS21 EXTI_D3PCR1H_PCS21_Msk
10050#define EXTI_D3PCR1H_PCS25_Pos (18U)
10051#define EXTI_D3PCR1H_PCS25_Msk (0x3UL << EXTI_D3PCR1H_PCS25_Pos)
10052#define EXTI_D3PCR1H_PCS25 EXTI_D3PCR1H_PCS25_Msk
10054/****************** Bit definition for EXTI_RTSR2 register *******************/
10055#define EXTI_RTSR2_TR_Pos (17U)
10056#define EXTI_RTSR2_TR_Msk (0x5UL << EXTI_RTSR2_TR_Pos)
10057#define EXTI_RTSR2_TR EXTI_RTSR2_TR_Msk
10058#define EXTI_RTSR2_TR49_Pos (17U)
10059#define EXTI_RTSR2_TR49_Msk (0x1UL << EXTI_RTSR2_TR49_Pos)
10060#define EXTI_RTSR2_TR49 EXTI_RTSR2_TR49_Msk
10061#define EXTI_RTSR2_TR51_Pos (19U)
10062#define EXTI_RTSR2_TR51_Msk (0x1UL << EXTI_RTSR2_TR51_Pos)
10063#define EXTI_RTSR2_TR51 EXTI_RTSR2_TR51_Msk
10065/****************** Bit definition for EXTI_FTSR2 register *******************/
10066#define EXTI_FTSR2_TR_Pos (17U)
10067#define EXTI_FTSR2_TR_Msk (0x5UL << EXTI_FTSR2_TR_Pos)
10068#define EXTI_FTSR2_TR EXTI_FTSR2_TR_Msk
10069#define EXTI_FTSR2_TR49_Pos (17U)
10070#define EXTI_FTSR2_TR49_Msk (0x1UL << EXTI_FTSR2_TR49_Pos)
10071#define EXTI_FTSR2_TR49 EXTI_FTSR2_TR49_Msk
10072#define EXTI_FTSR2_TR51_Pos (19U)
10073#define EXTI_FTSR2_TR51_Msk (0x1UL << EXTI_FTSR2_TR51_Pos)
10074#define EXTI_FTSR2_TR51 EXTI_FTSR2_TR51_Msk
10076/****************** Bit definition for EXTI_SWIER2 register ******************/
10077#define EXTI_SWIER2_SWIER49_Pos (17U)
10078#define EXTI_SWIER2_SWIER49_Msk (0x1UL << EXTI_SWIER2_SWIER49_Pos)
10079#define EXTI_SWIER2_SWIER49 EXTI_SWIER2_SWIER49_Msk
10080#define EXTI_SWIER2_SWIER51_Pos (19U)
10081#define EXTI_SWIER2_SWIER51_Msk (0x1UL << EXTI_SWIER2_SWIER51_Pos)
10082#define EXTI_SWIER2_SWIER51 EXTI_SWIER2_SWIER51_Msk
10084/****************** Bit definition for EXTI_D3PMR2 register ******************/
10085#define EXTI_D3PMR2_MR34_Pos (2U)
10086#define EXTI_D3PMR2_MR34_Msk (0x1UL << EXTI_D3PMR2_MR34_Pos)
10087#define EXTI_D3PMR2_MR34 EXTI_D3PMR2_MR34_Msk
10088#define EXTI_D3PMR2_MR35_Pos (3U)
10089#define EXTI_D3PMR2_MR35_Msk (0x1UL << EXTI_D3PMR2_MR35_Pos)
10090#define EXTI_D3PMR2_MR35 EXTI_D3PMR2_MR35_Msk
10091#define EXTI_D3PMR2_MR41_Pos (9U)
10092#define EXTI_D3PMR2_MR41_Msk (0x1UL << EXTI_D3PMR2_MR41_Pos)
10093#define EXTI_D3PMR2_MR41 EXTI_D3PMR2_MR41_Msk
10094#define EXTI_D3PMR2_MR48_Pos (16U)
10095#define EXTI_D3PMR2_MR48_Msk (0x1UL << EXTI_D3PMR2_MR48_Pos)
10096#define EXTI_D3PMR2_MR48 EXTI_D3PMR2_MR48_Msk
10097#define EXTI_D3PMR2_MR49_Pos (17U)
10098#define EXTI_D3PMR2_MR49_Msk (0x1UL << EXTI_D3PMR2_MR49_Pos)
10099#define EXTI_D3PMR2_MR49 EXTI_D3PMR2_MR49_Msk
10100#define EXTI_D3PMR2_MR50_Pos (18U)
10101#define EXTI_D3PMR2_MR50_Msk (0x1UL << EXTI_D3PMR2_MR50_Pos)
10102#define EXTI_D3PMR2_MR50 EXTI_D3PMR2_MR50_Msk
10103#define EXTI_D3PMR2_MR51_Pos (19U)
10104#define EXTI_D3PMR2_MR51_Msk (0x1UL << EXTI_D3PMR2_MR51_Pos)
10105#define EXTI_D3PMR2_MR51 EXTI_D3PMR2_MR51_Msk
10106#define EXTI_D3PMR2_MR52_Pos (20U)
10107#define EXTI_D3PMR2_MR52_Msk (0x1UL << EXTI_D3PMR2_MR52_Pos)
10108#define EXTI_D3PMR2_MR52 EXTI_D3PMR2_MR52_Msk
10109#define EXTI_D3PMR2_MR53_Pos (21U)
10110#define EXTI_D3PMR2_MR53_Msk (0x1UL << EXTI_D3PMR2_MR53_Pos)
10111#define EXTI_D3PMR2_MR53 EXTI_D3PMR2_MR53_Msk
10112/******************* Bit definition for EXTI_D3PCR2L register ****************/
10113#define EXTI_D3PCR2L_PCS34_Pos (4U)
10114#define EXTI_D3PCR2L_PCS34_Msk (0x3UL << EXTI_D3PCR2L_PCS34_Pos)
10115#define EXTI_D3PCR2L_PCS34 EXTI_D3PCR2L_PCS34_Msk
10116#define EXTI_D3PCR2L_PCS35_Pos (6U)
10117#define EXTI_D3PCR2L_PCS35_Msk (0x3UL << EXTI_D3PCR2L_PCS35_Pos)
10118#define EXTI_D3PCR2L_PCS35 EXTI_D3PCR2L_PCS35_Msk
10119#define EXTI_D3PCR2L_PCS41_Pos (18U)
10120#define EXTI_D3PCR2L_PCS41_Msk (0x3UL << EXTI_D3PCR2L_PCS41_Pos)
10121#define EXTI_D3PCR2L_PCS41 EXTI_D3PCR2L_PCS41_Msk
10124/******************* Bit definition for EXTI_D3PCR2H register ****************/
10125#define EXTI_D3PCR2H_PCS48_Pos (0U)
10126#define EXTI_D3PCR2H_PCS48_Msk (0x3UL << EXTI_D3PCR2H_PCS48_Pos)
10127#define EXTI_D3PCR2H_PCS48 EXTI_D3PCR2H_PCS48_Msk
10128#define EXTI_D3PCR2H_PCS49_Pos (2U)
10129#define EXTI_D3PCR2H_PCS49_Msk (0x3UL << EXTI_D3PCR2H_PCS49_Pos)
10130#define EXTI_D3PCR2H_PCS49 EXTI_D3PCR2H_PCS49_Msk
10131#define EXTI_D3PCR2H_PCS50_Pos (4U)
10132#define EXTI_D3PCR2H_PCS50_Msk (0x3UL << EXTI_D3PCR2H_PCS50_Pos)
10133#define EXTI_D3PCR2H_PCS50 EXTI_D3PCR2H_PCS50_Msk
10134#define EXTI_D3PCR2H_PCS51_Pos (6U)
10135#define EXTI_D3PCR2H_PCS51_Msk (0x3UL << EXTI_D3PCR2H_PCS51_Pos)
10136#define EXTI_D3PCR2H_PCS51 EXTI_D3PCR2H_PCS51_Msk
10137#define EXTI_D3PCR2H_PCS52_Pos (8U)
10138#define EXTI_D3PCR2H_PCS52_Msk (0x3UL << EXTI_D3PCR2H_PCS52_Pos)
10139#define EXTI_D3PCR2H_PCS52 EXTI_D3PCR2H_PCS52_Msk
10140#define EXTI_D3PCR2H_PCS53_Pos (10U)
10141#define EXTI_D3PCR2H_PCS53_Msk (0x3UL << EXTI_D3PCR2H_PCS53_Pos)
10142#define EXTI_D3PCR2H_PCS53 EXTI_D3PCR2H_PCS53_Msk
10143/****************** Bit definition for EXTI_RTSR3 register *******************/
10144#define EXTI_RTSR3_TR_Pos (21U)
10145#define EXTI_RTSR3_TR_Msk (0x3UL << EXTI_RTSR3_TR_Pos)
10146#define EXTI_RTSR3_TR EXTI_RTSR3_TR_Msk
10147#define EXTI_RTSR3_TR85_Pos (21U)
10148#define EXTI_RTSR3_TR85_Msk (0x1UL << EXTI_RTSR3_TR85_Pos)
10149#define EXTI_RTSR3_TR85 EXTI_RTSR3_TR85_Msk
10150#define EXTI_RTSR3_TR86_Pos (22U)
10151#define EXTI_RTSR3_TR86_Msk (0x1UL << EXTI_RTSR3_TR86_Pos)
10152#define EXTI_RTSR3_TR86 EXTI_RTSR3_TR86_Msk
10154/****************** Bit definition for EXTI_FTSR3 register *******************/
10155#define EXTI_FTSR3_TR_Pos (21U)
10156#define EXTI_FTSR3_TR_Msk (0x3UL << EXTI_FTSR3_TR_Pos)
10157#define EXTI_FTSR3_TR EXTI_FTSR3_TR_Msk
10158#define EXTI_FTSR3_TR85_Pos (21U)
10159#define EXTI_FTSR3_TR85_Msk (0x1UL << EXTI_FTSR3_TR85_Pos)
10160#define EXTI_FTSR3_TR85 EXTI_FTSR3_TR85_Msk
10161#define EXTI_FTSR3_TR86_Pos (22U)
10162#define EXTI_FTSR3_TR86_Msk (0x1UL << EXTI_FTSR3_TR86_Pos)
10163#define EXTI_FTSR3_TR86 EXTI_FTSR3_TR86_Msk
10165/****************** Bit definition for EXTI_SWIER3 register ******************/
10166#define EXTI_SWIER3_SWI_Pos (21U)
10167#define EXTI_SWIER3_SWI_Msk (0x3UL << EXTI_SWIER3_SWI_Pos)
10168#define EXTI_SWIER3_SWI EXTI_SWIER3_SWI_Msk
10169#define EXTI_SWIER3_SWIER85_Pos (21U)
10170#define EXTI_SWIER3_SWIER85_Msk (0x1UL << EXTI_SWIER3_SWIER85_Pos)
10171#define EXTI_SWIER3_SWIER85 EXTI_SWIER3_SWIER85_Msk
10172#define EXTI_SWIER3_SWIER86_Pos (22U)
10173#define EXTI_SWIER3_SWIER86_Msk (0x1UL << EXTI_SWIER3_SWIER86_Pos)
10174#define EXTI_SWIER3_SWIER86 EXTI_SWIER3_SWIER86_Msk
10176/****************** Bit definition for EXTI_D3PMR3 register ******************/
10177#define EXTI_D3PMR3_MR88_Pos (24U)
10178#define EXTI_D3PMR3_MR88_Msk (0x1UL << EXTI_D3PMR3_MR88_Pos)
10179#define EXTI_D3PMR3_MR88 EXTI_D3PMR3_MR88_Msk
10181/******************* Bit definition for EXTI_D3PCR3H register ****************/
10182#define EXTI_D3PCR3H_PCS88_Pos (16U)
10183#define EXTI_D3PCR3H_PCS88_Msk (0x3UL << EXTI_D3PCR3H_PCS88_Pos)
10184#define EXTI_D3PCR3H_PCS88 EXTI_D3PCR3H_PCS88_Msk
10186/******************* Bit definition for EXTI_IMR1 register *******************/
10187#define EXTI_IMR1_IM_Pos (0U)
10188#define EXTI_IMR1_IM_Msk (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos)
10189#define EXTI_IMR1_IM EXTI_IMR1_IM_Msk
10190#define EXTI_IMR1_IM0_Pos (0U)
10191#define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos)
10192#define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk
10193#define EXTI_IMR1_IM1_Pos (1U)
10194#define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos)
10195#define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk
10196#define EXTI_IMR1_IM2_Pos (2U)
10197#define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos)
10198#define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk
10199#define EXTI_IMR1_IM3_Pos (3U)
10200#define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos)
10201#define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk
10202#define EXTI_IMR1_IM4_Pos (4U)
10203#define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos)
10204#define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk
10205#define EXTI_IMR1_IM5_Pos (5U)
10206#define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos)
10207#define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk
10208#define EXTI_IMR1_IM6_Pos (6U)
10209#define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos)
10210#define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk
10211#define EXTI_IMR1_IM7_Pos (7U)
10212#define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos)
10213#define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk
10214#define EXTI_IMR1_IM8_Pos (8U)
10215#define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos)
10216#define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk
10217#define EXTI_IMR1_IM9_Pos (9U)
10218#define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos)
10219#define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk
10220#define EXTI_IMR1_IM10_Pos (10U)
10221#define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos)
10222#define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk
10223#define EXTI_IMR1_IM11_Pos (11U)
10224#define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos)
10225#define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk
10226#define EXTI_IMR1_IM12_Pos (12U)
10227#define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos)
10228#define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk
10229#define EXTI_IMR1_IM13_Pos (13U)
10230#define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos)
10231#define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk
10232#define EXTI_IMR1_IM14_Pos (14U)
10233#define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos)
10234#define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk
10235#define EXTI_IMR1_IM15_Pos (15U)
10236#define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos)
10237#define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk
10238#define EXTI_IMR1_IM16_Pos (16U)
10239#define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos)
10240#define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk
10241#define EXTI_IMR1_IM17_Pos (17U)
10242#define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos)
10243#define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk
10244#define EXTI_IMR1_IM18_Pos (18U)
10245#define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos)
10246#define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk
10247#define EXTI_IMR1_IM19_Pos (19U)
10248#define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos)
10249#define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk
10250#define EXTI_IMR1_IM20_Pos (20U)
10251#define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos)
10252#define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk
10253#define EXTI_IMR1_IM21_Pos (21U)
10254#define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos)
10255#define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk
10256#define EXTI_IMR1_IM22_Pos (22U)
10257#define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos)
10258#define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk
10259#define EXTI_IMR1_IM23_Pos (23U)
10260#define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos)
10261#define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk
10262#define EXTI_IMR1_IM24_Pos (24U)
10263#define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos)
10264#define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk
10265#define EXTI_IMR1_IM25_Pos (25U)
10266#define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos)
10267#define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk
10268#define EXTI_IMR1_IM26_Pos (26U)
10269#define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos)
10270#define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk
10271#define EXTI_IMR1_IM27_Pos (27U)
10272#define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos)
10273#define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk
10274#define EXTI_IMR1_IM28_Pos (28U)
10275#define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos)
10276#define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk
10277#define EXTI_IMR1_IM29_Pos (29U)
10278#define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos)
10279#define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk
10280#define EXTI_IMR1_IM30_Pos (30U)
10281#define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos)
10282#define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk
10283#define EXTI_IMR1_IM31_Pos (31U)
10284#define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos)
10285#define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk
10287/******************* Bit definition for EXTI_EMR1 register *******************/
10288#define EXTI_EMR1_EM_Pos (0U)
10289#define EXTI_EMR1_EM_Msk (0xFFFFFFFFUL << EXTI_EMR1_EM_Pos)
10290#define EXTI_EMR1_EM EXTI_EMR1_EM_Msk
10291#define EXTI_EMR1_EM0_Pos (0U)
10292#define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos)
10293#define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk
10294#define EXTI_EMR1_EM1_Pos (1U)
10295#define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos)
10296#define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk
10297#define EXTI_EMR1_EM2_Pos (2U)
10298#define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos)
10299#define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk
10300#define EXTI_EMR1_EM3_Pos (3U)
10301#define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos)
10302#define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk
10303#define EXTI_EMR1_EM4_Pos (4U)
10304#define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos)
10305#define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk
10306#define EXTI_EMR1_EM5_Pos (5U)
10307#define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos)
10308#define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk
10309#define EXTI_EMR1_EM6_Pos (6U)
10310#define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos)
10311#define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk
10312#define EXTI_EMR1_EM7_Pos (7U)
10313#define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos)
10314#define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk
10315#define EXTI_EMR1_EM8_Pos (8U)
10316#define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos)
10317#define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk
10318#define EXTI_EMR1_EM9_Pos (9U)
10319#define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos)
10320#define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk
10321#define EXTI_EMR1_EM10_Pos (10U)
10322#define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos)
10323#define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk
10324#define EXTI_EMR1_EM11_Pos (11U)
10325#define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos)
10326#define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk
10327#define EXTI_EMR1_EM12_Pos (12U)
10328#define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos)
10329#define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk
10330#define EXTI_EMR1_EM13_Pos (13U)
10331#define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos)
10332#define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk
10333#define EXTI_EMR1_EM14_Pos (14U)
10334#define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos)
10335#define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk
10336#define EXTI_EMR1_EM15_Pos (15U)
10337#define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos)
10338#define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk
10339#define EXTI_EMR1_EM16_Pos (16U)
10340#define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos)
10341#define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk
10342#define EXTI_EMR1_EM17_Pos (17U)
10343#define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos)
10344#define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk
10345#define EXTI_EMR1_EM18_Pos (18U)
10346#define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos)
10347#define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk
10348#define EXTI_EMR1_EM20_Pos (20U)
10349#define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos)
10350#define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk
10351#define EXTI_EMR1_EM21_Pos (21U)
10352#define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos)
10353#define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk
10354#define EXTI_EMR1_EM22_Pos (22U)
10355#define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos)
10356#define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk
10357#define EXTI_EMR1_EM23_Pos (23U)
10358#define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos)
10359#define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk
10360#define EXTI_EMR1_EM24_Pos (24U)
10361#define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos)
10362#define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk
10363#define EXTI_EMR1_EM25_Pos (25U)
10364#define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos)
10365#define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk
10366#define EXTI_EMR1_EM26_Pos (26U)
10367#define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos)
10368#define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk
10369#define EXTI_EMR1_EM27_Pos (27U)
10370#define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos)
10371#define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk
10372#define EXTI_EMR1_EM28_Pos (28U)
10373#define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos)
10374#define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk
10375#define EXTI_EMR1_EM29_Pos (29U)
10376#define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos)
10377#define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk
10378#define EXTI_EMR1_EM30_Pos (30U)
10379#define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos)
10380#define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk
10381#define EXTI_EMR1_EM31_Pos (31U)
10382#define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos)
10383#define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk
10385/******************* Bit definition for EXTI_PR1 register ********************/
10386#define EXTI_PR1_PR_Pos (0U)
10387#define EXTI_PR1_PR_Msk (0x3FFFFFUL << EXTI_PR1_PR_Pos)
10388#define EXTI_PR1_PR EXTI_PR1_PR_Msk
10389#define EXTI_PR1_PR0_Pos (0U)
10390#define EXTI_PR1_PR0_Msk (0x1UL << EXTI_PR1_PR0_Pos)
10391#define EXTI_PR1_PR0 EXTI_PR1_PR0_Msk
10392#define EXTI_PR1_PR1_Pos (1U)
10393#define EXTI_PR1_PR1_Msk (0x1UL << EXTI_PR1_PR1_Pos)
10394#define EXTI_PR1_PR1 EXTI_PR1_PR1_Msk
10395#define EXTI_PR1_PR2_Pos (2U)
10396#define EXTI_PR1_PR2_Msk (0x1UL << EXTI_PR1_PR2_Pos)
10397#define EXTI_PR1_PR2 EXTI_PR1_PR2_Msk
10398#define EXTI_PR1_PR3_Pos (3U)
10399#define EXTI_PR1_PR3_Msk (0x1UL << EXTI_PR1_PR3_Pos)
10400#define EXTI_PR1_PR3 EXTI_PR1_PR3_Msk
10401#define EXTI_PR1_PR4_Pos (4U)
10402#define EXTI_PR1_PR4_Msk (0x1UL << EXTI_PR1_PR4_Pos)
10403#define EXTI_PR1_PR4 EXTI_PR1_PR4_Msk
10404#define EXTI_PR1_PR5_Pos (5U)
10405#define EXTI_PR1_PR5_Msk (0x1UL << EXTI_PR1_PR5_Pos)
10406#define EXTI_PR1_PR5 EXTI_PR1_PR5_Msk
10407#define EXTI_PR1_PR6_Pos (6U)
10408#define EXTI_PR1_PR6_Msk (0x1UL << EXTI_PR1_PR6_Pos)
10409#define EXTI_PR1_PR6 EXTI_PR1_PR6_Msk
10410#define EXTI_PR1_PR7_Pos (7U)
10411#define EXTI_PR1_PR7_Msk (0x1UL << EXTI_PR1_PR7_Pos)
10412#define EXTI_PR1_PR7 EXTI_PR1_PR7_Msk
10413#define EXTI_PR1_PR8_Pos (8U)
10414#define EXTI_PR1_PR8_Msk (0x1UL << EXTI_PR1_PR8_Pos)
10415#define EXTI_PR1_PR8 EXTI_PR1_PR8_Msk
10416#define EXTI_PR1_PR9_Pos (9U)
10417#define EXTI_PR1_PR9_Msk (0x1UL << EXTI_PR1_PR9_Pos)
10418#define EXTI_PR1_PR9 EXTI_PR1_PR9_Msk
10419#define EXTI_PR1_PR10_Pos (10U)
10420#define EXTI_PR1_PR10_Msk (0x1UL << EXTI_PR1_PR10_Pos)
10421#define EXTI_PR1_PR10 EXTI_PR1_PR10_Msk
10422#define EXTI_PR1_PR11_Pos (11U)
10423#define EXTI_PR1_PR11_Msk (0x1UL << EXTI_PR1_PR11_Pos)
10424#define EXTI_PR1_PR11 EXTI_PR1_PR11_Msk
10425#define EXTI_PR1_PR12_Pos (12U)
10426#define EXTI_PR1_PR12_Msk (0x1UL << EXTI_PR1_PR12_Pos)
10427#define EXTI_PR1_PR12 EXTI_PR1_PR12_Msk
10428#define EXTI_PR1_PR13_Pos (13U)
10429#define EXTI_PR1_PR13_Msk (0x1UL << EXTI_PR1_PR13_Pos)
10430#define EXTI_PR1_PR13 EXTI_PR1_PR13_Msk
10431#define EXTI_PR1_PR14_Pos (14U)
10432#define EXTI_PR1_PR14_Msk (0x1UL << EXTI_PR1_PR14_Pos)
10433#define EXTI_PR1_PR14 EXTI_PR1_PR14_Msk
10434#define EXTI_PR1_PR15_Pos (15U)
10435#define EXTI_PR1_PR15_Msk (0x1UL << EXTI_PR1_PR15_Pos)
10436#define EXTI_PR1_PR15 EXTI_PR1_PR15_Msk
10437#define EXTI_PR1_PR16_Pos (16U)
10438#define EXTI_PR1_PR16_Msk (0x1UL << EXTI_PR1_PR16_Pos)
10439#define EXTI_PR1_PR16 EXTI_PR1_PR16_Msk
10440#define EXTI_PR1_PR17_Pos (17U)
10441#define EXTI_PR1_PR17_Msk (0x1UL << EXTI_PR1_PR17_Pos)
10442#define EXTI_PR1_PR17 EXTI_PR1_PR17_Msk
10443#define EXTI_PR1_PR18_Pos (18U)
10444#define EXTI_PR1_PR18_Msk (0x1UL << EXTI_PR1_PR18_Pos)
10445#define EXTI_PR1_PR18 EXTI_PR1_PR18_Msk
10446#define EXTI_PR1_PR19_Pos (19U)
10447#define EXTI_PR1_PR19_Msk (0x1UL << EXTI_PR1_PR19_Pos)
10448#define EXTI_PR1_PR19 EXTI_PR1_PR19_Msk
10449#define EXTI_PR1_PR20_Pos (20U)
10450#define EXTI_PR1_PR20_Msk (0x1UL << EXTI_PR1_PR20_Pos)
10451#define EXTI_PR1_PR20 EXTI_PR1_PR20_Msk
10452#define EXTI_PR1_PR21_Pos (21U)
10453#define EXTI_PR1_PR21_Msk (0x1UL << EXTI_PR1_PR21_Pos)
10454#define EXTI_PR1_PR21 EXTI_PR1_PR21_Msk
10456/******************* Bit definition for EXTI_IMR2 register *******************/
10457#define EXTI_IMR2_IM_Pos (0U)
10458#define EXTI_IMR2_IM_Msk (0xFFFFDFFFUL << EXTI_IMR2_IM_Pos)
10459#define EXTI_IMR2_IM EXTI_IMR2_IM_Msk
10460#define EXTI_IMR2_IM32_Pos (0U)
10461#define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos)
10462#define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk
10463#define EXTI_IMR2_IM33_Pos (1U)
10464#define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos)
10465#define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk
10466#define EXTI_IMR2_IM34_Pos (2U)
10467#define EXTI_IMR2_IM34_Msk (0x1UL << EXTI_IMR2_IM34_Pos)
10468#define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk
10469#define EXTI_IMR2_IM35_Pos (3U)
10470#define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos)
10471#define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk
10472#define EXTI_IMR2_IM36_Pos (4U)
10473#define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos)
10474#define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk
10475#define EXTI_IMR2_IM37_Pos (5U)
10476#define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos)
10477#define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk
10478#define EXTI_IMR2_IM38_Pos (6U)
10479#define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos)
10480#define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk
10481#define EXTI_IMR2_IM39_Pos (7U)
10482#define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos)
10483#define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk
10484#define EXTI_IMR2_IM40_Pos (8U)
10485#define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos)
10486#define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk
10487#define EXTI_IMR2_IM41_Pos (9U)
10488#define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos)
10489#define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk
10490#define EXTI_IMR2_IM42_Pos (10U)
10491#define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos)
10492#define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk
10493#define EXTI_IMR2_IM43_Pos (11U)
10494#define EXTI_IMR2_IM43_Msk (0x1UL << EXTI_IMR2_IM43_Pos)
10495#define EXTI_IMR2_IM43 EXTI_IMR2_IM43_Msk
10496#define EXTI_IMR2_IM47_Pos (15U)
10497#define EXTI_IMR2_IM47_Msk (0x1UL << EXTI_IMR2_IM47_Pos)
10498#define EXTI_IMR2_IM47 EXTI_IMR2_IM47_Msk
10499#define EXTI_IMR2_IM48_Pos (16U)
10500#define EXTI_IMR2_IM48_Msk (0x1UL << EXTI_IMR2_IM48_Pos)
10501#define EXTI_IMR2_IM48 EXTI_IMR2_IM48_Msk
10502#define EXTI_IMR2_IM49_Pos (17U)
10503#define EXTI_IMR2_IM49_Msk (0x1UL << EXTI_IMR2_IM49_Pos)
10504#define EXTI_IMR2_IM49 EXTI_IMR2_IM49_Msk
10505#define EXTI_IMR2_IM50_Pos (18U)
10506#define EXTI_IMR2_IM50_Msk (0x1UL << EXTI_IMR2_IM50_Pos)
10507#define EXTI_IMR2_IM50 EXTI_IMR2_IM50_Msk
10508#define EXTI_IMR2_IM51_Pos (19U)
10509#define EXTI_IMR2_IM51_Msk (0x1UL << EXTI_IMR2_IM51_Pos)
10510#define EXTI_IMR2_IM51 EXTI_IMR2_IM51_Msk
10511#define EXTI_IMR2_IM52_Pos (20U)
10512#define EXTI_IMR2_IM52_Msk (0x1UL << EXTI_IMR2_IM52_Pos)
10513#define EXTI_IMR2_IM52 EXTI_IMR2_IM52_Msk
10514#define EXTI_IMR2_IM53_Pos (21U)
10515#define EXTI_IMR2_IM53_Msk (0x1UL << EXTI_IMR2_IM53_Pos)
10516#define EXTI_IMR2_IM53 EXTI_IMR2_IM53_Msk
10517#define EXTI_IMR2_IM54_Pos (22U)
10518#define EXTI_IMR2_IM54_Msk (0x1UL << EXTI_IMR2_IM54_Pos)
10519#define EXTI_IMR2_IM54 EXTI_IMR2_IM54_Msk
10520#define EXTI_IMR2_IM55_Pos (23U)
10521#define EXTI_IMR2_IM55_Msk (0x1UL << EXTI_IMR2_IM55_Pos)
10522#define EXTI_IMR2_IM55 EXTI_IMR2_IM55_Msk
10523#define EXTI_IMR2_IM56_Pos (24U)
10524#define EXTI_IMR2_IM56_Msk (0x1UL << EXTI_IMR2_IM56_Pos)
10525#define EXTI_IMR2_IM56 EXTI_IMR2_IM56_Msk
10526#define EXTI_IMR2_IM58_Pos (26U)
10527#define EXTI_IMR2_IM58_Msk (0x1UL << EXTI_IMR2_IM58_Pos)
10528#define EXTI_IMR2_IM58 EXTI_IMR2_IM58_Msk
10529#define EXTI_IMR2_IM60_Pos (28U)
10530#define EXTI_IMR2_IM60_Msk (0x1UL << EXTI_IMR2_IM60_Pos)
10531#define EXTI_IMR2_IM60 EXTI_IMR2_IM60_Msk
10532#define EXTI_IMR2_IM61_Pos (29U)
10533#define EXTI_IMR2_IM61_Msk (0x1UL << EXTI_IMR2_IM61_Pos)
10534#define EXTI_IMR2_IM61 EXTI_IMR2_IM61_Msk
10535#define EXTI_IMR2_IM62_Pos (30U)
10536#define EXTI_IMR2_IM62_Msk (0x1UL << EXTI_IMR2_IM62_Pos)
10537#define EXTI_IMR2_IM62 EXTI_IMR2_IM62_Msk
10538#define EXTI_IMR2_IM63_Pos (31U)
10539#define EXTI_IMR2_IM63_Msk (0x1UL << EXTI_IMR2_IM63_Pos)
10540#define EXTI_IMR2_IM63 EXTI_IMR2_IM63_Msk
10542/******************* Bit definition for EXTI_EMR2 register *******************/
10543#define EXTI_EMR2_EM_Pos (0U)
10544#define EXTI_EMR2_EM_Msk (0xFFFFDFFFUL << EXTI_EMR2_EM_Pos)
10545#define EXTI_EMR2_EM EXTI_EMR2_EM_Msk
10546#define EXTI_EMR2_EM32_Pos (0U)
10547#define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos)
10548#define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk
10549#define EXTI_EMR2_EM33_Pos (1U)
10550#define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos)
10551#define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk
10552#define EXTI_EMR2_EM34_Pos (2U)
10553#define EXTI_EMR2_EM34_Msk (0x1UL << EXTI_EMR2_EM34_Pos)
10554#define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk
10555#define EXTI_EMR2_EM35_Pos (3U)
10556#define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos)
10557#define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk
10558#define EXTI_EMR2_EM36_Pos (4U)
10559#define EXTI_EMR2_EM36_Msk (0x1UL << EXTI_EMR2_EM36_Pos)
10560#define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk
10561#define EXTI_EMR2_EM37_Pos (5U)
10562#define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos)
10563#define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk
10564#define EXTI_EMR2_EM38_Pos (6U)
10565#define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos)
10566#define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk
10567#define EXTI_EMR2_EM39_Pos (7U)
10568#define EXTI_EMR2_EM39_Msk (0x1UL << EXTI_EMR2_EM39_Pos)
10569#define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk
10570#define EXTI_EMR2_EM40_Pos (8U)
10571#define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos)
10572#define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk
10573#define EXTI_EMR2_EM41_Pos (9U)
10574#define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos)
10575#define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk
10576#define EXTI_EMR2_EM42_Pos (10U)
10577#define EXTI_EMR2_EM42_Msk (0x1UL << EXTI_EMR2_EM42_Pos)
10578#define EXTI_EMR2_EM42 EXTI_EMR2_EM42_Msk
10579#define EXTI_EMR2_EM43_Pos (11U)
10580#define EXTI_EMR2_EM43_Msk (0x1UL << EXTI_EMR2_EM43_Pos)
10581#define EXTI_EMR2_EM43 EXTI_EMR2_EM43_Msk
10582#define EXTI_EMR2_EM47_Pos (15U)
10583#define EXTI_EMR2_EM47_Msk (0x1UL << EXTI_EMR2_EM47_Pos)
10584#define EXTI_EMR2_EM47 EXTI_EMR2_EM47_Msk
10585#define EXTI_EMR2_EM48_Pos (16U)
10586#define EXTI_EMR2_EM48_Msk (0x1UL << EXTI_EMR2_EM48_Pos)
10587#define EXTI_EMR2_EM48 EXTI_EMR2_EM48_Msk
10588#define EXTI_EMR2_EM49_Pos (17U)
10589#define EXTI_EMR2_EM49_Msk (0x1UL << EXTI_EMR2_EM49_Pos)
10590#define EXTI_EMR2_EM49 EXTI_EMR2_EM49_Msk
10591#define EXTI_EMR2_EM50_Pos (18U)
10592#define EXTI_EMR2_EM50_Msk (0x1UL << EXTI_EMR2_EM50_Pos)
10593#define EXTI_EMR2_EM50 EXTI_EMR2_EM50_Msk
10594#define EXTI_EMR2_EM51_Pos (19U)
10595#define EXTI_EMR2_EM51_Msk (0x1UL << EXTI_EMR2_EM51_Pos)
10596#define EXTI_EMR2_EM51 EXTI_EMR2_EM51_Msk
10597#define EXTI_EMR2_EM52_Pos (20U)
10598#define EXTI_EMR2_EM52_Msk (0x1UL << EXTI_EMR2_EM52_Pos)
10599#define EXTI_EMR2_EM52 EXTI_EMR2_EM52_Msk
10600#define EXTI_EMR2_EM53_Pos (21U)
10601#define EXTI_EMR2_EM53_Msk (0x1UL << EXTI_EMR2_EM53_Pos)
10602#define EXTI_EMR2_EM53 EXTI_EMR2_EM53_Msk
10603#define EXTI_EMR2_EM54_Pos (22U)
10604#define EXTI_EMR2_EM54_Msk (0x1UL << EXTI_EMR2_EM54_Pos)
10605#define EXTI_EMR2_EM54 EXTI_EMR2_EM54_Msk
10606#define EXTI_EMR2_EM55_Pos (23U)
10607#define EXTI_EMR2_EM55_Msk (0x1UL << EXTI_EMR2_EM55_Pos)
10608#define EXTI_EMR2_EM55 EXTI_EMR2_EM55_Msk
10609#define EXTI_EMR2_EM56_Pos (24U)
10610#define EXTI_EMR2_EM56_Msk (0x1UL << EXTI_EMR2_EM56_Pos)
10611#define EXTI_EMR2_EM56 EXTI_EMR2_EM56_Msk
10612#define EXTI_EMR2_EM58_Pos (26U)
10613#define EXTI_EMR2_EM58_Msk (0x1UL << EXTI_EMR2_EM58_Pos)
10614#define EXTI_EMR2_EM58 EXTI_EMR2_EM58_Msk
10615#define EXTI_EMR2_EM60_Pos (28U)
10616#define EXTI_EMR2_EM60_Msk (0x1UL << EXTI_EMR2_EM60_Pos)
10617#define EXTI_EMR2_EM60 EXTI_EMR2_EM60_Msk
10618#define EXTI_EMR2_EM61_Pos (29U)
10619#define EXTI_EMR2_EM61_Msk (0x1UL << EXTI_EMR2_EM61_Pos)
10620#define EXTI_EMR2_EM61 EXTI_EMR2_EM61_Msk
10621#define EXTI_EMR2_EM62_Pos (30U)
10622#define EXTI_EMR2_EM62_Msk (0x1UL << EXTI_EMR2_EM62_Pos)
10623#define EXTI_EMR2_EM62 EXTI_EMR2_EM62_Msk
10624#define EXTI_EMR2_EM63_Pos (31U)
10625#define EXTI_EMR2_EM63_Msk (0x1UL << EXTI_EMR2_EM63_Pos)
10626#define EXTI_EMR2_EM63 EXTI_EMR2_EM63_Msk
10628/******************* Bit definition for EXTI_PR2 register ********************/
10629#define EXTI_PR2_PR_Pos (17U)
10630#define EXTI_PR2_PR_Msk (0x5UL << EXTI_PR2_PR_Pos)
10631#define EXTI_PR2_PR EXTI_PR2_PR_Msk
10632#define EXTI_PR2_PR49_Pos (17U)
10633#define EXTI_PR2_PR49_Msk (0x1UL << EXTI_PR2_PR49_Pos)
10634#define EXTI_PR2_PR49 EXTI_PR2_PR49_Msk
10635#define EXTI_PR2_PR51_Pos (19U)
10636#define EXTI_PR2_PR51_Msk (0x1UL << EXTI_PR2_PR51_Pos)
10637#define EXTI_PR2_PR51 EXTI_PR2_PR51_Msk
10639/******************* Bit definition for EXTI_IMR3 register *******************/
10640#define EXTI_IMR3_IM_Pos (0U)
10641#define EXTI_IMR3_IM_Msk (0x0FE17FFFUL << EXTI_IMR3_IM_Pos)
10642#define EXTI_IMR3_IM EXTI_IMR3_IM_Msk
10643#define EXTI_IMR3_IM64_Pos (0U)
10644#define EXTI_IMR3_IM64_Msk (0x1UL << EXTI_IMR3_IM64_Pos)
10645#define EXTI_IMR3_IM64 EXTI_IMR3_IM64_Msk
10646#define EXTI_IMR3_IM65_Pos (1U)
10647#define EXTI_IMR3_IM65_Msk (0x1UL << EXTI_IMR3_IM65_Pos)
10648#define EXTI_IMR3_IM65 EXTI_IMR3_IM65_Msk
10649#define EXTI_IMR3_IM66_Pos (2U)
10650#define EXTI_IMR3_IM66_Msk (0x1UL << EXTI_IMR3_IM66_Pos)
10651#define EXTI_IMR3_IM66 EXTI_IMR3_IM66_Msk
10652#define EXTI_IMR3_IM67_Pos (3U)
10653#define EXTI_IMR3_IM67_Msk (0x1UL << EXTI_IMR3_IM67_Pos)
10654#define EXTI_IMR3_IM67 EXTI_IMR3_IM67_Msk
10655#define EXTI_IMR3_IM68_Pos (4U)
10656#define EXTI_IMR3_IM68_Msk (0x1UL << EXTI_IMR3_IM68_Pos)
10657#define EXTI_IMR3_IM68 EXTI_IMR3_IM68_Msk
10658#define EXTI_IMR3_IM69_Pos (5U)
10659#define EXTI_IMR3_IM69_Msk (0x1UL << EXTI_IMR3_IM69_Pos)
10660#define EXTI_IMR3_IM69 EXTI_IMR3_IM69_Msk
10661#define EXTI_IMR3_IM70_Pos (6U)
10662#define EXTI_IMR3_IM70_Msk (0x1UL << EXTI_IMR3_IM70_Pos)
10663#define EXTI_IMR3_IM70 EXTI_IMR3_IM70_Msk
10664#define EXTI_IMR3_IM71_Pos (7U)
10665#define EXTI_IMR3_IM71_Msk (0x1UL << EXTI_IMR3_IM71_Pos)
10666#define EXTI_IMR3_IM71 EXTI_IMR3_IM71_Msk
10667#define EXTI_IMR3_IM72_Pos (8U)
10668#define EXTI_IMR3_IM72_Msk (0x1UL << EXTI_IMR3_IM72_Pos)
10669#define EXTI_IMR3_IM72 EXTI_IMR3_IM72_Msk
10670#define EXTI_IMR3_IM73_Pos (9U)
10671#define EXTI_IMR3_IM73_Msk (0x1UL << EXTI_IMR3_IM73_Pos)
10672#define EXTI_IMR3_IM73 EXTI_IMR3_IM73_Msk
10673#define EXTI_IMR3_IM74_Pos (10U)
10674#define EXTI_IMR3_IM74_Msk (0x1UL << EXTI_IMR3_IM74_Pos)
10675#define EXTI_IMR3_IM74 EXTI_IMR3_IM74_Msk
10676#define EXTI_IMR3_IM75_Pos (11U)
10677#define EXTI_IMR3_IM75_Msk (0x1UL << EXTI_IMR3_IM75_Pos)
10678#define EXTI_IMR3_IM75 EXTI_IMR3_IM75_Msk
10679#define EXTI_IMR3_IM76_Pos (12U)
10680#define EXTI_IMR3_IM76_Msk (0x1UL << EXTI_IMR3_IM76_Pos)
10681#define EXTI_IMR3_IM76 EXTI_IMR3_IM76_Msk
10682#define EXTI_IMR3_IM77_Pos (13U)
10683#define EXTI_IMR3_IM77_Msk (0x1UL << EXTI_IMR3_IM77_Pos)
10684#define EXTI_IMR3_IM77 EXTI_IMR3_IM77_Msk
10685#define EXTI_IMR3_IM78_Pos (14U)
10686#define EXTI_IMR3_IM78_Msk (0x1UL << EXTI_IMR3_IM78_Pos)
10687#define EXTI_IMR3_IM78 EXTI_IMR3_IM78_Msk
10688#define EXTI_IMR3_IM80_Pos (16U)
10689#define EXTI_IMR3_IM80_Msk (0x1UL << EXTI_IMR3_IM80_Pos)
10690#define EXTI_IMR3_IM80 EXTI_IMR3_IM80_Msk
10691#define EXTI_IMR3_IM85_Pos (21U)
10692#define EXTI_IMR3_IM85_Msk (0x1UL << EXTI_IMR3_IM85_Pos)
10693#define EXTI_IMR3_IM85 EXTI_IMR3_IM85_Msk
10694#define EXTI_IMR3_IM86_Pos (22U)
10695#define EXTI_IMR3_IM86_Msk (0x1UL << EXTI_IMR3_IM86_Pos)
10696#define EXTI_IMR3_IM86 EXTI_IMR3_IM86_Msk
10697#define EXTI_IMR3_IM87_Pos (23U)
10698#define EXTI_IMR3_IM87_Msk (0x1UL << EXTI_IMR3_IM87_Pos)
10699#define EXTI_IMR3_IM87 EXTI_IMR3_IM87_Msk
10702#define EXTI_IMR3_IM88_Pos (24U)
10703#define EXTI_IMR3_IM88_Msk (0x1UL << EXTI_IMR3_IM88_Pos)
10704#define EXTI_IMR3_IM88 EXTI_IMR3_IM88_Msk
10706#define EXTI_IMR3_IM89_Pos (25U)
10707#define EXTI_IMR3_IM89_Msk (0x1UL << EXTI_IMR3_IM89_Pos)
10708#define EXTI_IMR3_IM89 EXTI_IMR3_IM89_Msk
10709#define EXTI_IMR3_IM90_Pos (26U)
10710#define EXTI_IMR3_IM90_Msk (0x1UL << EXTI_IMR3_IM90_Pos)
10711#define EXTI_IMR3_IM90 EXTI_IMR3_IM90_Msk
10712#define EXTI_IMR3_IM91_Pos (27U)
10713#define EXTI_IMR3_IM91_Msk (0x1UL << EXTI_IMR3_IM91_Pos)
10714#define EXTI_IMR3_IM91 EXTI_IMR3_IM91_Msk
10716/******************* Bit definition for EXTI_EMR3 register *******************/
10717#define EXTI_EMR3_EM_Pos (0U)
10718#define EXTI_EMR3_EM_Msk (0x0FE17FFFUL << EXTI_EMR3_EM_Pos)
10719#define EXTI_EMR3_EM EXTI_EMR3_EM_Msk
10720#define EXTI_EMR3_EM64_Pos (0U)
10721#define EXTI_EMR3_EM64_Msk (0x1UL << EXTI_EMR3_EM64_Pos)
10722#define EXTI_EMR3_EM64 EXTI_EMR3_EM64_Msk
10723#define EXTI_EMR3_EM65_Pos (1U)
10724#define EXTI_EMR3_EM65_Msk (0x1UL << EXTI_EMR3_EM65_Pos)
10725#define EXTI_EMR3_EM65 EXTI_EMR3_EM65_Msk
10726#define EXTI_EMR3_EM66_Pos (2U)
10727#define EXTI_EMR3_EM66_Msk (0x1UL << EXTI_EMR3_EM66_Pos)
10728#define EXTI_EMR3_EM66 EXTI_EMR3_EM66_Msk
10729#define EXTI_EMR3_EM67_Pos (3U)
10730#define EXTI_EMR3_EM67_Msk (0x1UL << EXTI_EMR3_EM67_Pos)
10731#define EXTI_EMR3_EM67 EXTI_EMR3_EM67_Msk
10732#define EXTI_EMR3_EM68_Pos (4U)
10733#define EXTI_EMR3_EM68_Msk (0x1UL << EXTI_EMR3_EM68_Pos)
10734#define EXTI_EMR3_EM68 EXTI_EMR3_EM68_Msk
10735#define EXTI_EMR3_EM69_Pos (5U)
10736#define EXTI_EMR3_EM69_Msk (0x1UL << EXTI_EMR3_EM69_Pos)
10737#define EXTI_EMR3_EM69 EXTI_EMR3_EM69_Msk
10738#define EXTI_EMR3_EM70_Pos (6U)
10739#define EXTI_EMR3_EM70_Msk (0x1UL << EXTI_EMR3_EM70_Pos)
10740#define EXTI_EMR3_EM70 EXTI_EMR3_EM70_Msk
10741#define EXTI_EMR3_EM71_Pos (7U)
10742#define EXTI_EMR3_EM71_Msk (0x1UL << EXTI_EMR3_EM71_Pos)
10743#define EXTI_EMR3_EM71 EXTI_EMR3_EM71_Msk
10744#define EXTI_EMR3_EM72_Pos (8U)
10745#define EXTI_EMR3_EM72_Msk (0x1UL << EXTI_EMR3_EM72_Pos)
10746#define EXTI_EMR3_EM72 EXTI_EMR3_EM72_Msk
10747#define EXTI_EMR3_EM73_Pos (9U)
10748#define EXTI_EMR3_EM73_Msk (0x1UL << EXTI_EMR3_EM73_Pos)
10749#define EXTI_EMR3_EM73 EXTI_EMR3_EM73_Msk
10750#define EXTI_EMR3_EM74_Pos (10U)
10751#define EXTI_EMR3_EM74_Msk (0x1UL << EXTI_EMR3_EM74_Pos)
10752#define EXTI_EMR3_EM74 EXTI_EMR3_EM74_Msk
10753#define EXTI_EMR3_EM75_Pos (11U)
10754#define EXTI_EMR3_EM75_Msk (0x1UL << EXTI_EMR3_EM75_Pos)
10755#define EXTI_EMR3_EM75 EXTI_EMR3_EM75_Msk
10756#define EXTI_EMR3_EM76_Pos (12U)
10757#define EXTI_EMR3_EM76_Msk (0x1UL << EXTI_EMR3_EM76_Pos)
10758#define EXTI_EMR3_EM76 EXTI_EMR3_EM76_Msk
10759#define EXTI_EMR3_EM77_Pos (13U)
10760#define EXTI_EMR3_EM77_Msk (0x1UL << EXTI_EMR3_EM77_Pos)
10761#define EXTI_EMR3_EM77 EXTI_EMR3_EM77_Msk
10762#define EXTI_EMR3_EM78_Pos (14U)
10763#define EXTI_EMR3_EM78_Msk (0x1UL << EXTI_EMR3_EM78_Pos)
10764#define EXTI_EMR3_EM78 EXTI_EMR3_EM78_Msk
10765#define EXTI_EMR3_EM80_Pos (16U)
10766#define EXTI_EMR3_EM80_Msk (0x1UL << EXTI_EMR3_EM80_Pos)
10767#define EXTI_EMR3_EM80 EXTI_EMR3_EM80_Msk
10768#define EXTI_EMR3_EM85_Pos (21U)
10769#define EXTI_EMR3_EM85_Msk (0x1UL << EXTI_EMR3_EM85_Pos)
10770#define EXTI_EMR3_EM85 EXTI_EMR3_EM85_Msk
10771#define EXTI_EMR3_EM86_Pos (22U)
10772#define EXTI_EMR3_EM86_Msk (0x1UL << EXTI_EMR3_EM86_Pos)
10773#define EXTI_EMR3_EM86 EXTI_EMR3_EM86_Msk
10774#define EXTI_EMR3_EM87_Pos (23U)
10775#define EXTI_EMR3_EM87_Msk (0x1UL << EXTI_EMR3_EM87_Pos)
10776#define EXTI_EMR3_EM87 EXTI_EMR3_EM87_Msk
10778#define EXTI_EMR3_EM88_Pos (24U)
10779#define EXTI_EMR3_EM88_Msk (0x1UL << EXTI_EMR3_EM88_Pos)
10780#define EXTI_EMR3_EM88 EXTI_EMR3_EM88_Msk
10782#define EXTI_EMR3_EM89_Pos (25U)
10783#define EXTI_EMR3_EM89_Msk (0x1UL << EXTI_EMR3_EM89_Pos)
10784#define EXTI_EMR3_EM89 EXTI_EMR3_EM89_Msk
10785#define EXTI_EMR3_EM90_Pos (26U)
10786#define EXTI_EMR3_EM90_Msk (0x1UL << EXTI_EMR3_EM90_Pos)
10787#define EXTI_EMR3_EM90 EXTI_EMR3_EM90_Msk
10788#define EXTI_EMR3_EM91_Pos (27U)
10789#define EXTI_EMR3_EM91_Msk (0x1UL << EXTI_EMR3_EM91_Pos)
10790#define EXTI_EMR3_EM91 EXTI_EMR3_EM91_Msk
10792/******************* Bit definition for EXTI_PR3 register ********************/
10793#define EXTI_PR3_PR_Pos (20U)
10794#define EXTI_PR3_PR_Msk (0x7UL << EXTI_PR3_PR_Pos)
10795#define EXTI_PR3_PR EXTI_PR3_PR_Msk
10796#define EXTI_PR3_PR84_Pos (20U)
10797#define EXTI_PR3_PR84_Msk (0x1UL << EXTI_PR3_PR84_Pos)
10798#define EXTI_PR3_PR84 EXTI_PR3_PR84_Msk
10799#define EXTI_PR3_PR85_Pos (21U)
10800#define EXTI_PR3_PR85_Msk (0x1UL << EXTI_PR3_PR85_Pos)
10801#define EXTI_PR3_PR85 EXTI_PR3_PR85_Msk
10802#define EXTI_PR3_PR86_Pos (22U)
10803#define EXTI_PR3_PR86_Msk (0x1UL << EXTI_PR3_PR86_Pos)
10804#define EXTI_PR3_PR86 EXTI_PR3_PR86_Msk
10805/******************************************************************************/
10806/* */
10807/* FLASH */
10808/* */
10809/******************************************************************************/
10810/*
10811* @brief FLASH Global Defines
10812*/
10813#define FLASH_SIZE_DATA_REGISTER 0x1FF1E880U
10814#define FLASH_SECTOR_TOTAL 8U /* 8 sectors */
10815#define FLASH_SIZE ((((*((uint16_t *)FLASH_SIZE_DATA_REGISTER)) == 0xFFFFU)) ? 0x100000U : \
10816 ((((*((uint16_t *)FLASH_SIZE_DATA_REGISTER)) == 0x0000U)) ? 0x100000U : \
10817 (((uint32_t)(*((uint16_t *)FLASH_SIZE_DATA_REGISTER)) & (0x0FFFU)) << 10U))) /* 1 MB */
10818#define FLASH_BANK_SIZE FLASH_SIZE /* 1 MB */
10819#define FLASH_SECTOR_SIZE 0x00020000UL /* 128 KB */
10820#define FLASH_LATENCY_DEFAULT FLASH_ACR_LATENCY_7WS /* FLASH Seven Latency cycles */
10821#define FLASH_NB_32BITWORD_IN_FLASHWORD 8U /* 256 bits */
10822
10823/******************* Bits definition for FLASH_ACR register **********************/
10824#define FLASH_ACR_LATENCY_Pos (0U)
10825#define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos)
10826#define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
10827#define FLASH_ACR_LATENCY_0WS (0x00000000UL)
10828#define FLASH_ACR_LATENCY_1WS (0x00000001UL)
10829#define FLASH_ACR_LATENCY_2WS (0x00000002UL)
10830#define FLASH_ACR_LATENCY_3WS (0x00000003UL)
10831#define FLASH_ACR_LATENCY_4WS (0x00000004UL)
10832#define FLASH_ACR_LATENCY_5WS (0x00000005UL)
10833#define FLASH_ACR_LATENCY_6WS (0x00000006UL)
10834#define FLASH_ACR_LATENCY_7WS (0x00000007UL)
10835
10836#define FLASH_ACR_WRHIGHFREQ_Pos (4U)
10837#define FLASH_ACR_WRHIGHFREQ_Msk (0x3UL << FLASH_ACR_WRHIGHFREQ_Pos)
10838#define FLASH_ACR_WRHIGHFREQ FLASH_ACR_WRHIGHFREQ_Msk
10839#define FLASH_ACR_WRHIGHFREQ_0 (0x1UL << FLASH_ACR_WRHIGHFREQ_Pos)
10840#define FLASH_ACR_WRHIGHFREQ_1 (0x2UL << FLASH_ACR_WRHIGHFREQ_Pos)
10842/* Legacy FLASH Latency defines */
10843#define FLASH_ACR_LATENCY_8WS (0x00000008UL)
10844#define FLASH_ACR_LATENCY_9WS (0x00000009UL)
10845#define FLASH_ACR_LATENCY_10WS (0x0000000AUL)
10846#define FLASH_ACR_LATENCY_11WS (0x0000000BUL)
10847#define FLASH_ACR_LATENCY_12WS (0x0000000CUL)
10848#define FLASH_ACR_LATENCY_13WS (0x0000000DUL)
10849#define FLASH_ACR_LATENCY_14WS (0x0000000EUL)
10850#define FLASH_ACR_LATENCY_15WS (0x0000000FUL)
10851/******************* Bits definition for FLASH_CR register ***********************/
10852#define FLASH_CR_LOCK_Pos (0U)
10853#define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos)
10854#define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
10855#define FLASH_CR_PG_Pos (1U)
10856#define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos)
10857#define FLASH_CR_PG FLASH_CR_PG_Msk
10858#define FLASH_CR_SER_Pos (2U)
10859#define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos)
10860#define FLASH_CR_SER FLASH_CR_SER_Msk
10861#define FLASH_CR_BER_Pos (3U)
10862#define FLASH_CR_BER_Msk (0x1UL << FLASH_CR_BER_Pos)
10863#define FLASH_CR_BER FLASH_CR_BER_Msk
10864#define FLASH_CR_PSIZE_Pos (4U)
10865#define FLASH_CR_PSIZE_Msk (0x3UL << FLASH_CR_PSIZE_Pos)
10866#define FLASH_CR_PSIZE FLASH_CR_PSIZE_Msk
10867#define FLASH_CR_PSIZE_0 (0x1UL << FLASH_CR_PSIZE_Pos)
10868#define FLASH_CR_PSIZE_1 (0x2UL << FLASH_CR_PSIZE_Pos)
10869#define FLASH_CR_FW_Pos (6U)
10870#define FLASH_CR_FW_Msk (0x1UL << FLASH_CR_FW_Pos)
10871#define FLASH_CR_FW FLASH_CR_FW_Msk
10872#define FLASH_CR_START_Pos (7U)
10873#define FLASH_CR_START_Msk (0x1UL << FLASH_CR_START_Pos)
10874#define FLASH_CR_START FLASH_CR_START_Msk
10875#define FLASH_CR_SNB_Pos (8U)
10876#define FLASH_CR_SNB_Msk (0x7UL << FLASH_CR_SNB_Pos)
10877#define FLASH_CR_SNB FLASH_CR_SNB_Msk
10878#define FLASH_CR_SNB_0 (0x1UL << FLASH_CR_SNB_Pos)
10879#define FLASH_CR_SNB_1 (0x2UL << FLASH_CR_SNB_Pos)
10880#define FLASH_CR_SNB_2 (0x4UL << FLASH_CR_SNB_Pos)
10881#define FLASH_CR_CRC_EN_Pos (15U)
10882#define FLASH_CR_CRC_EN_Msk (0x1UL << FLASH_CR_CRC_EN_Pos)
10883#define FLASH_CR_CRC_EN FLASH_CR_CRC_EN_Msk
10884#define FLASH_CR_EOPIE_Pos (16U)
10885#define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos)
10886#define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
10887#define FLASH_CR_WRPERRIE_Pos (17U)
10888#define FLASH_CR_WRPERRIE_Msk (0x1UL << FLASH_CR_WRPERRIE_Pos)
10889#define FLASH_CR_WRPERRIE FLASH_CR_WRPERRIE_Msk
10890#define FLASH_CR_PGSERRIE_Pos (18U)
10891#define FLASH_CR_PGSERRIE_Msk (0x1UL << FLASH_CR_PGSERRIE_Pos)
10892#define FLASH_CR_PGSERRIE FLASH_CR_PGSERRIE_Msk
10893#define FLASH_CR_STRBERRIE_Pos (19U)
10894#define FLASH_CR_STRBERRIE_Msk (0x1UL << FLASH_CR_STRBERRIE_Pos)
10895#define FLASH_CR_STRBERRIE FLASH_CR_STRBERRIE_Msk
10896#define FLASH_CR_INCERRIE_Pos (21U)
10897#define FLASH_CR_INCERRIE_Msk (0x1UL << FLASH_CR_INCERRIE_Pos)
10898#define FLASH_CR_INCERRIE FLASH_CR_INCERRIE_Msk
10899#define FLASH_CR_OPERRIE_Pos (22U)
10900#define FLASH_CR_OPERRIE_Msk (0x1UL << FLASH_CR_OPERRIE_Pos)
10901#define FLASH_CR_OPERRIE FLASH_CR_OPERRIE_Msk
10902#define FLASH_CR_RDPERRIE_Pos (23U)
10903#define FLASH_CR_RDPERRIE_Msk (0x1UL << FLASH_CR_RDPERRIE_Pos)
10904#define FLASH_CR_RDPERRIE FLASH_CR_RDPERRIE_Msk
10905#define FLASH_CR_RDSERRIE_Pos (24U)
10906#define FLASH_CR_RDSERRIE_Msk (0x1UL << FLASH_CR_RDSERRIE_Pos)
10907#define FLASH_CR_RDSERRIE FLASH_CR_RDSERRIE_Msk
10908#define FLASH_CR_SNECCERRIE_Pos (25U)
10909#define FLASH_CR_SNECCERRIE_Msk (0x1UL << FLASH_CR_SNECCERRIE_Pos)
10910#define FLASH_CR_SNECCERRIE FLASH_CR_SNECCERRIE_Msk
10911#define FLASH_CR_DBECCERRIE_Pos (26U)
10912#define FLASH_CR_DBECCERRIE_Msk (0x1UL << FLASH_CR_DBECCERRIE_Pos)
10913#define FLASH_CR_DBECCERRIE FLASH_CR_DBECCERRIE_Msk
10914#define FLASH_CR_CRCENDIE_Pos (27U)
10915#define FLASH_CR_CRCENDIE_Msk (0x1UL << FLASH_CR_CRCENDIE_Pos)
10916#define FLASH_CR_CRCENDIE FLASH_CR_CRCENDIE_Msk
10917#define FLASH_CR_CRCRDERRIE_Pos (28U)
10918#define FLASH_CR_CRCRDERRIE_Msk (0x1UL << FLASH_CR_CRCRDERRIE_Pos)
10919#define FLASH_CR_CRCRDERRIE FLASH_CR_CRCRDERRIE_Msk
10921/******************* Bits definition for FLASH_SR register ***********************/
10922#define FLASH_SR_BSY_Pos (0U)
10923#define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos)
10924#define FLASH_SR_BSY FLASH_SR_BSY_Msk
10925#define FLASH_SR_WBNE_Pos (1U)
10926#define FLASH_SR_WBNE_Msk (0x1UL << FLASH_SR_WBNE_Pos)
10927#define FLASH_SR_WBNE FLASH_SR_WBNE_Msk
10928#define FLASH_SR_QW_Pos (2U)
10929#define FLASH_SR_QW_Msk (0x1UL << FLASH_SR_QW_Pos)
10930#define FLASH_SR_QW FLASH_SR_QW_Msk
10931#define FLASH_SR_CRC_BUSY_Pos (3U)
10932#define FLASH_SR_CRC_BUSY_Msk (0x1UL << FLASH_SR_CRC_BUSY_Pos)
10933#define FLASH_SR_CRC_BUSY FLASH_SR_CRC_BUSY_Msk
10934#define FLASH_SR_EOP_Pos (16U)
10935#define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos)
10936#define FLASH_SR_EOP FLASH_SR_EOP_Msk
10937#define FLASH_SR_WRPERR_Pos (17U)
10938#define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos)
10939#define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
10940#define FLASH_SR_PGSERR_Pos (18U)
10941#define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos)
10942#define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
10943#define FLASH_SR_STRBERR_Pos (19U)
10944#define FLASH_SR_STRBERR_Msk (0x1UL << FLASH_SR_STRBERR_Pos)
10945#define FLASH_SR_STRBERR FLASH_SR_STRBERR_Msk
10946#define FLASH_SR_INCERR_Pos (21U)
10947#define FLASH_SR_INCERR_Msk (0x1UL << FLASH_SR_INCERR_Pos)
10948#define FLASH_SR_INCERR FLASH_SR_INCERR_Msk
10949#define FLASH_SR_OPERR_Pos (22U)
10950#define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos)
10951#define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
10952#define FLASH_SR_RDPERR_Pos (23U)
10953#define FLASH_SR_RDPERR_Msk (0x1UL << FLASH_SR_RDPERR_Pos)
10954#define FLASH_SR_RDPERR FLASH_SR_RDPERR_Msk
10955#define FLASH_SR_RDSERR_Pos (24U)
10956#define FLASH_SR_RDSERR_Msk (0x1UL << FLASH_SR_RDSERR_Pos)
10957#define FLASH_SR_RDSERR FLASH_SR_RDSERR_Msk
10958#define FLASH_SR_SNECCERR_Pos (25U)
10959#define FLASH_SR_SNECCERR_Msk (0x1UL << FLASH_SR_SNECCERR_Pos)
10960#define FLASH_SR_SNECCERR FLASH_SR_SNECCERR_Msk
10961#define FLASH_SR_DBECCERR_Pos (26U)
10962#define FLASH_SR_DBECCERR_Msk (0x1UL << FLASH_SR_DBECCERR_Pos)
10963#define FLASH_SR_DBECCERR FLASH_SR_DBECCERR_Msk
10964#define FLASH_SR_CRCEND_Pos (27U)
10965#define FLASH_SR_CRCEND_Msk (0x1UL << FLASH_SR_CRCEND_Pos)
10966#define FLASH_SR_CRCEND FLASH_SR_CRCEND_Msk
10967#define FLASH_SR_CRCRDERR_Pos (28U)
10968#define FLASH_SR_CRCRDERR_Msk (0x1UL << FLASH_SR_CRCRDERR_Pos)
10969#define FLASH_SR_CRCRDERR FLASH_SR_CRCRDERR_Msk
10971/******************* Bits definition for FLASH_CCR register *******************/
10972#define FLASH_CCR_CLR_EOP_Pos (16U)
10973#define FLASH_CCR_CLR_EOP_Msk (0x1UL << FLASH_CCR_CLR_EOP_Pos)
10974#define FLASH_CCR_CLR_EOP FLASH_CCR_CLR_EOP_Msk
10975#define FLASH_CCR_CLR_WRPERR_Pos (17U)
10976#define FLASH_CCR_CLR_WRPERR_Msk (0x1UL << FLASH_CCR_CLR_WRPERR_Pos)
10977#define FLASH_CCR_CLR_WRPERR FLASH_CCR_CLR_WRPERR_Msk
10978#define FLASH_CCR_CLR_PGSERR_Pos (18U)
10979#define FLASH_CCR_CLR_PGSERR_Msk (0x1UL << FLASH_CCR_CLR_PGSERR_Pos)
10980#define FLASH_CCR_CLR_PGSERR FLASH_CCR_CLR_PGSERR_Msk
10981#define FLASH_CCR_CLR_STRBERR_Pos (19U)
10982#define FLASH_CCR_CLR_STRBERR_Msk (0x1UL << FLASH_CCR_CLR_STRBERR_Pos)
10983#define FLASH_CCR_CLR_STRBERR FLASH_CCR_CLR_STRBERR_Msk
10984#define FLASH_CCR_CLR_INCERR_Pos (21U)
10985#define FLASH_CCR_CLR_INCERR_Msk (0x1UL << FLASH_CCR_CLR_INCERR_Pos)
10986#define FLASH_CCR_CLR_INCERR FLASH_CCR_CLR_INCERR_Msk
10987#define FLASH_CCR_CLR_OPERR_Pos (22U)
10988#define FLASH_CCR_CLR_OPERR_Msk (0x1UL << FLASH_CCR_CLR_OPERR_Pos)
10989#define FLASH_CCR_CLR_OPERR FLASH_CCR_CLR_OPERR_Msk
10990#define FLASH_CCR_CLR_RDPERR_Pos (23U)
10991#define FLASH_CCR_CLR_RDPERR_Msk (0x1UL << FLASH_CCR_CLR_RDPERR_Pos)
10992#define FLASH_CCR_CLR_RDPERR FLASH_CCR_CLR_RDPERR_Msk
10993#define FLASH_CCR_CLR_RDSERR_Pos (24U)
10994#define FLASH_CCR_CLR_RDSERR_Msk (0x1UL << FLASH_CCR_CLR_RDSERR_Pos)
10995#define FLASH_CCR_CLR_RDSERR FLASH_CCR_CLR_RDSERR_Msk
10996#define FLASH_CCR_CLR_SNECCERR_Pos (25U)
10997#define FLASH_CCR_CLR_SNECCERR_Msk (0x1UL << FLASH_CCR_CLR_SNECCERR_Pos)
10998#define FLASH_CCR_CLR_SNECCERR FLASH_CCR_CLR_SNECCERR_Msk
10999#define FLASH_CCR_CLR_DBECCERR_Pos (26U)
11000#define FLASH_CCR_CLR_DBECCERR_Msk (0x1UL << FLASH_CCR_CLR_DBECCERR_Pos)
11001#define FLASH_CCR_CLR_DBECCERR FLASH_CCR_CLR_DBECCERR_Msk
11002#define FLASH_CCR_CLR_CRCEND_Pos (27U)
11003#define FLASH_CCR_CLR_CRCEND_Msk (0x1UL << FLASH_CCR_CLR_CRCEND_Pos)
11004#define FLASH_CCR_CLR_CRCEND FLASH_CCR_CLR_CRCEND_Msk
11005#define FLASH_CCR_CLR_CRCRDERR_Pos (28U)
11006#define FLASH_CCR_CLR_CRCRDERR_Msk (0x1UL << FLASH_CCR_CLR_CRCRDERR_Pos)
11007#define FLASH_CCR_CLR_CRCRDERR FLASH_CCR_CLR_CRCRDERR_Msk
11009/******************* Bits definition for FLASH_OPTCR register *******************/
11010#define FLASH_OPTCR_OPTLOCK_Pos (0U)
11011#define FLASH_OPTCR_OPTLOCK_Msk (0x1UL << FLASH_OPTCR_OPTLOCK_Pos)
11012#define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk
11013#define FLASH_OPTCR_OPTSTART_Pos (1U)
11014#define FLASH_OPTCR_OPTSTART_Msk (0x1UL << FLASH_OPTCR_OPTSTART_Pos)
11015#define FLASH_OPTCR_OPTSTART FLASH_OPTCR_OPTSTART_Msk
11016#define FLASH_OPTCR_OPTCHANGEERRIE_Pos (30U)
11017#define FLASH_OPTCR_OPTCHANGEERRIE_Msk (0x1UL << FLASH_OPTCR_OPTCHANGEERRIE_Pos)
11018#define FLASH_OPTCR_OPTCHANGEERRIE FLASH_OPTCR_OPTCHANGEERRIE_Msk
11020/******************* Bits definition for FLASH_OPTSR register ***************/
11021#define FLASH_OPTSR_OPT_BUSY_Pos (0U)
11022#define FLASH_OPTSR_OPT_BUSY_Msk (0x1UL << FLASH_OPTSR_OPT_BUSY_Pos)
11023#define FLASH_OPTSR_OPT_BUSY FLASH_OPTSR_OPT_BUSY_Msk
11024#define FLASH_OPTSR_BOR_LEV_Pos (2U)
11025#define FLASH_OPTSR_BOR_LEV_Msk (0x3UL << FLASH_OPTSR_BOR_LEV_Pos)
11026#define FLASH_OPTSR_BOR_LEV FLASH_OPTSR_BOR_LEV_Msk
11027#define FLASH_OPTSR_BOR_LEV_0 (0x1UL << FLASH_OPTSR_BOR_LEV_Pos)
11028#define FLASH_OPTSR_BOR_LEV_1 (0x2UL << FLASH_OPTSR_BOR_LEV_Pos)
11029#define FLASH_OPTSR_IWDG1_SW_Pos (4U)
11030#define FLASH_OPTSR_IWDG1_SW_Msk (0x1UL << FLASH_OPTSR_IWDG1_SW_Pos)
11031#define FLASH_OPTSR_IWDG1_SW FLASH_OPTSR_IWDG1_SW_Msk
11032#define FLASH_OPTSR_NRST_STOP_D1_Pos (6U)
11033#define FLASH_OPTSR_NRST_STOP_D1_Msk (0x1UL << FLASH_OPTSR_NRST_STOP_D1_Pos)
11034#define FLASH_OPTSR_NRST_STOP_D1 FLASH_OPTSR_NRST_STOP_D1_Msk
11035#define FLASH_OPTSR_NRST_STBY_D1_Pos (7U)
11036#define FLASH_OPTSR_NRST_STBY_D1_Msk (0x1UL << FLASH_OPTSR_NRST_STBY_D1_Pos)
11037#define FLASH_OPTSR_NRST_STBY_D1 FLASH_OPTSR_NRST_STBY_D1_Msk
11038#define FLASH_OPTSR_RDP_Pos (8U)
11039#define FLASH_OPTSR_RDP_Msk (0xFFUL << FLASH_OPTSR_RDP_Pos)
11040#define FLASH_OPTSR_RDP FLASH_OPTSR_RDP_Msk
11041#define FLASH_OPTSR_FZ_IWDG_STOP_Pos (17U)
11042#define FLASH_OPTSR_FZ_IWDG_STOP_Msk (0x1UL << FLASH_OPTSR_FZ_IWDG_STOP_Pos)
11043#define FLASH_OPTSR_FZ_IWDG_STOP FLASH_OPTSR_FZ_IWDG_STOP_Msk
11044#define FLASH_OPTSR_FZ_IWDG_SDBY_Pos (18U)
11045#define FLASH_OPTSR_FZ_IWDG_SDBY_Msk (0x1UL << FLASH_OPTSR_FZ_IWDG_SDBY_Pos)
11046#define FLASH_OPTSR_FZ_IWDG_SDBY FLASH_OPTSR_FZ_IWDG_SDBY_Msk
11047#define FLASH_OPTSR_ST_RAM_SIZE_Pos (19U)
11048#define FLASH_OPTSR_ST_RAM_SIZE_Msk (0x3UL << FLASH_OPTSR_ST_RAM_SIZE_Pos)
11049#define FLASH_OPTSR_ST_RAM_SIZE FLASH_OPTSR_ST_RAM_SIZE_Msk
11050#define FLASH_OPTSR_ST_RAM_SIZE_0 (0x1UL << FLASH_OPTSR_ST_RAM_SIZE_Pos)
11051#define FLASH_OPTSR_ST_RAM_SIZE_1 (0x2UL << FLASH_OPTSR_ST_RAM_SIZE_Pos)
11052#define FLASH_OPTSR_SECURITY_Pos (21U)
11053#define FLASH_OPTSR_SECURITY_Msk (0x1UL << FLASH_OPTSR_SECURITY_Pos)
11054#define FLASH_OPTSR_SECURITY FLASH_OPTSR_SECURITY_Msk
11055#define FLASH_OPTSR_NRST_STOP_D2_Pos (24U)
11056#define FLASH_OPTSR_NRST_STOP_D2_Msk (0x1UL << FLASH_OPTSR_NRST_STOP_D2_Pos)
11057#define FLASH_OPTSR_NRST_STOP_D2 FLASH_OPTSR_NRST_STOP_D2_Msk
11058#define FLASH_OPTSR_NRST_STBY_D2_Pos (25U)
11059#define FLASH_OPTSR_NRST_STBY_D2_Msk (0x1UL << FLASH_OPTSR_NRST_STBY_D2_Pos)
11060#define FLASH_OPTSR_NRST_STBY_D2 FLASH_OPTSR_NRST_STBY_D2_Msk
11061#define FLASH_OPTSR_IO_HSLV_Pos (29U)
11062#define FLASH_OPTSR_IO_HSLV_Msk (0x1UL << FLASH_OPTSR_IO_HSLV_Pos)
11063#define FLASH_OPTSR_IO_HSLV FLASH_OPTSR_IO_HSLV_Msk
11064#define FLASH_OPTSR_OPTCHANGEERR_Pos (30U)
11065#define FLASH_OPTSR_OPTCHANGEERR_Msk (0x1UL << FLASH_OPTSR_OPTCHANGEERR_Pos)
11066#define FLASH_OPTSR_OPTCHANGEERR FLASH_OPTSR_OPTCHANGEERR_Msk
11068/******************* Bits definition for FLASH_OPTCCR register *******************/
11069#define FLASH_OPTCCR_CLR_OPTCHANGEERR_Pos (30U)
11070#define FLASH_OPTCCR_CLR_OPTCHANGEERR_Msk (0x1UL << FLASH_OPTCCR_CLR_OPTCHANGEERR_Pos)
11071#define FLASH_OPTCCR_CLR_OPTCHANGEERR FLASH_OPTCCR_CLR_OPTCHANGEERR_Msk
11073/******************* Bits definition for FLASH_PRAR register *********************/
11074#define FLASH_PRAR_PROT_AREA_START_Pos (0U)
11075#define FLASH_PRAR_PROT_AREA_START_Msk (0xFFFUL << FLASH_PRAR_PROT_AREA_START_Pos)
11076#define FLASH_PRAR_PROT_AREA_START FLASH_PRAR_PROT_AREA_START_Msk
11077#define FLASH_PRAR_PROT_AREA_END_Pos (16U)
11078#define FLASH_PRAR_PROT_AREA_END_Msk (0xFFFUL << FLASH_PRAR_PROT_AREA_END_Pos)
11079#define FLASH_PRAR_PROT_AREA_END FLASH_PRAR_PROT_AREA_END_Msk
11080#define FLASH_PRAR_DMEP_Pos (31U)
11081#define FLASH_PRAR_DMEP_Msk (0x1UL << FLASH_PRAR_DMEP_Pos)
11082#define FLASH_PRAR_DMEP FLASH_PRAR_DMEP_Msk
11084/******************* Bits definition for FLASH_SCAR register *********************/
11085#define FLASH_SCAR_SEC_AREA_START_Pos (0U)
11086#define FLASH_SCAR_SEC_AREA_START_Msk (0xFFFUL << FLASH_SCAR_SEC_AREA_START_Pos)
11087#define FLASH_SCAR_SEC_AREA_START FLASH_SCAR_SEC_AREA_START_Msk
11088#define FLASH_SCAR_SEC_AREA_END_Pos (16U)
11089#define FLASH_SCAR_SEC_AREA_END_Msk (0xFFFUL << FLASH_SCAR_SEC_AREA_END_Pos)
11090#define FLASH_SCAR_SEC_AREA_END FLASH_SCAR_SEC_AREA_END_Msk
11091#define FLASH_SCAR_DMES_Pos (31U)
11092#define FLASH_SCAR_DMES_Msk (0x1UL << FLASH_SCAR_DMES_Pos)
11093#define FLASH_SCAR_DMES FLASH_SCAR_DMES_Msk
11095/******************* Bits definition for FLASH_WPSN register *********************/
11096#define FLASH_WPSN_WRPSN_Pos (0U)
11097#define FLASH_WPSN_WRPSN_Msk (0xFFUL << FLASH_WPSN_WRPSN_Pos)
11098#define FLASH_WPSN_WRPSN FLASH_WPSN_WRPSN_Msk
11100/******************* Bits definition for FLASH_BOOT_CUR register ****************/
11101#define FLASH_BOOT_ADD0_Pos (0U)
11102#define FLASH_BOOT_ADD0_Msk (0xFFFFUL << FLASH_BOOT_ADD0_Pos)
11103#define FLASH_BOOT_ADD0 FLASH_BOOT_ADD0_Msk
11104#define FLASH_BOOT_ADD1_Pos (16U)
11105#define FLASH_BOOT_ADD1_Msk (0xFFFFUL << FLASH_BOOT_ADD1_Pos)
11106#define FLASH_BOOT_ADD1 FLASH_BOOT_ADD1_Msk
11109/******************* Bits definition for FLASH_CRCCR register ********************/
11110#define FLASH_CRCCR_CRC_SECT_Pos (0U)
11111#define FLASH_CRCCR_CRC_SECT_Msk (0x7UL << FLASH_CRCCR_CRC_SECT_Pos)
11112#define FLASH_CRCCR_CRC_SECT FLASH_CRCCR_CRC_SECT_Msk
11113#define FLASH_CRCCR_CRC_BY_SECT_Pos (8U)
11114#define FLASH_CRCCR_CRC_BY_SECT_Msk (0x1UL << FLASH_CRCCR_CRC_BY_SECT_Pos)
11115#define FLASH_CRCCR_CRC_BY_SECT FLASH_CRCCR_CRC_BY_SECT_Msk
11116#define FLASH_CRCCR_ADD_SECT_Pos (9U)
11117#define FLASH_CRCCR_ADD_SECT_Msk (0x1UL << FLASH_CRCCR_ADD_SECT_Pos)
11118#define FLASH_CRCCR_ADD_SECT FLASH_CRCCR_ADD_SECT_Msk
11119#define FLASH_CRCCR_CLEAN_SECT_Pos (10U)
11120#define FLASH_CRCCR_CLEAN_SECT_Msk (0x1UL << FLASH_CRCCR_CLEAN_SECT_Pos)
11121#define FLASH_CRCCR_CLEAN_SECT FLASH_CRCCR_CLEAN_SECT_Msk
11122#define FLASH_CRCCR_START_CRC_Pos (16U)
11123#define FLASH_CRCCR_START_CRC_Msk (0x1UL << FLASH_CRCCR_START_CRC_Pos)
11124#define FLASH_CRCCR_START_CRC FLASH_CRCCR_START_CRC_Msk
11125#define FLASH_CRCCR_CLEAN_CRC_Pos (17U)
11126#define FLASH_CRCCR_CLEAN_CRC_Msk (0x1UL << FLASH_CRCCR_CLEAN_CRC_Pos)
11127#define FLASH_CRCCR_CLEAN_CRC FLASH_CRCCR_CLEAN_CRC_Msk
11128#define FLASH_CRCCR_CRC_BURST_Pos (20U)
11129#define FLASH_CRCCR_CRC_BURST_Msk (0x3UL << FLASH_CRCCR_CRC_BURST_Pos)
11130#define FLASH_CRCCR_CRC_BURST FLASH_CRCCR_CRC_BURST_Msk
11131#define FLASH_CRCCR_CRC_BURST_0 (0x1UL << FLASH_CRCCR_CRC_BURST_Pos)
11132#define FLASH_CRCCR_CRC_BURST_1 (0x2UL << FLASH_CRCCR_CRC_BURST_Pos)
11133#define FLASH_CRCCR_ALL_BANK_Pos (22U)
11134#define FLASH_CRCCR_ALL_BANK_Msk (0x1UL << FLASH_CRCCR_ALL_BANK_Pos)
11135#define FLASH_CRCCR_ALL_BANK FLASH_CRCCR_ALL_BANK_Msk
11137/******************* Bits definition for FLASH_CRCSADD register ****************/
11138#define FLASH_CRCSADD_CRC_START_ADDR_Pos (0U)
11139#define FLASH_CRCSADD_CRC_START_ADDR_Msk (0xFFFFFFFFUL << FLASH_CRCSADD_CRC_START_ADDR_Pos)
11140#define FLASH_CRCSADD_CRC_START_ADDR FLASH_CRCSADD_CRC_START_ADDR_Msk
11142/******************* Bits definition for FLASH_CRCEADD register ****************/
11143#define FLASH_CRCEADD_CRC_END_ADDR_Pos (0U)
11144#define FLASH_CRCEADD_CRC_END_ADDR_Msk (0xFFFFFFFFUL << FLASH_CRCEADD_CRC_END_ADDR_Pos)
11145#define FLASH_CRCEADD_CRC_END_ADDR FLASH_CRCEADD_CRC_END_ADDR_Msk
11147/******************* Bits definition for FLASH_CRCDATA register ***************/
11148#define FLASH_CRCDATA_CRC_DATA_Pos (0U)
11149#define FLASH_CRCDATA_CRC_DATA_Msk (0xFFFFFFFFUL << FLASH_CRCDATA_CRC_DATA_Pos)
11150#define FLASH_CRCDATA_CRC_DATA FLASH_CRCDATA_CRC_DATA_Msk
11152/******************* Bits definition for FLASH_ECC_FA register *******************/
11153#define FLASH_ECC_FA_FAIL_ECC_ADDR_Pos (0U)
11154#define FLASH_ECC_FA_FAIL_ECC_ADDR_Msk (0x7FFFUL << FLASH_ECC_FA_FAIL_ECC_ADDR_Pos)
11155#define FLASH_ECC_FA_FAIL_ECC_ADDR FLASH_ECC_FA_FAIL_ECC_ADDR_Msk
11157/******************* Bits definition for FLASH_OPTSR2 register *******************/
11158#define FLASH_OPTSR2_TCM_AXI_SHARED_Pos (0U)
11159#define FLASH_OPTSR2_TCM_AXI_SHARED_Msk (0x3UL << FLASH_OPTSR2_TCM_AXI_SHARED_Pos)
11160#define FLASH_OPTSR2_TCM_AXI_SHARED FLASH_OPTSR2_TCM_AXI_SHARED_Msk
11161#define FLASH_OPTSR2_TCM_AXI_SHARED_0 (0x1UL << FLASH_OPTSR2_TCM_AXI_SHARED_Pos)
11162#define FLASH_OPTSR2_TCM_AXI_SHARED_1 (0x2UL << FLASH_OPTSR2_TCM_AXI_SHARED_Pos)
11163#define FLASH_OPTSR2_CPUFREQ_BOOST_Pos (2U)
11164#define FLASH_OPTSR2_CPUFREQ_BOOST_Msk (0x1UL << FLASH_OPTSR2_CPUFREQ_BOOST_Pos)
11165#define FLASH_OPTSR2_CPUFREQ_BOOST FLASH_OPTSR2_CPUFREQ_BOOST_Msk
11167/******************************************************************************/
11168/* */
11169/* Filter Mathematical ACcelerator unit (FMAC) */
11170/* */
11171/******************************************************************************/
11172/***************** Bit definition for FMAC_X1BUFCFG register ****************/
11173#define FMAC_X1BUFCFG_X1_BASE_Pos (0U)
11174#define FMAC_X1BUFCFG_X1_BASE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BASE_Pos)
11175#define FMAC_X1BUFCFG_X1_BASE FMAC_X1BUFCFG_X1_BASE_Msk
11176#define FMAC_X1BUFCFG_X1_BUF_SIZE_Pos (8U)
11177#define FMAC_X1BUFCFG_X1_BUF_SIZE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BUF_SIZE_Pos)
11178#define FMAC_X1BUFCFG_X1_BUF_SIZE FMAC_X1BUFCFG_X1_BUF_SIZE_Msk
11179#define FMAC_X1BUFCFG_FULL_WM_Pos (24U)
11180#define FMAC_X1BUFCFG_FULL_WM_Msk (0x3UL << FMAC_X1BUFCFG_FULL_WM_Pos)
11181#define FMAC_X1BUFCFG_FULL_WM FMAC_X1BUFCFG_FULL_WM_Msk
11182/***************** Bit definition for FMAC_X2BUFCFG register ****************/
11183#define FMAC_X2BUFCFG_X2_BASE_Pos (0U)
11184#define FMAC_X2BUFCFG_X2_BASE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BASE_Pos)
11185#define FMAC_X2BUFCFG_X2_BASE FMAC_X2BUFCFG_X2_BASE_Msk
11186#define FMAC_X2BUFCFG_X2_BUF_SIZE_Pos (8U)
11187#define FMAC_X2BUFCFG_X2_BUF_SIZE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BUF_SIZE_Pos)
11188#define FMAC_X2BUFCFG_X2_BUF_SIZE FMAC_X2BUFCFG_X2_BUF_SIZE_Msk
11189/***************** Bit definition for FMAC_YBUFCFG register *****************/
11190#define FMAC_YBUFCFG_Y_BASE_Pos (0U)
11191#define FMAC_YBUFCFG_Y_BASE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BASE_Pos)
11192#define FMAC_YBUFCFG_Y_BASE FMAC_YBUFCFG_Y_BASE_Msk
11193#define FMAC_YBUFCFG_Y_BUF_SIZE_Pos (8U)
11194#define FMAC_YBUFCFG_Y_BUF_SIZE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BUF_SIZE_Pos)
11195#define FMAC_YBUFCFG_Y_BUF_SIZE FMAC_YBUFCFG_Y_BUF_SIZE_Msk
11196#define FMAC_YBUFCFG_EMPTY_WM_Pos (24U)
11197#define FMAC_YBUFCFG_EMPTY_WM_Msk (0x3UL << FMAC_YBUFCFG_EMPTY_WM_Pos)
11198#define FMAC_YBUFCFG_EMPTY_WM FMAC_YBUFCFG_EMPTY_WM_Msk
11199/****************** Bit definition for FMAC_PARAM register ******************/
11200#define FMAC_PARAM_P_Pos (0U)
11201#define FMAC_PARAM_P_Msk (0xFFUL << FMAC_PARAM_P_Pos)
11202#define FMAC_PARAM_P FMAC_PARAM_P_Msk
11203#define FMAC_PARAM_Q_Pos (8U)
11204#define FMAC_PARAM_Q_Msk (0xFFUL << FMAC_PARAM_Q_Pos)
11205#define FMAC_PARAM_Q FMAC_PARAM_Q_Msk
11206#define FMAC_PARAM_R_Pos (16U)
11207#define FMAC_PARAM_R_Msk (0xFFUL << FMAC_PARAM_R_Pos)
11208#define FMAC_PARAM_R FMAC_PARAM_R_Msk
11209#define FMAC_PARAM_FUNC_Pos (24U)
11210#define FMAC_PARAM_FUNC_Msk (0x7FUL << FMAC_PARAM_FUNC_Pos)
11211#define FMAC_PARAM_FUNC FMAC_PARAM_FUNC_Msk
11212#define FMAC_PARAM_FUNC_0 (0x1UL << FMAC_PARAM_FUNC_Pos)
11213#define FMAC_PARAM_FUNC_1 (0x2UL << FMAC_PARAM_FUNC_Pos)
11214#define FMAC_PARAM_FUNC_2 (0x4UL << FMAC_PARAM_FUNC_Pos)
11215#define FMAC_PARAM_FUNC_3 (0x8UL << FMAC_PARAM_FUNC_Pos)
11216#define FMAC_PARAM_FUNC_4 (0x10UL << FMAC_PARAM_FUNC_Pos)
11217#define FMAC_PARAM_FUNC_5 (0x20UL << FMAC_PARAM_FUNC_Pos)
11218#define FMAC_PARAM_FUNC_6 (0x40UL << FMAC_PARAM_FUNC_Pos)
11219#define FMAC_PARAM_START_Pos (31U)
11220#define FMAC_PARAM_START_Msk (0x1UL << FMAC_PARAM_START_Pos)
11221#define FMAC_PARAM_START FMAC_PARAM_START_Msk
11222/******************** Bit definition for FMAC_CR register *******************/
11223#define FMAC_CR_RIEN_Pos (0U)
11224#define FMAC_CR_RIEN_Msk (0x1UL << FMAC_CR_RIEN_Pos)
11225#define FMAC_CR_RIEN FMAC_CR_RIEN_Msk
11226#define FMAC_CR_WIEN_Pos (1U)
11227#define FMAC_CR_WIEN_Msk (0x1UL << FMAC_CR_WIEN_Pos)
11228#define FMAC_CR_WIEN FMAC_CR_WIEN_Msk
11229#define FMAC_CR_OVFLIEN_Pos (2U)
11230#define FMAC_CR_OVFLIEN_Msk (0x1UL << FMAC_CR_OVFLIEN_Pos)
11231#define FMAC_CR_OVFLIEN FMAC_CR_OVFLIEN_Msk
11232#define FMAC_CR_UNFLIEN_Pos (3U)
11233#define FMAC_CR_UNFLIEN_Msk (0x1UL << FMAC_CR_UNFLIEN_Pos)
11234#define FMAC_CR_UNFLIEN FMAC_CR_UNFLIEN_Msk
11235#define FMAC_CR_SATIEN_Pos (4U)
11236#define FMAC_CR_SATIEN_Msk (0x1UL << FMAC_CR_SATIEN_Pos)
11237#define FMAC_CR_SATIEN FMAC_CR_SATIEN_Msk
11238#define FMAC_CR_DMAREN_Pos (8U)
11239#define FMAC_CR_DMAREN_Msk (0x1UL << FMAC_CR_DMAREN_Pos)
11240#define FMAC_CR_DMAREN FMAC_CR_DMAREN_Msk
11241#define FMAC_CR_DMAWEN_Pos (9U)
11242#define FMAC_CR_DMAWEN_Msk (0x1UL << FMAC_CR_DMAWEN_Pos)
11243#define FMAC_CR_DMAWEN FMAC_CR_DMAWEN_Msk
11244#define FMAC_CR_CLIPEN_Pos (15U)
11245#define FMAC_CR_CLIPEN_Msk (0x1UL << FMAC_CR_CLIPEN_Pos)
11246#define FMAC_CR_CLIPEN FMAC_CR_CLIPEN_Msk
11247#define FMAC_CR_RESET_Pos (16U)
11248#define FMAC_CR_RESET_Msk (0x1UL << FMAC_CR_RESET_Pos)
11249#define FMAC_CR_RESET FMAC_CR_RESET_Msk
11250/******************* Bit definition for FMAC_SR register ********************/
11251#define FMAC_SR_YEMPTY_Pos (0U)
11252#define FMAC_SR_YEMPTY_Msk (0x1UL << FMAC_SR_YEMPTY_Pos)
11253#define FMAC_SR_YEMPTY FMAC_SR_YEMPTY_Msk
11254#define FMAC_SR_X1FULL_Pos (1U)
11255#define FMAC_SR_X1FULL_Msk (0x1UL << FMAC_SR_X1FULL_Pos)
11256#define FMAC_SR_X1FULL FMAC_SR_X1FULL_Msk
11257#define FMAC_SR_OVFL_Pos (8U)
11258#define FMAC_SR_OVFL_Msk (0x1UL << FMAC_SR_OVFL_Pos)
11259#define FMAC_SR_OVFL FMAC_SR_OVFL_Msk
11260#define FMAC_SR_UNFL_Pos (9U)
11261#define FMAC_SR_UNFL_Msk (0x1UL << FMAC_SR_UNFL_Pos)
11262#define FMAC_SR_UNFL FMAC_SR_UNFL_Msk
11263#define FMAC_SR_SAT_Pos (10U)
11264#define FMAC_SR_SAT_Msk (0x1UL << FMAC_SR_SAT_Pos)
11265#define FMAC_SR_SAT FMAC_SR_SAT_Msk
11266/****************** Bit definition for FMAC_WDATA register ******************/
11267#define FMAC_WDATA_WDATA_Pos (0U)
11268#define FMAC_WDATA_WDATA_Msk (0xFFFFUL << FMAC_WDATA_WDATA_Pos)
11269#define FMAC_WDATA_WDATA FMAC_WDATA_WDATA_Msk
11270/****************** Bit definition for FMACX_RDATA register *****************/
11271#define FMAC_RDATA_RDATA_Pos (0U)
11272#define FMAC_RDATA_RDATA_Msk (0xFFFFUL << FMAC_RDATA_RDATA_Pos)
11273#define FMAC_RDATA_RDATA FMAC_RDATA_RDATA_Msk
11275/******************************************************************************/
11276/* */
11277/* Flexible Memory Controller */
11278/* */
11279/******************************************************************************/
11280/****************** Bit definition for FMC_BCR1 register *******************/
11281#define FMC_BCR1_CCLKEN_Pos (20U)
11282#define FMC_BCR1_CCLKEN_Msk (0x1UL << FMC_BCR1_CCLKEN_Pos)
11283#define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk
11284#define FMC_BCR1_WFDIS_Pos (21U)
11285#define FMC_BCR1_WFDIS_Msk (0x1UL << FMC_BCR1_WFDIS_Pos)
11286#define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk
11288#define FMC_BCR1_BMAP_Pos (24U)
11289#define FMC_BCR1_BMAP_Msk (0x3UL << FMC_BCR1_BMAP_Pos)
11290#define FMC_BCR1_BMAP FMC_BCR1_BMAP_Msk
11291#define FMC_BCR1_BMAP_0 (0x1UL << FMC_BCR1_BMAP_Pos)
11292#define FMC_BCR1_BMAP_1 (0x2UL << FMC_BCR1_BMAP_Pos)
11294#define FMC_BCR1_FMCEN_Pos (31U)
11295#define FMC_BCR1_FMCEN_Msk (0x1UL << FMC_BCR1_FMCEN_Pos)
11296#define FMC_BCR1_FMCEN FMC_BCR1_FMCEN_Msk
11297/****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
11298#define FMC_BCRx_MBKEN_Pos (0U)
11299#define FMC_BCRx_MBKEN_Msk (0x1UL << FMC_BCRx_MBKEN_Pos)
11300#define FMC_BCRx_MBKEN FMC_BCRx_MBKEN_Msk
11301#define FMC_BCRx_MUXEN_Pos (1U)
11302#define FMC_BCRx_MUXEN_Msk (0x1UL << FMC_BCRx_MUXEN_Pos)
11303#define FMC_BCRx_MUXEN FMC_BCRx_MUXEN_Msk
11305#define FMC_BCRx_MTYP_Pos (2U)
11306#define FMC_BCRx_MTYP_Msk (0x3UL << FMC_BCRx_MTYP_Pos)
11307#define FMC_BCRx_MTYP FMC_BCRx_MTYP_Msk
11308#define FMC_BCRx_MTYP_0 (0x1UL << FMC_BCRx_MTYP_Pos)
11309#define FMC_BCRx_MTYP_1 (0x2UL << FMC_BCRx_MTYP_Pos)
11311#define FMC_BCRx_MWID_Pos (4U)
11312#define FMC_BCRx_MWID_Msk (0x3UL << FMC_BCRx_MWID_Pos)
11313#define FMC_BCRx_MWID FMC_BCRx_MWID_Msk
11314#define FMC_BCRx_MWID_0 (0x1UL << FMC_BCRx_MWID_Pos)
11315#define FMC_BCRx_MWID_1 (0x2UL << FMC_BCRx_MWID_Pos)
11317#define FMC_BCRx_FACCEN_Pos (6U)
11318#define FMC_BCRx_FACCEN_Msk (0x1UL << FMC_BCRx_FACCEN_Pos)
11319#define FMC_BCRx_FACCEN FMC_BCRx_FACCEN_Msk
11320#define FMC_BCRx_BURSTEN_Pos (8U)
11321#define FMC_BCRx_BURSTEN_Msk (0x1UL << FMC_BCRx_BURSTEN_Pos)
11322#define FMC_BCRx_BURSTEN FMC_BCRx_BURSTEN_Msk
11323#define FMC_BCRx_WAITPOL_Pos (9U)
11324#define FMC_BCRx_WAITPOL_Msk (0x1UL << FMC_BCRx_WAITPOL_Pos)
11325#define FMC_BCRx_WAITPOL FMC_BCRx_WAITPOL_Msk
11326#define FMC_BCRx_WAITCFG_Pos (11U)
11327#define FMC_BCRx_WAITCFG_Msk (0x1UL << FMC_BCRx_WAITCFG_Pos)
11328#define FMC_BCRx_WAITCFG FMC_BCRx_WAITCFG_Msk
11329#define FMC_BCRx_WREN_Pos (12U)
11330#define FMC_BCRx_WREN_Msk (0x1UL << FMC_BCRx_WREN_Pos)
11331#define FMC_BCRx_WREN FMC_BCRx_WREN_Msk
11332#define FMC_BCRx_WAITEN_Pos (13U)
11333#define FMC_BCRx_WAITEN_Msk (0x1UL << FMC_BCRx_WAITEN_Pos)
11334#define FMC_BCRx_WAITEN FMC_BCRx_WAITEN_Msk
11335#define FMC_BCRx_EXTMOD_Pos (14U)
11336#define FMC_BCRx_EXTMOD_Msk (0x1UL << FMC_BCRx_EXTMOD_Pos)
11337#define FMC_BCRx_EXTMOD FMC_BCRx_EXTMOD_Msk
11338#define FMC_BCRx_ASYNCWAIT_Pos (15U)
11339#define FMC_BCRx_ASYNCWAIT_Msk (0x1UL << FMC_BCRx_ASYNCWAIT_Pos)
11340#define FMC_BCRx_ASYNCWAIT FMC_BCRx_ASYNCWAIT_Msk
11342#define FMC_BCRx_CPSIZE_Pos (16U)
11343#define FMC_BCRx_CPSIZE_Msk (0x7UL << FMC_BCRx_CPSIZE_Pos)
11344#define FMC_BCRx_CPSIZE FMC_BCRx_CPSIZE_Msk
11345#define FMC_BCRx_CPSIZE_0 (0x1UL << FMC_BCRx_CPSIZE_Pos)
11346#define FMC_BCRx_CPSIZE_1 (0x2UL << FMC_BCRx_CPSIZE_Pos)
11347#define FMC_BCRx_CPSIZE_2 (0x4UL << FMC_BCRx_CPSIZE_Pos)
11349#define FMC_BCRx_CBURSTRW_Pos (19U)
11350#define FMC_BCRx_CBURSTRW_Msk (0x1UL << FMC_BCRx_CBURSTRW_Pos)
11351#define FMC_BCRx_CBURSTRW FMC_BCRx_CBURSTRW_Msk
11353/****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
11354#define FMC_BTRx_ADDSET_Pos (0U)
11355#define FMC_BTRx_ADDSET_Msk (0xFUL << FMC_BTRx_ADDSET_Pos)
11356#define FMC_BTRx_ADDSET FMC_BTRx_ADDSET_Msk
11357#define FMC_BTRx_ADDSET_0 (0x1UL << FMC_BTRx_ADDSET_Pos)
11358#define FMC_BTRx_ADDSET_1 (0x2UL << FMC_BTRx_ADDSET_Pos)
11359#define FMC_BTRx_ADDSET_2 (0x4UL << FMC_BTRx_ADDSET_Pos)
11360#define FMC_BTRx_ADDSET_3 (0x8UL << FMC_BTRx_ADDSET_Pos)
11362#define FMC_BTRx_ADDHLD_Pos (4U)
11363#define FMC_BTRx_ADDHLD_Msk (0xFUL << FMC_BTRx_ADDHLD_Pos)
11364#define FMC_BTRx_ADDHLD FMC_BTRx_ADDHLD_Msk
11365#define FMC_BTRx_ADDHLD_0 (0x1UL << FMC_BTRx_ADDHLD_Pos)
11366#define FMC_BTRx_ADDHLD_1 (0x2UL << FMC_BTRx_ADDHLD_Pos)
11367#define FMC_BTRx_ADDHLD_2 (0x4UL << FMC_BTRx_ADDHLD_Pos)
11368#define FMC_BTRx_ADDHLD_3 (0x8UL << FMC_BTRx_ADDHLD_Pos)
11370#define FMC_BTRx_DATAST_Pos (8U)
11371#define FMC_BTRx_DATAST_Msk (0xFFUL << FMC_BTRx_DATAST_Pos)
11372#define FMC_BTRx_DATAST FMC_BTRx_DATAST_Msk
11373#define FMC_BTRx_DATAST_0 (0x01UL << FMC_BTRx_DATAST_Pos)
11374#define FMC_BTRx_DATAST_1 (0x02UL << FMC_BTRx_DATAST_Pos)
11375#define FMC_BTRx_DATAST_2 (0x04UL << FMC_BTRx_DATAST_Pos)
11376#define FMC_BTRx_DATAST_3 (0x08UL << FMC_BTRx_DATAST_Pos)
11377#define FMC_BTRx_DATAST_4 (0x10UL << FMC_BTRx_DATAST_Pos)
11378#define FMC_BTRx_DATAST_5 (0x20UL << FMC_BTRx_DATAST_Pos)
11379#define FMC_BTRx_DATAST_6 (0x40UL << FMC_BTRx_DATAST_Pos)
11380#define FMC_BTRx_DATAST_7 (0x80UL << FMC_BTRx_DATAST_Pos)
11382#define FMC_BTRx_BUSTURN_Pos (16U)
11383#define FMC_BTRx_BUSTURN_Msk (0xFUL << FMC_BTRx_BUSTURN_Pos)
11384#define FMC_BTRx_BUSTURN FMC_BTRx_BUSTURN_Msk
11385#define FMC_BTRx_BUSTURN_0 (0x1UL << FMC_BTRx_BUSTURN_Pos)
11386#define FMC_BTRx_BUSTURN_1 (0x2UL << FMC_BTRx_BUSTURN_Pos)
11387#define FMC_BTRx_BUSTURN_2 (0x4UL << FMC_BTRx_BUSTURN_Pos)
11388#define FMC_BTRx_BUSTURN_3 (0x8UL << FMC_BTRx_BUSTURN_Pos)
11390#define FMC_BTRx_CLKDIV_Pos (20U)
11391#define FMC_BTRx_CLKDIV_Msk (0xFUL << FMC_BTRx_CLKDIV_Pos)
11392#define FMC_BTRx_CLKDIV FMC_BTRx_CLKDIV_Msk
11393#define FMC_BTRx_CLKDIV_0 (0x1UL << FMC_BTRx_CLKDIV_Pos)
11394#define FMC_BTRx_CLKDIV_1 (0x2UL << FMC_BTRx_CLKDIV_Pos)
11395#define FMC_BTRx_CLKDIV_2 (0x4UL << FMC_BTRx_CLKDIV_Pos)
11396#define FMC_BTRx_CLKDIV_3 (0x8UL << FMC_BTRx_CLKDIV_Pos)
11398#define FMC_BTRx_DATLAT_Pos (24U)
11399#define FMC_BTRx_DATLAT_Msk (0xFUL << FMC_BTRx_DATLAT_Pos)
11400#define FMC_BTRx_DATLAT FMC_BTRx_DATLAT_Msk
11401#define FMC_BTRx_DATLAT_0 (0x1UL << FMC_BTRx_DATLAT_Pos)
11402#define FMC_BTRx_DATLAT_1 (0x2UL << FMC_BTRx_DATLAT_Pos)
11403#define FMC_BTRx_DATLAT_2 (0x4UL << FMC_BTRx_DATLAT_Pos)
11404#define FMC_BTRx_DATLAT_3 (0x8UL << FMC_BTRx_DATLAT_Pos)
11406#define FMC_BTRx_ACCMOD_Pos (28U)
11407#define FMC_BTRx_ACCMOD_Msk (0x3UL << FMC_BTRx_ACCMOD_Pos)
11408#define FMC_BTRx_ACCMOD FMC_BTRx_ACCMOD_Msk
11409#define FMC_BTRx_ACCMOD_0 (0x1UL << FMC_BTRx_ACCMOD_Pos)
11410#define FMC_BTRx_ACCMOD_1 (0x2UL << FMC_BTRx_ACCMOD_Pos)
11412/****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
11413#define FMC_BWTRx_ADDSET_Pos (0U)
11414#define FMC_BWTRx_ADDSET_Msk (0xFUL << FMC_BWTRx_ADDSET_Pos)
11415#define FMC_BWTRx_ADDSET FMC_BWTRx_ADDSET_Msk
11416#define FMC_BWTRx_ADDSET_0 (0x1UL << FMC_BWTRx_ADDSET_Pos)
11417#define FMC_BWTRx_ADDSET_1 (0x2UL << FMC_BWTRx_ADDSET_Pos)
11418#define FMC_BWTRx_ADDSET_2 (0x4UL << FMC_BWTRx_ADDSET_Pos)
11419#define FMC_BWTRx_ADDSET_3 (0x8UL << FMC_BWTRx_ADDSET_Pos)
11421#define FMC_BWTRx_ADDHLD_Pos (4U)
11422#define FMC_BWTRx_ADDHLD_Msk (0xFUL << FMC_BWTRx_ADDHLD_Pos)
11423#define FMC_BWTRx_ADDHLD FMC_BWTRx_ADDHLD_Msk
11424#define FMC_BWTRx_ADDHLD_0 (0x1UL << FMC_BWTRx_ADDHLD_Pos)
11425#define FMC_BWTRx_ADDHLD_1 (0x2UL << FMC_BWTRx_ADDHLD_Pos)
11426#define FMC_BWTRx_ADDHLD_2 (0x4UL << FMC_BWTRx_ADDHLD_Pos)
11427#define FMC_BWTRx_ADDHLD_3 (0x8UL << FMC_BWTRx_ADDHLD_Pos)
11429#define FMC_BWTRx_DATAST_Pos (8U)
11430#define FMC_BWTRx_DATAST_Msk (0xFFUL << FMC_BWTRx_DATAST_Pos)
11431#define FMC_BWTRx_DATAST FMC_BWTRx_DATAST_Msk
11432#define FMC_BWTRx_DATAST_0 (0x01UL << FMC_BWTRx_DATAST_Pos)
11433#define FMC_BWTRx_DATAST_1 (0x02UL << FMC_BWTRx_DATAST_Pos)
11434#define FMC_BWTRx_DATAST_2 (0x04UL << FMC_BWTRx_DATAST_Pos)
11435#define FMC_BWTRx_DATAST_3 (0x08UL << FMC_BWTRx_DATAST_Pos)
11436#define FMC_BWTRx_DATAST_4 (0x10UL << FMC_BWTRx_DATAST_Pos)
11437#define FMC_BWTRx_DATAST_5 (0x20UL << FMC_BWTRx_DATAST_Pos)
11438#define FMC_BWTRx_DATAST_6 (0x40UL << FMC_BWTRx_DATAST_Pos)
11439#define FMC_BWTRx_DATAST_7 (0x80UL << FMC_BWTRx_DATAST_Pos)
11441#define FMC_BWTRx_BUSTURN_Pos (16U)
11442#define FMC_BWTRx_BUSTURN_Msk (0xFUL << FMC_BWTRx_BUSTURN_Pos)
11443#define FMC_BWTRx_BUSTURN FMC_BWTRx_BUSTURN_Msk
11444#define FMC_BWTRx_BUSTURN_0 (0x1UL << FMC_BWTRx_BUSTURN_Pos)
11445#define FMC_BWTRx_BUSTURN_1 (0x2UL << FMC_BWTRx_BUSTURN_Pos)
11446#define FMC_BWTRx_BUSTURN_2 (0x4UL << FMC_BWTRx_BUSTURN_Pos)
11447#define FMC_BWTRx_BUSTURN_3 (0x8UL << FMC_BWTRx_BUSTURN_Pos)
11449#define FMC_BWTRx_ACCMOD_Pos (28U)
11450#define FMC_BWTRx_ACCMOD_Msk (0x3UL << FMC_BWTRx_ACCMOD_Pos)
11451#define FMC_BWTRx_ACCMOD FMC_BWTRx_ACCMOD_Msk
11452#define FMC_BWTRx_ACCMOD_0 (0x1UL << FMC_BWTRx_ACCMOD_Pos)
11453#define FMC_BWTRx_ACCMOD_1 (0x2UL << FMC_BWTRx_ACCMOD_Pos)
11455/****************** Bit definition for FMC_PCR register *******************/
11456#define FMC_PCR_PWAITEN_Pos (1U)
11457#define FMC_PCR_PWAITEN_Msk (0x1UL << FMC_PCR_PWAITEN_Pos)
11458#define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk
11459#define FMC_PCR_PBKEN_Pos (2U)
11460#define FMC_PCR_PBKEN_Msk (0x1UL << FMC_PCR_PBKEN_Pos)
11461#define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk
11463#define FMC_PCR_PWID_Pos (4U)
11464#define FMC_PCR_PWID_Msk (0x3UL << FMC_PCR_PWID_Pos)
11465#define FMC_PCR_PWID FMC_PCR_PWID_Msk
11466#define FMC_PCR_PWID_0 (0x1UL << FMC_PCR_PWID_Pos)
11467#define FMC_PCR_PWID_1 (0x2UL << FMC_PCR_PWID_Pos)
11469#define FMC_PCR_ECCEN_Pos (6U)
11470#define FMC_PCR_ECCEN_Msk (0x1UL << FMC_PCR_ECCEN_Pos)
11471#define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk
11473#define FMC_PCR_TCLR_Pos (9U)
11474#define FMC_PCR_TCLR_Msk (0xFUL << FMC_PCR_TCLR_Pos)
11475#define FMC_PCR_TCLR FMC_PCR_TCLR_Msk
11476#define FMC_PCR_TCLR_0 (0x1UL << FMC_PCR_TCLR_Pos)
11477#define FMC_PCR_TCLR_1 (0x2UL << FMC_PCR_TCLR_Pos)
11478#define FMC_PCR_TCLR_2 (0x4UL << FMC_PCR_TCLR_Pos)
11479#define FMC_PCR_TCLR_3 (0x8UL << FMC_PCR_TCLR_Pos)
11481#define FMC_PCR_TAR_Pos (13U)
11482#define FMC_PCR_TAR_Msk (0xFUL << FMC_PCR_TAR_Pos)
11483#define FMC_PCR_TAR FMC_PCR_TAR_Msk
11484#define FMC_PCR_TAR_0 (0x1UL << FMC_PCR_TAR_Pos)
11485#define FMC_PCR_TAR_1 (0x2UL << FMC_PCR_TAR_Pos)
11486#define FMC_PCR_TAR_2 (0x4UL << FMC_PCR_TAR_Pos)
11487#define FMC_PCR_TAR_3 (0x8UL << FMC_PCR_TAR_Pos)
11489#define FMC_PCR_ECCPS_Pos (17U)
11490#define FMC_PCR_ECCPS_Msk (0x7UL << FMC_PCR_ECCPS_Pos)
11491#define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk
11492#define FMC_PCR_ECCPS_0 (0x1UL << FMC_PCR_ECCPS_Pos)
11493#define FMC_PCR_ECCPS_1 (0x2UL << FMC_PCR_ECCPS_Pos)
11494#define FMC_PCR_ECCPS_2 (0x4UL << FMC_PCR_ECCPS_Pos)
11496/******************* Bit definition for FMC_SR register *******************/
11497#define FMC_SR_IRS_Pos (0U)
11498#define FMC_SR_IRS_Msk (0x1UL << FMC_SR_IRS_Pos)
11499#define FMC_SR_IRS FMC_SR_IRS_Msk
11500#define FMC_SR_ILS_Pos (1U)
11501#define FMC_SR_ILS_Msk (0x1UL << FMC_SR_ILS_Pos)
11502#define FMC_SR_ILS FMC_SR_ILS_Msk
11503#define FMC_SR_IFS_Pos (2U)
11504#define FMC_SR_IFS_Msk (0x1UL << FMC_SR_IFS_Pos)
11505#define FMC_SR_IFS FMC_SR_IFS_Msk
11506#define FMC_SR_IREN_Pos (3U)
11507#define FMC_SR_IREN_Msk (0x1UL << FMC_SR_IREN_Pos)
11508#define FMC_SR_IREN FMC_SR_IREN_Msk
11509#define FMC_SR_ILEN_Pos (4U)
11510#define FMC_SR_ILEN_Msk (0x1UL << FMC_SR_ILEN_Pos)
11511#define FMC_SR_ILEN FMC_SR_ILEN_Msk
11512#define FMC_SR_IFEN_Pos (5U)
11513#define FMC_SR_IFEN_Msk (0x1UL << FMC_SR_IFEN_Pos)
11514#define FMC_SR_IFEN FMC_SR_IFEN_Msk
11515#define FMC_SR_FEMPT_Pos (6U)
11516#define FMC_SR_FEMPT_Msk (0x1UL << FMC_SR_FEMPT_Pos)
11517#define FMC_SR_FEMPT FMC_SR_FEMPT_Msk
11519/****************** Bit definition for FMC_PMEM register ******************/
11520#define FMC_PMEM_MEMSET_Pos (0U)
11521#define FMC_PMEM_MEMSET_Msk (0xFFUL << FMC_PMEM_MEMSET_Pos)
11522#define FMC_PMEM_MEMSET FMC_PMEM_MEMSET_Msk
11523#define FMC_PMEM_MEMSET_0 (0x01UL << FMC_PMEM_MEMSET_Pos)
11524#define FMC_PMEM_MEMSET_1 (0x02UL << FMC_PMEM_MEMSET_Pos)
11525#define FMC_PMEM_MEMSET_2 (0x04UL << FMC_PMEM_MEMSET_Pos)
11526#define FMC_PMEM_MEMSET_3 (0x08UL << FMC_PMEM_MEMSET_Pos)
11527#define FMC_PMEM_MEMSET_4 (0x10UL << FMC_PMEM_MEMSET_Pos)
11528#define FMC_PMEM_MEMSET_5 (0x20UL << FMC_PMEM_MEMSET_Pos)
11529#define FMC_PMEM_MEMSET_6 (0x40UL << FMC_PMEM_MEMSET_Pos)
11530#define FMC_PMEM_MEMSET_7 (0x80UL << FMC_PMEM_MEMSET_Pos)
11532#define FMC_PMEM_MEMWAIT_Pos (8U)
11533#define FMC_PMEM_MEMWAIT_Msk (0xFFUL << FMC_PMEM_MEMWAIT_Pos)
11534#define FMC_PMEM_MEMWAIT FMC_PMEM_MEMWAIT_Msk
11535#define FMC_PMEM_MEMWAIT_0 (0x01UL << FMC_PMEM_MEMWAIT_Pos)
11536#define FMC_PMEM_MEMWAIT_1 (0x02UL << FMC_PMEM_MEMWAIT_Pos)
11537#define FMC_PMEM_MEMWAIT_2 (0x04UL << FMC_PMEM_MEMWAIT_Pos)
11538#define FMC_PMEM_MEMWAIT_3 (0x08UL << FMC_PMEM_MEMWAIT_Pos)
11539#define FMC_PMEM_MEMWAIT_4 (0x10UL << FMC_PMEM_MEMWAIT_Pos)
11540#define FMC_PMEM_MEMWAIT_5 (0x20UL << FMC_PMEM_MEMWAIT_Pos)
11541#define FMC_PMEM_MEMWAIT_6 (0x40UL << FMC_PMEM_MEMWAIT_Pos)
11542#define FMC_PMEM_MEMWAIT_7 (0x80UL << FMC_PMEM_MEMWAIT_Pos)
11544#define FMC_PMEM_MEMHOLD_Pos (16U)
11545#define FMC_PMEM_MEMHOLD_Msk (0xFFUL << FMC_PMEM_MEMHOLD_Pos)
11546#define FMC_PMEM_MEMHOLD FMC_PMEM_MEMHOLD_Msk
11547#define FMC_PMEM_MEMHOLD_0 (0x01UL << FMC_PMEM_MEMHOLD_Pos)
11548#define FMC_PMEM_MEMHOLD_1 (0x02UL << FMC_PMEM_MEMHOLD_Pos)
11549#define FMC_PMEM_MEMHOLD_2 (0x04UL << FMC_PMEM_MEMHOLD_Pos)
11550#define FMC_PMEM_MEMHOLD_3 (0x08UL << FMC_PMEM_MEMHOLD_Pos)
11551#define FMC_PMEM_MEMHOLD_4 (0x10UL << FMC_PMEM_MEMHOLD_Pos)
11552#define FMC_PMEM_MEMHOLD_5 (0x20UL << FMC_PMEM_MEMHOLD_Pos)
11553#define FMC_PMEM_MEMHOLD_6 (0x40UL << FMC_PMEM_MEMHOLD_Pos)
11554#define FMC_PMEM_MEMHOLD_7 (0x80UL << FMC_PMEM_MEMHOLD_Pos)
11556#define FMC_PMEM_MEMHIZ_Pos (24U)
11557#define FMC_PMEM_MEMHIZ_Msk (0xFFUL << FMC_PMEM_MEMHIZ_Pos)
11558#define FMC_PMEM_MEMHIZ FMC_PMEM_MEMHIZ_Msk
11559#define FMC_PMEM_MEMHIZ_0 (0x01UL << FMC_PMEM_MEMHIZ_Pos)
11560#define FMC_PMEM_MEMHIZ_1 (0x02UL << FMC_PMEM_MEMHIZ_Pos)
11561#define FMC_PMEM_MEMHIZ_2 (0x04UL << FMC_PMEM_MEMHIZ_Pos)
11562#define FMC_PMEM_MEMHIZ_3 (0x08UL << FMC_PMEM_MEMHIZ_Pos)
11563#define FMC_PMEM_MEMHIZ_4 (0x10UL << FMC_PMEM_MEMHIZ_Pos)
11564#define FMC_PMEM_MEMHIZ_5 (0x20UL << FMC_PMEM_MEMHIZ_Pos)
11565#define FMC_PMEM_MEMHIZ_6 (0x40UL << FMC_PMEM_MEMHIZ_Pos)
11566#define FMC_PMEM_MEMHIZ_7 (0x80UL << FMC_PMEM_MEMHIZ_Pos)
11568/****************** Bit definition for FMC_PATT register ******************/
11569#define FMC_PATT_ATTSET_Pos (0U)
11570#define FMC_PATT_ATTSET_Msk (0xFFUL << FMC_PATT_ATTSET_Pos)
11571#define FMC_PATT_ATTSET FMC_PATT_ATTSET_Msk
11572#define FMC_PATT_ATTSET_0 (0x01UL << FMC_PATT_ATTSET_Pos)
11573#define FMC_PATT_ATTSET_1 (0x02UL << FMC_PATT_ATTSET_Pos)
11574#define FMC_PATT_ATTSET_2 (0x04UL << FMC_PATT_ATTSET_Pos)
11575#define FMC_PATT_ATTSET_3 (0x08UL << FMC_PATT_ATTSET_Pos)
11576#define FMC_PATT_ATTSET_4 (0x10UL << FMC_PATT_ATTSET_Pos)
11577#define FMC_PATT_ATTSET_5 (0x20UL << FMC_PATT_ATTSET_Pos)
11578#define FMC_PATT_ATTSET_6 (0x40UL << FMC_PATT_ATTSET_Pos)
11579#define FMC_PATT_ATTSET_7 (0x80UL << FMC_PATT_ATTSET_Pos)
11581#define FMC_PATT_ATTWAIT_Pos (8U)
11582#define FMC_PATT_ATTWAIT_Msk (0xFFUL << FMC_PATT_ATTWAIT_Pos)
11583#define FMC_PATT_ATTWAIT FMC_PATT_ATTWAIT_Msk
11584#define FMC_PATT_ATTWAIT_0 (0x01UL << FMC_PATT_ATTWAIT_Pos)
11585#define FMC_PATT_ATTWAIT_1 (0x02UL << FMC_PATT_ATTWAIT_Pos)
11586#define FMC_PATT_ATTWAIT_2 (0x04UL << FMC_PATT_ATTWAIT_Pos)
11587#define FMC_PATT_ATTWAIT_3 (0x08UL << FMC_PATT_ATTWAIT_Pos)
11588#define FMC_PATT_ATTWAIT_4 (0x10UL << FMC_PATT_ATTWAIT_Pos)
11589#define FMC_PATT_ATTWAIT_5 (0x20UL << FMC_PATT_ATTWAIT_Pos)
11590#define FMC_PATT_ATTWAIT_6 (0x40UL << FMC_PATT_ATTWAIT_Pos)
11591#define FMC_PATT_ATTWAIT_7 (0x80UL << FMC_PATT_ATTWAIT_Pos)
11593#define FMC_PATT_ATTHOLD_Pos (16U)
11594#define FMC_PATT_ATTHOLD_Msk (0xFFUL << FMC_PATT_ATTHOLD_Pos)
11595#define FMC_PATT_ATTHOLD FMC_PATT_ATTHOLD_Msk
11596#define FMC_PATT_ATTHOLD_0 (0x01UL << FMC_PATT_ATTHOLD_Pos)
11597#define FMC_PATT_ATTHOLD_1 (0x02UL << FMC_PATT_ATTHOLD_Pos)
11598#define FMC_PATT_ATTHOLD_2 (0x04UL << FMC_PATT_ATTHOLD_Pos)
11599#define FMC_PATT_ATTHOLD_3 (0x08UL << FMC_PATT_ATTHOLD_Pos)
11600#define FMC_PATT_ATTHOLD_4 (0x10UL << FMC_PATT_ATTHOLD_Pos)
11601#define FMC_PATT_ATTHOLD_5 (0x20UL << FMC_PATT_ATTHOLD_Pos)
11602#define FMC_PATT_ATTHOLD_6 (0x40UL << FMC_PATT_ATTHOLD_Pos)
11603#define FMC_PATT_ATTHOLD_7 (0x80UL << FMC_PATT_ATTHOLD_Pos)
11605#define FMC_PATT_ATTHIZ_Pos (24U)
11606#define FMC_PATT_ATTHIZ_Msk (0xFFUL << FMC_PATT_ATTHIZ_Pos)
11607#define FMC_PATT_ATTHIZ FMC_PATT_ATTHIZ_Msk
11608#define FMC_PATT_ATTHIZ_0 (0x01UL << FMC_PATT_ATTHIZ_Pos)
11609#define FMC_PATT_ATTHIZ_1 (0x02UL << FMC_PATT_ATTHIZ_Pos)
11610#define FMC_PATT_ATTHIZ_2 (0x04UL << FMC_PATT_ATTHIZ_Pos)
11611#define FMC_PATT_ATTHIZ_3 (0x08UL << FMC_PATT_ATTHIZ_Pos)
11612#define FMC_PATT_ATTHIZ_4 (0x10UL << FMC_PATT_ATTHIZ_Pos)
11613#define FMC_PATT_ATTHIZ_5 (0x20UL << FMC_PATT_ATTHIZ_Pos)
11614#define FMC_PATT_ATTHIZ_6 (0x40UL << FMC_PATT_ATTHIZ_Pos)
11615#define FMC_PATT_ATTHIZ_7 (0x80UL << FMC_PATT_ATTHIZ_Pos)
11617/****************** Bit definition for FMC_ECCR3 register ******************/
11618#define FMC_ECCR3_ECC3_Pos (0U)
11619#define FMC_ECCR3_ECC3_Msk (0xFFFFFFFFUL << FMC_ECCR3_ECC3_Pos)
11620#define FMC_ECCR3_ECC3 FMC_ECCR3_ECC3_Msk
11622/****************** Bit definition for FMC_SDCRx registers (x=1..4) *********/
11623#define FMC_SDCRx_NC_Pos (0U)
11624#define FMC_SDCRx_NC_Msk (0x3UL << FMC_SDCRx_NC_Pos)
11625#define FMC_SDCRx_NC FMC_SDCRx_NC_Msk
11626#define FMC_SDCRx_NC_0 (0x1UL << FMC_SDCRx_NC_Pos)
11627#define FMC_SDCRx_NC_1 (0x2UL << FMC_SDCRx_NC_Pos)
11629#define FMC_SDCRx_NR_Pos (2U)
11630#define FMC_SDCRx_NR_Msk (0x3UL << FMC_SDCRx_NR_Pos)
11631#define FMC_SDCRx_NR FMC_SDCRx_NR_Msk
11632#define FMC_SDCRx_NR_0 (0x1UL << FMC_SDCRx_NR_Pos)
11633#define FMC_SDCRx_NR_1 (0x2UL << FMC_SDCRx_NR_Pos)
11635#define FMC_SDCRx_MWID_Pos (4U)
11636#define FMC_SDCRx_MWID_Msk (0x3UL << FMC_SDCRx_MWID_Pos)
11637#define FMC_SDCRx_MWID FMC_SDCRx_MWID_Msk
11638#define FMC_SDCRx_MWID_0 (0x1UL << FMC_SDCRx_MWID_Pos)
11639#define FMC_SDCRx_MWID_1 (0x2UL << FMC_SDCRx_MWID_Pos)
11641#define FMC_SDCRx_NB_Pos (6U)
11642#define FMC_SDCRx_NB_Msk (0x1UL << FMC_SDCRx_NB_Pos)
11643#define FMC_SDCRx_NB FMC_SDCRx_NB_Msk
11645#define FMC_SDCRx_CAS_Pos (7U)
11646#define FMC_SDCRx_CAS_Msk (0x3UL << FMC_SDCRx_CAS_Pos)
11647#define FMC_SDCRx_CAS FMC_SDCRx_CAS_Msk
11648#define FMC_SDCRx_CAS_0 (0x1UL << FMC_SDCRx_CAS_Pos)
11649#define FMC_SDCRx_CAS_1 (0x2UL << FMC_SDCRx_CAS_Pos)
11651#define FMC_SDCRx_WP_Pos (9U)
11652#define FMC_SDCRx_WP_Msk (0x1UL << FMC_SDCRx_WP_Pos)
11653#define FMC_SDCRx_WP FMC_SDCRx_WP_Msk
11655#define FMC_SDCRx_SDCLK_Pos (10U)
11656#define FMC_SDCRx_SDCLK_Msk (0x3UL << FMC_SDCRx_SDCLK_Pos)
11657#define FMC_SDCRx_SDCLK FMC_SDCRx_SDCLK_Msk
11658#define FMC_SDCRx_SDCLK_0 (0x1UL << FMC_SDCRx_SDCLK_Pos)
11659#define FMC_SDCRx_SDCLK_1 (0x2UL << FMC_SDCRx_SDCLK_Pos)
11661#define FMC_SDCRx_RBURST_Pos (12U)
11662#define FMC_SDCRx_RBURST_Msk (0x1UL << FMC_SDCRx_RBURST_Pos)
11663#define FMC_SDCRx_RBURST FMC_SDCRx_RBURST_Msk
11665#define FMC_SDCRx_RPIPE_Pos (13U)
11666#define FMC_SDCRx_RPIPE_Msk (0x3UL << FMC_SDCRx_RPIPE_Pos)
11667#define FMC_SDCRx_RPIPE FMC_SDCRx_RPIPE_Msk
11668#define FMC_SDCRx_RPIPE_0 (0x1UL << FMC_SDCRx_RPIPE_Pos)
11669#define FMC_SDCRx_RPIPE_1 (0x2UL << FMC_SDCRx_RPIPE_Pos)
11671/****************** Bit definition for FMC_SDTRx(1,2) register ******************/
11672#define FMC_SDTRx_TMRD_Pos (0U)
11673#define FMC_SDTRx_TMRD_Msk (0xFUL << FMC_SDTRx_TMRD_Pos)
11674#define FMC_SDTRx_TMRD FMC_SDTRx_TMRD_Msk
11675#define FMC_SDTRx_TMRD_0 (0x1UL << FMC_SDTRx_TMRD_Pos)
11676#define FMC_SDTRx_TMRD_1 (0x2UL << FMC_SDTRx_TMRD_Pos)
11677#define FMC_SDTRx_TMRD_2 (0x4UL << FMC_SDTRx_TMRD_Pos)
11678#define FMC_SDTRx_TMRD_3 (0x8UL << FMC_SDTRx_TMRD_Pos)
11680#define FMC_SDTRx_TXSR_Pos (4U)
11681#define FMC_SDTRx_TXSR_Msk (0xFUL << FMC_SDTRx_TXSR_Pos)
11682#define FMC_SDTRx_TXSR FMC_SDTRx_TXSR_Msk
11683#define FMC_SDTRx_TXSR_0 (0x1UL << FMC_SDTRx_TXSR_Pos)
11684#define FMC_SDTRx_TXSR_1 (0x2UL << FMC_SDTRx_TXSR_Pos)
11685#define FMC_SDTRx_TXSR_2 (0x4UL << FMC_SDTRx_TXSR_Pos)
11686#define FMC_SDTRx_TXSR_3 (0x8UL << FMC_SDTRx_TXSR_Pos)
11688#define FMC_SDTRx_TRAS_Pos (8U)
11689#define FMC_SDTRx_TRAS_Msk (0xFUL << FMC_SDTRx_TRAS_Pos)
11690#define FMC_SDTRx_TRAS FMC_SDTRx_TRAS_Msk
11691#define FMC_SDTRx_TRAS_0 (0x1UL << FMC_SDTRx_TRAS_Pos)
11692#define FMC_SDTRx_TRAS_1 (0x2UL << FMC_SDTRx_TRAS_Pos)
11693#define FMC_SDTRx_TRAS_2 (0x4UL << FMC_SDTRx_TRAS_Pos)
11694#define FMC_SDTRx_TRAS_3 (0x8UL << FMC_SDTRx_TRAS_Pos)
11696#define FMC_SDTRx_TRC_Pos (12U)
11697#define FMC_SDTRx_TRC_Msk (0xFUL << FMC_SDTRx_TRC_Pos)
11698#define FMC_SDTRx_TRC FMC_SDTRx_TRC_Msk
11699#define FMC_SDTRx_TRC_0 (0x1UL << FMC_SDTRx_TRC_Pos)
11700#define FMC_SDTRx_TRC_1 (0x2UL << FMC_SDTRx_TRC_Pos)
11701#define FMC_SDTRx_TRC_2 (0x4UL << FMC_SDTRx_TRC_Pos)
11703#define FMC_SDTRx_TWR_Pos (16U)
11704#define FMC_SDTRx_TWR_Msk (0xFUL << FMC_SDTRx_TWR_Pos)
11705#define FMC_SDTRx_TWR FMC_SDTRx_TWR_Msk
11706#define FMC_SDTRx_TWR_0 (0x1UL << FMC_SDTRx_TWR_Pos)
11707#define FMC_SDTRx_TWR_1 (0x2UL << FMC_SDTRx_TWR_Pos)
11708#define FMC_SDTRx_TWR_2 (0x4UL << FMC_SDTRx_TWR_Pos)
11710#define FMC_SDTRx_TRP_Pos (20U)
11711#define FMC_SDTRx_TRP_Msk (0xFUL << FMC_SDTRx_TRP_Pos)
11712#define FMC_SDTRx_TRP FMC_SDTRx_TRP_Msk
11713#define FMC_SDTRx_TRP_0 (0x1UL << FMC_SDTRx_TRP_Pos)
11714#define FMC_SDTRx_TRP_1 (0x2UL << FMC_SDTRx_TRP_Pos)
11715#define FMC_SDTRx_TRP_2 (0x4UL << FMC_SDTRx_TRP_Pos)
11717#define FMC_SDTRx_TRCD_Pos (24U)
11718#define FMC_SDTRx_TRCD_Msk (0xFUL << FMC_SDTRx_TRCD_Pos)
11719#define FMC_SDTRx_TRCD FMC_SDTRx_TRCD_Msk
11720#define FMC_SDTRx_TRCD_0 (0x1UL << FMC_SDTRx_TRCD_Pos)
11721#define FMC_SDTRx_TRCD_1 (0x2UL << FMC_SDTRx_TRCD_Pos)
11722#define FMC_SDTRx_TRCD_2 (0x4UL << FMC_SDTRx_TRCD_Pos)
11724/****************** Bit definition for FMC_SDCMR register ******************/
11725#define FMC_SDCMR_MODE_Pos (0U)
11726#define FMC_SDCMR_MODE_Msk (0x7UL << FMC_SDCMR_MODE_Pos)
11727#define FMC_SDCMR_MODE FMC_SDCMR_MODE_Msk
11728#define FMC_SDCMR_MODE_0 (0x1UL << FMC_SDCMR_MODE_Pos)
11729#define FMC_SDCMR_MODE_1 (0x2UL << FMC_SDCMR_MODE_Pos)
11730#define FMC_SDCMR_MODE_2 (0x4UL << FMC_SDCMR_MODE_Pos)
11732#define FMC_SDCMR_CTB2_Pos (3U)
11733#define FMC_SDCMR_CTB2_Msk (0x1UL << FMC_SDCMR_CTB2_Pos)
11734#define FMC_SDCMR_CTB2 FMC_SDCMR_CTB2_Msk
11736#define FMC_SDCMR_CTB1_Pos (4U)
11737#define FMC_SDCMR_CTB1_Msk (0x1UL << FMC_SDCMR_CTB1_Pos)
11738#define FMC_SDCMR_CTB1 FMC_SDCMR_CTB1_Msk
11740#define FMC_SDCMR_NRFS_Pos (5U)
11741#define FMC_SDCMR_NRFS_Msk (0xFUL << FMC_SDCMR_NRFS_Pos)
11742#define FMC_SDCMR_NRFS FMC_SDCMR_NRFS_Msk
11743#define FMC_SDCMR_NRFS_0 (0x1UL << FMC_SDCMR_NRFS_Pos)
11744#define FMC_SDCMR_NRFS_1 (0x2UL << FMC_SDCMR_NRFS_Pos)
11745#define FMC_SDCMR_NRFS_2 (0x4UL << FMC_SDCMR_NRFS_Pos)
11746#define FMC_SDCMR_NRFS_3 (0x8UL << FMC_SDCMR_NRFS_Pos)
11748#define FMC_SDCMR_MRD_Pos (9U)
11749#define FMC_SDCMR_MRD_Msk (0x1FFFUL << FMC_SDCMR_MRD_Pos)
11750#define FMC_SDCMR_MRD FMC_SDCMR_MRD_Msk
11752/****************** Bit definition for FMC_SDRTR register ******************/
11753#define FMC_SDRTR_CRE_Pos (0U)
11754#define FMC_SDRTR_CRE_Msk (0x1UL << FMC_SDRTR_CRE_Pos)
11755#define FMC_SDRTR_CRE FMC_SDRTR_CRE_Msk
11757#define FMC_SDRTR_COUNT_Pos (1U)
11758#define FMC_SDRTR_COUNT_Msk (0x1FFFUL << FMC_SDRTR_COUNT_Pos)
11759#define FMC_SDRTR_COUNT FMC_SDRTR_COUNT_Msk
11761#define FMC_SDRTR_REIE_Pos (14U)
11762#define FMC_SDRTR_REIE_Msk (0x1UL << FMC_SDRTR_REIE_Pos)
11763#define FMC_SDRTR_REIE FMC_SDRTR_REIE_Msk
11765/****************** Bit definition for FMC_SDSR register ******************/
11766#define FMC_SDSR_RE_Pos (0U)
11767#define FMC_SDSR_RE_Msk (0x1UL << FMC_SDSR_RE_Pos)
11768#define FMC_SDSR_RE FMC_SDSR_RE_Msk
11770#define FMC_SDSR_MODES1_Pos (1U)
11771#define FMC_SDSR_MODES1_Msk (0x3UL << FMC_SDSR_MODES1_Pos)
11772#define FMC_SDSR_MODES1 FMC_SDSR_MODES1_Msk
11773#define FMC_SDSR_MODES1_0 (0x1UL << FMC_SDSR_MODES1_Pos)
11774#define FMC_SDSR_MODES1_1 (0x2UL << FMC_SDSR_MODES1_Pos)
11776#define FMC_SDSR_MODES2_Pos (3U)
11777#define FMC_SDSR_MODES2_Msk (0x3UL << FMC_SDSR_MODES2_Pos)
11778#define FMC_SDSR_MODES2 FMC_SDSR_MODES2_Msk
11779#define FMC_SDSR_MODES2_0 (0x1UL << FMC_SDSR_MODES2_Pos)
11780#define FMC_SDSR_MODES2_1 (0x2UL << FMC_SDSR_MODES2_Pos)
11782/******************************************************************************/
11783/* */
11784/* General Purpose I/O */
11785/* */
11786/******************************************************************************/
11787/****************** Bits definition for GPIO_MODER register *****************/
11788#define GPIO_MODER_MODE0_Pos (0U)
11789#define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos)
11790#define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
11791#define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos)
11792#define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos)
11794#define GPIO_MODER_MODE1_Pos (2U)
11795#define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos)
11796#define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
11797#define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos)
11798#define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos)
11800#define GPIO_MODER_MODE2_Pos (4U)
11801#define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos)
11802#define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
11803#define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos)
11804#define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos)
11806#define GPIO_MODER_MODE3_Pos (6U)
11807#define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos)
11808#define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
11809#define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos)
11810#define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos)
11812#define GPIO_MODER_MODE4_Pos (8U)
11813#define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos)
11814#define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
11815#define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos)
11816#define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos)
11818#define GPIO_MODER_MODE5_Pos (10U)
11819#define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos)
11820#define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
11821#define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos)
11822#define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos)
11824#define GPIO_MODER_MODE6_Pos (12U)
11825#define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos)
11826#define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
11827#define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos)
11828#define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos)
11830#define GPIO_MODER_MODE7_Pos (14U)
11831#define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos)
11832#define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
11833#define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos)
11834#define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos)
11836#define GPIO_MODER_MODE8_Pos (16U)
11837#define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos)
11838#define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
11839#define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos)
11840#define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos)
11842#define GPIO_MODER_MODE9_Pos (18U)
11843#define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos)
11844#define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
11845#define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos)
11846#define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos)
11848#define GPIO_MODER_MODE10_Pos (20U)
11849#define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos)
11850#define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
11851#define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos)
11852#define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos)
11854#define GPIO_MODER_MODE11_Pos (22U)
11855#define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos)
11856#define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
11857#define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos)
11858#define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos)
11860#define GPIO_MODER_MODE12_Pos (24U)
11861#define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos)
11862#define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
11863#define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos)
11864#define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos)
11866#define GPIO_MODER_MODE13_Pos (26U)
11867#define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos)
11868#define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
11869#define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos)
11870#define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos)
11872#define GPIO_MODER_MODE14_Pos (28U)
11873#define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos)
11874#define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
11875#define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos)
11876#define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos)
11878#define GPIO_MODER_MODE15_Pos (30U)
11879#define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos)
11880#define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
11881#define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos)
11882#define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos)
11884/****************** Bits definition for GPIO_OTYPER register ****************/
11885#define GPIO_OTYPER_OT0_Pos (0U)
11886#define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos)
11887#define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
11888#define GPIO_OTYPER_OT1_Pos (1U)
11889#define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos)
11890#define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
11891#define GPIO_OTYPER_OT2_Pos (2U)
11892#define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos)
11893#define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
11894#define GPIO_OTYPER_OT3_Pos (3U)
11895#define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos)
11896#define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
11897#define GPIO_OTYPER_OT4_Pos (4U)
11898#define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos)
11899#define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
11900#define GPIO_OTYPER_OT5_Pos (5U)
11901#define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos)
11902#define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
11903#define GPIO_OTYPER_OT6_Pos (6U)
11904#define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos)
11905#define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
11906#define GPIO_OTYPER_OT7_Pos (7U)
11907#define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos)
11908#define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
11909#define GPIO_OTYPER_OT8_Pos (8U)
11910#define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos)
11911#define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
11912#define GPIO_OTYPER_OT9_Pos (9U)
11913#define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos)
11914#define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
11915#define GPIO_OTYPER_OT10_Pos (10U)
11916#define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos)
11917#define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
11918#define GPIO_OTYPER_OT11_Pos (11U)
11919#define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos)
11920#define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
11921#define GPIO_OTYPER_OT12_Pos (12U)
11922#define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos)
11923#define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
11924#define GPIO_OTYPER_OT13_Pos (13U)
11925#define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos)
11926#define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
11927#define GPIO_OTYPER_OT14_Pos (14U)
11928#define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos)
11929#define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
11930#define GPIO_OTYPER_OT15_Pos (15U)
11931#define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos)
11932#define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
11933
11934/****************** Bits definition for GPIO_OSPEEDR register ***************/
11935#define GPIO_OSPEEDR_OSPEED0_Pos (0U)
11936#define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos)
11937#define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
11938#define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos)
11939#define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos)
11941#define GPIO_OSPEEDR_OSPEED1_Pos (2U)
11942#define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos)
11943#define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
11944#define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos)
11945#define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos)
11947#define GPIO_OSPEEDR_OSPEED2_Pos (4U)
11948#define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos)
11949#define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
11950#define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos)
11951#define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos)
11953#define GPIO_OSPEEDR_OSPEED3_Pos (6U)
11954#define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos)
11955#define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
11956#define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos)
11957#define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos)
11959#define GPIO_OSPEEDR_OSPEED4_Pos (8U)
11960#define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos)
11961#define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
11962#define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos)
11963#define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos)
11965#define GPIO_OSPEEDR_OSPEED5_Pos (10U)
11966#define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos)
11967#define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
11968#define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos)
11969#define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos)
11971#define GPIO_OSPEEDR_OSPEED6_Pos (12U)
11972#define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos)
11973#define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
11974#define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos)
11975#define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos)
11977#define GPIO_OSPEEDR_OSPEED7_Pos (14U)
11978#define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos)
11979#define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
11980#define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos)
11981#define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos)
11983#define GPIO_OSPEEDR_OSPEED8_Pos (16U)
11984#define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos)
11985#define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
11986#define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos)
11987#define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos)
11989#define GPIO_OSPEEDR_OSPEED9_Pos (18U)
11990#define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos)
11991#define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
11992#define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos)
11993#define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos)
11995#define GPIO_OSPEEDR_OSPEED10_Pos (20U)
11996#define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos)
11997#define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
11998#define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos)
11999#define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos)
12001#define GPIO_OSPEEDR_OSPEED11_Pos (22U)
12002#define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos)
12003#define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
12004#define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos)
12005#define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos)
12007#define GPIO_OSPEEDR_OSPEED12_Pos (24U)
12008#define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos)
12009#define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
12010#define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos)
12011#define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos)
12013#define GPIO_OSPEEDR_OSPEED13_Pos (26U)
12014#define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos)
12015#define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
12016#define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos)
12017#define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos)
12019#define GPIO_OSPEEDR_OSPEED14_Pos (28U)
12020#define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos)
12021#define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
12022#define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos)
12023#define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos)
12025#define GPIO_OSPEEDR_OSPEED15_Pos (30U)
12026#define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos)
12027#define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
12028#define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos)
12029#define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos)
12031/****************** Bits definition for GPIO_PUPDR register *****************/
12032#define GPIO_PUPDR_PUPD0_Pos (0U)
12033#define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos)
12034#define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
12035#define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos)
12036#define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos)
12038#define GPIO_PUPDR_PUPD1_Pos (2U)
12039#define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos)
12040#define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
12041#define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos)
12042#define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos)
12044#define GPIO_PUPDR_PUPD2_Pos (4U)
12045#define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos)
12046#define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
12047#define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos)
12048#define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos)
12050#define GPIO_PUPDR_PUPD3_Pos (6U)
12051#define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos)
12052#define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
12053#define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos)
12054#define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos)
12056#define GPIO_PUPDR_PUPD4_Pos (8U)
12057#define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos)
12058#define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
12059#define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos)
12060#define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos)
12062#define GPIO_PUPDR_PUPD5_Pos (10U)
12063#define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos)
12064#define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
12065#define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos)
12066#define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos)
12068#define GPIO_PUPDR_PUPD6_Pos (12U)
12069#define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos)
12070#define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
12071#define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos)
12072#define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos)
12074#define GPIO_PUPDR_PUPD7_Pos (14U)
12075#define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos)
12076#define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
12077#define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos)
12078#define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos)
12080#define GPIO_PUPDR_PUPD8_Pos (16U)
12081#define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos)
12082#define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
12083#define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos)
12084#define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos)
12086#define GPIO_PUPDR_PUPD9_Pos (18U)
12087#define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos)
12088#define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
12089#define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos)
12090#define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos)
12092#define GPIO_PUPDR_PUPD10_Pos (20U)
12093#define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos)
12094#define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
12095#define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos)
12096#define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos)
12098#define GPIO_PUPDR_PUPD11_Pos (22U)
12099#define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos)
12100#define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
12101#define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos)
12102#define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos)
12104#define GPIO_PUPDR_PUPD12_Pos (24U)
12105#define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos)
12106#define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
12107#define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos)
12108#define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos)
12110#define GPIO_PUPDR_PUPD13_Pos (26U)
12111#define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos)
12112#define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
12113#define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos)
12114#define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos)
12116#define GPIO_PUPDR_PUPD14_Pos (28U)
12117#define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos)
12118#define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
12119#define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos)
12120#define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos)
12122#define GPIO_PUPDR_PUPD15_Pos (30U)
12123#define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos)
12124#define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
12125#define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos)
12126#define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos)
12128/****************** Bits definition for GPIO_IDR register *******************/
12129#define GPIO_IDR_ID0_Pos (0U)
12130#define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos)
12131#define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
12132#define GPIO_IDR_ID1_Pos (1U)
12133#define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos)
12134#define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
12135#define GPIO_IDR_ID2_Pos (2U)
12136#define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos)
12137#define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
12138#define GPIO_IDR_ID3_Pos (3U)
12139#define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos)
12140#define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
12141#define GPIO_IDR_ID4_Pos (4U)
12142#define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos)
12143#define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
12144#define GPIO_IDR_ID5_Pos (5U)
12145#define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos)
12146#define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
12147#define GPIO_IDR_ID6_Pos (6U)
12148#define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos)
12149#define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
12150#define GPIO_IDR_ID7_Pos (7U)
12151#define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos)
12152#define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
12153#define GPIO_IDR_ID8_Pos (8U)
12154#define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos)
12155#define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
12156#define GPIO_IDR_ID9_Pos (9U)
12157#define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos)
12158#define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
12159#define GPIO_IDR_ID10_Pos (10U)
12160#define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos)
12161#define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
12162#define GPIO_IDR_ID11_Pos (11U)
12163#define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos)
12164#define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
12165#define GPIO_IDR_ID12_Pos (12U)
12166#define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos)
12167#define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
12168#define GPIO_IDR_ID13_Pos (13U)
12169#define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos)
12170#define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
12171#define GPIO_IDR_ID14_Pos (14U)
12172#define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos)
12173#define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
12174#define GPIO_IDR_ID15_Pos (15U)
12175#define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos)
12176#define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
12177
12178/****************** Bits definition for GPIO_ODR register *******************/
12179#define GPIO_ODR_OD0_Pos (0U)
12180#define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos)
12181#define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
12182#define GPIO_ODR_OD1_Pos (1U)
12183#define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos)
12184#define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
12185#define GPIO_ODR_OD2_Pos (2U)
12186#define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos)
12187#define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
12188#define GPIO_ODR_OD3_Pos (3U)
12189#define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos)
12190#define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
12191#define GPIO_ODR_OD4_Pos (4U)
12192#define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos)
12193#define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
12194#define GPIO_ODR_OD5_Pos (5U)
12195#define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos)
12196#define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
12197#define GPIO_ODR_OD6_Pos (6U)
12198#define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos)
12199#define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
12200#define GPIO_ODR_OD7_Pos (7U)
12201#define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos)
12202#define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
12203#define GPIO_ODR_OD8_Pos (8U)
12204#define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos)
12205#define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
12206#define GPIO_ODR_OD9_Pos (9U)
12207#define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos)
12208#define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
12209#define GPIO_ODR_OD10_Pos (10U)
12210#define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos)
12211#define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
12212#define GPIO_ODR_OD11_Pos (11U)
12213#define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos)
12214#define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
12215#define GPIO_ODR_OD12_Pos (12U)
12216#define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos)
12217#define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
12218#define GPIO_ODR_OD13_Pos (13U)
12219#define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos)
12220#define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
12221#define GPIO_ODR_OD14_Pos (14U)
12222#define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos)
12223#define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
12224#define GPIO_ODR_OD15_Pos (15U)
12225#define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos)
12226#define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
12227
12228/****************** Bits definition for GPIO_BSRR register ******************/
12229#define GPIO_BSRR_BS0_Pos (0U)
12230#define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos)
12231#define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
12232#define GPIO_BSRR_BS1_Pos (1U)
12233#define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos)
12234#define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
12235#define GPIO_BSRR_BS2_Pos (2U)
12236#define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos)
12237#define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
12238#define GPIO_BSRR_BS3_Pos (3U)
12239#define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos)
12240#define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
12241#define GPIO_BSRR_BS4_Pos (4U)
12242#define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos)
12243#define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
12244#define GPIO_BSRR_BS5_Pos (5U)
12245#define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos)
12246#define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
12247#define GPIO_BSRR_BS6_Pos (6U)
12248#define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos)
12249#define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
12250#define GPIO_BSRR_BS7_Pos (7U)
12251#define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos)
12252#define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
12253#define GPIO_BSRR_BS8_Pos (8U)
12254#define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos)
12255#define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
12256#define GPIO_BSRR_BS9_Pos (9U)
12257#define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos)
12258#define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
12259#define GPIO_BSRR_BS10_Pos (10U)
12260#define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos)
12261#define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
12262#define GPIO_BSRR_BS11_Pos (11U)
12263#define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos)
12264#define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
12265#define GPIO_BSRR_BS12_Pos (12U)
12266#define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos)
12267#define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
12268#define GPIO_BSRR_BS13_Pos (13U)
12269#define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos)
12270#define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
12271#define GPIO_BSRR_BS14_Pos (14U)
12272#define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos)
12273#define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
12274#define GPIO_BSRR_BS15_Pos (15U)
12275#define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos)
12276#define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
12277#define GPIO_BSRR_BR0_Pos (16U)
12278#define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos)
12279#define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
12280#define GPIO_BSRR_BR1_Pos (17U)
12281#define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos)
12282#define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
12283#define GPIO_BSRR_BR2_Pos (18U)
12284#define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos)
12285#define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
12286#define GPIO_BSRR_BR3_Pos (19U)
12287#define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos)
12288#define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
12289#define GPIO_BSRR_BR4_Pos (20U)
12290#define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos)
12291#define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
12292#define GPIO_BSRR_BR5_Pos (21U)
12293#define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos)
12294#define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
12295#define GPIO_BSRR_BR6_Pos (22U)
12296#define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos)
12297#define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
12298#define GPIO_BSRR_BR7_Pos (23U)
12299#define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos)
12300#define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
12301#define GPIO_BSRR_BR8_Pos (24U)
12302#define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos)
12303#define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
12304#define GPIO_BSRR_BR9_Pos (25U)
12305#define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos)
12306#define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
12307#define GPIO_BSRR_BR10_Pos (26U)
12308#define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos)
12309#define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
12310#define GPIO_BSRR_BR11_Pos (27U)
12311#define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos)
12312#define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
12313#define GPIO_BSRR_BR12_Pos (28U)
12314#define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos)
12315#define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
12316#define GPIO_BSRR_BR13_Pos (29U)
12317#define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos)
12318#define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
12319#define GPIO_BSRR_BR14_Pos (30U)
12320#define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos)
12321#define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
12322#define GPIO_BSRR_BR15_Pos (31U)
12323#define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos)
12324#define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
12325
12326/****************** Bit definition for GPIO_LCKR register *********************/
12327#define GPIO_LCKR_LCK0_Pos (0U)
12328#define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos)
12329#define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
12330#define GPIO_LCKR_LCK1_Pos (1U)
12331#define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos)
12332#define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
12333#define GPIO_LCKR_LCK2_Pos (2U)
12334#define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos)
12335#define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
12336#define GPIO_LCKR_LCK3_Pos (3U)
12337#define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos)
12338#define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
12339#define GPIO_LCKR_LCK4_Pos (4U)
12340#define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos)
12341#define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
12342#define GPIO_LCKR_LCK5_Pos (5U)
12343#define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos)
12344#define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
12345#define GPIO_LCKR_LCK6_Pos (6U)
12346#define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos)
12347#define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
12348#define GPIO_LCKR_LCK7_Pos (7U)
12349#define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos)
12350#define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
12351#define GPIO_LCKR_LCK8_Pos (8U)
12352#define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos)
12353#define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
12354#define GPIO_LCKR_LCK9_Pos (9U)
12355#define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos)
12356#define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
12357#define GPIO_LCKR_LCK10_Pos (10U)
12358#define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos)
12359#define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
12360#define GPIO_LCKR_LCK11_Pos (11U)
12361#define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos)
12362#define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
12363#define GPIO_LCKR_LCK12_Pos (12U)
12364#define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos)
12365#define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
12366#define GPIO_LCKR_LCK13_Pos (13U)
12367#define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos)
12368#define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
12369#define GPIO_LCKR_LCK14_Pos (14U)
12370#define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos)
12371#define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
12372#define GPIO_LCKR_LCK15_Pos (15U)
12373#define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos)
12374#define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
12375#define GPIO_LCKR_LCKK_Pos (16U)
12376#define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos)
12377#define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
12378
12379/****************** Bit definition for GPIO_AFRL register ********************/
12380#define GPIO_AFRL_AFSEL0_Pos (0U)
12381#define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos)
12382#define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
12383#define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos)
12384#define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos)
12385#define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos)
12386#define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos)
12387#define GPIO_AFRL_AFSEL1_Pos (4U)
12388#define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos)
12389#define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
12390#define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos)
12391#define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos)
12392#define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos)
12393#define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos)
12394#define GPIO_AFRL_AFSEL2_Pos (8U)
12395#define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos)
12396#define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
12397#define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos)
12398#define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos)
12399#define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos)
12400#define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos)
12401#define GPIO_AFRL_AFSEL3_Pos (12U)
12402#define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos)
12403#define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
12404#define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos)
12405#define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos)
12406#define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos)
12407#define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos)
12408#define GPIO_AFRL_AFSEL4_Pos (16U)
12409#define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos)
12410#define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
12411#define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos)
12412#define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos)
12413#define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos)
12414#define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos)
12415#define GPIO_AFRL_AFSEL5_Pos (20U)
12416#define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos)
12417#define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
12418#define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos)
12419#define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos)
12420#define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos)
12421#define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos)
12422#define GPIO_AFRL_AFSEL6_Pos (24U)
12423#define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos)
12424#define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
12425#define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos)
12426#define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos)
12427#define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos)
12428#define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos)
12429#define GPIO_AFRL_AFSEL7_Pos (28U)
12430#define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos)
12431#define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
12432#define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos)
12433#define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos)
12434#define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos)
12435#define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos)
12437/* Legacy defines */
12438#define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
12439#define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
12440#define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
12441#define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
12442#define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
12443#define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
12444#define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
12445#define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
12446
12447/****************** Bit definition for GPIO_AFRH register ********************/
12448#define GPIO_AFRH_AFSEL8_Pos (0U)
12449#define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos)
12450#define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
12451#define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos)
12452#define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos)
12453#define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos)
12454#define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos)
12455#define GPIO_AFRH_AFSEL9_Pos (4U)
12456#define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos)
12457#define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
12458#define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos)
12459#define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos)
12460#define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos)
12461#define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos)
12462#define GPIO_AFRH_AFSEL10_Pos (8U)
12463#define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos)
12464#define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
12465#define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos)
12466#define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos)
12467#define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos)
12468#define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos)
12469#define GPIO_AFRH_AFSEL11_Pos (12U)
12470#define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos)
12471#define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
12472#define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos)
12473#define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos)
12474#define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos)
12475#define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos)
12476#define GPIO_AFRH_AFSEL12_Pos (16U)
12477#define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos)
12478#define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
12479#define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos)
12480#define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos)
12481#define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos)
12482#define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos)
12483#define GPIO_AFRH_AFSEL13_Pos (20U)
12484#define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos)
12485#define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
12486#define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos)
12487#define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos)
12488#define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos)
12489#define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos)
12490#define GPIO_AFRH_AFSEL14_Pos (24U)
12491#define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos)
12492#define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
12493#define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos)
12494#define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos)
12495#define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos)
12496#define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos)
12497#define GPIO_AFRH_AFSEL15_Pos (28U)
12498#define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos)
12499#define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
12500#define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos)
12501#define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos)
12502#define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos)
12503#define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos)
12505/* Legacy defines */
12506#define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
12507#define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
12508#define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
12509#define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
12510#define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
12511#define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
12512#define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
12513#define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
12514
12515/******************************************************************************/
12516/* */
12517/* HSEM HW Semaphore */
12518/* */
12519/******************************************************************************/
12520/******************** Bit definition for HSEM_R register ********************/
12521#define HSEM_R_PROCID_Pos (0U)
12522#define HSEM_R_PROCID_Msk (0xFFUL << HSEM_R_PROCID_Pos)
12523#define HSEM_R_PROCID HSEM_R_PROCID_Msk
12524#define HSEM_R_COREID_Pos (8U)
12525#define HSEM_R_COREID_Msk (0xFFUL << HSEM_R_COREID_Pos)
12526#define HSEM_R_COREID HSEM_R_COREID_Msk
12527#define HSEM_R_LOCK_Pos (31U)
12528#define HSEM_R_LOCK_Msk (0x1UL << HSEM_R_LOCK_Pos)
12529#define HSEM_R_LOCK HSEM_R_LOCK_Msk
12531/******************** Bit definition for HSEM_RLR register ******************/
12532#define HSEM_RLR_PROCID_Pos (0U)
12533#define HSEM_RLR_PROCID_Msk (0xFFUL << HSEM_RLR_PROCID_Pos)
12534#define HSEM_RLR_PROCID HSEM_RLR_PROCID_Msk
12535#define HSEM_RLR_COREID_Pos (8U)
12536#define HSEM_RLR_COREID_Msk (0xFFUL << HSEM_RLR_COREID_Pos)
12537#define HSEM_RLR_COREID HSEM_RLR_COREID_Msk
12538#define HSEM_RLR_LOCK_Pos (31U)
12539#define HSEM_RLR_LOCK_Msk (0x1UL << HSEM_RLR_LOCK_Pos)
12540#define HSEM_RLR_LOCK HSEM_RLR_LOCK_Msk
12542/******************** Bit definition for HSEM_C1IER register *****************/
12543#define HSEM_C1IER_ISE0_Pos (0U)
12544#define HSEM_C1IER_ISE0_Msk (0x1UL << HSEM_C1IER_ISE0_Pos)
12545#define HSEM_C1IER_ISE0 HSEM_C1IER_ISE0_Msk
12546#define HSEM_C1IER_ISE1_Pos (1U)
12547#define HSEM_C1IER_ISE1_Msk (0x1UL << HSEM_C1IER_ISE1_Pos)
12548#define HSEM_C1IER_ISE1 HSEM_C1IER_ISE1_Msk
12549#define HSEM_C1IER_ISE2_Pos (2U)
12550#define HSEM_C1IER_ISE2_Msk (0x1UL << HSEM_C1IER_ISE2_Pos)
12551#define HSEM_C1IER_ISE2 HSEM_C1IER_ISE2_Msk
12552#define HSEM_C1IER_ISE3_Pos (3U)
12553#define HSEM_C1IER_ISE3_Msk (0x1UL << HSEM_C1IER_ISE3_Pos)
12554#define HSEM_C1IER_ISE3 HSEM_C1IER_ISE3_Msk
12555#define HSEM_C1IER_ISE4_Pos (4U)
12556#define HSEM_C1IER_ISE4_Msk (0x1UL << HSEM_C1IER_ISE4_Pos)
12557#define HSEM_C1IER_ISE4 HSEM_C1IER_ISE4_Msk
12558#define HSEM_C1IER_ISE5_Pos (5U)
12559#define HSEM_C1IER_ISE5_Msk (0x1UL << HSEM_C1IER_ISE5_Pos)
12560#define HSEM_C1IER_ISE5 HSEM_C1IER_ISE5_Msk
12561#define HSEM_C1IER_ISE6_Pos (6U)
12562#define HSEM_C1IER_ISE6_Msk (0x1UL << HSEM_C1IER_ISE6_Pos)
12563#define HSEM_C1IER_ISE6 HSEM_C1IER_ISE6_Msk
12564#define HSEM_C1IER_ISE7_Pos (7U)
12565#define HSEM_C1IER_ISE7_Msk (0x1UL << HSEM_C1IER_ISE7_Pos)
12566#define HSEM_C1IER_ISE7 HSEM_C1IER_ISE7_Msk
12567#define HSEM_C1IER_ISE8_Pos (8U)
12568#define HSEM_C1IER_ISE8_Msk (0x1UL << HSEM_C1IER_ISE8_Pos)
12569#define HSEM_C1IER_ISE8 HSEM_C1IER_ISE8_Msk
12570#define HSEM_C1IER_ISE9_Pos (9U)
12571#define HSEM_C1IER_ISE9_Msk (0x1UL << HSEM_C1IER_ISE9_Pos)
12572#define HSEM_C1IER_ISE9 HSEM_C1IER_ISE9_Msk
12573#define HSEM_C1IER_ISE10_Pos (10U)
12574#define HSEM_C1IER_ISE10_Msk (0x1UL << HSEM_C1IER_ISE10_Pos)
12575#define HSEM_C1IER_ISE10 HSEM_C1IER_ISE10_Msk
12576#define HSEM_C1IER_ISE11_Pos (11U)
12577#define HSEM_C1IER_ISE11_Msk (0x1UL << HSEM_C1IER_ISE11_Pos)
12578#define HSEM_C1IER_ISE11 HSEM_C1IER_ISE11_Msk
12579#define HSEM_C1IER_ISE12_Pos (12U)
12580#define HSEM_C1IER_ISE12_Msk (0x1UL << HSEM_C1IER_ISE12_Pos)
12581#define HSEM_C1IER_ISE12 HSEM_C1IER_ISE12_Msk
12582#define HSEM_C1IER_ISE13_Pos (13U)
12583#define HSEM_C1IER_ISE13_Msk (0x1UL << HSEM_C1IER_ISE13_Pos)
12584#define HSEM_C1IER_ISE13 HSEM_C1IER_ISE13_Msk
12585#define HSEM_C1IER_ISE14_Pos (14U)
12586#define HSEM_C1IER_ISE14_Msk (0x1UL << HSEM_C1IER_ISE14_Pos)
12587#define HSEM_C1IER_ISE14 HSEM_C1IER_ISE14_Msk
12588#define HSEM_C1IER_ISE15_Pos (15U)
12589#define HSEM_C1IER_ISE15_Msk (0x1UL << HSEM_C1IER_ISE15_Pos)
12590#define HSEM_C1IER_ISE15 HSEM_C1IER_ISE15_Msk
12591#define HSEM_C1IER_ISE16_Pos (16U)
12592#define HSEM_C1IER_ISE16_Msk (0x1UL << HSEM_C1IER_ISE16_Pos)
12593#define HSEM_C1IER_ISE16 HSEM_C1IER_ISE16_Msk
12594#define HSEM_C1IER_ISE17_Pos (17U)
12595#define HSEM_C1IER_ISE17_Msk (0x1UL << HSEM_C1IER_ISE17_Pos)
12596#define HSEM_C1IER_ISE17 HSEM_C1IER_ISE17_Msk
12597#define HSEM_C1IER_ISE18_Pos (18U)
12598#define HSEM_C1IER_ISE18_Msk (0x1UL << HSEM_C1IER_ISE18_Pos)
12599#define HSEM_C1IER_ISE18 HSEM_C1IER_ISE18_Msk
12600#define HSEM_C1IER_ISE19_Pos (19U)
12601#define HSEM_C1IER_ISE19_Msk (0x1UL << HSEM_C1IER_ISE19_Pos)
12602#define HSEM_C1IER_ISE19 HSEM_C1IER_ISE19_Msk
12603#define HSEM_C1IER_ISE20_Pos (20U)
12604#define HSEM_C1IER_ISE20_Msk (0x1UL << HSEM_C1IER_ISE20_Pos)
12605#define HSEM_C1IER_ISE20 HSEM_C1IER_ISE20_Msk
12606#define HSEM_C1IER_ISE21_Pos (21U)
12607#define HSEM_C1IER_ISE21_Msk (0x1UL << HSEM_C1IER_ISE21_Pos)
12608#define HSEM_C1IER_ISE21 HSEM_C1IER_ISE21_Msk
12609#define HSEM_C1IER_ISE22_Pos (22U)
12610#define HSEM_C1IER_ISE22_Msk (0x1UL << HSEM_C1IER_ISE22_Pos)
12611#define HSEM_C1IER_ISE22 HSEM_C1IER_ISE22_Msk
12612#define HSEM_C1IER_ISE23_Pos (23U)
12613#define HSEM_C1IER_ISE23_Msk (0x1UL << HSEM_C1IER_ISE23_Pos)
12614#define HSEM_C1IER_ISE23 HSEM_C1IER_ISE23_Msk
12615#define HSEM_C1IER_ISE24_Pos (24U)
12616#define HSEM_C1IER_ISE24_Msk (0x1UL << HSEM_C1IER_ISE24_Pos)
12617#define HSEM_C1IER_ISE24 HSEM_C1IER_ISE24_Msk
12618#define HSEM_C1IER_ISE25_Pos (25U)
12619#define HSEM_C1IER_ISE25_Msk (0x1UL << HSEM_C1IER_ISE25_Pos)
12620#define HSEM_C1IER_ISE25 HSEM_C1IER_ISE25_Msk
12621#define HSEM_C1IER_ISE26_Pos (26U)
12622#define HSEM_C1IER_ISE26_Msk (0x1UL << HSEM_C1IER_ISE26_Pos)
12623#define HSEM_C1IER_ISE26 HSEM_C1IER_ISE26_Msk
12624#define HSEM_C1IER_ISE27_Pos (27U)
12625#define HSEM_C1IER_ISE27_Msk (0x1UL << HSEM_C1IER_ISE27_Pos)
12626#define HSEM_C1IER_ISE27 HSEM_C1IER_ISE27_Msk
12627#define HSEM_C1IER_ISE28_Pos (28U)
12628#define HSEM_C1IER_ISE28_Msk (0x1UL << HSEM_C1IER_ISE28_Pos)
12629#define HSEM_C1IER_ISE28 HSEM_C1IER_ISE28_Msk
12630#define HSEM_C1IER_ISE29_Pos (29U)
12631#define HSEM_C1IER_ISE29_Msk (0x1UL << HSEM_C1IER_ISE29_Pos)
12632#define HSEM_C1IER_ISE29 HSEM_C1IER_ISE29_Msk
12633#define HSEM_C1IER_ISE30_Pos (30U)
12634#define HSEM_C1IER_ISE30_Msk (0x1UL << HSEM_C1IER_ISE30_Pos)
12635#define HSEM_C1IER_ISE30 HSEM_C1IER_ISE30_Msk
12636#define HSEM_C1IER_ISE31_Pos (31U)
12637#define HSEM_C1IER_ISE31_Msk (0x1UL << HSEM_C1IER_ISE31_Pos)
12638#define HSEM_C1IER_ISE31 HSEM_C1IER_ISE31_Msk
12640/******************** Bit definition for HSEM_C1ICR register *****************/
12641#define HSEM_C1ICR_ISC0_Pos (0U)
12642#define HSEM_C1ICR_ISC0_Msk (0x1UL << HSEM_C1ICR_ISC0_Pos)
12643#define HSEM_C1ICR_ISC0 HSEM_C1ICR_ISC0_Msk
12644#define HSEM_C1ICR_ISC1_Pos (1U)
12645#define HSEM_C1ICR_ISC1_Msk (0x1UL << HSEM_C1ICR_ISC1_Pos)
12646#define HSEM_C1ICR_ISC1 HSEM_C1ICR_ISC1_Msk
12647#define HSEM_C1ICR_ISC2_Pos (2U)
12648#define HSEM_C1ICR_ISC2_Msk (0x1UL << HSEM_C1ICR_ISC2_Pos)
12649#define HSEM_C1ICR_ISC2 HSEM_C1ICR_ISC2_Msk
12650#define HSEM_C1ICR_ISC3_Pos (3U)
12651#define HSEM_C1ICR_ISC3_Msk (0x1UL << HSEM_C1ICR_ISC3_Pos)
12652#define HSEM_C1ICR_ISC3 HSEM_C1ICR_ISC3_Msk
12653#define HSEM_C1ICR_ISC4_Pos (4U)
12654#define HSEM_C1ICR_ISC4_Msk (0x1UL << HSEM_C1ICR_ISC4_Pos)
12655#define HSEM_C1ICR_ISC4 HSEM_C1ICR_ISC4_Msk
12656#define HSEM_C1ICR_ISC5_Pos (5U)
12657#define HSEM_C1ICR_ISC5_Msk (0x1UL << HSEM_C1ICR_ISC5_Pos)
12658#define HSEM_C1ICR_ISC5 HSEM_C1ICR_ISC5_Msk
12659#define HSEM_C1ICR_ISC6_Pos (6U)
12660#define HSEM_C1ICR_ISC6_Msk (0x1UL << HSEM_C1ICR_ISC6_Pos)
12661#define HSEM_C1ICR_ISC6 HSEM_C1ICR_ISC6_Msk
12662#define HSEM_C1ICR_ISC7_Pos (7U)
12663#define HSEM_C1ICR_ISC7_Msk (0x1UL << HSEM_C1ICR_ISC7_Pos)
12664#define HSEM_C1ICR_ISC7 HSEM_C1ICR_ISC7_Msk
12665#define HSEM_C1ICR_ISC8_Pos (8U)
12666#define HSEM_C1ICR_ISC8_Msk (0x1UL << HSEM_C1ICR_ISC8_Pos)
12667#define HSEM_C1ICR_ISC8 HSEM_C1ICR_ISC8_Msk
12668#define HSEM_C1ICR_ISC9_Pos (9U)
12669#define HSEM_C1ICR_ISC9_Msk (0x1UL << HSEM_C1ICR_ISC9_Pos)
12670#define HSEM_C1ICR_ISC9 HSEM_C1ICR_ISC9_Msk
12671#define HSEM_C1ICR_ISC10_Pos (10U)
12672#define HSEM_C1ICR_ISC10_Msk (0x1UL << HSEM_C1ICR_ISC10_Pos)
12673#define HSEM_C1ICR_ISC10 HSEM_C1ICR_ISC10_Msk
12674#define HSEM_C1ICR_ISC11_Pos (11U)
12675#define HSEM_C1ICR_ISC11_Msk (0x1UL << HSEM_C1ICR_ISC11_Pos)
12676#define HSEM_C1ICR_ISC11 HSEM_C1ICR_ISC11_Msk
12677#define HSEM_C1ICR_ISC12_Pos (12U)
12678#define HSEM_C1ICR_ISC12_Msk (0x1UL << HSEM_C1ICR_ISC12_Pos)
12679#define HSEM_C1ICR_ISC12 HSEM_C1ICR_ISC12_Msk
12680#define HSEM_C1ICR_ISC13_Pos (13U)
12681#define HSEM_C1ICR_ISC13_Msk (0x1UL << HSEM_C1ICR_ISC13_Pos)
12682#define HSEM_C1ICR_ISC13 HSEM_C1ICR_ISC13_Msk
12683#define HSEM_C1ICR_ISC14_Pos (14U)
12684#define HSEM_C1ICR_ISC14_Msk (0x1UL << HSEM_C1ICR_ISC14_Pos)
12685#define HSEM_C1ICR_ISC14 HSEM_C1ICR_ISC14_Msk
12686#define HSEM_C1ICR_ISC15_Pos (15U)
12687#define HSEM_C1ICR_ISC15_Msk (0x1UL << HSEM_C1ICR_ISC15_Pos)
12688#define HSEM_C1ICR_ISC15 HSEM_C1ICR_ISC15_Msk
12689#define HSEM_C1ICR_ISC16_Pos (16U)
12690#define HSEM_C1ICR_ISC16_Msk (0x1UL << HSEM_C1ICR_ISC16_Pos)
12691#define HSEM_C1ICR_ISC16 HSEM_C1ICR_ISC16_Msk
12692#define HSEM_C1ICR_ISC17_Pos (17U)
12693#define HSEM_C1ICR_ISC17_Msk (0x1UL << HSEM_C1ICR_ISC17_Pos)
12694#define HSEM_C1ICR_ISC17 HSEM_C1ICR_ISC17_Msk
12695#define HSEM_C1ICR_ISC18_Pos (18U)
12696#define HSEM_C1ICR_ISC18_Msk (0x1UL << HSEM_C1ICR_ISC18_Pos)
12697#define HSEM_C1ICR_ISC18 HSEM_C1ICR_ISC18_Msk
12698#define HSEM_C1ICR_ISC19_Pos (19U)
12699#define HSEM_C1ICR_ISC19_Msk (0x1UL << HSEM_C1ICR_ISC19_Pos)
12700#define HSEM_C1ICR_ISC19 HSEM_C1ICR_ISC19_Msk
12701#define HSEM_C1ICR_ISC20_Pos (20U)
12702#define HSEM_C1ICR_ISC20_Msk (0x1UL << HSEM_C1ICR_ISC20_Pos)
12703#define HSEM_C1ICR_ISC20 HSEM_C1ICR_ISC20_Msk
12704#define HSEM_C1ICR_ISC21_Pos (21U)
12705#define HSEM_C1ICR_ISC21_Msk (0x1UL << HSEM_C1ICR_ISC21_Pos)
12706#define HSEM_C1ICR_ISC21 HSEM_C1ICR_ISC21_Msk
12707#define HSEM_C1ICR_ISC22_Pos (22U)
12708#define HSEM_C1ICR_ISC22_Msk (0x1UL << HSEM_C1ICR_ISC22_Pos)
12709#define HSEM_C1ICR_ISC22 HSEM_C1ICR_ISC22_Msk
12710#define HSEM_C1ICR_ISC23_Pos (23U)
12711#define HSEM_C1ICR_ISC23_Msk (0x1UL << HSEM_C1ICR_ISC23_Pos)
12712#define HSEM_C1ICR_ISC23 HSEM_C1ICR_ISC23_Msk
12713#define HSEM_C1ICR_ISC24_Pos (24U)
12714#define HSEM_C1ICR_ISC24_Msk (0x1UL << HSEM_C1ICR_ISC24_Pos)
12715#define HSEM_C1ICR_ISC24 HSEM_C1ICR_ISC24_Msk
12716#define HSEM_C1ICR_ISC25_Pos (25U)
12717#define HSEM_C1ICR_ISC25_Msk (0x1UL << HSEM_C1ICR_ISC25_Pos)
12718#define HSEM_C1ICR_ISC25 HSEM_C1ICR_ISC25_Msk
12719#define HSEM_C1ICR_ISC26_Pos (26U)
12720#define HSEM_C1ICR_ISC26_Msk (0x1UL << HSEM_C1ICR_ISC26_Pos)
12721#define HSEM_C1ICR_ISC26 HSEM_C1ICR_ISC26_Msk
12722#define HSEM_C1ICR_ISC27_Pos (27U)
12723#define HSEM_C1ICR_ISC27_Msk (0x1UL << HSEM_C1ICR_ISC27_Pos)
12724#define HSEM_C1ICR_ISC27 HSEM_C1ICR_ISC27_Msk
12725#define HSEM_C1ICR_ISC28_Pos (28U)
12726#define HSEM_C1ICR_ISC28_Msk (0x1UL << HSEM_C1ICR_ISC28_Pos)
12727#define HSEM_C1ICR_ISC28 HSEM_C1ICR_ISC28_Msk
12728#define HSEM_C1ICR_ISC29_Pos (29U)
12729#define HSEM_C1ICR_ISC29_Msk (0x1UL << HSEM_C1ICR_ISC29_Pos)
12730#define HSEM_C1ICR_ISC29 HSEM_C1ICR_ISC29_Msk
12731#define HSEM_C1ICR_ISC30_Pos (30U)
12732#define HSEM_C1ICR_ISC30_Msk (0x1UL << HSEM_C1ICR_ISC30_Pos)
12733#define HSEM_C1ICR_ISC30 HSEM_C1ICR_ISC30_Msk
12734#define HSEM_C1ICR_ISC31_Pos (31U)
12735#define HSEM_C1ICR_ISC31_Msk (0x1UL << HSEM_C1ICR_ISC31_Pos)
12736#define HSEM_C1ICR_ISC31 HSEM_C1ICR_ISC31_Msk
12738/******************** Bit definition for HSEM_C1ISR register *****************/
12739#define HSEM_C1ISR_ISF0_Pos (0U)
12740#define HSEM_C1ISR_ISF0_Msk (0x1UL << HSEM_C1ISR_ISF0_Pos)
12741#define HSEM_C1ISR_ISF0 HSEM_C1ISR_ISF0_Msk
12742#define HSEM_C1ISR_ISF1_Pos (1U)
12743#define HSEM_C1ISR_ISF1_Msk (0x1UL << HSEM_C1ISR_ISF1_Pos)
12744#define HSEM_C1ISR_ISF1 HSEM_C1ISR_ISF1_Msk
12745#define HSEM_C1ISR_ISF2_Pos (2U)
12746#define HSEM_C1ISR_ISF2_Msk (0x1UL << HSEM_C1ISR_ISF2_Pos)
12747#define HSEM_C1ISR_ISF2 HSEM_C1ISR_ISF2_Msk
12748#define HSEM_C1ISR_ISF3_Pos (3U)
12749#define HSEM_C1ISR_ISF3_Msk (0x1UL << HSEM_C1ISR_ISF3_Pos)
12750#define HSEM_C1ISR_ISF3 HSEM_C1ISR_ISF3_Msk
12751#define HSEM_C1ISR_ISF4_Pos (4U)
12752#define HSEM_C1ISR_ISF4_Msk (0x1UL << HSEM_C1ISR_ISF4_Pos)
12753#define HSEM_C1ISR_ISF4 HSEM_C1ISR_ISF4_Msk
12754#define HSEM_C1ISR_ISF5_Pos (5U)
12755#define HSEM_C1ISR_ISF5_Msk (0x1UL << HSEM_C1ISR_ISF5_Pos)
12756#define HSEM_C1ISR_ISF5 HSEM_C1ISR_ISF5_Msk
12757#define HSEM_C1ISR_ISF6_Pos (6U)
12758#define HSEM_C1ISR_ISF6_Msk (0x1UL << HSEM_C1ISR_ISF6_Pos)
12759#define HSEM_C1ISR_ISF6 HSEM_C1ISR_ISF6_Msk
12760#define HSEM_C1ISR_ISF7_Pos (7U)
12761#define HSEM_C1ISR_ISF7_Msk (0x1UL << HSEM_C1ISR_ISF7_Pos)
12762#define HSEM_C1ISR_ISF7 HSEM_C1ISR_ISF7_Msk
12763#define HSEM_C1ISR_ISF8_Pos (8U)
12764#define HSEM_C1ISR_ISF8_Msk (0x1UL << HSEM_C1ISR_ISF8_Pos)
12765#define HSEM_C1ISR_ISF8 HSEM_C1ISR_ISF8_Msk
12766#define HSEM_C1ISR_ISF9_Pos (9U)
12767#define HSEM_C1ISR_ISF9_Msk (0x1UL << HSEM_C1ISR_ISF9_Pos)
12768#define HSEM_C1ISR_ISF9 HSEM_C1ISR_ISF9_Msk
12769#define HSEM_C1ISR_ISF10_Pos (10U)
12770#define HSEM_C1ISR_ISF10_Msk (0x1UL << HSEM_C1ISR_ISF10_Pos)
12771#define HSEM_C1ISR_ISF10 HSEM_C1ISR_ISF10_Msk
12772#define HSEM_C1ISR_ISF11_Pos (11U)
12773#define HSEM_C1ISR_ISF11_Msk (0x1UL << HSEM_C1ISR_ISF11_Pos)
12774#define HSEM_C1ISR_ISF11 HSEM_C1ISR_ISF11_Msk
12775#define HSEM_C1ISR_ISF12_Pos (12U)
12776#define HSEM_C1ISR_ISF12_Msk (0x1UL << HSEM_C1ISR_ISF12_Pos)
12777#define HSEM_C1ISR_ISF12 HSEM_C1ISR_ISF12_Msk
12778#define HSEM_C1ISR_ISF13_Pos (13U)
12779#define HSEM_C1ISR_ISF13_Msk (0x1UL << HSEM_C1ISR_ISF13_Pos)
12780#define HSEM_C1ISR_ISF13 HSEM_C1ISR_ISF13_Msk
12781#define HSEM_C1ISR_ISF14_Pos (14U)
12782#define HSEM_C1ISR_ISF14_Msk (0x1UL << HSEM_C1ISR_ISF14_Pos)
12783#define HSEM_C1ISR_ISF14 HSEM_C1ISR_ISF14_Msk
12784#define HSEM_C1ISR_ISF15_Pos (15U)
12785#define HSEM_C1ISR_ISF15_Msk (0x1UL << HSEM_C1ISR_ISF15_Pos)
12786#define HSEM_C1ISR_ISF15 HSEM_C1ISR_ISF15_Msk
12787#define HSEM_C1ISR_ISF16_Pos (16U)
12788#define HSEM_C1ISR_ISF16_Msk (0x1UL << HSEM_C1ISR_ISF16_Pos)
12789#define HSEM_C1ISR_ISF16 HSEM_C1ISR_ISF16_Msk
12790#define HSEM_C1ISR_ISF17_Pos (17U)
12791#define HSEM_C1ISR_ISF17_Msk (0x1UL << HSEM_C1ISR_ISF17_Pos)
12792#define HSEM_C1ISR_ISF17 HSEM_C1ISR_ISF17_Msk
12793#define HSEM_C1ISR_ISF18_Pos (18U)
12794#define HSEM_C1ISR_ISF18_Msk (0x1UL << HSEM_C1ISR_ISF18_Pos)
12795#define HSEM_C1ISR_ISF18 HSEM_C1ISR_ISF18_Msk
12796#define HSEM_C1ISR_ISF19_Pos (19U)
12797#define HSEM_C1ISR_ISF19_Msk (0x1UL << HSEM_C1ISR_ISF19_Pos)
12798#define HSEM_C1ISR_ISF19 HSEM_C1ISR_ISF19_Msk
12799#define HSEM_C1ISR_ISF20_Pos (20U)
12800#define HSEM_C1ISR_ISF20_Msk (0x1UL << HSEM_C1ISR_ISF20_Pos)
12801#define HSEM_C1ISR_ISF20 HSEM_C1ISR_ISF20_Msk
12802#define HSEM_C1ISR_ISF21_Pos (21U)
12803#define HSEM_C1ISR_ISF21_Msk (0x1UL << HSEM_C1ISR_ISF21_Pos)
12804#define HSEM_C1ISR_ISF21 HSEM_C1ISR_ISF21_Msk
12805#define HSEM_C1ISR_ISF22_Pos (22U)
12806#define HSEM_C1ISR_ISF22_Msk (0x1UL << HSEM_C1ISR_ISF22_Pos)
12807#define HSEM_C1ISR_ISF22 HSEM_C1ISR_ISF22_Msk
12808#define HSEM_C1ISR_ISF23_Pos (23U)
12809#define HSEM_C1ISR_ISF23_Msk (0x1UL << HSEM_C1ISR_ISF23_Pos)
12810#define HSEM_C1ISR_ISF23 HSEM_C1ISR_ISF23_Msk
12811#define HSEM_C1ISR_ISF24_Pos (24U)
12812#define HSEM_C1ISR_ISF24_Msk (0x1UL << HSEM_C1ISR_ISF24_Pos)
12813#define HSEM_C1ISR_ISF24 HSEM_C1ISR_ISF24_Msk
12814#define HSEM_C1ISR_ISF25_Pos (25U)
12815#define HSEM_C1ISR_ISF25_Msk (0x1UL << HSEM_C1ISR_ISF25_Pos)
12816#define HSEM_C1ISR_ISF25 HSEM_C1ISR_ISF25_Msk
12817#define HSEM_C1ISR_ISF26_Pos (26U)
12818#define HSEM_C1ISR_ISF26_Msk (0x1UL << HSEM_C1ISR_ISF26_Pos)
12819#define HSEM_C1ISR_ISF26 HSEM_C1ISR_ISF26_Msk
12820#define HSEM_C1ISR_ISF27_Pos (27U)
12821#define HSEM_C1ISR_ISF27_Msk (0x1UL << HSEM_C1ISR_ISF27_Pos)
12822#define HSEM_C1ISR_ISF27 HSEM_C1ISR_ISF27_Msk
12823#define HSEM_C1ISR_ISF28_Pos (28U)
12824#define HSEM_C1ISR_ISF28_Msk (0x1UL << HSEM_C1ISR_ISF28_Pos)
12825#define HSEM_C1ISR_ISF28 HSEM_C1ISR_ISF28_Msk
12826#define HSEM_C1ISR_ISF29_Pos (29U)
12827#define HSEM_C1ISR_ISF29_Msk (0x1UL << HSEM_C1ISR_ISF29_Pos)
12828#define HSEM_C1ISR_ISF29 HSEM_C1ISR_ISF29_Msk
12829#define HSEM_C1ISR_ISF30_Pos (30U)
12830#define HSEM_C1ISR_ISF30_Msk (0x1UL << HSEM_C1ISR_ISF30_Pos)
12831#define HSEM_C1ISR_ISF30 HSEM_C1ISR_ISF30_Msk
12832#define HSEM_C1ISR_ISF31_Pos (31U)
12833#define HSEM_C1ISR_ISF31_Msk (0x1UL << HSEM_C1ISR_ISF31_Pos)
12834#define HSEM_C1ISR_ISF31 HSEM_C1ISR_ISF31_Msk
12836/******************** Bit definition for HSEM_C1MISR register *****************/
12837#define HSEM_C1MISR_MISF0_Pos (0U)
12838#define HSEM_C1MISR_MISF0_Msk (0x1UL << HSEM_C1MISR_MISF0_Pos)
12839#define HSEM_C1MISR_MISF0 HSEM_C1MISR_MISF0_Msk
12840#define HSEM_C1MISR_MISF1_Pos (1U)
12841#define HSEM_C1MISR_MISF1_Msk (0x1UL << HSEM_C1MISR_MISF1_Pos)
12842#define HSEM_C1MISR_MISF1 HSEM_C1MISR_MISF1_Msk
12843#define HSEM_C1MISR_MISF2_Pos (2U)
12844#define HSEM_C1MISR_MISF2_Msk (0x1UL << HSEM_C1MISR_MISF2_Pos)
12845#define HSEM_C1MISR_MISF2 HSEM_C1MISR_MISF2_Msk
12846#define HSEM_C1MISR_MISF3_Pos (3U)
12847#define HSEM_C1MISR_MISF3_Msk (0x1UL << HSEM_C1MISR_MISF3_Pos)
12848#define HSEM_C1MISR_MISF3 HSEM_C1MISR_MISF3_Msk
12849#define HSEM_C1MISR_MISF4_Pos (4U)
12850#define HSEM_C1MISR_MISF4_Msk (0x1UL << HSEM_C1MISR_MISF4_Pos)
12851#define HSEM_C1MISR_MISF4 HSEM_C1MISR_MISF4_Msk
12852#define HSEM_C1MISR_MISF5_Pos (5U)
12853#define HSEM_C1MISR_MISF5_Msk (0x1UL << HSEM_C1MISR_MISF5_Pos)
12854#define HSEM_C1MISR_MISF5 HSEM_C1MISR_MISF5_Msk
12855#define HSEM_C1MISR_MISF6_Pos (6U)
12856#define HSEM_C1MISR_MISF6_Msk (0x1UL << HSEM_C1MISR_MISF6_Pos)
12857#define HSEM_C1MISR_MISF6 HSEM_C1MISR_MISF6_Msk
12858#define HSEM_C1MISR_MISF7_Pos (7U)
12859#define HSEM_C1MISR_MISF7_Msk (0x1UL << HSEM_C1MISR_MISF7_Pos)
12860#define HSEM_C1MISR_MISF7 HSEM_C1MISR_MISF7_Msk
12861#define HSEM_C1MISR_MISF8_Pos (8U)
12862#define HSEM_C1MISR_MISF8_Msk (0x1UL << HSEM_C1MISR_MISF8_Pos)
12863#define HSEM_C1MISR_MISF8 HSEM_C1MISR_MISF8_Msk
12864#define HSEM_C1MISR_MISF9_Pos (9U)
12865#define HSEM_C1MISR_MISF9_Msk (0x1UL << HSEM_C1MISR_MISF9_Pos)
12866#define HSEM_C1MISR_MISF9 HSEM_C1MISR_MISF9_Msk
12867#define HSEM_C1MISR_MISF10_Pos (10U)
12868#define HSEM_C1MISR_MISF10_Msk (0x1UL << HSEM_C1MISR_MISF10_Pos)
12869#define HSEM_C1MISR_MISF10 HSEM_C1MISR_MISF10_Msk
12870#define HSEM_C1MISR_MISF11_Pos (11U)
12871#define HSEM_C1MISR_MISF11_Msk (0x1UL << HSEM_C1MISR_MISF11_Pos)
12872#define HSEM_C1MISR_MISF11 HSEM_C1MISR_MISF11_Msk
12873#define HSEM_C1MISR_MISF12_Pos (12U)
12874#define HSEM_C1MISR_MISF12_Msk (0x1UL << HSEM_C1MISR_MISF12_Pos)
12875#define HSEM_C1MISR_MISF12 HSEM_C1MISR_MISF12_Msk
12876#define HSEM_C1MISR_MISF13_Pos (13U)
12877#define HSEM_C1MISR_MISF13_Msk (0x1UL << HSEM_C1MISR_MISF13_Pos)
12878#define HSEM_C1MISR_MISF13 HSEM_C1MISR_MISF13_Msk
12879#define HSEM_C1MISR_MISF14_Pos (14U)
12880#define HSEM_C1MISR_MISF14_Msk (0x1UL << HSEM_C1MISR_MISF14_Pos)
12881#define HSEM_C1MISR_MISF14 HSEM_C1MISR_MISF14_Msk
12882#define HSEM_C1MISR_MISF15_Pos (15U)
12883#define HSEM_C1MISR_MISF15_Msk (0x1UL << HSEM_C1MISR_MISF15_Pos)
12884#define HSEM_C1MISR_MISF15 HSEM_C1MISR_MISF15_Msk
12885#define HSEM_C1MISR_MISF16_Pos (16U)
12886#define HSEM_C1MISR_MISF16_Msk (0x1UL << HSEM_C1MISR_MISF16_Pos)
12887#define HSEM_C1MISR_MISF16 HSEM_C1MISR_MISF16_Msk
12888#define HSEM_C1MISR_MISF17_Pos (17U)
12889#define HSEM_C1MISR_MISF17_Msk (0x1UL << HSEM_C1MISR_MISF17_Pos)
12890#define HSEM_C1MISR_MISF17 HSEM_C1MISR_MISF17_Msk
12891#define HSEM_C1MISR_MISF18_Pos (18U)
12892#define HSEM_C1MISR_MISF18_Msk (0x1UL << HSEM_C1MISR_MISF18_Pos)
12893#define HSEM_C1MISR_MISF18 HSEM_C1MISR_MISF18_Msk
12894#define HSEM_C1MISR_MISF19_Pos (19U)
12895#define HSEM_C1MISR_MISF19_Msk (0x1UL << HSEM_C1MISR_MISF19_Pos)
12896#define HSEM_C1MISR_MISF19 HSEM_C1MISR_MISF19_Msk
12897#define HSEM_C1MISR_MISF20_Pos (20U)
12898#define HSEM_C1MISR_MISF20_Msk (0x1UL << HSEM_C1MISR_MISF20_Pos)
12899#define HSEM_C1MISR_MISF20 HSEM_C1MISR_MISF20_Msk
12900#define HSEM_C1MISR_MISF21_Pos (21U)
12901#define HSEM_C1MISR_MISF21_Msk (0x1UL << HSEM_C1MISR_MISF21_Pos)
12902#define HSEM_C1MISR_MISF21 HSEM_C1MISR_MISF21_Msk
12903#define HSEM_C1MISR_MISF22_Pos (22U)
12904#define HSEM_C1MISR_MISF22_Msk (0x1UL << HSEM_C1MISR_MISF22_Pos)
12905#define HSEM_C1MISR_MISF22 HSEM_C1MISR_MISF22_Msk
12906#define HSEM_C1MISR_MISF23_Pos (23U)
12907#define HSEM_C1MISR_MISF23_Msk (0x1UL << HSEM_C1MISR_MISF23_Pos)
12908#define HSEM_C1MISR_MISF23 HSEM_C1MISR_MISF23_Msk
12909#define HSEM_C1MISR_MISF24_Pos (24U)
12910#define HSEM_C1MISR_MISF24_Msk (0x1UL << HSEM_C1MISR_MISF24_Pos)
12911#define HSEM_C1MISR_MISF24 HSEM_C1MISR_MISF24_Msk
12912#define HSEM_C1MISR_MISF25_Pos (25U)
12913#define HSEM_C1MISR_MISF25_Msk (0x1UL << HSEM_C1MISR_MISF25_Pos)
12914#define HSEM_C1MISR_MISF25 HSEM_C1MISR_MISF25_Msk
12915#define HSEM_C1MISR_MISF26_Pos (26U)
12916#define HSEM_C1MISR_MISF26_Msk (0x1UL << HSEM_C1MISR_MISF26_Pos)
12917#define HSEM_C1MISR_MISF26 HSEM_C1MISR_MISF26_Msk
12918#define HSEM_C1MISR_MISF27_Pos (27U)
12919#define HSEM_C1MISR_MISF27_Msk (0x1UL << HSEM_C1MISR_MISF27_Pos)
12920#define HSEM_C1MISR_MISF27 HSEM_C1MISR_MISF27_Msk
12921#define HSEM_C1MISR_MISF28_Pos (28U)
12922#define HSEM_C1MISR_MISF28_Msk (0x1UL << HSEM_C1MISR_MISF28_Pos)
12923#define HSEM_C1MISR_MISF28 HSEM_C1MISR_MISF28_Msk
12924#define HSEM_C1MISR_MISF29_Pos (29U)
12925#define HSEM_C1MISR_MISF29_Msk (0x1UL << HSEM_C1MISR_MISF29_Pos)
12926#define HSEM_C1MISR_MISF29 HSEM_C1MISR_MISF29_Msk
12927#define HSEM_C1MISR_MISF30_Pos (30U)
12928#define HSEM_C1MISR_MISF30_Msk (0x1UL << HSEM_C1MISR_MISF30_Pos)
12929#define HSEM_C1MISR_MISF30 HSEM_C1MISR_MISF30_Msk
12930#define HSEM_C1MISR_MISF31_Pos (31U)
12931#define HSEM_C1MISR_MISF31_Msk (0x1UL << HSEM_C1MISR_MISF31_Pos)
12932#define HSEM_C1MISR_MISF31 HSEM_C1MISR_MISF31_Msk
12934/******************** Bit definition for HSEM_CR register *****************/
12935#define HSEM_CR_COREID_Pos (8U)
12936#define HSEM_CR_COREID_Msk (0xFFUL << HSEM_CR_COREID_Pos)
12937#define HSEM_CR_COREID HSEM_CR_COREID_Msk
12938#define HSEM_CR_KEY_Pos (16U)
12939#define HSEM_CR_KEY_Msk (0xFFFFUL << HSEM_CR_KEY_Pos)
12940#define HSEM_CR_KEY HSEM_CR_KEY_Msk
12942/******************** Bit definition for HSEM_KEYR register *****************/
12943#define HSEM_KEYR_KEY_Pos (16U)
12944#define HSEM_KEYR_KEY_Msk (0xFFFFUL << HSEM_KEYR_KEY_Pos)
12945#define HSEM_KEYR_KEY HSEM_KEYR_KEY_Msk
12947/******************************************************************************/
12948/* */
12949/* Inter-integrated Circuit Interface (I2C) */
12950/* */
12951/******************************************************************************/
12952/******************* Bit definition for I2C_CR1 register *******************/
12953#define I2C_CR1_PE_Pos (0U)
12954#define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos)
12955#define I2C_CR1_PE I2C_CR1_PE_Msk
12956#define I2C_CR1_TXIE_Pos (1U)
12957#define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos)
12958#define I2C_CR1_TXIE I2C_CR1_TXIE_Msk
12959#define I2C_CR1_RXIE_Pos (2U)
12960#define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos)
12961#define I2C_CR1_RXIE I2C_CR1_RXIE_Msk
12962#define I2C_CR1_ADDRIE_Pos (3U)
12963#define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos)
12964#define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk
12965#define I2C_CR1_NACKIE_Pos (4U)
12966#define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos)
12967#define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk
12968#define I2C_CR1_STOPIE_Pos (5U)
12969#define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos)
12970#define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk
12971#define I2C_CR1_TCIE_Pos (6U)
12972#define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos)
12973#define I2C_CR1_TCIE I2C_CR1_TCIE_Msk
12974#define I2C_CR1_ERRIE_Pos (7U)
12975#define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos)
12976#define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk
12977#define I2C_CR1_DNF_Pos (8U)
12978#define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos)
12979#define I2C_CR1_DNF I2C_CR1_DNF_Msk
12980#define I2C_CR1_ANFOFF_Pos (12U)
12981#define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos)
12982#define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk
12983#define I2C_CR1_TXDMAEN_Pos (14U)
12984#define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos)
12985#define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk
12986#define I2C_CR1_RXDMAEN_Pos (15U)
12987#define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos)
12988#define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk
12989#define I2C_CR1_SBC_Pos (16U)
12990#define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos)
12991#define I2C_CR1_SBC I2C_CR1_SBC_Msk
12992#define I2C_CR1_NOSTRETCH_Pos (17U)
12993#define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos)
12994#define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk
12995#define I2C_CR1_WUPEN_Pos (18U)
12996#define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos)
12997#define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk
12998#define I2C_CR1_GCEN_Pos (19U)
12999#define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos)
13000#define I2C_CR1_GCEN I2C_CR1_GCEN_Msk
13001#define I2C_CR1_SMBHEN_Pos (20U)
13002#define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos)
13003#define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk
13004#define I2C_CR1_SMBDEN_Pos (21U)
13005#define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos)
13006#define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk
13007#define I2C_CR1_ALERTEN_Pos (22U)
13008#define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos)
13009#define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk
13010#define I2C_CR1_PECEN_Pos (23U)
13011#define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos)
13012#define I2C_CR1_PECEN I2C_CR1_PECEN_Msk
13014/****************** Bit definition for I2C_CR2 register ********************/
13015#define I2C_CR2_SADD_Pos (0U)
13016#define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos)
13017#define I2C_CR2_SADD I2C_CR2_SADD_Msk
13018#define I2C_CR2_RD_WRN_Pos (10U)
13019#define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos)
13020#define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk
13021#define I2C_CR2_ADD10_Pos (11U)
13022#define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos)
13023#define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk
13024#define I2C_CR2_HEAD10R_Pos (12U)
13025#define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos)
13026#define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk
13027#define I2C_CR2_START_Pos (13U)
13028#define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos)
13029#define I2C_CR2_START I2C_CR2_START_Msk
13030#define I2C_CR2_STOP_Pos (14U)
13031#define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos)
13032#define I2C_CR2_STOP I2C_CR2_STOP_Msk
13033#define I2C_CR2_NACK_Pos (15U)
13034#define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos)
13035#define I2C_CR2_NACK I2C_CR2_NACK_Msk
13036#define I2C_CR2_NBYTES_Pos (16U)
13037#define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos)
13038#define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk
13039#define I2C_CR2_RELOAD_Pos (24U)
13040#define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos)
13041#define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk
13042#define I2C_CR2_AUTOEND_Pos (25U)
13043#define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos)
13044#define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk
13045#define I2C_CR2_PECBYTE_Pos (26U)
13046#define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos)
13047#define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk
13049/******************* Bit definition for I2C_OAR1 register ******************/
13050#define I2C_OAR1_OA1_Pos (0U)
13051#define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos)
13052#define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk
13053#define I2C_OAR1_OA1MODE_Pos (10U)
13054#define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos)
13055#define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk
13056#define I2C_OAR1_OA1EN_Pos (15U)
13057#define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos)
13058#define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk
13060/******************* Bit definition for I2C_OAR2 register ******************/
13061#define I2C_OAR2_OA2_Pos (1U)
13062#define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos)
13063#define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk
13064#define I2C_OAR2_OA2MSK_Pos (8U)
13065#define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos)
13066#define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk
13067#define I2C_OAR2_OA2NOMASK 0x00000000UL
13068#define I2C_OAR2_OA2MASK01_Pos (8U)
13069#define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos)
13070#define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk
13071#define I2C_OAR2_OA2MASK02_Pos (9U)
13072#define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos)
13073#define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk
13074#define I2C_OAR2_OA2MASK03_Pos (8U)
13075#define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos)
13076#define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk
13077#define I2C_OAR2_OA2MASK04_Pos (10U)
13078#define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos)
13079#define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk
13080#define I2C_OAR2_OA2MASK05_Pos (8U)
13081#define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos)
13082#define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk
13083#define I2C_OAR2_OA2MASK06_Pos (9U)
13084#define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos)
13085#define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk
13086#define I2C_OAR2_OA2MASK07_Pos (8U)
13087#define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos)
13088#define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk
13089#define I2C_OAR2_OA2EN_Pos (15U)
13090#define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos)
13091#define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk
13093/******************* Bit definition for I2C_TIMINGR register *******************/
13094#define I2C_TIMINGR_SCLL_Pos (0U)
13095#define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos)
13096#define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk
13097#define I2C_TIMINGR_SCLH_Pos (8U)
13098#define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos)
13099#define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk
13100#define I2C_TIMINGR_SDADEL_Pos (16U)
13101#define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos)
13102#define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk
13103#define I2C_TIMINGR_SCLDEL_Pos (20U)
13104#define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos)
13105#define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk
13106#define I2C_TIMINGR_PRESC_Pos (28U)
13107#define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos)
13108#define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk
13110/******************* Bit definition for I2C_TIMEOUTR register *******************/
13111#define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
13112#define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)
13113#define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk
13114#define I2C_TIMEOUTR_TIDLE_Pos (12U)
13115#define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)
13116#define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk
13117#define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
13118#define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)
13119#define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk
13120#define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
13121#define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)
13122#define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk
13123#define I2C_TIMEOUTR_TEXTEN_Pos (31U)
13124#define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)
13125#define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk
13127/****************** Bit definition for I2C_ISR register *********************/
13128#define I2C_ISR_TXE_Pos (0U)
13129#define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos)
13130#define I2C_ISR_TXE I2C_ISR_TXE_Msk
13131#define I2C_ISR_TXIS_Pos (1U)
13132#define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos)
13133#define I2C_ISR_TXIS I2C_ISR_TXIS_Msk
13134#define I2C_ISR_RXNE_Pos (2U)
13135#define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos)
13136#define I2C_ISR_RXNE I2C_ISR_RXNE_Msk
13137#define I2C_ISR_ADDR_Pos (3U)
13138#define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos)
13139#define I2C_ISR_ADDR I2C_ISR_ADDR_Msk
13140#define I2C_ISR_NACKF_Pos (4U)
13141#define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos)
13142#define I2C_ISR_NACKF I2C_ISR_NACKF_Msk
13143#define I2C_ISR_STOPF_Pos (5U)
13144#define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos)
13145#define I2C_ISR_STOPF I2C_ISR_STOPF_Msk
13146#define I2C_ISR_TC_Pos (6U)
13147#define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos)
13148#define I2C_ISR_TC I2C_ISR_TC_Msk
13149#define I2C_ISR_TCR_Pos (7U)
13150#define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos)
13151#define I2C_ISR_TCR I2C_ISR_TCR_Msk
13152#define I2C_ISR_BERR_Pos (8U)
13153#define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos)
13154#define I2C_ISR_BERR I2C_ISR_BERR_Msk
13155#define I2C_ISR_ARLO_Pos (9U)
13156#define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos)
13157#define I2C_ISR_ARLO I2C_ISR_ARLO_Msk
13158#define I2C_ISR_OVR_Pos (10U)
13159#define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos)
13160#define I2C_ISR_OVR I2C_ISR_OVR_Msk
13161#define I2C_ISR_PECERR_Pos (11U)
13162#define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos)
13163#define I2C_ISR_PECERR I2C_ISR_PECERR_Msk
13164#define I2C_ISR_TIMEOUT_Pos (12U)
13165#define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos)
13166#define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk
13167#define I2C_ISR_ALERT_Pos (13U)
13168#define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos)
13169#define I2C_ISR_ALERT I2C_ISR_ALERT_Msk
13170#define I2C_ISR_BUSY_Pos (15U)
13171#define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos)
13172#define I2C_ISR_BUSY I2C_ISR_BUSY_Msk
13173#define I2C_ISR_DIR_Pos (16U)
13174#define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos)
13175#define I2C_ISR_DIR I2C_ISR_DIR_Msk
13176#define I2C_ISR_ADDCODE_Pos (17U)
13177#define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos)
13178#define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk
13180/****************** Bit definition for I2C_ICR register *********************/
13181#define I2C_ICR_ADDRCF_Pos (3U)
13182#define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos)
13183#define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk
13184#define I2C_ICR_NACKCF_Pos (4U)
13185#define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos)
13186#define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk
13187#define I2C_ICR_STOPCF_Pos (5U)
13188#define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos)
13189#define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk
13190#define I2C_ICR_BERRCF_Pos (8U)
13191#define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos)
13192#define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk
13193#define I2C_ICR_ARLOCF_Pos (9U)
13194#define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos)
13195#define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk
13196#define I2C_ICR_OVRCF_Pos (10U)
13197#define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos)
13198#define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk
13199#define I2C_ICR_PECCF_Pos (11U)
13200#define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos)
13201#define I2C_ICR_PECCF I2C_ICR_PECCF_Msk
13202#define I2C_ICR_TIMOUTCF_Pos (12U)
13203#define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos)
13204#define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk
13205#define I2C_ICR_ALERTCF_Pos (13U)
13206#define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos)
13207#define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk
13209/****************** Bit definition for I2C_PECR register *********************/
13210#define I2C_PECR_PEC_Pos (0U)
13211#define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos)
13212#define I2C_PECR_PEC I2C_PECR_PEC_Msk
13214/****************** Bit definition for I2C_RXDR register *********************/
13215#define I2C_RXDR_RXDATA_Pos (0U)
13216#define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos)
13217#define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk
13219/****************** Bit definition for I2C_TXDR register *********************/
13220#define I2C_TXDR_TXDATA_Pos (0U)
13221#define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos)
13222#define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk
13224/******************************************************************************/
13225/* */
13226/* Independent WATCHDOG */
13227/* */
13228/******************************************************************************/
13229/******************* Bit definition for IWDG_KR register ********************/
13230#define IWDG_KR_KEY_Pos (0U)
13231#define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos)
13232#define IWDG_KR_KEY IWDG_KR_KEY_Msk
13234/******************* Bit definition for IWDG_PR register ********************/
13235#define IWDG_PR_PR_Pos (0U)
13236#define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos)
13237#define IWDG_PR_PR IWDG_PR_PR_Msk
13238#define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos)
13239#define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos)
13240#define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos)
13242/******************* Bit definition for IWDG_RLR register *******************/
13243#define IWDG_RLR_RL_Pos (0U)
13244#define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos)
13245#define IWDG_RLR_RL IWDG_RLR_RL_Msk
13247/******************* Bit definition for IWDG_SR register ********************/
13248#define IWDG_SR_PVU_Pos (0U)
13249#define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos)
13250#define IWDG_SR_PVU IWDG_SR_PVU_Msk
13251#define IWDG_SR_RVU_Pos (1U)
13252#define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos)
13253#define IWDG_SR_RVU IWDG_SR_RVU_Msk
13254#define IWDG_SR_WVU_Pos (2U)
13255#define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos)
13256#define IWDG_SR_WVU IWDG_SR_WVU_Msk
13258/******************* Bit definition for IWDG_KR register ********************/
13259#define IWDG_WINR_WIN_Pos (0U)
13260#define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos)
13261#define IWDG_WINR_WIN IWDG_WINR_WIN_Msk
13263/******************************************************************************/
13264/* */
13265/* LCD-TFT Display Controller (LTDC) */
13266/* */
13267/******************************************************************************/
13268
13269/******************** Bit definition for LTDC_SSCR register *****************/
13270
13271#define LTDC_SSCR_VSH_Pos (0U)
13272#define LTDC_SSCR_VSH_Msk (0x7FFUL << LTDC_SSCR_VSH_Pos)
13273#define LTDC_SSCR_VSH LTDC_SSCR_VSH_Msk
13274#define LTDC_SSCR_HSW_Pos (16U)
13275#define LTDC_SSCR_HSW_Msk (0xFFFUL << LTDC_SSCR_HSW_Pos)
13276#define LTDC_SSCR_HSW LTDC_SSCR_HSW_Msk
13278/******************** Bit definition for LTDC_BPCR register *****************/
13279
13280#define LTDC_BPCR_AVBP_Pos (0U)
13281#define LTDC_BPCR_AVBP_Msk (0x7FFUL << LTDC_BPCR_AVBP_Pos)
13282#define LTDC_BPCR_AVBP LTDC_BPCR_AVBP_Msk
13283#define LTDC_BPCR_AHBP_Pos (16U)
13284#define LTDC_BPCR_AHBP_Msk (0xFFFUL << LTDC_BPCR_AHBP_Pos)
13285#define LTDC_BPCR_AHBP LTDC_BPCR_AHBP_Msk
13287/******************** Bit definition for LTDC_AWCR register *****************/
13288
13289#define LTDC_AWCR_AAH_Pos (0U)
13290#define LTDC_AWCR_AAH_Msk (0x7FFUL << LTDC_AWCR_AAH_Pos)
13291#define LTDC_AWCR_AAH LTDC_AWCR_AAH_Msk
13292#define LTDC_AWCR_AAW_Pos (16U)
13293#define LTDC_AWCR_AAW_Msk (0xFFFUL << LTDC_AWCR_AAW_Pos)
13294#define LTDC_AWCR_AAW LTDC_AWCR_AAW_Msk
13296/******************** Bit definition for LTDC_TWCR register *****************/
13297
13298#define LTDC_TWCR_TOTALH_Pos (0U)
13299#define LTDC_TWCR_TOTALH_Msk (0x7FFUL << LTDC_TWCR_TOTALH_Pos)
13300#define LTDC_TWCR_TOTALH LTDC_TWCR_TOTALH_Msk
13301#define LTDC_TWCR_TOTALW_Pos (16U)
13302#define LTDC_TWCR_TOTALW_Msk (0xFFFUL << LTDC_TWCR_TOTALW_Pos)
13303#define LTDC_TWCR_TOTALW LTDC_TWCR_TOTALW_Msk
13305/******************** Bit definition for LTDC_GCR register ******************/
13306
13307#define LTDC_GCR_LTDCEN_Pos (0U)
13308#define LTDC_GCR_LTDCEN_Msk (0x1UL << LTDC_GCR_LTDCEN_Pos)
13309#define LTDC_GCR_LTDCEN LTDC_GCR_LTDCEN_Msk
13310#define LTDC_GCR_DBW_Pos (4U)
13311#define LTDC_GCR_DBW_Msk (0x7UL << LTDC_GCR_DBW_Pos)
13312#define LTDC_GCR_DBW LTDC_GCR_DBW_Msk
13313#define LTDC_GCR_DGW_Pos (8U)
13314#define LTDC_GCR_DGW_Msk (0x7UL << LTDC_GCR_DGW_Pos)
13315#define LTDC_GCR_DGW LTDC_GCR_DGW_Msk
13316#define LTDC_GCR_DRW_Pos (12U)
13317#define LTDC_GCR_DRW_Msk (0x7UL << LTDC_GCR_DRW_Pos)
13318#define LTDC_GCR_DRW LTDC_GCR_DRW_Msk
13319#define LTDC_GCR_DEN_Pos (16U)
13320#define LTDC_GCR_DEN_Msk (0x1UL << LTDC_GCR_DEN_Pos)
13321#define LTDC_GCR_DEN LTDC_GCR_DEN_Msk
13322#define LTDC_GCR_PCPOL_Pos (28U)
13323#define LTDC_GCR_PCPOL_Msk (0x1UL << LTDC_GCR_PCPOL_Pos)
13324#define LTDC_GCR_PCPOL LTDC_GCR_PCPOL_Msk
13325#define LTDC_GCR_DEPOL_Pos (29U)
13326#define LTDC_GCR_DEPOL_Msk (0x1UL << LTDC_GCR_DEPOL_Pos)
13327#define LTDC_GCR_DEPOL LTDC_GCR_DEPOL_Msk
13328#define LTDC_GCR_VSPOL_Pos (30U)
13329#define LTDC_GCR_VSPOL_Msk (0x1UL << LTDC_GCR_VSPOL_Pos)
13330#define LTDC_GCR_VSPOL LTDC_GCR_VSPOL_Msk
13331#define LTDC_GCR_HSPOL_Pos (31U)
13332#define LTDC_GCR_HSPOL_Msk (0x1UL << LTDC_GCR_HSPOL_Pos)
13333#define LTDC_GCR_HSPOL LTDC_GCR_HSPOL_Msk
13336/******************** Bit definition for LTDC_SRCR register *****************/
13337
13338#define LTDC_SRCR_IMR_Pos (0U)
13339#define LTDC_SRCR_IMR_Msk (0x1UL << LTDC_SRCR_IMR_Pos)
13340#define LTDC_SRCR_IMR LTDC_SRCR_IMR_Msk
13341#define LTDC_SRCR_VBR_Pos (1U)
13342#define LTDC_SRCR_VBR_Msk (0x1UL << LTDC_SRCR_VBR_Pos)
13343#define LTDC_SRCR_VBR LTDC_SRCR_VBR_Msk
13345/******************** Bit definition for LTDC_BCCR register *****************/
13346
13347#define LTDC_BCCR_BCBLUE_Pos (0U)
13348#define LTDC_BCCR_BCBLUE_Msk (0xFFUL << LTDC_BCCR_BCBLUE_Pos)
13349#define LTDC_BCCR_BCBLUE LTDC_BCCR_BCBLUE_Msk
13350#define LTDC_BCCR_BCGREEN_Pos (8U)
13351#define LTDC_BCCR_BCGREEN_Msk (0xFFUL << LTDC_BCCR_BCGREEN_Pos)
13352#define LTDC_BCCR_BCGREEN LTDC_BCCR_BCGREEN_Msk
13353#define LTDC_BCCR_BCRED_Pos (16U)
13354#define LTDC_BCCR_BCRED_Msk (0xFFUL << LTDC_BCCR_BCRED_Pos)
13355#define LTDC_BCCR_BCRED LTDC_BCCR_BCRED_Msk
13357/******************** Bit definition for LTDC_IER register ******************/
13358
13359#define LTDC_IER_LIE_Pos (0U)
13360#define LTDC_IER_LIE_Msk (0x1UL << LTDC_IER_LIE_Pos)
13361#define LTDC_IER_LIE LTDC_IER_LIE_Msk
13362#define LTDC_IER_FUIE_Pos (1U)
13363#define LTDC_IER_FUIE_Msk (0x1UL << LTDC_IER_FUIE_Pos)
13364#define LTDC_IER_FUIE LTDC_IER_FUIE_Msk
13365#define LTDC_IER_TERRIE_Pos (2U)
13366#define LTDC_IER_TERRIE_Msk (0x1UL << LTDC_IER_TERRIE_Pos)
13367#define LTDC_IER_TERRIE LTDC_IER_TERRIE_Msk
13368#define LTDC_IER_RRIE_Pos (3U)
13369#define LTDC_IER_RRIE_Msk (0x1UL << LTDC_IER_RRIE_Pos)
13370#define LTDC_IER_RRIE LTDC_IER_RRIE_Msk
13372/******************** Bit definition for LTDC_ISR register ******************/
13373
13374#define LTDC_ISR_LIF_Pos (0U)
13375#define LTDC_ISR_LIF_Msk (0x1UL << LTDC_ISR_LIF_Pos)
13376#define LTDC_ISR_LIF LTDC_ISR_LIF_Msk
13377#define LTDC_ISR_FUIF_Pos (1U)
13378#define LTDC_ISR_FUIF_Msk (0x1UL << LTDC_ISR_FUIF_Pos)
13379#define LTDC_ISR_FUIF LTDC_ISR_FUIF_Msk
13380#define LTDC_ISR_TERRIF_Pos (2U)
13381#define LTDC_ISR_TERRIF_Msk (0x1UL << LTDC_ISR_TERRIF_Pos)
13382#define LTDC_ISR_TERRIF LTDC_ISR_TERRIF_Msk
13383#define LTDC_ISR_RRIF_Pos (3U)
13384#define LTDC_ISR_RRIF_Msk (0x1UL << LTDC_ISR_RRIF_Pos)
13385#define LTDC_ISR_RRIF LTDC_ISR_RRIF_Msk
13387/******************** Bit definition for LTDC_ICR register ******************/
13388
13389#define LTDC_ICR_CLIF_Pos (0U)
13390#define LTDC_ICR_CLIF_Msk (0x1UL << LTDC_ICR_CLIF_Pos)
13391#define LTDC_ICR_CLIF LTDC_ICR_CLIF_Msk
13392#define LTDC_ICR_CFUIF_Pos (1U)
13393#define LTDC_ICR_CFUIF_Msk (0x1UL << LTDC_ICR_CFUIF_Pos)
13394#define LTDC_ICR_CFUIF LTDC_ICR_CFUIF_Msk
13395#define LTDC_ICR_CTERRIF_Pos (2U)
13396#define LTDC_ICR_CTERRIF_Msk (0x1UL << LTDC_ICR_CTERRIF_Pos)
13397#define LTDC_ICR_CTERRIF LTDC_ICR_CTERRIF_Msk
13398#define LTDC_ICR_CRRIF_Pos (3U)
13399#define LTDC_ICR_CRRIF_Msk (0x1UL << LTDC_ICR_CRRIF_Pos)
13400#define LTDC_ICR_CRRIF LTDC_ICR_CRRIF_Msk
13402/******************** Bit definition for LTDC_LIPCR register ****************/
13403
13404#define LTDC_LIPCR_LIPOS_Pos (0U)
13405#define LTDC_LIPCR_LIPOS_Msk (0x7FFUL << LTDC_LIPCR_LIPOS_Pos)
13406#define LTDC_LIPCR_LIPOS LTDC_LIPCR_LIPOS_Msk
13408/******************** Bit definition for LTDC_CPSR register *****************/
13409
13410#define LTDC_CPSR_CYPOS_Pos (0U)
13411#define LTDC_CPSR_CYPOS_Msk (0xFFFFUL << LTDC_CPSR_CYPOS_Pos)
13412#define LTDC_CPSR_CYPOS LTDC_CPSR_CYPOS_Msk
13413#define LTDC_CPSR_CXPOS_Pos (16U)
13414#define LTDC_CPSR_CXPOS_Msk (0xFFFFUL << LTDC_CPSR_CXPOS_Pos)
13415#define LTDC_CPSR_CXPOS LTDC_CPSR_CXPOS_Msk
13417/******************** Bit definition for LTDC_CDSR register *****************/
13418
13419#define LTDC_CDSR_VDES_Pos (0U)
13420#define LTDC_CDSR_VDES_Msk (0x1UL << LTDC_CDSR_VDES_Pos)
13421#define LTDC_CDSR_VDES LTDC_CDSR_VDES_Msk
13422#define LTDC_CDSR_HDES_Pos (1U)
13423#define LTDC_CDSR_HDES_Msk (0x1UL << LTDC_CDSR_HDES_Pos)
13424#define LTDC_CDSR_HDES LTDC_CDSR_HDES_Msk
13425#define LTDC_CDSR_VSYNCS_Pos (2U)
13426#define LTDC_CDSR_VSYNCS_Msk (0x1UL << LTDC_CDSR_VSYNCS_Pos)
13427#define LTDC_CDSR_VSYNCS LTDC_CDSR_VSYNCS_Msk
13428#define LTDC_CDSR_HSYNCS_Pos (3U)
13429#define LTDC_CDSR_HSYNCS_Msk (0x1UL << LTDC_CDSR_HSYNCS_Pos)
13430#define LTDC_CDSR_HSYNCS LTDC_CDSR_HSYNCS_Msk
13432/******************** Bit definition for LTDC_LxCR register *****************/
13433
13434#define LTDC_LxCR_LEN_Pos (0U)
13435#define LTDC_LxCR_LEN_Msk (0x1UL << LTDC_LxCR_LEN_Pos)
13436#define LTDC_LxCR_LEN LTDC_LxCR_LEN_Msk
13437#define LTDC_LxCR_COLKEN_Pos (1U)
13438#define LTDC_LxCR_COLKEN_Msk (0x1UL << LTDC_LxCR_COLKEN_Pos)
13439#define LTDC_LxCR_COLKEN LTDC_LxCR_COLKEN_Msk
13440#define LTDC_LxCR_CLUTEN_Pos (4U)
13441#define LTDC_LxCR_CLUTEN_Msk (0x1UL << LTDC_LxCR_CLUTEN_Pos)
13442#define LTDC_LxCR_CLUTEN LTDC_LxCR_CLUTEN_Msk
13444/******************** Bit definition for LTDC_LxWHPCR register **************/
13445
13446#define LTDC_LxWHPCR_WHSTPOS_Pos (0U)
13447#define LTDC_LxWHPCR_WHSTPOS_Msk (0xFFFUL << LTDC_LxWHPCR_WHSTPOS_Pos)
13448#define LTDC_LxWHPCR_WHSTPOS LTDC_LxWHPCR_WHSTPOS_Msk
13449#define LTDC_LxWHPCR_WHSPPOS_Pos (16U)
13450#define LTDC_LxWHPCR_WHSPPOS_Msk (0xFFFFUL << LTDC_LxWHPCR_WHSPPOS_Pos)
13451#define LTDC_LxWHPCR_WHSPPOS LTDC_LxWHPCR_WHSPPOS_Msk
13453/******************** Bit definition for LTDC_LxWVPCR register **************/
13454
13455#define LTDC_LxWVPCR_WVSTPOS_Pos (0U)
13456#define LTDC_LxWVPCR_WVSTPOS_Msk (0xFFFUL << LTDC_LxWVPCR_WVSTPOS_Pos)
13457#define LTDC_LxWVPCR_WVSTPOS LTDC_LxWVPCR_WVSTPOS_Msk
13458#define LTDC_LxWVPCR_WVSPPOS_Pos (16U)
13459#define LTDC_LxWVPCR_WVSPPOS_Msk (0xFFFFUL << LTDC_LxWVPCR_WVSPPOS_Pos)
13460#define LTDC_LxWVPCR_WVSPPOS LTDC_LxWVPCR_WVSPPOS_Msk
13462/******************** Bit definition for LTDC_LxCKCR register ***************/
13463
13464#define LTDC_LxCKCR_CKBLUE_Pos (0U)
13465#define LTDC_LxCKCR_CKBLUE_Msk (0xFFUL << LTDC_LxCKCR_CKBLUE_Pos)
13466#define LTDC_LxCKCR_CKBLUE LTDC_LxCKCR_CKBLUE_Msk
13467#define LTDC_LxCKCR_CKGREEN_Pos (8U)
13468#define LTDC_LxCKCR_CKGREEN_Msk (0xFFUL << LTDC_LxCKCR_CKGREEN_Pos)
13469#define LTDC_LxCKCR_CKGREEN LTDC_LxCKCR_CKGREEN_Msk
13470#define LTDC_LxCKCR_CKRED_Pos (16U)
13471#define LTDC_LxCKCR_CKRED_Msk (0xFFUL << LTDC_LxCKCR_CKRED_Pos)
13472#define LTDC_LxCKCR_CKRED LTDC_LxCKCR_CKRED_Msk
13474/******************** Bit definition for LTDC_LxPFCR register ***************/
13475
13476#define LTDC_LxPFCR_PF_Pos (0U)
13477#define LTDC_LxPFCR_PF_Msk (0x7UL << LTDC_LxPFCR_PF_Pos)
13478#define LTDC_LxPFCR_PF LTDC_LxPFCR_PF_Msk
13480/******************** Bit definition for LTDC_LxCACR register ***************/
13481
13482#define LTDC_LxCACR_CONSTA_Pos (0U)
13483#define LTDC_LxCACR_CONSTA_Msk (0xFFUL << LTDC_LxCACR_CONSTA_Pos)
13484#define LTDC_LxCACR_CONSTA LTDC_LxCACR_CONSTA_Msk
13486/******************** Bit definition for LTDC_LxDCCR register ***************/
13487
13488#define LTDC_LxDCCR_DCBLUE_Pos (0U)
13489#define LTDC_LxDCCR_DCBLUE_Msk (0xFFUL << LTDC_LxDCCR_DCBLUE_Pos)
13490#define LTDC_LxDCCR_DCBLUE LTDC_LxDCCR_DCBLUE_Msk
13491#define LTDC_LxDCCR_DCGREEN_Pos (8U)
13492#define LTDC_LxDCCR_DCGREEN_Msk (0xFFUL << LTDC_LxDCCR_DCGREEN_Pos)
13493#define LTDC_LxDCCR_DCGREEN LTDC_LxDCCR_DCGREEN_Msk
13494#define LTDC_LxDCCR_DCRED_Pos (16U)
13495#define LTDC_LxDCCR_DCRED_Msk (0xFFUL << LTDC_LxDCCR_DCRED_Pos)
13496#define LTDC_LxDCCR_DCRED LTDC_LxDCCR_DCRED_Msk
13497#define LTDC_LxDCCR_DCALPHA_Pos (24U)
13498#define LTDC_LxDCCR_DCALPHA_Msk (0xFFUL << LTDC_LxDCCR_DCALPHA_Pos)
13499#define LTDC_LxDCCR_DCALPHA LTDC_LxDCCR_DCALPHA_Msk
13501/******************** Bit definition for LTDC_LxBFCR register ***************/
13502
13503#define LTDC_LxBFCR_BF2_Pos (0U)
13504#define LTDC_LxBFCR_BF2_Msk (0x7UL << LTDC_LxBFCR_BF2_Pos)
13505#define LTDC_LxBFCR_BF2 LTDC_LxBFCR_BF2_Msk
13506#define LTDC_LxBFCR_BF1_Pos (8U)
13507#define LTDC_LxBFCR_BF1_Msk (0x7UL << LTDC_LxBFCR_BF1_Pos)
13508#define LTDC_LxBFCR_BF1 LTDC_LxBFCR_BF1_Msk
13510/******************** Bit definition for LTDC_LxCFBAR register **************/
13511
13512#define LTDC_LxCFBAR_CFBADD_Pos (0U)
13513#define LTDC_LxCFBAR_CFBADD_Msk (0xFFFFFFFFUL << LTDC_LxCFBAR_CFBADD_Pos)
13514#define LTDC_LxCFBAR_CFBADD LTDC_LxCFBAR_CFBADD_Msk
13516/******************** Bit definition for LTDC_LxCFBLR register **************/
13517
13518#define LTDC_LxCFBLR_CFBLL_Pos (0U)
13519#define LTDC_LxCFBLR_CFBLL_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBLL_Pos)
13520#define LTDC_LxCFBLR_CFBLL LTDC_LxCFBLR_CFBLL_Msk
13521#define LTDC_LxCFBLR_CFBP_Pos (16U)
13522#define LTDC_LxCFBLR_CFBP_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBP_Pos)
13523#define LTDC_LxCFBLR_CFBP LTDC_LxCFBLR_CFBP_Msk
13525/******************** Bit definition for LTDC_LxCFBLNR register *************/
13526
13527#define LTDC_LxCFBLNR_CFBLNBR_Pos (0U)
13528#define LTDC_LxCFBLNR_CFBLNBR_Msk (0x7FFUL << LTDC_LxCFBLNR_CFBLNBR_Pos)
13529#define LTDC_LxCFBLNR_CFBLNBR LTDC_LxCFBLNR_CFBLNBR_Msk
13531/******************** Bit definition for LTDC_LxCLUTWR register *************/
13532
13533#define LTDC_LxCLUTWR_BLUE_Pos (0U)
13534#define LTDC_LxCLUTWR_BLUE_Msk (0xFFUL << LTDC_LxCLUTWR_BLUE_Pos)
13535#define LTDC_LxCLUTWR_BLUE LTDC_LxCLUTWR_BLUE_Msk
13536#define LTDC_LxCLUTWR_GREEN_Pos (8U)
13537#define LTDC_LxCLUTWR_GREEN_Msk (0xFFUL << LTDC_LxCLUTWR_GREEN_Pos)
13538#define LTDC_LxCLUTWR_GREEN LTDC_LxCLUTWR_GREEN_Msk
13539#define LTDC_LxCLUTWR_RED_Pos (16U)
13540#define LTDC_LxCLUTWR_RED_Msk (0xFFUL << LTDC_LxCLUTWR_RED_Pos)
13541#define LTDC_LxCLUTWR_RED LTDC_LxCLUTWR_RED_Msk
13542#define LTDC_LxCLUTWR_CLUTADD_Pos (24U)
13543#define LTDC_LxCLUTWR_CLUTADD_Msk (0xFFUL << LTDC_LxCLUTWR_CLUTADD_Pos)
13544#define LTDC_LxCLUTWR_CLUTADD LTDC_LxCLUTWR_CLUTADD_Msk
13546/******************************************************************************/
13547/* */
13548/* MDMA */
13549/* */
13550/******************************************************************************/
13551/******************** Bit definition for MDMA_GISR0 register ****************/
13552#define MDMA_GISR0_GIF0_Pos (0U)
13553#define MDMA_GISR0_GIF0_Msk (0x1UL << MDMA_GISR0_GIF0_Pos)
13554#define MDMA_GISR0_GIF0 MDMA_GISR0_GIF0_Msk
13555#define MDMA_GISR0_GIF1_Pos (1U)
13556#define MDMA_GISR0_GIF1_Msk (0x1UL << MDMA_GISR0_GIF1_Pos)
13557#define MDMA_GISR0_GIF1 MDMA_GISR0_GIF1_Msk
13558#define MDMA_GISR0_GIF2_Pos (2U)
13559#define MDMA_GISR0_GIF2_Msk (0x1UL << MDMA_GISR0_GIF2_Pos)
13560#define MDMA_GISR0_GIF2 MDMA_GISR0_GIF2_Msk
13561#define MDMA_GISR0_GIF3_Pos (3U)
13562#define MDMA_GISR0_GIF3_Msk (0x1UL << MDMA_GISR0_GIF3_Pos)
13563#define MDMA_GISR0_GIF3 MDMA_GISR0_GIF3_Msk
13564#define MDMA_GISR0_GIF4_Pos (4U)
13565#define MDMA_GISR0_GIF4_Msk (0x1UL << MDMA_GISR0_GIF4_Pos)
13566#define MDMA_GISR0_GIF4 MDMA_GISR0_GIF4_Msk
13567#define MDMA_GISR0_GIF5_Pos (5U)
13568#define MDMA_GISR0_GIF5_Msk (0x1UL << MDMA_GISR0_GIF5_Pos)
13569#define MDMA_GISR0_GIF5 MDMA_GISR0_GIF5_Msk
13570#define MDMA_GISR0_GIF6_Pos (6U)
13571#define MDMA_GISR0_GIF6_Msk (0x1UL << MDMA_GISR0_GIF6_Pos)
13572#define MDMA_GISR0_GIF6 MDMA_GISR0_GIF6_Msk
13573#define MDMA_GISR0_GIF7_Pos (7U)
13574#define MDMA_GISR0_GIF7_Msk (0x1UL << MDMA_GISR0_GIF7_Pos)
13575#define MDMA_GISR0_GIF7 MDMA_GISR0_GIF7_Msk
13576#define MDMA_GISR0_GIF8_Pos (8U)
13577#define MDMA_GISR0_GIF8_Msk (0x1UL << MDMA_GISR0_GIF8_Pos)
13578#define MDMA_GISR0_GIF8 MDMA_GISR0_GIF8_Msk
13579#define MDMA_GISR0_GIF9_Pos (9U)
13580#define MDMA_GISR0_GIF9_Msk (0x1UL << MDMA_GISR0_GIF9_Pos)
13581#define MDMA_GISR0_GIF9 MDMA_GISR0_GIF9_Msk
13582#define MDMA_GISR0_GIF10_Pos (10U)
13583#define MDMA_GISR0_GIF10_Msk (0x1UL << MDMA_GISR0_GIF10_Pos)
13584#define MDMA_GISR0_GIF10 MDMA_GISR0_GIF10_Msk
13585#define MDMA_GISR0_GIF11_Pos (11U)
13586#define MDMA_GISR0_GIF11_Msk (0x1UL << MDMA_GISR0_GIF11_Pos)
13587#define MDMA_GISR0_GIF11 MDMA_GISR0_GIF11_Msk
13588#define MDMA_GISR0_GIF12_Pos (12U)
13589#define MDMA_GISR0_GIF12_Msk (0x1UL << MDMA_GISR0_GIF12_Pos)
13590#define MDMA_GISR0_GIF12 MDMA_GISR0_GIF12_Msk
13591#define MDMA_GISR0_GIF13_Pos (13U)
13592#define MDMA_GISR0_GIF13_Msk (0x1UL << MDMA_GISR0_GIF13_Pos)
13593#define MDMA_GISR0_GIF13 MDMA_GISR0_GIF13_Msk
13594#define MDMA_GISR0_GIF14_Pos (14U)
13595#define MDMA_GISR0_GIF14_Msk (0x1UL << MDMA_GISR0_GIF14_Pos)
13596#define MDMA_GISR0_GIF14 MDMA_GISR0_GIF14_Msk
13597#define MDMA_GISR0_GIF15_Pos (15U)
13598#define MDMA_GISR0_GIF15_Msk (0x1UL << MDMA_GISR0_GIF15_Pos)
13599#define MDMA_GISR0_GIF15 MDMA_GISR0_GIF15_Msk
13601/******************** Bit definition for MDMA_CxISR register ****************/
13602#define MDMA_CISR_TEIF_Pos (0U)
13603#define MDMA_CISR_TEIF_Msk (0x1UL << MDMA_CISR_TEIF_Pos)
13604#define MDMA_CISR_TEIF MDMA_CISR_TEIF_Msk
13605#define MDMA_CISR_CTCIF_Pos (1U)
13606#define MDMA_CISR_CTCIF_Msk (0x1UL << MDMA_CISR_CTCIF_Pos)
13607#define MDMA_CISR_CTCIF MDMA_CISR_CTCIF_Msk
13608#define MDMA_CISR_BRTIF_Pos (2U)
13609#define MDMA_CISR_BRTIF_Msk (0x1UL << MDMA_CISR_BRTIF_Pos)
13610#define MDMA_CISR_BRTIF MDMA_CISR_BRTIF_Msk
13611#define MDMA_CISR_BTIF_Pos (3U)
13612#define MDMA_CISR_BTIF_Msk (0x1UL << MDMA_CISR_BTIF_Pos)
13613#define MDMA_CISR_BTIF MDMA_CISR_BTIF_Msk
13614#define MDMA_CISR_TCIF_Pos (4U)
13615#define MDMA_CISR_TCIF_Msk (0x1UL << MDMA_CISR_TCIF_Pos)
13616#define MDMA_CISR_TCIF MDMA_CISR_TCIF_Msk
13617#define MDMA_CISR_CRQA_Pos (16U)
13618#define MDMA_CISR_CRQA_Msk (0x1UL << MDMA_CISR_CRQA_Pos)
13619#define MDMA_CISR_CRQA MDMA_CISR_CRQA_Msk
13621/******************** Bit definition for MDMA_CxIFCR register ****************/
13622#define MDMA_CIFCR_CTEIF_Pos (0U)
13623#define MDMA_CIFCR_CTEIF_Msk (0x1UL << MDMA_CIFCR_CTEIF_Pos)
13624#define MDMA_CIFCR_CTEIF MDMA_CIFCR_CTEIF_Msk
13625#define MDMA_CIFCR_CCTCIF_Pos (1U)
13626#define MDMA_CIFCR_CCTCIF_Msk (0x1UL << MDMA_CIFCR_CCTCIF_Pos)
13627#define MDMA_CIFCR_CCTCIF MDMA_CIFCR_CCTCIF_Msk
13628#define MDMA_CIFCR_CBRTIF_Pos (2U)
13629#define MDMA_CIFCR_CBRTIF_Msk (0x1UL << MDMA_CIFCR_CBRTIF_Pos)
13630#define MDMA_CIFCR_CBRTIF MDMA_CIFCR_CBRTIF_Msk
13631#define MDMA_CIFCR_CBTIF_Pos (3U)
13632#define MDMA_CIFCR_CBTIF_Msk (0x1UL << MDMA_CIFCR_CBTIF_Pos)
13633#define MDMA_CIFCR_CBTIF MDMA_CIFCR_CBTIF_Msk
13634#define MDMA_CIFCR_CLTCIF_Pos (4U)
13635#define MDMA_CIFCR_CLTCIF_Msk (0x1UL << MDMA_CIFCR_CLTCIF_Pos)
13636#define MDMA_CIFCR_CLTCIF MDMA_CIFCR_CLTCIF_Msk
13638/******************** Bit definition for MDMA_CxESR register ****************/
13639#define MDMA_CESR_TEA_Pos (0U)
13640#define MDMA_CESR_TEA_Msk (0x7FUL << MDMA_CESR_TEA_Pos)
13641#define MDMA_CESR_TEA MDMA_CESR_TEA_Msk
13642#define MDMA_CESR_TED_Pos (7U)
13643#define MDMA_CESR_TED_Msk (0x1UL << MDMA_CESR_TED_Pos)
13644#define MDMA_CESR_TED MDMA_CESR_TED_Msk
13645#define MDMA_CESR_TELD_Pos (8U)
13646#define MDMA_CESR_TELD_Msk (0x1UL << MDMA_CESR_TELD_Pos)
13647#define MDMA_CESR_TELD MDMA_CESR_TELD_Msk
13648#define MDMA_CESR_TEMD_Pos (9U)
13649#define MDMA_CESR_TEMD_Msk (0x1UL << MDMA_CESR_TEMD_Pos)
13650#define MDMA_CESR_TEMD MDMA_CESR_TEMD_Msk
13651#define MDMA_CESR_ASE_Pos (10U)
13652#define MDMA_CESR_ASE_Msk (0x1UL << MDMA_CESR_ASE_Pos)
13653#define MDMA_CESR_ASE MDMA_CESR_ASE_Msk
13654#define MDMA_CESR_BSE_Pos (11U)
13655#define MDMA_CESR_BSE_Msk (0x1UL << MDMA_CESR_BSE_Pos)
13656#define MDMA_CESR_BSE MDMA_CESR_BSE_Msk
13658/******************** Bit definition for MDMA_CxCR register ****************/
13659#define MDMA_CCR_EN_Pos (0U)
13660#define MDMA_CCR_EN_Msk (0x1UL << MDMA_CCR_EN_Pos)
13661#define MDMA_CCR_EN MDMA_CCR_EN_Msk
13662#define MDMA_CCR_TEIE_Pos (1U)
13663#define MDMA_CCR_TEIE_Msk (0x1UL << MDMA_CCR_TEIE_Pos)
13664#define MDMA_CCR_TEIE MDMA_CCR_TEIE_Msk
13665#define MDMA_CCR_CTCIE_Pos (2U)
13666#define MDMA_CCR_CTCIE_Msk (0x1UL << MDMA_CCR_CTCIE_Pos)
13667#define MDMA_CCR_CTCIE MDMA_CCR_CTCIE_Msk
13668#define MDMA_CCR_BRTIE_Pos (3U)
13669#define MDMA_CCR_BRTIE_Msk (0x1UL << MDMA_CCR_BRTIE_Pos)
13670#define MDMA_CCR_BRTIE MDMA_CCR_BRTIE_Msk
13671#define MDMA_CCR_BTIE_Pos (4U)
13672#define MDMA_CCR_BTIE_Msk (0x1UL << MDMA_CCR_BTIE_Pos)
13673#define MDMA_CCR_BTIE MDMA_CCR_BTIE_Msk
13674#define MDMA_CCR_TCIE_Pos (5U)
13675#define MDMA_CCR_TCIE_Msk (0x1UL << MDMA_CCR_TCIE_Pos)
13676#define MDMA_CCR_TCIE MDMA_CCR_TCIE_Msk
13677#define MDMA_CCR_PL_Pos (6U)
13678#define MDMA_CCR_PL_Msk (0x3UL << MDMA_CCR_PL_Pos)
13679#define MDMA_CCR_PL MDMA_CCR_PL_Msk
13680#define MDMA_CCR_PL_0 (0x1UL << MDMA_CCR_PL_Pos)
13681#define MDMA_CCR_PL_1 (0x2UL << MDMA_CCR_PL_Pos)
13682#define MDMA_CCR_BEX_Pos (12U)
13683#define MDMA_CCR_BEX_Msk (0x1UL << MDMA_CCR_BEX_Pos)
13684#define MDMA_CCR_BEX MDMA_CCR_BEX_Msk
13685#define MDMA_CCR_HEX_Pos (13U)
13686#define MDMA_CCR_HEX_Msk (0x1UL << MDMA_CCR_HEX_Pos)
13687#define MDMA_CCR_HEX MDMA_CCR_HEX_Msk
13688#define MDMA_CCR_WEX_Pos (14U)
13689#define MDMA_CCR_WEX_Msk (0x1UL << MDMA_CCR_WEX_Pos)
13690#define MDMA_CCR_WEX MDMA_CCR_WEX_Msk
13691#define MDMA_CCR_SWRQ_Pos (16U)
13692#define MDMA_CCR_SWRQ_Msk (0x1UL << MDMA_CCR_SWRQ_Pos)
13693#define MDMA_CCR_SWRQ MDMA_CCR_SWRQ_Msk
13695/******************** Bit definition for MDMA_CxTCR register ****************/
13696#define MDMA_CTCR_SINC_Pos (0U)
13697#define MDMA_CTCR_SINC_Msk (0x3UL << MDMA_CTCR_SINC_Pos)
13698#define MDMA_CTCR_SINC MDMA_CTCR_SINC_Msk
13699#define MDMA_CTCR_SINC_0 (0x1UL << MDMA_CTCR_SINC_Pos)
13700#define MDMA_CTCR_SINC_1 (0x2UL << MDMA_CTCR_SINC_Pos)
13701#define MDMA_CTCR_DINC_Pos (2U)
13702#define MDMA_CTCR_DINC_Msk (0x3UL << MDMA_CTCR_DINC_Pos)
13703#define MDMA_CTCR_DINC MDMA_CTCR_DINC_Msk
13704#define MDMA_CTCR_DINC_0 (0x1UL << MDMA_CTCR_DINC_Pos)
13705#define MDMA_CTCR_DINC_1 (0x2UL << MDMA_CTCR_DINC_Pos)
13706#define MDMA_CTCR_SSIZE_Pos (4U)
13707#define MDMA_CTCR_SSIZE_Msk (0x3UL << MDMA_CTCR_SSIZE_Pos)
13708#define MDMA_CTCR_SSIZE MDMA_CTCR_SSIZE_Msk
13709#define MDMA_CTCR_SSIZE_0 (0x1UL << MDMA_CTCR_SSIZE_Pos)
13710#define MDMA_CTCR_SSIZE_1 (0x2UL << MDMA_CTCR_SSIZE_Pos)
13711#define MDMA_CTCR_DSIZE_Pos (6U)
13712#define MDMA_CTCR_DSIZE_Msk (0x3UL << MDMA_CTCR_DSIZE_Pos)
13713#define MDMA_CTCR_DSIZE MDMA_CTCR_DSIZE_Msk
13714#define MDMA_CTCR_DSIZE_0 (0x1UL << MDMA_CTCR_DSIZE_Pos)
13715#define MDMA_CTCR_DSIZE_1 (0x2UL << MDMA_CTCR_DSIZE_Pos)
13716#define MDMA_CTCR_SINCOS_Pos (8U)
13717#define MDMA_CTCR_SINCOS_Msk (0x3UL << MDMA_CTCR_SINCOS_Pos)
13718#define MDMA_CTCR_SINCOS MDMA_CTCR_SINCOS_Msk
13719#define MDMA_CTCR_SINCOS_0 (0x1UL << MDMA_CTCR_SINCOS_Pos)
13720#define MDMA_CTCR_SINCOS_1 (0x2UL << MDMA_CTCR_SINCOS_Pos)
13721#define MDMA_CTCR_DINCOS_Pos (10U)
13722#define MDMA_CTCR_DINCOS_Msk (0x3UL << MDMA_CTCR_DINCOS_Pos)
13723#define MDMA_CTCR_DINCOS MDMA_CTCR_DINCOS_Msk
13724#define MDMA_CTCR_DINCOS_0 (0x1UL << MDMA_CTCR_DINCOS_Pos)
13725#define MDMA_CTCR_DINCOS_1 (0x2UL << MDMA_CTCR_DINCOS_Pos)
13726#define MDMA_CTCR_SBURST_Pos (12U)
13727#define MDMA_CTCR_SBURST_Msk (0x7UL << MDMA_CTCR_SBURST_Pos)
13728#define MDMA_CTCR_SBURST MDMA_CTCR_SBURST_Msk
13729#define MDMA_CTCR_SBURST_0 (0x1UL << MDMA_CTCR_SBURST_Pos)
13730#define MDMA_CTCR_SBURST_1 (0x2UL << MDMA_CTCR_SBURST_Pos)
13731#define MDMA_CTCR_SBURST_2 (0x4UL << MDMA_CTCR_SBURST_Pos)
13732#define MDMA_CTCR_DBURST_Pos (15U)
13733#define MDMA_CTCR_DBURST_Msk (0x7UL << MDMA_CTCR_DBURST_Pos)
13734#define MDMA_CTCR_DBURST MDMA_CTCR_DBURST_Msk
13735#define MDMA_CTCR_DBURST_0 (0x1UL << MDMA_CTCR_DBURST_Pos)
13736#define MDMA_CTCR_DBURST_1 (0x2UL << MDMA_CTCR_DBURST_Pos)
13737#define MDMA_CTCR_DBURST_2 (0x4UL << MDMA_CTCR_DBURST_Pos)
13738#define MDMA_CTCR_TLEN_Pos (18U)
13739#define MDMA_CTCR_TLEN_Msk (0x7FUL << MDMA_CTCR_TLEN_Pos)
13740#define MDMA_CTCR_TLEN MDMA_CTCR_TLEN_Msk
13741#define MDMA_CTCR_PKE_Pos (25U)
13742#define MDMA_CTCR_PKE_Msk (0x1UL << MDMA_CTCR_PKE_Pos)
13743#define MDMA_CTCR_PKE MDMA_CTCR_PKE_Msk
13744#define MDMA_CTCR_PAM_Pos (26U)
13745#define MDMA_CTCR_PAM_Msk (0x3UL << MDMA_CTCR_PAM_Pos)
13746#define MDMA_CTCR_PAM MDMA_CTCR_PAM_Msk
13747#define MDMA_CTCR_PAM_0 (0x1UL << MDMA_CTCR_PAM_Pos)
13748#define MDMA_CTCR_PAM_1 (0x2UL << MDMA_CTCR_PAM_Pos)
13749#define MDMA_CTCR_TRGM_Pos (28U)
13750#define MDMA_CTCR_TRGM_Msk (0x3UL << MDMA_CTCR_TRGM_Pos)
13751#define MDMA_CTCR_TRGM MDMA_CTCR_TRGM_Msk
13752#define MDMA_CTCR_TRGM_0 (0x1UL << MDMA_CTCR_TRGM_Pos)
13753#define MDMA_CTCR_TRGM_1 (0x2UL << MDMA_CTCR_TRGM_Pos)
13754#define MDMA_CTCR_SWRM_Pos (30U)
13755#define MDMA_CTCR_SWRM_Msk (0x1UL << MDMA_CTCR_SWRM_Pos)
13756#define MDMA_CTCR_SWRM MDMA_CTCR_SWRM_Msk
13757#define MDMA_CTCR_BWM_Pos (31U)
13758#define MDMA_CTCR_BWM_Msk (0x1UL << MDMA_CTCR_BWM_Pos)
13759#define MDMA_CTCR_BWM MDMA_CTCR_BWM_Msk
13761/******************** Bit definition for MDMA_CxBNDTR register ****************/
13762#define MDMA_CBNDTR_BNDT_Pos (0U)
13763#define MDMA_CBNDTR_BNDT_Msk (0x1FFFFUL << MDMA_CBNDTR_BNDT_Pos)
13764#define MDMA_CBNDTR_BNDT MDMA_CBNDTR_BNDT_Msk
13765#define MDMA_CBNDTR_BRSUM_Pos (18U)
13766#define MDMA_CBNDTR_BRSUM_Msk (0x1UL << MDMA_CBNDTR_BRSUM_Pos)
13767#define MDMA_CBNDTR_BRSUM MDMA_CBNDTR_BRSUM_Msk
13768#define MDMA_CBNDTR_BRDUM_Pos (19U)
13769#define MDMA_CBNDTR_BRDUM_Msk (0x1UL << MDMA_CBNDTR_BRDUM_Pos)
13770#define MDMA_CBNDTR_BRDUM MDMA_CBNDTR_BRDUM_Msk
13771#define MDMA_CBNDTR_BRC_Pos (20U)
13772#define MDMA_CBNDTR_BRC_Msk (0xFFFUL << MDMA_CBNDTR_BRC_Pos)
13773#define MDMA_CBNDTR_BRC MDMA_CBNDTR_BRC_Msk
13775/******************** Bit definition for MDMA_CxSAR register ****************/
13776#define MDMA_CSAR_SAR_Pos (0U)
13777#define MDMA_CSAR_SAR_Msk (0xFFFFFFFFUL << MDMA_CSAR_SAR_Pos)
13778#define MDMA_CSAR_SAR MDMA_CSAR_SAR_Msk
13780/******************** Bit definition for MDMA_CxDAR register ****************/
13781#define MDMA_CDAR_DAR_Pos (0U)
13782#define MDMA_CDAR_DAR_Msk (0xFFFFFFFFUL << MDMA_CDAR_DAR_Pos)
13783#define MDMA_CDAR_DAR MDMA_CDAR_DAR_Msk
13785/******************** Bit definition for MDMA_CxBRUR ************************/
13786#define MDMA_CBRUR_SUV_Pos (0U)
13787#define MDMA_CBRUR_SUV_Msk (0xFFFFUL << MDMA_CBRUR_SUV_Pos)
13788#define MDMA_CBRUR_SUV MDMA_CBRUR_SUV_Msk
13789#define MDMA_CBRUR_DUV_Pos (16U)
13790#define MDMA_CBRUR_DUV_Msk (0xFFFFUL << MDMA_CBRUR_DUV_Pos)
13791#define MDMA_CBRUR_DUV MDMA_CBRUR_DUV_Msk
13793/******************** Bit definition for MDMA_CxLAR *************************/
13794#define MDMA_CLAR_LAR_Pos (0U)
13795#define MDMA_CLAR_LAR_Msk (0xFFFFFFFFUL << MDMA_CLAR_LAR_Pos)
13796#define MDMA_CLAR_LAR MDMA_CLAR_LAR_Msk
13798/******************** Bit definition for MDMA_CxTBR) ************************/
13799#define MDMA_CTBR_TSEL_Pos (0U)
13800#define MDMA_CTBR_TSEL_Msk (0xFFUL << MDMA_CTBR_TSEL_Pos)
13801#define MDMA_CTBR_TSEL MDMA_CTBR_TSEL_Msk
13802#define MDMA_CTBR_SBUS_Pos (16U)
13803#define MDMA_CTBR_SBUS_Msk (0x1UL << MDMA_CTBR_SBUS_Pos)
13804#define MDMA_CTBR_SBUS MDMA_CTBR_SBUS_Msk
13805#define MDMA_CTBR_DBUS_Pos (17U)
13806#define MDMA_CTBR_DBUS_Msk (0x1UL << MDMA_CTBR_DBUS_Pos)
13807#define MDMA_CTBR_DBUS MDMA_CTBR_DBUS_Msk
13809/******************** Bit definition for MDMA_CxMAR) ************************/
13810#define MDMA_CMAR_MAR_Pos (0U)
13811#define MDMA_CMAR_MAR_Msk (0xFFFFFFFFUL << MDMA_CMAR_MAR_Pos)
13812#define MDMA_CMAR_MAR MDMA_CMAR_MAR_Msk
13814/******************** Bit definition for MDMA_CxMDR) ************************/
13815#define MDMA_CMDR_MDR_Pos (0U)
13816#define MDMA_CMDR_MDR_Msk (0xFFFFFFFFUL << MDMA_CMDR_MDR_Pos)
13817#define MDMA_CMDR_MDR MDMA_CMDR_MDR_Msk
13819/******************************************************************************/
13820/* */
13821/* Operational Amplifier (OPAMP) */
13822/* */
13823/******************************************************************************/
13824/********************* Bit definition for OPAMPx_CSR register ***************/
13825#define OPAMP_CSR_OPAMPxEN_Pos (0U)
13826#define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos)
13827#define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk
13828#define OPAMP_CSR_FORCEVP_Pos (1U)
13829#define OPAMP_CSR_FORCEVP_Msk (0x1UL << OPAMP_CSR_FORCEVP_Pos)
13830#define OPAMP_CSR_FORCEVP OPAMP_CSR_FORCEVP_Msk
13832#define OPAMP_CSR_VPSEL_Pos (2U)
13833#define OPAMP_CSR_VPSEL_Msk (0x3UL << OPAMP_CSR_VPSEL_Pos)
13834#define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk
13835#define OPAMP_CSR_VPSEL_0 (0x1UL << OPAMP_CSR_VPSEL_Pos)
13836#define OPAMP_CSR_VPSEL_1 (0x2UL << OPAMP_CSR_VPSEL_Pos)
13838#define OPAMP_CSR_VMSEL_Pos (5U)
13839#define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos)
13840#define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk
13841#define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos)
13842#define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos)
13844#define OPAMP_CSR_OPAHSM_Pos (8U)
13845#define OPAMP_CSR_OPAHSM_Msk (0x1UL << OPAMP_CSR_OPAHSM_Pos)
13846#define OPAMP_CSR_OPAHSM OPAMP_CSR_OPAHSM_Msk
13847#define OPAMP_CSR_CALON_Pos (11U)
13848#define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos)
13849#define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk
13851#define OPAMP_CSR_CALSEL_Pos (12U)
13852#define OPAMP_CSR_CALSEL_Msk (0x3UL << OPAMP_CSR_CALSEL_Pos)
13853#define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk
13854#define OPAMP_CSR_CALSEL_0 (0x1UL << OPAMP_CSR_CALSEL_Pos)
13855#define OPAMP_CSR_CALSEL_1 (0x2UL << OPAMP_CSR_CALSEL_Pos)
13857#define OPAMP_CSR_PGGAIN_Pos (14U)
13858#define OPAMP_CSR_PGGAIN_Msk (0xFUL << OPAMP_CSR_PGGAIN_Pos)
13859#define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk
13860#define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos)
13861#define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos)
13862#define OPAMP_CSR_PGGAIN_2 (0x4UL << OPAMP_CSR_PGGAIN_Pos)
13863#define OPAMP_CSR_PGGAIN_3 (0x8UL << OPAMP_CSR_PGGAIN_Pos)
13865#define OPAMP_CSR_USERTRIM_Pos (18U)
13866#define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos)
13867#define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk
13868#define OPAMP_CSR_TSTREF_Pos (29U)
13869#define OPAMP_CSR_TSTREF_Msk (0x1UL << OPAMP_CSR_TSTREF_Pos)
13870#define OPAMP_CSR_TSTREF OPAMP_CSR_TSTREF_Msk
13871#define OPAMP_CSR_CALOUT_Pos (30U)
13872#define OPAMP_CSR_CALOUT_Msk (0x1UL << OPAMP_CSR_CALOUT_Pos)
13873#define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk
13875/********************* Bit definition for OPAMP1_CSR register ***************/
13876#define OPAMP1_CSR_OPAEN_Pos (0U)
13877#define OPAMP1_CSR_OPAEN_Msk (0x1UL << OPAMP1_CSR_OPAEN_Pos)
13878#define OPAMP1_CSR_OPAEN OPAMP1_CSR_OPAEN_Msk
13879#define OPAMP1_CSR_FORCEVP_Pos (1U)
13880#define OPAMP1_CSR_FORCEVP_Msk (0x1UL << OPAMP1_CSR_FORCEVP_Pos)
13881#define OPAMP1_CSR_FORCEVP OPAMP1_CSR_FORCEVP_Msk
13883#define OPAMP1_CSR_VPSEL_Pos (2U)
13884#define OPAMP1_CSR_VPSEL_Msk (0x3UL << OPAMP1_CSR_VPSEL_Pos)
13885#define OPAMP1_CSR_VPSEL OPAMP1_CSR_VPSEL_Msk
13886#define OPAMP1_CSR_VPSEL_0 (0x1UL << OPAMP1_CSR_VPSEL_Pos)
13887#define OPAMP1_CSR_VPSEL_1 (0x2UL << OPAMP1_CSR_VPSEL_Pos)
13889#define OPAMP1_CSR_VMSEL_Pos (5U)
13890#define OPAMP1_CSR_VMSEL_Msk (0x3UL << OPAMP1_CSR_VMSEL_Pos)
13891#define OPAMP1_CSR_VMSEL OPAMP1_CSR_VMSEL_Msk
13892#define OPAMP1_CSR_VMSEL_0 (0x1UL << OPAMP1_CSR_VMSEL_Pos)
13893#define OPAMP1_CSR_VMSEL_1 (0x2UL << OPAMP1_CSR_VMSEL_Pos)
13895#define OPAMP1_CSR_OPAHSM_Pos (8U)
13896#define OPAMP1_CSR_OPAHSM_Msk (0x1UL << OPAMP1_CSR_OPAHSM_Pos)
13897#define OPAMP1_CSR_OPAHSM OPAMP1_CSR_OPAHSM_Msk
13898#define OPAMP1_CSR_CALON_Pos (11U)
13899#define OPAMP1_CSR_CALON_Msk (0x1UL << OPAMP1_CSR_CALON_Pos)
13900#define OPAMP1_CSR_CALON OPAMP1_CSR_CALON_Msk
13902#define OPAMP1_CSR_CALSEL_Pos (12U)
13903#define OPAMP1_CSR_CALSEL_Msk (0x3UL << OPAMP1_CSR_CALSEL_Pos)
13904#define OPAMP1_CSR_CALSEL OPAMP1_CSR_CALSEL_Msk
13905#define OPAMP1_CSR_CALSEL_0 (0x1UL << OPAMP1_CSR_CALSEL_Pos)
13906#define OPAMP1_CSR_CALSEL_1 (0x2UL << OPAMP1_CSR_CALSEL_Pos)
13908#define OPAMP1_CSR_PGGAIN_Pos (14U)
13909#define OPAMP1_CSR_PGGAIN_Msk (0xFUL << OPAMP1_CSR_PGGAIN_Pos)
13910#define OPAMP1_CSR_PGGAIN OPAMP1_CSR_PGGAIN_Msk
13911#define OPAMP1_CSR_PGGAIN_0 (0x1UL << OPAMP1_CSR_PGGAIN_Pos)
13912#define OPAMP1_CSR_PGGAIN_1 (0x2UL << OPAMP1_CSR_PGGAIN_Pos)
13913#define OPAMP1_CSR_PGGAIN_2 (0x4UL << OPAMP1_CSR_PGGAIN_Pos)
13914#define OPAMP1_CSR_PGGAIN_3 (0x8UL << OPAMP1_CSR_PGGAIN_Pos)
13916#define OPAMP1_CSR_USERTRIM_Pos (18U)
13917#define OPAMP1_CSR_USERTRIM_Msk (0x1UL << OPAMP1_CSR_USERTRIM_Pos)
13918#define OPAMP1_CSR_USERTRIM OPAMP1_CSR_USERTRIM_Msk
13919#define OPAMP1_CSR_TSTREF_Pos (29U)
13920#define OPAMP1_CSR_TSTREF_Msk (0x1UL << OPAMP1_CSR_TSTREF_Pos)
13921#define OPAMP1_CSR_TSTREF OPAMP1_CSR_TSTREF_Msk
13922#define OPAMP1_CSR_CALOUT_Pos (30U)
13923#define OPAMP1_CSR_CALOUT_Msk (0x1UL << OPAMP1_CSR_CALOUT_Pos)
13924#define OPAMP1_CSR_CALOUT OPAMP1_CSR_CALOUT_Msk
13926/********************* Bit definition for OPAMP2_CSR register ***************/
13927#define OPAMP2_CSR_OPAEN_Pos (0U)
13928#define OPAMP2_CSR_OPAEN_Msk (0x1UL << OPAMP2_CSR_OPAEN_Pos)
13929#define OPAMP2_CSR_OPAEN OPAMP2_CSR_OPAEN_Msk
13930#define OPAMP2_CSR_FORCEVP_Pos (1U)
13931#define OPAMP2_CSR_FORCEVP_Msk (0x1UL << OPAMP2_CSR_FORCEVP_Pos)
13932#define OPAMP2_CSR_FORCEVP OPAMP2_CSR_FORCEVP_Msk
13934#define OPAMP2_CSR_VPSEL_Pos (2U)
13935#define OPAMP2_CSR_VPSEL_Msk (0x3UL << OPAMP2_CSR_VPSEL_Pos)
13936#define OPAMP2_CSR_VPSEL OPAMP2_CSR_VPSEL_Msk
13937#define OPAMP2_CSR_VPSEL_0 (0x1UL << OPAMP2_CSR_VPSEL_Pos)
13938#define OPAMP2_CSR_VPSEL_1 (0x2UL << OPAMP2_CSR_VPSEL_Pos)
13940#define OPAMP2_CSR_VMSEL_Pos (5U)
13941#define OPAMP2_CSR_VMSEL_Msk (0x3UL << OPAMP2_CSR_VMSEL_Pos)
13942#define OPAMP2_CSR_VMSEL OPAMP2_CSR_VMSEL_Msk
13943#define OPAMP2_CSR_VMSEL_0 (0x1UL << OPAMP2_CSR_VMSEL_Pos)
13944#define OPAMP2_CSR_VMSEL_1 (0x2UL << OPAMP2_CSR_VMSEL_Pos)
13946#define OPAMP2_CSR_OPAHSM_Pos (8U)
13947#define OPAMP2_CSR_OPAHSM_Msk (0x1UL << OPAMP2_CSR_OPAHSM_Pos)
13948#define OPAMP2_CSR_OPAHSM OPAMP2_CSR_OPAHSM_Msk
13949#define OPAMP2_CSR_CALON_Pos (11U)
13950#define OPAMP2_CSR_CALON_Msk (0x1UL << OPAMP2_CSR_CALON_Pos)
13951#define OPAMP2_CSR_CALON OPAMP2_CSR_CALON_Msk
13953#define OPAMP2_CSR_CALSEL_Pos (12U)
13954#define OPAMP2_CSR_CALSEL_Msk (0x3UL << OPAMP2_CSR_CALSEL_Pos)
13955#define OPAMP2_CSR_CALSEL OPAMP2_CSR_CALSEL_Msk
13956#define OPAMP2_CSR_CALSEL_0 (0x1UL << OPAMP2_CSR_CALSEL_Pos)
13957#define OPAMP2_CSR_CALSEL_1 (0x2UL << OPAMP2_CSR_CALSEL_Pos)
13959#define OPAMP2_CSR_PGGAIN_Pos (14U)
13960#define OPAMP2_CSR_PGGAIN_Msk (0xFUL << OPAMP2_CSR_PGGAIN_Pos)
13961#define OPAMP2_CSR_PGGAIN OPAMP2_CSR_PGGAIN_Msk
13962#define OPAMP2_CSR_PGGAIN_0 (0x1UL << OPAMP2_CSR_PGGAIN_Pos)
13963#define OPAMP2_CSR_PGGAIN_1 (0x2UL << OPAMP2_CSR_PGGAIN_Pos)
13964#define OPAMP2_CSR_PGGAIN_2 (0x4UL << OPAMP2_CSR_PGGAIN_Pos)
13965#define OPAMP2_CSR_PGGAIN_3 (0x8UL << OPAMP2_CSR_PGGAIN_Pos)
13967#define OPAMP2_CSR_USERTRIM_Pos (18U)
13968#define OPAMP2_CSR_USERTRIM_Msk (0x1UL << OPAMP2_CSR_USERTRIM_Pos)
13969#define OPAMP2_CSR_USERTRIM OPAMP2_CSR_USERTRIM_Msk
13970#define OPAMP2_CSR_TSTREF_Pos (29U)
13971#define OPAMP2_CSR_TSTREF_Msk (0x1UL << OPAMP2_CSR_TSTREF_Pos)
13972#define OPAMP2_CSR_TSTREF OPAMP2_CSR_TSTREF_Msk
13973#define OPAMP2_CSR_CALOUT_Pos (30U)
13974#define OPAMP2_CSR_CALOUT_Msk (0x1UL << OPAMP2_CSR_CALOUT_Pos)
13975#define OPAMP2_CSR_CALOUT OPAMP2_CSR_CALOUT_Msk
13977/******************* Bit definition for OPAMP_OTR register ******************/
13978#define OPAMP_OTR_TRIMOFFSETN_Pos (0U)
13979#define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos)
13980#define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk
13981#define OPAMP_OTR_TRIMOFFSETP_Pos (8U)
13982#define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos)
13983#define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk
13985/******************* Bit definition for OPAMP1_OTR register ******************/
13986#define OPAMP1_OTR_TRIMOFFSETN_Pos (0U)
13987#define OPAMP1_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETN_Pos)
13988#define OPAMP1_OTR_TRIMOFFSETN OPAMP1_OTR_TRIMOFFSETN_Msk
13989#define OPAMP1_OTR_TRIMOFFSETP_Pos (8U)
13990#define OPAMP1_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETP_Pos)
13991#define OPAMP1_OTR_TRIMOFFSETP OPAMP1_OTR_TRIMOFFSETP_Msk
13993/******************* Bit definition for OPAMP2_OTR register ******************/
13994#define OPAMP2_OTR_TRIMOFFSETN_Pos (0U)
13995#define OPAMP2_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP2_OTR_TRIMOFFSETN_Pos)
13996#define OPAMP2_OTR_TRIMOFFSETN OPAMP2_OTR_TRIMOFFSETN_Msk
13997#define OPAMP2_OTR_TRIMOFFSETP_Pos (8U)
13998#define OPAMP2_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP2_OTR_TRIMOFFSETP_Pos)
13999#define OPAMP2_OTR_TRIMOFFSETP OPAMP2_OTR_TRIMOFFSETP_Msk
14001/******************* Bit definition for OPAMP_HSOTR register ****************/
14002#define OPAMP_HSOTR_TRIMHSOFFSETN_Pos (0U)
14003#define OPAMP_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP_HSOTR_TRIMHSOFFSETN_Pos)
14004#define OPAMP_HSOTR_TRIMHSOFFSETN OPAMP_HSOTR_TRIMHSOFFSETN_Msk
14005#define OPAMP_HSOTR_TRIMHSOFFSETP_Pos (8U)
14006#define OPAMP_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP_HSOTR_TRIMHSOFFSETP_Pos)
14007#define OPAMP_HSOTR_TRIMHSOFFSETP OPAMP_HSOTR_TRIMHSOFFSETP_Msk
14009/******************* Bit definition for OPAMP1_HSOTR register ****************/
14010#define OPAMP1_HSOTR_TRIMHSOFFSETN_Pos (0U)
14011#define OPAMP1_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP1_HSOTR_TRIMHSOFFSETN_Pos)
14012#define OPAMP1_HSOTR_TRIMHSOFFSETN OPAMP1_HSOTR_TRIMHSOFFSETN_Msk
14013#define OPAMP1_HSOTR_TRIMHSOFFSETP_Pos (8U)
14014#define OPAMP1_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP1_HSOTR_TRIMHSOFFSETP_Pos)
14015#define OPAMP1_HSOTR_TRIMHSOFFSETP OPAMP1_HSOTR_TRIMHSOFFSETP_Msk
14017/******************* Bit definition for OPAMP2_HSOTR register ****************/
14018#define OPAMP2_HSOTR_TRIMHSOFFSETN_Pos (0U)
14019#define OPAMP2_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP2_HSOTR_TRIMHSOFFSETN_Pos)
14020#define OPAMP2_HSOTR_TRIMHSOFFSETN OPAMP2_HSOTR_TRIMHSOFFSETN_Msk
14021#define OPAMP2_HSOTR_TRIMHSOFFSETP_Pos (8U)
14022#define OPAMP2_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP2_HSOTR_TRIMHSOFFSETP_Pos)
14023#define OPAMP2_HSOTR_TRIMHSOFFSETP OPAMP2_HSOTR_TRIMHSOFFSETP_Msk
14025/******************************************************************************/
14026/* */
14027/* Parallel Synchronous Slave Interface (PSSI ) */
14028/* */
14029/******************************************************************************/
14030
14031/******************** Bit definition for PSSI_CR register *******************/
14032#define PSSI_CR_OUTEN_Pos (31U)
14033#define PSSI_CR_OUTEN_Msk (0x1UL << PSSI_CR_OUTEN_Pos)
14034#define PSSI_CR_OUTEN PSSI_CR_OUTEN_Msk
14035#define PSSI_CR_DMAEN_Pos (30U)
14036#define PSSI_CR_DMAEN_Msk (0x1UL << PSSI_CR_DMAEN_Pos)
14037#define PSSI_CR_DMAEN PSSI_CR_DMAEN_Msk
14038#define PSSI_CR_DERDYCFG_Pos (18U)
14039#define PSSI_CR_DERDYCFG_Msk (0x7UL << PSSI_CR_DERDYCFG_Pos)
14040#define PSSI_CR_DERDYCFG PSSI_CR_DERDYCFG_Msk
14041#define PSSI_CR_ENABLE_Pos (14U)
14042#define PSSI_CR_ENABLE_Msk (0x1UL << PSSI_CR_ENABLE_Pos)
14043#define PSSI_CR_ENABLE PSSI_CR_ENABLE_Msk
14044#define PSSI_CR_EDM_Pos (10U)
14045#define PSSI_CR_EDM_Msk (0x3UL << PSSI_CR_EDM_Pos)
14046#define PSSI_CR_EDM PSSI_CR_EDM_Msk
14047#define PSSI_CR_RDYPOL_Pos (8U)
14048#define PSSI_CR_RDYPOL_Msk (0x1UL << PSSI_CR_RDYPOL_Pos)
14049#define PSSI_CR_RDYPOL PSSI_CR_RDYPOL_Msk
14050#define PSSI_CR_DEPOL_Pos (6U)
14051#define PSSI_CR_DEPOL_Msk (0x1UL << PSSI_CR_DEPOL_Pos)
14052#define PSSI_CR_DEPOL PSSI_CR_DEPOL_Msk
14053#define PSSI_CR_CKPOL_Pos (5U)
14054#define PSSI_CR_CKPOL_Msk (0x1UL << PSSI_CR_CKPOL_Pos)
14055#define PSSI_CR_CKPOL PSSI_CR_CKPOL_Msk
14056/******************** Bit definition for PSSI_SR register *******************/
14057#define PSSI_SR_RTT1B_Pos (3U)
14058#define PSSI_SR_RTT1B_Msk (0x1UL << PSSI_SR_RTT1B_Pos)
14059#define PSSI_SR_RTT1B PSSI_SR_RTT1B_Msk
14060#define PSSI_SR_RTT4B_Pos (2U)
14061#define PSSI_SR_RTT4B_Msk (0x1UL << PSSI_SR_RTT4B_Pos)
14062#define PSSI_SR_RTT4B PSSI_SR_RTT4B_Msk
14063/******************** Bit definition for PSSI_RIS register *******************/
14064#define PSSI_RIS_OVR_RIS_Pos (1U)
14065#define PSSI_RIS_OVR_RIS_Msk (0x1UL << PSSI_RIS_OVR_RIS_Pos)
14066#define PSSI_RIS_OVR_RIS PSSI_RIS_OVR_RIS_Msk
14067/******************** Bit definition for PSSI_IER register *******************/
14068#define PSSI_IER_OVR_IE_Pos (1U)
14069#define PSSI_IER_OVR_IE_Msk (0x1UL << PSSI_IER_OVR_IE_Pos)
14070#define PSSI_IER_OVR_IE PSSI_IER_OVR_IE_Msk
14071/******************** Bit definition for PSSI_MIS register *******************/
14072#define PSSI_MIS_OVR_MIS_Pos (1U)
14073#define PSSI_MIS_OVR_MIS_Msk (0x1UL << PSSI_MIS_OVR_MIS_Pos)
14074#define PSSI_MIS_OVR_MIS PSSI_MIS_OVR_MIS_Msk
14075/******************** Bit definition for PSSI_ICR register *******************/
14076#define PSSI_ICR_OVR_ISC_Pos (1U)
14077#define PSSI_ICR_OVR_ISC_Msk (0x1UL << PSSI_ICR_OVR_ISC_Pos)
14078#define PSSI_ICR_OVR_ISC PSSI_ICR_OVR_ISC_Msk
14079/******************** Bit definition for PSSI_DR register *******************/
14080#define PSSI_DR_DR_Pos (0U)
14081#define PSSI_DR_DR_Msk (0xFFFFFFFFUL << PSSI_DR_DR_Pos)
14082#define PSSI_DR_DR PSSI_DR_DR_Msk
14084/******************************************************************************/
14085/* */
14086/* Power Control */
14087/* */
14088/******************************************************************************/
14089/************************* NUMBER OF POWER DOMAINS **************************/
14090#define POWER_DOMAINS_NUMBER 3U
14092/******************** Bit definition for PWR_CR1 register *******************/
14093#define PWR_CR1_ALS_Pos (17U)
14094#define PWR_CR1_ALS_Msk (0x3UL << PWR_CR1_ALS_Pos)
14095#define PWR_CR1_ALS PWR_CR1_ALS_Msk
14096#define PWR_CR1_ALS_0 (0x1UL << PWR_CR1_ALS_Pos)
14097#define PWR_CR1_ALS_1 (0x2UL << PWR_CR1_ALS_Pos)
14098#define PWR_CR1_AVDEN_Pos (16U)
14099#define PWR_CR1_AVDEN_Msk (0x1UL << PWR_CR1_AVDEN_Pos)
14100#define PWR_CR1_AVDEN PWR_CR1_AVDEN_Msk
14101#define PWR_CR1_SVOS_Pos (14U)
14102#define PWR_CR1_SVOS_Msk (0x3UL << PWR_CR1_SVOS_Pos)
14103#define PWR_CR1_SVOS PWR_CR1_SVOS_Msk
14104#define PWR_CR1_SVOS_0 (0x1UL << PWR_CR1_SVOS_Pos)
14105#define PWR_CR1_SVOS_1 (0x2UL << PWR_CR1_SVOS_Pos)
14106#define PWR_CR1_FLPS_Pos (9U)
14107#define PWR_CR1_FLPS_Msk (0x1UL << PWR_CR1_FLPS_Pos)
14108#define PWR_CR1_FLPS PWR_CR1_FLPS_Msk
14109#define PWR_CR1_DBP_Pos (8U)
14110#define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos)
14111#define PWR_CR1_DBP PWR_CR1_DBP_Msk
14112#define PWR_CR1_PLS_Pos (5U)
14113#define PWR_CR1_PLS_Msk (0x7UL << PWR_CR1_PLS_Pos)
14114#define PWR_CR1_PLS PWR_CR1_PLS_Msk
14115#define PWR_CR1_PLS_0 (0x1UL << PWR_CR1_PLS_Pos)
14116#define PWR_CR1_PLS_1 (0x2UL << PWR_CR1_PLS_Pos)
14117#define PWR_CR1_PLS_2 (0x4UL << PWR_CR1_PLS_Pos)
14118#define PWR_CR1_PVDEN_Pos (4U)
14119#define PWR_CR1_PVDEN_Msk (0x1UL << PWR_CR1_PVDEN_Pos)
14120#define PWR_CR1_PVDEN PWR_CR1_PVDEN_Msk
14121#define PWR_CR1_LPDS_Pos (0U)
14122#define PWR_CR1_LPDS_Msk (0x1UL << PWR_CR1_LPDS_Pos)
14123#define PWR_CR1_LPDS PWR_CR1_LPDS_Msk
14126#define PWR_CR1_PLS_LEV0 (0UL)
14127#define PWR_CR1_PLS_LEV1_Pos (5U)
14128#define PWR_CR1_PLS_LEV1_Msk (0x1UL << PWR_CR1_PLS_LEV1_Pos)
14129#define PWR_CR1_PLS_LEV1 PWR_CR1_PLS_LEV1_Msk
14130#define PWR_CR1_PLS_LEV2_Pos (6U)
14131#define PWR_CR1_PLS_LEV2_Msk (0x1UL << PWR_CR1_PLS_LEV2_Pos)
14132#define PWR_CR1_PLS_LEV2 PWR_CR1_PLS_LEV2_Msk
14133#define PWR_CR1_PLS_LEV3_Pos (5U)
14134#define PWR_CR1_PLS_LEV3_Msk (0x3UL << PWR_CR1_PLS_LEV3_Pos)
14135#define PWR_CR1_PLS_LEV3 PWR_CR1_PLS_LEV3_Msk
14136#define PWR_CR1_PLS_LEV4_Pos (7U)
14137#define PWR_CR1_PLS_LEV4_Msk (0x1UL << PWR_CR1_PLS_LEV4_Pos)
14138#define PWR_CR1_PLS_LEV4 PWR_CR1_PLS_LEV4_Msk
14139#define PWR_CR1_PLS_LEV5_Pos (5U)
14140#define PWR_CR1_PLS_LEV5_Msk (0x5UL << PWR_CR1_PLS_LEV5_Pos)
14141#define PWR_CR1_PLS_LEV5 PWR_CR1_PLS_LEV5_Msk
14142#define PWR_CR1_PLS_LEV6_Pos (6U)
14143#define PWR_CR1_PLS_LEV6_Msk (0x3UL << PWR_CR1_PLS_LEV6_Pos)
14144#define PWR_CR1_PLS_LEV6 PWR_CR1_PLS_LEV6_Msk
14145#define PWR_CR1_PLS_LEV7_Pos (5U)
14146#define PWR_CR1_PLS_LEV7_Msk (0x7UL << PWR_CR1_PLS_LEV7_Pos)
14147#define PWR_CR1_PLS_LEV7 PWR_CR1_PLS_LEV7_Msk
14150#define PWR_CR1_ALS_LEV0 (0UL)
14151#define PWR_CR1_ALS_LEV1_Pos (17U)
14152#define PWR_CR1_ALS_LEV1_Msk (0x1UL << PWR_CR1_ALS_LEV1_Pos)
14153#define PWR_CR1_ALS_LEV1 PWR_CR1_ALS_LEV1_Msk
14154#define PWR_CR1_ALS_LEV2_Pos (18U)
14155#define PWR_CR1_ALS_LEV2_Msk (0x1UL << PWR_CR1_ALS_LEV2_Pos)
14156#define PWR_CR1_ALS_LEV2 PWR_CR1_ALS_LEV2_Msk
14157#define PWR_CR1_ALS_LEV3_Pos (17U)
14158#define PWR_CR1_ALS_LEV3_Msk (0x3UL << PWR_CR1_ALS_LEV3_Pos)
14159#define PWR_CR1_ALS_LEV3 PWR_CR1_ALS_LEV3_Msk
14161/******************** Bit definition for PWR_CSR1 register ******************/
14162#define PWR_CSR1_AVDO_Pos (16U)
14163#define PWR_CSR1_AVDO_Msk (0x1UL << PWR_CSR1_AVDO_Pos)
14164#define PWR_CSR1_AVDO PWR_CSR1_AVDO_Msk
14165#define PWR_CSR1_ACTVOS_Pos (14U)
14166#define PWR_CSR1_ACTVOS_Msk (0x3UL << PWR_CSR1_ACTVOS_Pos)
14167#define PWR_CSR1_ACTVOS PWR_CSR1_ACTVOS_Msk
14168#define PWR_CSR1_ACTVOS_0 (0x1UL << PWR_CSR1_ACTVOS_Pos)
14169#define PWR_CSR1_ACTVOS_1 (0x2UL << PWR_CSR1_ACTVOS_Pos)
14170#define PWR_CSR1_ACTVOSRDY_Pos (13U)
14171#define PWR_CSR1_ACTVOSRDY_Msk (0x1UL << PWR_CSR1_ACTVOSRDY_Pos)
14172#define PWR_CSR1_ACTVOSRDY PWR_CSR1_ACTVOSRDY_Msk
14173#define PWR_CSR1_PVDO_Pos (4U)
14174#define PWR_CSR1_PVDO_Msk (0x1UL << PWR_CSR1_PVDO_Pos)
14175#define PWR_CSR1_PVDO PWR_CSR1_PVDO_Msk
14177/******************** Bit definition for PWR_CR2 register *******************/
14178#define PWR_CR2_TEMPH_Pos (23U)
14179#define PWR_CR2_TEMPH_Msk (0x1UL << PWR_CR2_TEMPH_Pos)
14180#define PWR_CR2_TEMPH PWR_CR2_TEMPH_Msk
14181#define PWR_CR2_TEMPL_Pos (22U)
14182#define PWR_CR2_TEMPL_Msk (0x1UL << PWR_CR2_TEMPL_Pos)
14183#define PWR_CR2_TEMPL PWR_CR2_TEMPL_Msk
14184#define PWR_CR2_VBATH_Pos (21U)
14185#define PWR_CR2_VBATH_Msk (0x1UL << PWR_CR2_VBATH_Pos)
14186#define PWR_CR2_VBATH PWR_CR2_VBATH_Msk
14187#define PWR_CR2_VBATL_Pos (20U)
14188#define PWR_CR2_VBATL_Msk (0x1UL << PWR_CR2_VBATL_Pos)
14189#define PWR_CR2_VBATL PWR_CR2_VBATL_Msk
14190#define PWR_CR2_BRRDY_Pos (16U)
14191#define PWR_CR2_BRRDY_Msk (0x1UL << PWR_CR2_BRRDY_Pos)
14192#define PWR_CR2_BRRDY PWR_CR2_BRRDY_Msk
14193#define PWR_CR2_MONEN_Pos (4U)
14194#define PWR_CR2_MONEN_Msk (0x1UL << PWR_CR2_MONEN_Pos)
14195#define PWR_CR2_MONEN PWR_CR2_MONEN_Msk
14196#define PWR_CR2_BREN_Pos (0U)
14197#define PWR_CR2_BREN_Msk (0x1UL << PWR_CR2_BREN_Pos)
14198#define PWR_CR2_BREN PWR_CR2_BREN_Msk
14200/******************** Bit definition for PWR_CR3 register *******************/
14201#define PWR_CR3_USB33RDY_Pos (26U)
14202#define PWR_CR3_USB33RDY_Msk (0x1UL << PWR_CR3_USB33RDY_Pos)
14203#define PWR_CR3_USB33RDY PWR_CR3_USB33RDY_Msk
14204#define PWR_CR3_USBREGEN_Pos (25U)
14205#define PWR_CR3_USBREGEN_Msk (0x1UL << PWR_CR3_USBREGEN_Pos)
14206#define PWR_CR3_USBREGEN PWR_CR3_USBREGEN_Msk
14207#define PWR_CR3_USB33DEN_Pos (24U)
14208#define PWR_CR3_USB33DEN_Msk (0x1UL << PWR_CR3_USB33DEN_Pos)
14209#define PWR_CR3_USB33DEN PWR_CR3_USB33DEN_Msk
14210#define PWR_CR3_VBRS_Pos (9U)
14211#define PWR_CR3_VBRS_Msk (0x1UL << PWR_CR3_VBRS_Pos)
14212#define PWR_CR3_VBRS PWR_CR3_VBRS_Msk
14213#define PWR_CR3_VBE_Pos (8U)
14214#define PWR_CR3_VBE_Msk (0x1UL << PWR_CR3_VBE_Pos)
14215#define PWR_CR3_VBE PWR_CR3_VBE_Msk
14216#define PWR_CR3_SCUEN_Pos (2U)
14217#define PWR_CR3_SCUEN_Msk (0x1UL << PWR_CR3_SCUEN_Pos)
14218#define PWR_CR3_SCUEN PWR_CR3_SCUEN_Msk
14219#define PWR_CR3_LDOEN_Pos (1U)
14220#define PWR_CR3_LDOEN_Msk (0x1UL << PWR_CR3_LDOEN_Pos)
14221#define PWR_CR3_LDOEN PWR_CR3_LDOEN_Msk
14222#define PWR_CR3_BYPASS_Pos (0U)
14223#define PWR_CR3_BYPASS_Msk (0x1UL << PWR_CR3_BYPASS_Pos)
14224#define PWR_CR3_BYPASS PWR_CR3_BYPASS_Msk
14226/******************** Bit definition for PWR_CPUCR register *****************/
14227#define PWR_CPUCR_RUN_D3_Pos (11U)
14228#define PWR_CPUCR_RUN_D3_Msk (0x1UL << PWR_CPUCR_RUN_D3_Pos)
14229#define PWR_CPUCR_RUN_D3 PWR_CPUCR_RUN_D3_Msk
14230#define PWR_CPUCR_CSSF_Pos (9U)
14231#define PWR_CPUCR_CSSF_Msk (0x1UL << PWR_CPUCR_CSSF_Pos)
14232#define PWR_CPUCR_CSSF PWR_CPUCR_CSSF_Msk
14233#define PWR_CPUCR_SBF_D2_Pos (8U)
14234#define PWR_CPUCR_SBF_D2_Msk (0x1UL << PWR_CPUCR_SBF_D2_Pos)
14235#define PWR_CPUCR_SBF_D2 PWR_CPUCR_SBF_D2_Msk
14236#define PWR_CPUCR_SBF_D1_Pos (7U)
14237#define PWR_CPUCR_SBF_D1_Msk (0x1UL << PWR_CPUCR_SBF_D1_Pos)
14238#define PWR_CPUCR_SBF_D1 PWR_CPUCR_SBF_D1_Msk
14239#define PWR_CPUCR_SBF_Pos (6U)
14240#define PWR_CPUCR_SBF_Msk (0x1UL << PWR_CPUCR_SBF_Pos)
14241#define PWR_CPUCR_SBF PWR_CPUCR_SBF_Msk
14242#define PWR_CPUCR_STOPF_Pos (5U)
14243#define PWR_CPUCR_STOPF_Msk (0x1UL << PWR_CPUCR_STOPF_Pos)
14244#define PWR_CPUCR_STOPF PWR_CPUCR_STOPF_Msk
14245#define PWR_CPUCR_PDDS_D3_Pos (2U)
14246#define PWR_CPUCR_PDDS_D3_Msk (0x1UL << PWR_CPUCR_PDDS_D3_Pos)
14247#define PWR_CPUCR_PDDS_D3 PWR_CPUCR_PDDS_D3_Msk
14248#define PWR_CPUCR_PDDS_D2_Pos (1U)
14249#define PWR_CPUCR_PDDS_D2_Msk (0x1UL << PWR_CPUCR_PDDS_D2_Pos)
14250#define PWR_CPUCR_PDDS_D2 PWR_CPUCR_PDDS_D2_Msk
14251#define PWR_CPUCR_PDDS_D1_Pos (0U)
14252#define PWR_CPUCR_PDDS_D1_Msk (0x1UL << PWR_CPUCR_PDDS_D1_Pos)
14253#define PWR_CPUCR_PDDS_D1 PWR_CPUCR_PDDS_D1_Msk
14256/******************** Bit definition for PWR_D3CR register ******************/
14257#define PWR_D3CR_VOS_Pos (14U)
14258#define PWR_D3CR_VOS_Msk (0x3UL << PWR_D3CR_VOS_Pos)
14259#define PWR_D3CR_VOS PWR_D3CR_VOS_Msk
14260#define PWR_D3CR_VOS_0 (0x1UL << PWR_D3CR_VOS_Pos)
14261#define PWR_D3CR_VOS_1 (0x2UL << PWR_D3CR_VOS_Pos)
14262#define PWR_D3CR_VOSRDY_Pos (13U)
14263#define PWR_D3CR_VOSRDY_Msk (0x1UL << PWR_D3CR_VOSRDY_Pos)
14264#define PWR_D3CR_VOSRDY PWR_D3CR_VOSRDY_Msk
14266/****************** Bit definition for PWR_WKUPCR register ******************/
14267#define PWR_WKUPCR_WKUPC6_Pos (5U)
14268#define PWR_WKUPCR_WKUPC6_Msk (0x1UL << PWR_WKUPCR_WKUPC6_Pos)
14269#define PWR_WKUPCR_WKUPC6 PWR_WKUPCR_WKUPC6_Msk
14270#define PWR_WKUPCR_WKUPC4_Pos (3U)
14271#define PWR_WKUPCR_WKUPC4_Msk (0x1UL << PWR_WKUPCR_WKUPC4_Pos)
14272#define PWR_WKUPCR_WKUPC4 PWR_WKUPCR_WKUPC4_Msk
14273#define PWR_WKUPCR_WKUPC2_Pos (1U)
14274#define PWR_WKUPCR_WKUPC2_Msk (0x1UL << PWR_WKUPCR_WKUPC2_Pos)
14275#define PWR_WKUPCR_WKUPC2 PWR_WKUPCR_WKUPC2_Msk
14276#define PWR_WKUPCR_WKUPC1_Pos (0U)
14277#define PWR_WKUPCR_WKUPC1_Msk (0x1UL << PWR_WKUPCR_WKUPC1_Pos)
14278#define PWR_WKUPCR_WKUPC1 PWR_WKUPCR_WKUPC1_Msk
14280/******************** Bit definition for PWR_WKUPFR register ****************/
14281#define PWR_WKUPFR_WKUPF6_Pos (5U)
14282#define PWR_WKUPFR_WKUPF6_Msk (0x1UL << PWR_WKUPFR_WKUPF6_Pos)
14283#define PWR_WKUPFR_WKUPF6 PWR_WKUPFR_WKUPF6_Msk
14284#define PWR_WKUPFR_WKUPF4_Pos (3U)
14285#define PWR_WKUPFR_WKUPF4_Msk (0x1UL << PWR_WKUPFR_WKUPF4_Pos)
14286#define PWR_WKUPFR_WKUPF4 PWR_WKUPFR_WKUPF4_Msk
14287#define PWR_WKUPFR_WKUPF2_Pos (1U)
14288#define PWR_WKUPFR_WKUPF2_Msk (0x1UL << PWR_WKUPFR_WKUPF2_Pos)
14289#define PWR_WKUPFR_WKUPF2 PWR_WKUPFR_WKUPF2_Msk
14290#define PWR_WKUPFR_WKUPF1_Pos (0U)
14291#define PWR_WKUPFR_WKUPF1_Msk (0x1UL << PWR_WKUPFR_WKUPF1_Pos)
14292#define PWR_WKUPFR_WKUPF1 PWR_WKUPFR_WKUPF1_Msk
14294/****************** Bit definition for PWR_WKUPEPR register *****************/
14295#define PWR_WKUPEPR_WKUPPUPD6_Pos (26U)
14296#define PWR_WKUPEPR_WKUPPUPD6_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD6_Pos)
14297#define PWR_WKUPEPR_WKUPPUPD6 PWR_WKUPEPR_WKUPPUPD6_Msk
14298#define PWR_WKUPEPR_WKUPPUPD6_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD6_Pos)
14299#define PWR_WKUPEPR_WKUPPUPD6_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD6_Pos)
14300#define PWR_WKUPEPR_WKUPPUPD4_Pos (22U)
14301#define PWR_WKUPEPR_WKUPPUPD4_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD4_Pos)
14302#define PWR_WKUPEPR_WKUPPUPD4 PWR_WKUPEPR_WKUPPUPD4_Msk
14303#define PWR_WKUPEPR_WKUPPUPD4_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD4_Pos)
14304#define PWR_WKUPEPR_WKUPPUPD4_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD4_Pos)
14305#define PWR_WKUPEPR_WKUPPUPD2_Pos (18U)
14306#define PWR_WKUPEPR_WKUPPUPD2_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD2_Pos)
14307#define PWR_WKUPEPR_WKUPPUPD2 PWR_WKUPEPR_WKUPPUPD2_Msk
14308#define PWR_WKUPEPR_WKUPPUPD2_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD2_Pos)
14309#define PWR_WKUPEPR_WKUPPUPD2_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD2_Pos)
14310#define PWR_WKUPEPR_WKUPPUPD1_Pos (16U)
14311#define PWR_WKUPEPR_WKUPPUPD1_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD1_Pos)
14312#define PWR_WKUPEPR_WKUPPUPD1 PWR_WKUPEPR_WKUPPUPD1_Msk
14313#define PWR_WKUPEPR_WKUPPUPD1_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD1_Pos)
14314#define PWR_WKUPEPR_WKUPPUPD1_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD1_Pos)
14315#define PWR_WKUPEPR_WKUPP6_Pos (13U)
14316#define PWR_WKUPEPR_WKUPP6_Msk (0x1UL << PWR_WKUPEPR_WKUPP6_Pos)
14317#define PWR_WKUPEPR_WKUPP6 PWR_WKUPEPR_WKUPP6_Msk
14318#define PWR_WKUPEPR_WKUPP4_Pos (11U)
14319#define PWR_WKUPEPR_WKUPP4_Msk (0x1UL << PWR_WKUPEPR_WKUPP4_Pos)
14320#define PWR_WKUPEPR_WKUPP4 PWR_WKUPEPR_WKUPP4_Msk
14321#define PWR_WKUPEPR_WKUPP2_Pos (9U)
14322#define PWR_WKUPEPR_WKUPP2_Msk (0x1UL << PWR_WKUPEPR_WKUPP2_Pos)
14323#define PWR_WKUPEPR_WKUPP2 PWR_WKUPEPR_WKUPP2_Msk
14324#define PWR_WKUPEPR_WKUPP1_Pos (8U)
14325#define PWR_WKUPEPR_WKUPP1_Msk (0x1UL << PWR_WKUPEPR_WKUPP1_Pos)
14326#define PWR_WKUPEPR_WKUPP1 PWR_WKUPEPR_WKUPP1_Msk
14327#define PWR_WKUPEPR_WKUPEN6_Pos (5U)
14328#define PWR_WKUPEPR_WKUPEN6_Msk (0x1UL << PWR_WKUPEPR_WKUPEN6_Pos)
14329#define PWR_WKUPEPR_WKUPEN6 PWR_WKUPEPR_WKUPEN6_Msk
14330#define PWR_WKUPEPR_WKUPEN4_Pos (3U)
14331#define PWR_WKUPEPR_WKUPEN4_Msk (0x1UL << PWR_WKUPEPR_WKUPEN4_Pos)
14332#define PWR_WKUPEPR_WKUPEN4 PWR_WKUPEPR_WKUPEN4_Msk
14333#define PWR_WKUPEPR_WKUPEN2_Pos (1U)
14334#define PWR_WKUPEPR_WKUPEN2_Msk (0x1UL << PWR_WKUPEPR_WKUPEN2_Pos)
14335#define PWR_WKUPEPR_WKUPEN2 PWR_WKUPEPR_WKUPEN2_Msk
14336#define PWR_WKUPEPR_WKUPEN1_Pos (0U)
14337#define PWR_WKUPEPR_WKUPEN1_Msk (0x1UL << PWR_WKUPEPR_WKUPEN1_Pos)
14338#define PWR_WKUPEPR_WKUPEN1 PWR_WKUPEPR_WKUPEN1_Msk
14339#define PWR_WKUPEPR_WKUPEN_Pos (0U)
14340#define PWR_WKUPEPR_WKUPEN_Msk (0x3FUL << PWR_WKUPEPR_WKUPEN_Pos)
14341#define PWR_WKUPEPR_WKUPEN PWR_WKUPEPR_WKUPEN_Msk
14343/******************************************************************************/
14344/* */
14345/* Reset and Clock Control */
14346/* */
14347/******************************************************************************/
14348/******************************* RCC VERSION ********************************/
14349#define RCC_VER_3_0
14350
14351/******************** Bit definition for RCC_CR register ********************/
14352#define RCC_CR_HSION_Pos (0U)
14353#define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos)
14354#define RCC_CR_HSION RCC_CR_HSION_Msk
14355#define RCC_CR_HSIKERON_Pos (1U)
14356#define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos)
14357#define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk
14358#define RCC_CR_HSIRDY_Pos (2U)
14359#define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos)
14360#define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
14361#define RCC_CR_HSIDIV_Pos (3U)
14362#define RCC_CR_HSIDIV_Msk (0x3UL << RCC_CR_HSIDIV_Pos)
14363#define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk
14364#define RCC_CR_HSIDIV_1 (0x0UL << RCC_CR_HSIDIV_Pos)
14365#define RCC_CR_HSIDIV_2 (0x1UL << RCC_CR_HSIDIV_Pos)
14366#define RCC_CR_HSIDIV_4 (0x2UL << RCC_CR_HSIDIV_Pos)
14367#define RCC_CR_HSIDIV_8 (0x3UL << RCC_CR_HSIDIV_Pos)
14369#define RCC_CR_HSIDIVF_Pos (5U)
14370#define RCC_CR_HSIDIVF_Msk (0x1UL << RCC_CR_HSIDIVF_Pos)
14371#define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk
14372#define RCC_CR_CSION_Pos (7U)
14373#define RCC_CR_CSION_Msk (0x1UL << RCC_CR_CSION_Pos)
14374#define RCC_CR_CSION RCC_CR_CSION_Msk
14375#define RCC_CR_CSIRDY_Pos (8U)
14376#define RCC_CR_CSIRDY_Msk (0x1UL << RCC_CR_CSIRDY_Pos)
14377#define RCC_CR_CSIRDY RCC_CR_CSIRDY_Msk
14378#define RCC_CR_CSIKERON_Pos (9U)
14379#define RCC_CR_CSIKERON_Msk (0x1UL << RCC_CR_CSIKERON_Pos)
14380#define RCC_CR_CSIKERON RCC_CR_CSIKERON_Msk
14381#define RCC_CR_HSI48ON_Pos (12U)
14382#define RCC_CR_HSI48ON_Msk (0x1UL << RCC_CR_HSI48ON_Pos)
14383#define RCC_CR_HSI48ON RCC_CR_HSI48ON_Msk
14384#define RCC_CR_HSI48RDY_Pos (13U)
14385#define RCC_CR_HSI48RDY_Msk (0x1UL << RCC_CR_HSI48RDY_Pos)
14386#define RCC_CR_HSI48RDY RCC_CR_HSI48RDY_Msk
14388#define RCC_CR_D1CKRDY_Pos (14U)
14389#define RCC_CR_D1CKRDY_Msk (0x1UL << RCC_CR_D1CKRDY_Pos)
14390#define RCC_CR_D1CKRDY RCC_CR_D1CKRDY_Msk
14391#define RCC_CR_D2CKRDY_Pos (15U)
14392#define RCC_CR_D2CKRDY_Msk (0x1UL << RCC_CR_D2CKRDY_Pos)
14393#define RCC_CR_D2CKRDY RCC_CR_D2CKRDY_Msk
14395#define RCC_CR_HSEON_Pos (16U)
14396#define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos)
14397#define RCC_CR_HSEON RCC_CR_HSEON_Msk
14398#define RCC_CR_HSERDY_Pos (17U)
14399#define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos)
14400#define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
14401#define RCC_CR_HSEBYP_Pos (18U)
14402#define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos)
14403#define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
14404#define RCC_CR_CSSHSEON_Pos (19U)
14405#define RCC_CR_CSSHSEON_Msk (0x1UL << RCC_CR_CSSHSEON_Pos)
14406#define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk
14409#define RCC_CR_PLL1ON_Pos (24U)
14410#define RCC_CR_PLL1ON_Msk (0x1UL << RCC_CR_PLL1ON_Pos)
14411#define RCC_CR_PLL1ON RCC_CR_PLL1ON_Msk
14412#define RCC_CR_PLL1RDY_Pos (25U)
14413#define RCC_CR_PLL1RDY_Msk (0x1UL << RCC_CR_PLL1RDY_Pos)
14414#define RCC_CR_PLL1RDY RCC_CR_PLL1RDY_Msk
14415#define RCC_CR_PLL2ON_Pos (26U)
14416#define RCC_CR_PLL2ON_Msk (0x1UL << RCC_CR_PLL2ON_Pos)
14417#define RCC_CR_PLL2ON RCC_CR_PLL2ON_Msk
14418#define RCC_CR_PLL2RDY_Pos (27U)
14419#define RCC_CR_PLL2RDY_Msk (0x1UL << RCC_CR_PLL2RDY_Pos)
14420#define RCC_CR_PLL2RDY RCC_CR_PLL2RDY_Msk
14421#define RCC_CR_PLL3ON_Pos (28U)
14422#define RCC_CR_PLL3ON_Msk (0x1UL << RCC_CR_PLL3ON_Pos)
14423#define RCC_CR_PLL3ON RCC_CR_PLL3ON_Msk
14424#define RCC_CR_PLL3RDY_Pos (29U)
14425#define RCC_CR_PLL3RDY_Msk (0x1UL << RCC_CR_PLL3RDY_Pos)
14426#define RCC_CR_PLL3RDY RCC_CR_PLL3RDY_Msk
14428/*Legacy */
14429#define RCC_CR_PLLON_Pos (24U)
14430#define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos)
14431#define RCC_CR_PLLON RCC_CR_PLLON_Msk
14432#define RCC_CR_PLLRDY_Pos (25U)
14433#define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos)
14434#define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
14436/******************** Bit definition for RCC_HSICFGR register ***************/
14438#define RCC_HSICFGR_HSICAL_Pos (0U)
14439#define RCC_HSICFGR_HSICAL_Msk (0xFFFUL << RCC_HSICFGR_HSICAL_Pos)
14440#define RCC_HSICFGR_HSICAL RCC_HSICFGR_HSICAL_Msk
14441#define RCC_HSICFGR_HSICAL_0 (0x001UL << RCC_HSICFGR_HSICAL_Pos)
14442#define RCC_HSICFGR_HSICAL_1 (0x002UL << RCC_HSICFGR_HSICAL_Pos)
14443#define RCC_HSICFGR_HSICAL_2 (0x004UL << RCC_HSICFGR_HSICAL_Pos)
14444#define RCC_HSICFGR_HSICAL_3 (0x008UL << RCC_HSICFGR_HSICAL_Pos)
14445#define RCC_HSICFGR_HSICAL_4 (0x010UL << RCC_HSICFGR_HSICAL_Pos)
14446#define RCC_HSICFGR_HSICAL_5 (0x020UL << RCC_HSICFGR_HSICAL_Pos)
14447#define RCC_HSICFGR_HSICAL_6 (0x040UL << RCC_HSICFGR_HSICAL_Pos)
14448#define RCC_HSICFGR_HSICAL_7 (0x080UL << RCC_HSICFGR_HSICAL_Pos)
14449#define RCC_HSICFGR_HSICAL_8 (0x100UL << RCC_HSICFGR_HSICAL_Pos)
14450#define RCC_HSICFGR_HSICAL_9 (0x200UL << RCC_HSICFGR_HSICAL_Pos)
14451#define RCC_HSICFGR_HSICAL_10 (0x400UL << RCC_HSICFGR_HSICAL_Pos)
14452#define RCC_HSICFGR_HSICAL_11 (0x800UL << RCC_HSICFGR_HSICAL_Pos)
14455#define RCC_HSICFGR_HSITRIM_Pos (24U)
14456#define RCC_HSICFGR_HSITRIM_Msk (0x7FUL << RCC_HSICFGR_HSITRIM_Pos)
14457#define RCC_HSICFGR_HSITRIM RCC_HSICFGR_HSITRIM_Msk
14458#define RCC_HSICFGR_HSITRIM_0 (0x01UL << RCC_HSICFGR_HSITRIM_Pos)
14459#define RCC_HSICFGR_HSITRIM_1 (0x02UL << RCC_HSICFGR_HSITRIM_Pos)
14460#define RCC_HSICFGR_HSITRIM_2 (0x04UL << RCC_HSICFGR_HSITRIM_Pos)
14461#define RCC_HSICFGR_HSITRIM_3 (0x08UL << RCC_HSICFGR_HSITRIM_Pos)
14462#define RCC_HSICFGR_HSITRIM_4 (0x10UL << RCC_HSICFGR_HSITRIM_Pos)
14463#define RCC_HSICFGR_HSITRIM_5 (0x20UL << RCC_HSICFGR_HSITRIM_Pos)
14464#define RCC_HSICFGR_HSITRIM_6 (0x40UL << RCC_HSICFGR_HSITRIM_Pos)
14467/******************** Bit definition for RCC_CRRCR register *****************/
14468
14470#define RCC_CRRCR_HSI48CAL_Pos (0U)
14471#define RCC_CRRCR_HSI48CAL_Msk (0x3FFUL << RCC_CRRCR_HSI48CAL_Pos)
14472#define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk
14473#define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos)
14474#define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos)
14475#define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos)
14476#define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos)
14477#define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos)
14478#define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos)
14479#define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos)
14480#define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos)
14481#define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos)
14482#define RCC_CRRCR_HSI48CAL_9 (0x200UL << RCC_CRRCR_HSI48CAL_Pos)
14485/******************** Bit definition for RCC_CSICFGR register *****************/
14487#define RCC_CSICFGR_CSICAL_Pos (0U)
14488#define RCC_CSICFGR_CSICAL_Msk (0xFFUL << RCC_CSICFGR_CSICAL_Pos)
14489#define RCC_CSICFGR_CSICAL RCC_CSICFGR_CSICAL_Msk
14490#define RCC_CSICFGR_CSICAL_0 (0x01UL << RCC_CSICFGR_CSICAL_Pos)
14491#define RCC_CSICFGR_CSICAL_1 (0x02UL << RCC_CSICFGR_CSICAL_Pos)
14492#define RCC_CSICFGR_CSICAL_2 (0x04UL << RCC_CSICFGR_CSICAL_Pos)
14493#define RCC_CSICFGR_CSICAL_3 (0x08UL << RCC_CSICFGR_CSICAL_Pos)
14494#define RCC_CSICFGR_CSICAL_4 (0x10UL << RCC_CSICFGR_CSICAL_Pos)
14495#define RCC_CSICFGR_CSICAL_5 (0x20UL << RCC_CSICFGR_CSICAL_Pos)
14496#define RCC_CSICFGR_CSICAL_6 (0x40UL << RCC_CSICFGR_CSICAL_Pos)
14497#define RCC_CSICFGR_CSICAL_7 (0x80UL << RCC_CSICFGR_CSICAL_Pos)
14500#define RCC_CSICFGR_CSITRIM_Pos (24U)
14501#define RCC_CSICFGR_CSITRIM_Msk (0x3FUL << RCC_CSICFGR_CSITRIM_Pos)
14502#define RCC_CSICFGR_CSITRIM RCC_CSICFGR_CSITRIM_Msk
14503#define RCC_CSICFGR_CSITRIM_0 (0x01UL << RCC_CSICFGR_CSITRIM_Pos)
14504#define RCC_CSICFGR_CSITRIM_1 (0x02UL << RCC_CSICFGR_CSITRIM_Pos)
14505#define RCC_CSICFGR_CSITRIM_2 (0x04UL << RCC_CSICFGR_CSITRIM_Pos)
14506#define RCC_CSICFGR_CSITRIM_3 (0x08UL << RCC_CSICFGR_CSITRIM_Pos)
14507#define RCC_CSICFGR_CSITRIM_4 (0x10UL << RCC_CSICFGR_CSITRIM_Pos)
14508#define RCC_CSICFGR_CSITRIM_5 (0x20UL << RCC_CSICFGR_CSITRIM_Pos)
14510/******************** Bit definition for RCC_CFGR register ******************/
14512#define RCC_CFGR_SW_Pos (0U)
14513#define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos)
14514#define RCC_CFGR_SW RCC_CFGR_SW_Msk
14515#define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos)
14516#define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos)
14517#define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos)
14519#define RCC_CFGR_SW_HSI (0x00000000UL)
14520#define RCC_CFGR_SW_CSI (0x00000001UL)
14521#define RCC_CFGR_SW_HSE (0x00000002UL)
14522#define RCC_CFGR_SW_PLL1 (0x00000003UL)
14525#define RCC_CFGR_SWS_Pos (3U)
14526#define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos)
14527#define RCC_CFGR_SWS RCC_CFGR_SWS_Msk
14528#define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos)
14529#define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos)
14530#define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos)
14532#define RCC_CFGR_SWS_HSI (0x00000000UL)
14533#define RCC_CFGR_SWS_CSI (0x00000008UL)
14534#define RCC_CFGR_SWS_HSE (0x00000010UL)
14535#define RCC_CFGR_SWS_PLL1 (0x00000018UL)
14537#define RCC_CFGR_STOPWUCK_Pos (6U)
14538#define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos)
14539#define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk
14541#define RCC_CFGR_STOPKERWUCK_Pos (7U)
14542#define RCC_CFGR_STOPKERWUCK_Msk (0x1UL << RCC_CFGR_STOPKERWUCK_Pos)
14543#define RCC_CFGR_STOPKERWUCK RCC_CFGR_STOPKERWUCK_Msk
14546#define RCC_CFGR_RTCPRE_Pos (8U)
14547#define RCC_CFGR_RTCPRE_Msk (0x3FUL << RCC_CFGR_RTCPRE_Pos)
14548#define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk
14549#define RCC_CFGR_RTCPRE_0 (0x1UL << RCC_CFGR_RTCPRE_Pos)
14550#define RCC_CFGR_RTCPRE_1 (0x2UL << RCC_CFGR_RTCPRE_Pos)
14551#define RCC_CFGR_RTCPRE_2 (0x4UL << RCC_CFGR_RTCPRE_Pos)
14552#define RCC_CFGR_RTCPRE_3 (0x8UL << RCC_CFGR_RTCPRE_Pos)
14553#define RCC_CFGR_RTCPRE_4 (0x10UL << RCC_CFGR_RTCPRE_Pos)
14554#define RCC_CFGR_RTCPRE_5 (0x20UL << RCC_CFGR_RTCPRE_Pos)
14558#define RCC_CFGR_TIMPRE_Pos (15U)
14559#define RCC_CFGR_TIMPRE_Msk (0x1UL << RCC_CFGR_TIMPRE_Pos)
14560#define RCC_CFGR_TIMPRE RCC_CFGR_TIMPRE_Msk
14563#define RCC_CFGR_MCO1_Pos (22U)
14564#define RCC_CFGR_MCO1_Msk (0x7UL << RCC_CFGR_MCO1_Pos)
14565#define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk
14566#define RCC_CFGR_MCO1_0 (0x1UL << RCC_CFGR_MCO1_Pos)
14567#define RCC_CFGR_MCO1_1 (0x2UL << RCC_CFGR_MCO1_Pos)
14568#define RCC_CFGR_MCO1_2 (0x4UL << RCC_CFGR_MCO1_Pos)
14570#define RCC_CFGR_MCO1PRE_Pos (18U)
14571#define RCC_CFGR_MCO1PRE_Msk (0xFUL << RCC_CFGR_MCO1PRE_Pos)
14572#define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk
14573#define RCC_CFGR_MCO1PRE_0 (0x1UL << RCC_CFGR_MCO1PRE_Pos)
14574#define RCC_CFGR_MCO1PRE_1 (0x2UL << RCC_CFGR_MCO1PRE_Pos)
14575#define RCC_CFGR_MCO1PRE_2 (0x4UL << RCC_CFGR_MCO1PRE_Pos)
14576#define RCC_CFGR_MCO1PRE_3 (0x8UL << RCC_CFGR_MCO1PRE_Pos)
14578#define RCC_CFGR_MCO2PRE_Pos (25U)
14579#define RCC_CFGR_MCO2PRE_Msk (0xFUL << RCC_CFGR_MCO2PRE_Pos)
14580#define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk
14581#define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos)
14582#define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos)
14583#define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos)
14584#define RCC_CFGR_MCO2PRE_3 (0x8UL << RCC_CFGR_MCO2PRE_Pos)
14586#define RCC_CFGR_MCO2_Pos (29U)
14587#define RCC_CFGR_MCO2_Msk (0x7UL << RCC_CFGR_MCO2_Pos)
14588#define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk
14589#define RCC_CFGR_MCO2_0 (0x1UL << RCC_CFGR_MCO2_Pos)
14590#define RCC_CFGR_MCO2_1 (0x2UL << RCC_CFGR_MCO2_Pos)
14591#define RCC_CFGR_MCO2_2 (0x4UL << RCC_CFGR_MCO2_Pos)
14593/******************** Bit definition for RCC_D1CFGR register ******************/
14595#define RCC_D1CFGR_HPRE_Pos (0U)
14596#define RCC_D1CFGR_HPRE_Msk (0xFUL << RCC_D1CFGR_HPRE_Pos)
14597#define RCC_D1CFGR_HPRE RCC_D1CFGR_HPRE_Msk
14598#define RCC_D1CFGR_HPRE_0 (0x1UL << RCC_D1CFGR_HPRE_Pos)
14599#define RCC_D1CFGR_HPRE_1 (0x2UL << RCC_D1CFGR_HPRE_Pos)
14600#define RCC_D1CFGR_HPRE_2 (0x4UL << RCC_D1CFGR_HPRE_Pos)
14601#define RCC_D1CFGR_HPRE_3 (0x8UL << RCC_D1CFGR_HPRE_Pos)
14604#define RCC_D1CFGR_HPRE_DIV1 (0U)
14605#define RCC_D1CFGR_HPRE_DIV2_Pos (3U)
14606#define RCC_D1CFGR_HPRE_DIV2_Msk (0x1UL << RCC_D1CFGR_HPRE_DIV2_Pos)
14607#define RCC_D1CFGR_HPRE_DIV2 RCC_D1CFGR_HPRE_DIV2_Msk
14608#define RCC_D1CFGR_HPRE_DIV4_Pos (0U)
14609#define RCC_D1CFGR_HPRE_DIV4_Msk (0x9UL << RCC_D1CFGR_HPRE_DIV4_Pos)
14610#define RCC_D1CFGR_HPRE_DIV4 RCC_D1CFGR_HPRE_DIV4_Msk
14611#define RCC_D1CFGR_HPRE_DIV8_Pos (1U)
14612#define RCC_D1CFGR_HPRE_DIV8_Msk (0x5UL << RCC_D1CFGR_HPRE_DIV8_Pos)
14613#define RCC_D1CFGR_HPRE_DIV8 RCC_D1CFGR_HPRE_DIV8_Msk
14614#define RCC_D1CFGR_HPRE_DIV16_Pos (0U)
14615#define RCC_D1CFGR_HPRE_DIV16_Msk (0xBUL << RCC_D1CFGR_HPRE_DIV16_Pos)
14616#define RCC_D1CFGR_HPRE_DIV16 RCC_D1CFGR_HPRE_DIV16_Msk
14617#define RCC_D1CFGR_HPRE_DIV64_Pos (2U)
14618#define RCC_D1CFGR_HPRE_DIV64_Msk (0x3UL << RCC_D1CFGR_HPRE_DIV64_Pos)
14619#define RCC_D1CFGR_HPRE_DIV64 RCC_D1CFGR_HPRE_DIV64_Msk
14620#define RCC_D1CFGR_HPRE_DIV128_Pos (0U)
14621#define RCC_D1CFGR_HPRE_DIV128_Msk (0xDUL << RCC_D1CFGR_HPRE_DIV128_Pos)
14622#define RCC_D1CFGR_HPRE_DIV128 RCC_D1CFGR_HPRE_DIV128_Msk
14623#define RCC_D1CFGR_HPRE_DIV256_Pos (1U)
14624#define RCC_D1CFGR_HPRE_DIV256_Msk (0x7UL << RCC_D1CFGR_HPRE_DIV256_Pos)
14625#define RCC_D1CFGR_HPRE_DIV256 RCC_D1CFGR_HPRE_DIV256_Msk
14626#define RCC_D1CFGR_HPRE_DIV512_Pos (0U)
14627#define RCC_D1CFGR_HPRE_DIV512_Msk (0xFUL << RCC_D1CFGR_HPRE_DIV512_Pos)
14628#define RCC_D1CFGR_HPRE_DIV512 RCC_D1CFGR_HPRE_DIV512_Msk
14631#define RCC_D1CFGR_D1PPRE_Pos (4U)
14632#define RCC_D1CFGR_D1PPRE_Msk (0x7UL << RCC_D1CFGR_D1PPRE_Pos)
14633#define RCC_D1CFGR_D1PPRE RCC_D1CFGR_D1PPRE_Msk
14634#define RCC_D1CFGR_D1PPRE_0 (0x1UL << RCC_D1CFGR_D1PPRE_Pos)
14635#define RCC_D1CFGR_D1PPRE_1 (0x2UL << RCC_D1CFGR_D1PPRE_Pos)
14636#define RCC_D1CFGR_D1PPRE_2 (0x4UL << RCC_D1CFGR_D1PPRE_Pos)
14638#define RCC_D1CFGR_D1PPRE_DIV1 (0U)
14639#define RCC_D1CFGR_D1PPRE_DIV2_Pos (6U)
14640#define RCC_D1CFGR_D1PPRE_DIV2_Msk (0x1UL << RCC_D1CFGR_D1PPRE_DIV2_Pos)
14641#define RCC_D1CFGR_D1PPRE_DIV2 RCC_D1CFGR_D1PPRE_DIV2_Msk
14642#define RCC_D1CFGR_D1PPRE_DIV4_Pos (4U)
14643#define RCC_D1CFGR_D1PPRE_DIV4_Msk (0x5UL << RCC_D1CFGR_D1PPRE_DIV4_Pos)
14644#define RCC_D1CFGR_D1PPRE_DIV4 RCC_D1CFGR_D1PPRE_DIV4_Msk
14645#define RCC_D1CFGR_D1PPRE_DIV8_Pos (5U)
14646#define RCC_D1CFGR_D1PPRE_DIV8_Msk (0x3UL << RCC_D1CFGR_D1PPRE_DIV8_Pos)
14647#define RCC_D1CFGR_D1PPRE_DIV8 RCC_D1CFGR_D1PPRE_DIV8_Msk
14648#define RCC_D1CFGR_D1PPRE_DIV16_Pos (4U)
14649#define RCC_D1CFGR_D1PPRE_DIV16_Msk (0x7UL << RCC_D1CFGR_D1PPRE_DIV16_Pos)
14650#define RCC_D1CFGR_D1PPRE_DIV16 RCC_D1CFGR_D1PPRE_DIV16_Msk
14652#define RCC_D1CFGR_D1CPRE_Pos (8U)
14653#define RCC_D1CFGR_D1CPRE_Msk (0xFUL << RCC_D1CFGR_D1CPRE_Pos)
14654#define RCC_D1CFGR_D1CPRE RCC_D1CFGR_D1CPRE_Msk
14655#define RCC_D1CFGR_D1CPRE_0 (0x1UL << RCC_D1CFGR_D1CPRE_Pos)
14656#define RCC_D1CFGR_D1CPRE_1 (0x2UL << RCC_D1CFGR_D1CPRE_Pos)
14657#define RCC_D1CFGR_D1CPRE_2 (0x4UL << RCC_D1CFGR_D1CPRE_Pos)
14658#define RCC_D1CFGR_D1CPRE_3 (0x8UL << RCC_D1CFGR_D1CPRE_Pos)
14660#define RCC_D1CFGR_D1CPRE_DIV1 (0U)
14661#define RCC_D1CFGR_D1CPRE_DIV2_Pos (11U)
14662#define RCC_D1CFGR_D1CPRE_DIV2_Msk (0x1UL << RCC_D1CFGR_D1CPRE_DIV2_Pos)
14663#define RCC_D1CFGR_D1CPRE_DIV2 RCC_D1CFGR_D1CPRE_DIV2_Msk
14664#define RCC_D1CFGR_D1CPRE_DIV4_Pos (8U)
14665#define RCC_D1CFGR_D1CPRE_DIV4_Msk (0x9UL << RCC_D1CFGR_D1CPRE_DIV4_Pos)
14666#define RCC_D1CFGR_D1CPRE_DIV4 RCC_D1CFGR_D1CPRE_DIV4_Msk
14667#define RCC_D1CFGR_D1CPRE_DIV8_Pos (9U)
14668#define RCC_D1CFGR_D1CPRE_DIV8_Msk (0x5UL << RCC_D1CFGR_D1CPRE_DIV8_Pos)
14669#define RCC_D1CFGR_D1CPRE_DIV8 RCC_D1CFGR_D1CPRE_DIV8_Msk
14670#define RCC_D1CFGR_D1CPRE_DIV16_Pos (8U)
14671#define RCC_D1CFGR_D1CPRE_DIV16_Msk (0xBUL << RCC_D1CFGR_D1CPRE_DIV16_Pos)
14672#define RCC_D1CFGR_D1CPRE_DIV16 RCC_D1CFGR_D1CPRE_DIV16_Msk
14673#define RCC_D1CFGR_D1CPRE_DIV64_Pos (10U)
14674#define RCC_D1CFGR_D1CPRE_DIV64_Msk (0x3UL << RCC_D1CFGR_D1CPRE_DIV64_Pos)
14675#define RCC_D1CFGR_D1CPRE_DIV64 RCC_D1CFGR_D1CPRE_DIV64_Msk
14676#define RCC_D1CFGR_D1CPRE_DIV128_Pos (8U)
14677#define RCC_D1CFGR_D1CPRE_DIV128_Msk (0xDUL << RCC_D1CFGR_D1CPRE_DIV128_Pos)
14678#define RCC_D1CFGR_D1CPRE_DIV128 RCC_D1CFGR_D1CPRE_DIV128_Msk
14679#define RCC_D1CFGR_D1CPRE_DIV256_Pos (9U)
14680#define RCC_D1CFGR_D1CPRE_DIV256_Msk (0x7UL << RCC_D1CFGR_D1CPRE_DIV256_Pos)
14681#define RCC_D1CFGR_D1CPRE_DIV256 RCC_D1CFGR_D1CPRE_DIV256_Msk
14682#define RCC_D1CFGR_D1CPRE_DIV512_Pos (8U)
14683#define RCC_D1CFGR_D1CPRE_DIV512_Msk (0xFUL << RCC_D1CFGR_D1CPRE_DIV512_Pos)
14684#define RCC_D1CFGR_D1CPRE_DIV512 RCC_D1CFGR_D1CPRE_DIV512_Msk
14686/******************** Bit definition for RCC_D2CFGR register ******************/
14688#define RCC_D2CFGR_D2PPRE1_Pos (4U)
14689#define RCC_D2CFGR_D2PPRE1_Msk (0x7UL << RCC_D2CFGR_D2PPRE1_Pos)
14690#define RCC_D2CFGR_D2PPRE1 RCC_D2CFGR_D2PPRE1_Msk
14691#define RCC_D2CFGR_D2PPRE1_0 (0x1UL << RCC_D2CFGR_D2PPRE1_Pos)
14692#define RCC_D2CFGR_D2PPRE1_1 (0x2UL << RCC_D2CFGR_D2PPRE1_Pos)
14693#define RCC_D2CFGR_D2PPRE1_2 (0x4UL << RCC_D2CFGR_D2PPRE1_Pos)
14695#define RCC_D2CFGR_D2PPRE1_DIV1 (0U)
14696#define RCC_D2CFGR_D2PPRE1_DIV2_Pos (6U)
14697#define RCC_D2CFGR_D2PPRE1_DIV2_Msk (0x1UL << RCC_D2CFGR_D2PPRE1_DIV2_Pos)
14698#define RCC_D2CFGR_D2PPRE1_DIV2 RCC_D2CFGR_D2PPRE1_DIV2_Msk
14699#define RCC_D2CFGR_D2PPRE1_DIV4_Pos (4U)
14700#define RCC_D2CFGR_D2PPRE1_DIV4_Msk (0x5UL << RCC_D2CFGR_D2PPRE1_DIV4_Pos)
14701#define RCC_D2CFGR_D2PPRE1_DIV4 RCC_D2CFGR_D2PPRE1_DIV4_Msk
14702#define RCC_D2CFGR_D2PPRE1_DIV8_Pos (5U)
14703#define RCC_D2CFGR_D2PPRE1_DIV8_Msk (0x3UL << RCC_D2CFGR_D2PPRE1_DIV8_Pos)
14704#define RCC_D2CFGR_D2PPRE1_DIV8 RCC_D2CFGR_D2PPRE1_DIV8_Msk
14705#define RCC_D2CFGR_D2PPRE1_DIV16_Pos (4U)
14706#define RCC_D2CFGR_D2PPRE1_DIV16_Msk (0x7UL << RCC_D2CFGR_D2PPRE1_DIV16_Pos)
14707#define RCC_D2CFGR_D2PPRE1_DIV16 RCC_D2CFGR_D2PPRE1_DIV16_Msk
14710#define RCC_D2CFGR_D2PPRE2_Pos (8U)
14711#define RCC_D2CFGR_D2PPRE2_Msk (0x7UL << RCC_D2CFGR_D2PPRE2_Pos)
14712#define RCC_D2CFGR_D2PPRE2 RCC_D2CFGR_D2PPRE2_Msk
14713#define RCC_D2CFGR_D2PPRE2_0 (0x1UL << RCC_D2CFGR_D2PPRE2_Pos)
14714#define RCC_D2CFGR_D2PPRE2_1 (0x2UL << RCC_D2CFGR_D2PPRE2_Pos)
14715#define RCC_D2CFGR_D2PPRE2_2 (0x4UL << RCC_D2CFGR_D2PPRE2_Pos)
14717#define RCC_D2CFGR_D2PPRE2_DIV1 (0U)
14718#define RCC_D2CFGR_D2PPRE2_DIV2_Pos (10U)
14719#define RCC_D2CFGR_D2PPRE2_DIV2_Msk (0x1UL << RCC_D2CFGR_D2PPRE2_DIV2_Pos)
14720#define RCC_D2CFGR_D2PPRE2_DIV2 RCC_D2CFGR_D2PPRE2_DIV2_Msk
14721#define RCC_D2CFGR_D2PPRE2_DIV4_Pos (8U)
14722#define RCC_D2CFGR_D2PPRE2_DIV4_Msk (0x5UL << RCC_D2CFGR_D2PPRE2_DIV4_Pos)
14723#define RCC_D2CFGR_D2PPRE2_DIV4 RCC_D2CFGR_D2PPRE2_DIV4_Msk
14724#define RCC_D2CFGR_D2PPRE2_DIV8_Pos (9U)
14725#define RCC_D2CFGR_D2PPRE2_DIV8_Msk (0x3UL << RCC_D2CFGR_D2PPRE2_DIV8_Pos)
14726#define RCC_D2CFGR_D2PPRE2_DIV8 RCC_D2CFGR_D2PPRE2_DIV8_Msk
14727#define RCC_D2CFGR_D2PPRE2_DIV16_Pos (8U)
14728#define RCC_D2CFGR_D2PPRE2_DIV16_Msk (0x7UL << RCC_D2CFGR_D2PPRE2_DIV16_Pos)
14729#define RCC_D2CFGR_D2PPRE2_DIV16 RCC_D2CFGR_D2PPRE2_DIV16_Msk
14731/******************** Bit definition for RCC_D3CFGR register ******************/
14733#define RCC_D3CFGR_D3PPRE_Pos (4U)
14734#define RCC_D3CFGR_D3PPRE_Msk (0x7UL << RCC_D3CFGR_D3PPRE_Pos)
14735#define RCC_D3CFGR_D3PPRE RCC_D3CFGR_D3PPRE_Msk
14736#define RCC_D3CFGR_D3PPRE_0 (0x1UL << RCC_D3CFGR_D3PPRE_Pos)
14737#define RCC_D3CFGR_D3PPRE_1 (0x2UL << RCC_D3CFGR_D3PPRE_Pos)
14738#define RCC_D3CFGR_D3PPRE_2 (0x4UL << RCC_D3CFGR_D3PPRE_Pos)
14740#define RCC_D3CFGR_D3PPRE_DIV1 (0U)
14741#define RCC_D3CFGR_D3PPRE_DIV2_Pos (6U)
14742#define RCC_D3CFGR_D3PPRE_DIV2_Msk (0x1UL << RCC_D3CFGR_D3PPRE_DIV2_Pos)
14743#define RCC_D3CFGR_D3PPRE_DIV2 RCC_D3CFGR_D3PPRE_DIV2_Msk
14744#define RCC_D3CFGR_D3PPRE_DIV4_Pos (4U)
14745#define RCC_D3CFGR_D3PPRE_DIV4_Msk (0x5UL << RCC_D3CFGR_D3PPRE_DIV4_Pos)
14746#define RCC_D3CFGR_D3PPRE_DIV4 RCC_D3CFGR_D3PPRE_DIV4_Msk
14747#define RCC_D3CFGR_D3PPRE_DIV8_Pos (5U)
14748#define RCC_D3CFGR_D3PPRE_DIV8_Msk (0x3UL << RCC_D3CFGR_D3PPRE_DIV8_Pos)
14749#define RCC_D3CFGR_D3PPRE_DIV8 RCC_D3CFGR_D3PPRE_DIV8_Msk
14750#define RCC_D3CFGR_D3PPRE_DIV16_Pos (4U)
14751#define RCC_D3CFGR_D3PPRE_DIV16_Msk (0x7UL << RCC_D3CFGR_D3PPRE_DIV16_Pos)
14752#define RCC_D3CFGR_D3PPRE_DIV16 RCC_D3CFGR_D3PPRE_DIV16_Msk
14754/******************** Bit definition for RCC_PLLCKSELR register *************/
14755
14756#define RCC_PLLCKSELR_PLLSRC_Pos (0U)
14757#define RCC_PLLCKSELR_PLLSRC_Msk (0x3UL << RCC_PLLCKSELR_PLLSRC_Pos)
14758#define RCC_PLLCKSELR_PLLSRC RCC_PLLCKSELR_PLLSRC_Msk
14759
14760#define RCC_PLLCKSELR_PLLSRC_HSI (0U)
14761#define RCC_PLLCKSELR_PLLSRC_CSI_Pos (0U)
14762#define RCC_PLLCKSELR_PLLSRC_CSI_Msk (0x1UL << RCC_PLLCKSELR_PLLSRC_CSI_Pos)
14763#define RCC_PLLCKSELR_PLLSRC_CSI RCC_PLLCKSELR_PLLSRC_CSI_Msk
14764#define RCC_PLLCKSELR_PLLSRC_HSE_Pos (1U)
14765#define RCC_PLLCKSELR_PLLSRC_HSE_Msk (0x1UL << RCC_PLLCKSELR_PLLSRC_HSE_Pos)
14766#define RCC_PLLCKSELR_PLLSRC_HSE RCC_PLLCKSELR_PLLSRC_HSE_Msk
14767#define RCC_PLLCKSELR_PLLSRC_NONE_Pos (0U)
14768#define RCC_PLLCKSELR_PLLSRC_NONE_Msk (0x3UL << RCC_PLLCKSELR_PLLSRC_NONE_Pos)
14769#define RCC_PLLCKSELR_PLLSRC_NONE RCC_PLLCKSELR_PLLSRC_NONE_Msk
14771#define RCC_PLLCKSELR_DIVM1_Pos (4U)
14772#define RCC_PLLCKSELR_DIVM1_Msk (0x3FUL << RCC_PLLCKSELR_DIVM1_Pos)
14773#define RCC_PLLCKSELR_DIVM1 RCC_PLLCKSELR_DIVM1_Msk
14774#define RCC_PLLCKSELR_DIVM1_0 (0x01UL << RCC_PLLCKSELR_DIVM1_Pos)
14775#define RCC_PLLCKSELR_DIVM1_1 (0x02UL << RCC_PLLCKSELR_DIVM1_Pos)
14776#define RCC_PLLCKSELR_DIVM1_2 (0x04UL << RCC_PLLCKSELR_DIVM1_Pos)
14777#define RCC_PLLCKSELR_DIVM1_3 (0x08UL << RCC_PLLCKSELR_DIVM1_Pos)
14778#define RCC_PLLCKSELR_DIVM1_4 (0x10UL << RCC_PLLCKSELR_DIVM1_Pos)
14779#define RCC_PLLCKSELR_DIVM1_5 (0x20UL << RCC_PLLCKSELR_DIVM1_Pos)
14781#define RCC_PLLCKSELR_DIVM2_Pos (12U)
14782#define RCC_PLLCKSELR_DIVM2_Msk (0x3FUL << RCC_PLLCKSELR_DIVM2_Pos)
14783#define RCC_PLLCKSELR_DIVM2 RCC_PLLCKSELR_DIVM2_Msk
14784#define RCC_PLLCKSELR_DIVM2_0 (0x01UL << RCC_PLLCKSELR_DIVM2_Pos)
14785#define RCC_PLLCKSELR_DIVM2_1 (0x02UL << RCC_PLLCKSELR_DIVM2_Pos)
14786#define RCC_PLLCKSELR_DIVM2_2 (0x04UL << RCC_PLLCKSELR_DIVM2_Pos)
14787#define RCC_PLLCKSELR_DIVM2_3 (0x08UL << RCC_PLLCKSELR_DIVM2_Pos)
14788#define RCC_PLLCKSELR_DIVM2_4 (0x10UL << RCC_PLLCKSELR_DIVM2_Pos)
14789#define RCC_PLLCKSELR_DIVM2_5 (0x20UL << RCC_PLLCKSELR_DIVM2_Pos)
14791#define RCC_PLLCKSELR_DIVM3_Pos (20U)
14792#define RCC_PLLCKSELR_DIVM3_Msk (0x3FUL << RCC_PLLCKSELR_DIVM3_Pos)
14793#define RCC_PLLCKSELR_DIVM3 RCC_PLLCKSELR_DIVM3_Msk
14794#define RCC_PLLCKSELR_DIVM3_0 (0x01UL << RCC_PLLCKSELR_DIVM3_Pos)
14795#define RCC_PLLCKSELR_DIVM3_1 (0x02UL << RCC_PLLCKSELR_DIVM3_Pos)
14796#define RCC_PLLCKSELR_DIVM3_2 (0x04UL << RCC_PLLCKSELR_DIVM3_Pos)
14797#define RCC_PLLCKSELR_DIVM3_3 (0x08UL << RCC_PLLCKSELR_DIVM3_Pos)
14798#define RCC_PLLCKSELR_DIVM3_4 (0x10UL << RCC_PLLCKSELR_DIVM3_Pos)
14799#define RCC_PLLCKSELR_DIVM3_5 (0x20UL << RCC_PLLCKSELR_DIVM3_Pos)
14801/******************** Bit definition for RCC_PLLCFGR register ***************/
14802
14803#define RCC_PLLCFGR_PLL1FRACEN_Pos (0U)
14804#define RCC_PLLCFGR_PLL1FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL1FRACEN_Pos)
14805#define RCC_PLLCFGR_PLL1FRACEN RCC_PLLCFGR_PLL1FRACEN_Msk
14806#define RCC_PLLCFGR_PLL1VCOSEL_Pos (1U)
14807#define RCC_PLLCFGR_PLL1VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL1VCOSEL_Pos)
14808#define RCC_PLLCFGR_PLL1VCOSEL RCC_PLLCFGR_PLL1VCOSEL_Msk
14809#define RCC_PLLCFGR_PLL1RGE_Pos (2U)
14810#define RCC_PLLCFGR_PLL1RGE_Msk (0x3UL << RCC_PLLCFGR_PLL1RGE_Pos)
14811#define RCC_PLLCFGR_PLL1RGE RCC_PLLCFGR_PLL1RGE_Msk
14812#define RCC_PLLCFGR_PLL1RGE_0 (0x0UL << RCC_PLLCFGR_PLL1RGE_Pos)
14813#define RCC_PLLCFGR_PLL1RGE_1 (0x1UL << RCC_PLLCFGR_PLL1RGE_Pos)
14814#define RCC_PLLCFGR_PLL1RGE_2 (0x2UL << RCC_PLLCFGR_PLL1RGE_Pos)
14815#define RCC_PLLCFGR_PLL1RGE_3 (0x3UL << RCC_PLLCFGR_PLL1RGE_Pos)
14817#define RCC_PLLCFGR_PLL2FRACEN_Pos (4U)
14818#define RCC_PLLCFGR_PLL2FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL2FRACEN_Pos)
14819#define RCC_PLLCFGR_PLL2FRACEN RCC_PLLCFGR_PLL2FRACEN_Msk
14820#define RCC_PLLCFGR_PLL2VCOSEL_Pos (5U)
14821#define RCC_PLLCFGR_PLL2VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL2VCOSEL_Pos)
14822#define RCC_PLLCFGR_PLL2VCOSEL RCC_PLLCFGR_PLL2VCOSEL_Msk
14823#define RCC_PLLCFGR_PLL2RGE_Pos (6U)
14824#define RCC_PLLCFGR_PLL2RGE_Msk (0x3UL << RCC_PLLCFGR_PLL2RGE_Pos)
14825#define RCC_PLLCFGR_PLL2RGE RCC_PLLCFGR_PLL2RGE_Msk
14826#define RCC_PLLCFGR_PLL2RGE_0 (0x0UL << RCC_PLLCFGR_PLL2RGE_Pos)
14827#define RCC_PLLCFGR_PLL2RGE_1 (0x1UL << RCC_PLLCFGR_PLL2RGE_Pos)
14828#define RCC_PLLCFGR_PLL2RGE_2 (0x2UL << RCC_PLLCFGR_PLL2RGE_Pos)
14829#define RCC_PLLCFGR_PLL2RGE_3 (0x3UL << RCC_PLLCFGR_PLL2RGE_Pos)
14831#define RCC_PLLCFGR_PLL3FRACEN_Pos (8U)
14832#define RCC_PLLCFGR_PLL3FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL3FRACEN_Pos)
14833#define RCC_PLLCFGR_PLL3FRACEN RCC_PLLCFGR_PLL3FRACEN_Msk
14834#define RCC_PLLCFGR_PLL3VCOSEL_Pos (9U)
14835#define RCC_PLLCFGR_PLL3VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL3VCOSEL_Pos)
14836#define RCC_PLLCFGR_PLL3VCOSEL RCC_PLLCFGR_PLL3VCOSEL_Msk
14837#define RCC_PLLCFGR_PLL3RGE_Pos (10U)
14838#define RCC_PLLCFGR_PLL3RGE_Msk (0x3UL << RCC_PLLCFGR_PLL3RGE_Pos)
14839#define RCC_PLLCFGR_PLL3RGE RCC_PLLCFGR_PLL3RGE_Msk
14840#define RCC_PLLCFGR_PLL3RGE_0 (0x0UL << RCC_PLLCFGR_PLL3RGE_Pos)
14841#define RCC_PLLCFGR_PLL3RGE_1 (0x1UL << RCC_PLLCFGR_PLL3RGE_Pos)
14842#define RCC_PLLCFGR_PLL3RGE_2 (0x2UL << RCC_PLLCFGR_PLL3RGE_Pos)
14843#define RCC_PLLCFGR_PLL3RGE_3 (0x3UL << RCC_PLLCFGR_PLL3RGE_Pos)
14845#define RCC_PLLCFGR_DIVP1EN_Pos (16U)
14846#define RCC_PLLCFGR_DIVP1EN_Msk (0x1UL << RCC_PLLCFGR_DIVP1EN_Pos)
14847#define RCC_PLLCFGR_DIVP1EN RCC_PLLCFGR_DIVP1EN_Msk
14848#define RCC_PLLCFGR_DIVQ1EN_Pos (17U)
14849#define RCC_PLLCFGR_DIVQ1EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ1EN_Pos)
14850#define RCC_PLLCFGR_DIVQ1EN RCC_PLLCFGR_DIVQ1EN_Msk
14851#define RCC_PLLCFGR_DIVR1EN_Pos (18U)
14852#define RCC_PLLCFGR_DIVR1EN_Msk (0x1UL << RCC_PLLCFGR_DIVR1EN_Pos)
14853#define RCC_PLLCFGR_DIVR1EN RCC_PLLCFGR_DIVR1EN_Msk
14854
14855#define RCC_PLLCFGR_DIVP2EN_Pos (19U)
14856#define RCC_PLLCFGR_DIVP2EN_Msk (0x1UL << RCC_PLLCFGR_DIVP2EN_Pos)
14857#define RCC_PLLCFGR_DIVP2EN RCC_PLLCFGR_DIVP2EN_Msk
14858#define RCC_PLLCFGR_DIVQ2EN_Pos (20U)
14859#define RCC_PLLCFGR_DIVQ2EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ2EN_Pos)
14860#define RCC_PLLCFGR_DIVQ2EN RCC_PLLCFGR_DIVQ2EN_Msk
14861#define RCC_PLLCFGR_DIVR2EN_Pos (21U)
14862#define RCC_PLLCFGR_DIVR2EN_Msk (0x1UL << RCC_PLLCFGR_DIVR2EN_Pos)
14863#define RCC_PLLCFGR_DIVR2EN RCC_PLLCFGR_DIVR2EN_Msk
14864
14865#define RCC_PLLCFGR_DIVP3EN_Pos (22U)
14866#define RCC_PLLCFGR_DIVP3EN_Msk (0x1UL << RCC_PLLCFGR_DIVP3EN_Pos)
14867#define RCC_PLLCFGR_DIVP3EN RCC_PLLCFGR_DIVP3EN_Msk
14868#define RCC_PLLCFGR_DIVQ3EN_Pos (23U)
14869#define RCC_PLLCFGR_DIVQ3EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ3EN_Pos)
14870#define RCC_PLLCFGR_DIVQ3EN RCC_PLLCFGR_DIVQ3EN_Msk
14871#define RCC_PLLCFGR_DIVR3EN_Pos (24U)
14872#define RCC_PLLCFGR_DIVR3EN_Msk (0x1UL << RCC_PLLCFGR_DIVR3EN_Pos)
14873#define RCC_PLLCFGR_DIVR3EN RCC_PLLCFGR_DIVR3EN_Msk
14874
14875
14876/******************** Bit definition for RCC_PLL1DIVR register ***************/
14877#define RCC_PLL1DIVR_N1_Pos (0U)
14878#define RCC_PLL1DIVR_N1_Msk (0x1FFUL << RCC_PLL1DIVR_N1_Pos)
14879#define RCC_PLL1DIVR_N1 RCC_PLL1DIVR_N1_Msk
14880#define RCC_PLL1DIVR_P1_Pos (9U)
14881#define RCC_PLL1DIVR_P1_Msk (0x7FUL << RCC_PLL1DIVR_P1_Pos)
14882#define RCC_PLL1DIVR_P1 RCC_PLL1DIVR_P1_Msk
14883#define RCC_PLL1DIVR_Q1_Pos (16U)
14884#define RCC_PLL1DIVR_Q1_Msk (0x7FUL << RCC_PLL1DIVR_Q1_Pos)
14885#define RCC_PLL1DIVR_Q1 RCC_PLL1DIVR_Q1_Msk
14886#define RCC_PLL1DIVR_R1_Pos (24U)
14887#define RCC_PLL1DIVR_R1_Msk (0x7FUL << RCC_PLL1DIVR_R1_Pos)
14888#define RCC_PLL1DIVR_R1 RCC_PLL1DIVR_R1_Msk
14889
14890/******************** Bit definition for RCC_PLL1FRACR register ***************/
14891#define RCC_PLL1FRACR_FRACN1_Pos (3U)
14892#define RCC_PLL1FRACR_FRACN1_Msk (0x1FFFUL << RCC_PLL1FRACR_FRACN1_Pos)
14893#define RCC_PLL1FRACR_FRACN1 RCC_PLL1FRACR_FRACN1_Msk
14894
14895/******************** Bit definition for RCC_PLL2DIVR register ***************/
14896#define RCC_PLL2DIVR_N2_Pos (0U)
14897#define RCC_PLL2DIVR_N2_Msk (0x1FFUL << RCC_PLL2DIVR_N2_Pos)
14898#define RCC_PLL2DIVR_N2 RCC_PLL2DIVR_N2_Msk
14899#define RCC_PLL2DIVR_P2_Pos (9U)
14900#define RCC_PLL2DIVR_P2_Msk (0x7FUL << RCC_PLL2DIVR_P2_Pos)
14901#define RCC_PLL2DIVR_P2 RCC_PLL2DIVR_P2_Msk
14902#define RCC_PLL2DIVR_Q2_Pos (16U)
14903#define RCC_PLL2DIVR_Q2_Msk (0x7FUL << RCC_PLL2DIVR_Q2_Pos)
14904#define RCC_PLL2DIVR_Q2 RCC_PLL2DIVR_Q2_Msk
14905#define RCC_PLL2DIVR_R2_Pos (24U)
14906#define RCC_PLL2DIVR_R2_Msk (0x7FUL << RCC_PLL2DIVR_R2_Pos)
14907#define RCC_PLL2DIVR_R2 RCC_PLL2DIVR_R2_Msk
14908
14909/******************** Bit definition for RCC_PLL2FRACR register ***************/
14910#define RCC_PLL2FRACR_FRACN2_Pos (3U)
14911#define RCC_PLL2FRACR_FRACN2_Msk (0x1FFFUL << RCC_PLL2FRACR_FRACN2_Pos)
14912#define RCC_PLL2FRACR_FRACN2 RCC_PLL2FRACR_FRACN2_Msk
14913
14914/******************** Bit definition for RCC_PLL3DIVR register ***************/
14915#define RCC_PLL3DIVR_N3_Pos (0U)
14916#define RCC_PLL3DIVR_N3_Msk (0x1FFUL << RCC_PLL3DIVR_N3_Pos)
14917#define RCC_PLL3DIVR_N3 RCC_PLL3DIVR_N3_Msk
14918#define RCC_PLL3DIVR_P3_Pos (9U)
14919#define RCC_PLL3DIVR_P3_Msk (0x7FUL << RCC_PLL3DIVR_P3_Pos)
14920#define RCC_PLL3DIVR_P3 RCC_PLL3DIVR_P3_Msk
14921#define RCC_PLL3DIVR_Q3_Pos (16U)
14922#define RCC_PLL3DIVR_Q3_Msk (0x7FUL << RCC_PLL3DIVR_Q3_Pos)
14923#define RCC_PLL3DIVR_Q3 RCC_PLL3DIVR_Q3_Msk
14924#define RCC_PLL3DIVR_R3_Pos (24U)
14925#define RCC_PLL3DIVR_R3_Msk (0x7FUL << RCC_PLL3DIVR_R3_Pos)
14926#define RCC_PLL3DIVR_R3 RCC_PLL3DIVR_R3_Msk
14927
14928/******************** Bit definition for RCC_PLL3FRACR register ***************/
14929#define RCC_PLL3FRACR_FRACN3_Pos (3U)
14930#define RCC_PLL3FRACR_FRACN3_Msk (0x1FFFUL << RCC_PLL3FRACR_FRACN3_Pos)
14931#define RCC_PLL3FRACR_FRACN3 RCC_PLL3FRACR_FRACN3_Msk
14932
14933/******************** Bit definition for RCC_D1CCIPR register ***************/
14934#define RCC_D1CCIPR_FMCSEL_Pos (0U)
14935#define RCC_D1CCIPR_FMCSEL_Msk (0x3UL << RCC_D1CCIPR_FMCSEL_Pos)
14936#define RCC_D1CCIPR_FMCSEL RCC_D1CCIPR_FMCSEL_Msk
14937#define RCC_D1CCIPR_FMCSEL_0 (0x1UL << RCC_D1CCIPR_FMCSEL_Pos)
14938#define RCC_D1CCIPR_FMCSEL_1 (0x2UL << RCC_D1CCIPR_FMCSEL_Pos)
14939#define RCC_D1CCIPR_OCTOSPISEL_Pos (4U)
14940#define RCC_D1CCIPR_OCTOSPISEL_Msk (0x3UL << RCC_D1CCIPR_OCTOSPISEL_Pos)
14941#define RCC_D1CCIPR_OCTOSPISEL RCC_D1CCIPR_OCTOSPISEL_Msk
14942#define RCC_D1CCIPR_OCTOSPISEL_0 (0x1UL << RCC_D1CCIPR_OCTOSPISEL_Pos)
14943#define RCC_D1CCIPR_OCTOSPISEL_1 (0x2UL << RCC_D1CCIPR_OCTOSPISEL_Pos)
14944#define RCC_D1CCIPR_SDMMCSEL_Pos (16U)
14945#define RCC_D1CCIPR_SDMMCSEL_Msk (0x1UL << RCC_D1CCIPR_SDMMCSEL_Pos)
14946#define RCC_D1CCIPR_SDMMCSEL RCC_D1CCIPR_SDMMCSEL_Msk
14947#define RCC_D1CCIPR_CKPERSEL_Pos (28U)
14948#define RCC_D1CCIPR_CKPERSEL_Msk (0x3UL << RCC_D1CCIPR_CKPERSEL_Pos)
14949#define RCC_D1CCIPR_CKPERSEL RCC_D1CCIPR_CKPERSEL_Msk
14950#define RCC_D1CCIPR_CKPERSEL_0 (0x1UL << RCC_D1CCIPR_CKPERSEL_Pos)
14951#define RCC_D1CCIPR_CKPERSEL_1 (0x2UL << RCC_D1CCIPR_CKPERSEL_Pos)
14953/******************** Bit definition for RCC_D2CCIP1R register ***************/
14954#define RCC_D2CCIP1R_SAI1SEL_Pos (0U)
14955#define RCC_D2CCIP1R_SAI1SEL_Msk (0x7UL << RCC_D2CCIP1R_SAI1SEL_Pos)
14956#define RCC_D2CCIP1R_SAI1SEL RCC_D2CCIP1R_SAI1SEL_Msk
14957#define RCC_D2CCIP1R_SAI1SEL_0 (0x1UL << RCC_D2CCIP1R_SAI1SEL_Pos)
14958#define RCC_D2CCIP1R_SAI1SEL_1 (0x2UL << RCC_D2CCIP1R_SAI1SEL_Pos)
14959#define RCC_D2CCIP1R_SAI1SEL_2 (0x4UL << RCC_D2CCIP1R_SAI1SEL_Pos)
14962#define RCC_D2CCIP1R_SPI123SEL_Pos (12U)
14963#define RCC_D2CCIP1R_SPI123SEL_Msk (0x7UL << RCC_D2CCIP1R_SPI123SEL_Pos)
14964#define RCC_D2CCIP1R_SPI123SEL RCC_D2CCIP1R_SPI123SEL_Msk
14965#define RCC_D2CCIP1R_SPI123SEL_0 (0x1UL << RCC_D2CCIP1R_SPI123SEL_Pos)
14966#define RCC_D2CCIP1R_SPI123SEL_1 (0x2UL << RCC_D2CCIP1R_SPI123SEL_Pos)
14967#define RCC_D2CCIP1R_SPI123SEL_2 (0x4UL << RCC_D2CCIP1R_SPI123SEL_Pos)
14969#define RCC_D2CCIP1R_SPI45SEL_Pos (16U)
14970#define RCC_D2CCIP1R_SPI45SEL_Msk (0x7UL << RCC_D2CCIP1R_SPI45SEL_Pos)
14971#define RCC_D2CCIP1R_SPI45SEL RCC_D2CCIP1R_SPI45SEL_Msk
14972#define RCC_D2CCIP1R_SPI45SEL_0 (0x1UL << RCC_D2CCIP1R_SPI45SEL_Pos)
14973#define RCC_D2CCIP1R_SPI45SEL_1 (0x2UL << RCC_D2CCIP1R_SPI45SEL_Pos)
14974#define RCC_D2CCIP1R_SPI45SEL_2 (0x4UL << RCC_D2CCIP1R_SPI45SEL_Pos)
14976#define RCC_D2CCIP1R_SPDIFSEL_Pos (20U)
14977#define RCC_D2CCIP1R_SPDIFSEL_Msk (0x3UL << RCC_D2CCIP1R_SPDIFSEL_Pos)
14978#define RCC_D2CCIP1R_SPDIFSEL RCC_D2CCIP1R_SPDIFSEL_Msk
14979#define RCC_D2CCIP1R_SPDIFSEL_0 (0x1UL << RCC_D2CCIP1R_SPDIFSEL_Pos)
14980#define RCC_D2CCIP1R_SPDIFSEL_1 (0x2UL << RCC_D2CCIP1R_SPDIFSEL_Pos)
14982#define RCC_D2CCIP1R_DFSDM1SEL_Pos (24U)
14983#define RCC_D2CCIP1R_DFSDM1SEL_Msk (0x1UL << RCC_D2CCIP1R_DFSDM1SEL_Pos)
14984#define RCC_D2CCIP1R_DFSDM1SEL RCC_D2CCIP1R_DFSDM1SEL_Msk
14985
14986#define RCC_D2CCIP1R_FDCANSEL_Pos (28U)
14987#define RCC_D2CCIP1R_FDCANSEL_Msk (0x3UL << RCC_D2CCIP1R_FDCANSEL_Pos)
14988#define RCC_D2CCIP1R_FDCANSEL RCC_D2CCIP1R_FDCANSEL_Msk
14989#define RCC_D2CCIP1R_FDCANSEL_0 (0x1UL << RCC_D2CCIP1R_FDCANSEL_Pos)
14990#define RCC_D2CCIP1R_FDCANSEL_1 (0x2UL << RCC_D2CCIP1R_FDCANSEL_Pos)
14992#define RCC_D2CCIP1R_SWPSEL_Pos (31U)
14993#define RCC_D2CCIP1R_SWPSEL_Msk (0x1UL << RCC_D2CCIP1R_SWPSEL_Pos)
14994#define RCC_D2CCIP1R_SWPSEL RCC_D2CCIP1R_SWPSEL_Msk
14995
14996/******************** Bit definition for RCC_D2CCIP2R register ***************/
14997#define RCC_D2CCIP2R_USART16910SEL_Pos (3U)
14998#define RCC_D2CCIP2R_USART16910SEL_Msk (0x7UL << RCC_D2CCIP2R_USART16910SEL_Pos)
14999#define RCC_D2CCIP2R_USART16910SEL RCC_D2CCIP2R_USART16910SEL_Msk
15000#define RCC_D2CCIP2R_USART16910SEL_0 (0x1UL << RCC_D2CCIP2R_USART16910SEL_Pos)
15001#define RCC_D2CCIP2R_USART16910SEL_1 (0x2UL << RCC_D2CCIP2R_USART16910SEL_Pos)
15002#define RCC_D2CCIP2R_USART16910SEL_2 (0x4UL << RCC_D2CCIP2R_USART16910SEL_Pos)
15004#define RCC_D2CCIP2R_USART28SEL_Pos (0U)
15005#define RCC_D2CCIP2R_USART28SEL_Msk (0x7UL << RCC_D2CCIP2R_USART28SEL_Pos)
15006#define RCC_D2CCIP2R_USART28SEL RCC_D2CCIP2R_USART28SEL_Msk
15007#define RCC_D2CCIP2R_USART28SEL_0 (0x1UL << RCC_D2CCIP2R_USART28SEL_Pos)
15008#define RCC_D2CCIP2R_USART28SEL_1 (0x2UL << RCC_D2CCIP2R_USART28SEL_Pos)
15009#define RCC_D2CCIP2R_USART28SEL_2 (0x4UL << RCC_D2CCIP2R_USART28SEL_Pos)
15011#define RCC_D2CCIP2R_RNGSEL_Pos (8U)
15012#define RCC_D2CCIP2R_RNGSEL_Msk (0x3UL << RCC_D2CCIP2R_RNGSEL_Pos)
15013#define RCC_D2CCIP2R_RNGSEL RCC_D2CCIP2R_RNGSEL_Msk
15014#define RCC_D2CCIP2R_RNGSEL_0 (0x1UL << RCC_D2CCIP2R_RNGSEL_Pos)
15015#define RCC_D2CCIP2R_RNGSEL_1 (0x2UL << RCC_D2CCIP2R_RNGSEL_Pos)
15017#define RCC_D2CCIP2R_I2C1235SEL_Pos (12U)
15018#define RCC_D2CCIP2R_I2C1235SEL_Msk (0x3UL << RCC_D2CCIP2R_I2C1235SEL_Pos)
15019#define RCC_D2CCIP2R_I2C1235SEL RCC_D2CCIP2R_I2C1235SEL_Msk
15020#define RCC_D2CCIP2R_I2C1235SEL_0 (0x1UL << RCC_D2CCIP2R_I2C1235SEL_Pos)
15021#define RCC_D2CCIP2R_I2C1235SEL_1 (0x2UL << RCC_D2CCIP2R_I2C1235SEL_Pos)
15023#define RCC_D2CCIP2R_USBSEL_Pos (20U)
15024#define RCC_D2CCIP2R_USBSEL_Msk (0x3UL << RCC_D2CCIP2R_USBSEL_Pos)
15025#define RCC_D2CCIP2R_USBSEL RCC_D2CCIP2R_USBSEL_Msk
15026#define RCC_D2CCIP2R_USBSEL_0 (0x1UL << RCC_D2CCIP2R_USBSEL_Pos)
15027#define RCC_D2CCIP2R_USBSEL_1 (0x2UL << RCC_D2CCIP2R_USBSEL_Pos)
15029#define RCC_D2CCIP2R_CECSEL_Pos (22U)
15030#define RCC_D2CCIP2R_CECSEL_Msk (0x3UL << RCC_D2CCIP2R_CECSEL_Pos)
15031#define RCC_D2CCIP2R_CECSEL RCC_D2CCIP2R_CECSEL_Msk
15032#define RCC_D2CCIP2R_CECSEL_0 (0x1UL << RCC_D2CCIP2R_CECSEL_Pos)
15033#define RCC_D2CCIP2R_CECSEL_1 (0x2UL << RCC_D2CCIP2R_CECSEL_Pos)
15035#define RCC_D2CCIP2R_LPTIM1SEL_Pos (28U)
15036#define RCC_D2CCIP2R_LPTIM1SEL_Msk (0x7UL << RCC_D2CCIP2R_LPTIM1SEL_Pos)
15037#define RCC_D2CCIP2R_LPTIM1SEL RCC_D2CCIP2R_LPTIM1SEL_Msk
15038#define RCC_D2CCIP2R_LPTIM1SEL_0 (0x1UL << RCC_D2CCIP2R_LPTIM1SEL_Pos)
15039#define RCC_D2CCIP2R_LPTIM1SEL_1 (0x2UL << RCC_D2CCIP2R_LPTIM1SEL_Pos)
15040#define RCC_D2CCIP2R_LPTIM1SEL_2 (0x4UL << RCC_D2CCIP2R_LPTIM1SEL_Pos)
15042/******************** Bit definition for RCC_D3CCIPR register ***************/
15043#define RCC_D3CCIPR_LPUART1SEL_Pos (0U)
15044#define RCC_D3CCIPR_LPUART1SEL_Msk (0x7UL << RCC_D3CCIPR_LPUART1SEL_Pos)
15045#define RCC_D3CCIPR_LPUART1SEL RCC_D3CCIPR_LPUART1SEL_Msk
15046#define RCC_D3CCIPR_LPUART1SEL_0 (0x1UL << RCC_D3CCIPR_LPUART1SEL_Pos)
15047#define RCC_D3CCIPR_LPUART1SEL_1 (0x2UL << RCC_D3CCIPR_LPUART1SEL_Pos)
15048#define RCC_D3CCIPR_LPUART1SEL_2 (0x4UL << RCC_D3CCIPR_LPUART1SEL_Pos)
15050#define RCC_D3CCIPR_I2C4SEL_Pos (8U)
15051#define RCC_D3CCIPR_I2C4SEL_Msk (0x3UL << RCC_D3CCIPR_I2C4SEL_Pos)
15052#define RCC_D3CCIPR_I2C4SEL RCC_D3CCIPR_I2C4SEL_Msk
15053#define RCC_D3CCIPR_I2C4SEL_0 (0x1UL << RCC_D3CCIPR_I2C4SEL_Pos)
15054#define RCC_D3CCIPR_I2C4SEL_1 (0x2UL << RCC_D3CCIPR_I2C4SEL_Pos)
15056#define RCC_D3CCIPR_LPTIM2SEL_Pos (10U)
15057#define RCC_D3CCIPR_LPTIM2SEL_Msk (0x7UL << RCC_D3CCIPR_LPTIM2SEL_Pos)
15058#define RCC_D3CCIPR_LPTIM2SEL RCC_D3CCIPR_LPTIM2SEL_Msk
15059#define RCC_D3CCIPR_LPTIM2SEL_0 (0x1UL << RCC_D3CCIPR_LPTIM2SEL_Pos)
15060#define RCC_D3CCIPR_LPTIM2SEL_1 (0x2UL << RCC_D3CCIPR_LPTIM2SEL_Pos)
15061#define RCC_D3CCIPR_LPTIM2SEL_2 (0x4UL << RCC_D3CCIPR_LPTIM2SEL_Pos)
15063#define RCC_D3CCIPR_LPTIM345SEL_Pos (13U)
15064#define RCC_D3CCIPR_LPTIM345SEL_Msk (0x7UL << RCC_D3CCIPR_LPTIM345SEL_Pos)
15065#define RCC_D3CCIPR_LPTIM345SEL RCC_D3CCIPR_LPTIM345SEL_Msk
15066#define RCC_D3CCIPR_LPTIM345SEL_0 (0x1UL << RCC_D3CCIPR_LPTIM345SEL_Pos)
15067#define RCC_D3CCIPR_LPTIM345SEL_1 (0x2UL << RCC_D3CCIPR_LPTIM345SEL_Pos)
15068#define RCC_D3CCIPR_LPTIM345SEL_2 (0x4UL << RCC_D3CCIPR_LPTIM345SEL_Pos)
15070#define RCC_D3CCIPR_SAI4ASEL_Pos (21U)
15071#define RCC_D3CCIPR_SAI4ASEL_Msk (0x7UL << RCC_D3CCIPR_SAI4ASEL_Pos)
15072#define RCC_D3CCIPR_SAI4ASEL RCC_D3CCIPR_SAI4ASEL_Msk
15073#define RCC_D3CCIPR_SAI4ASEL_0 (0x1UL << RCC_D3CCIPR_SAI4ASEL_Pos)
15074#define RCC_D3CCIPR_SAI4ASEL_1 (0x2UL << RCC_D3CCIPR_SAI4ASEL_Pos)
15075#define RCC_D3CCIPR_SAI4ASEL_2 (0x4UL << RCC_D3CCIPR_SAI4ASEL_Pos)
15077#define RCC_D3CCIPR_SAI4BSEL_Pos (24U)
15078#define RCC_D3CCIPR_SAI4BSEL_Msk (0x7UL << RCC_D3CCIPR_SAI4BSEL_Pos)
15079#define RCC_D3CCIPR_SAI4BSEL RCC_D3CCIPR_SAI4BSEL_Msk
15080#define RCC_D3CCIPR_SAI4BSEL_0 (0x1UL << RCC_D3CCIPR_SAI4BSEL_Pos)
15081#define RCC_D3CCIPR_SAI4BSEL_1 (0x2UL << RCC_D3CCIPR_SAI4BSEL_Pos)
15082#define RCC_D3CCIPR_SAI4BSEL_2 (0x4UL << RCC_D3CCIPR_SAI4BSEL_Pos)
15084#define RCC_D3CCIPR_ADCSEL_Pos (16U)
15085#define RCC_D3CCIPR_ADCSEL_Msk (0x3UL << RCC_D3CCIPR_ADCSEL_Pos)
15086#define RCC_D3CCIPR_ADCSEL RCC_D3CCIPR_ADCSEL_Msk
15087#define RCC_D3CCIPR_ADCSEL_0 (0x1UL << RCC_D3CCIPR_ADCSEL_Pos)
15088#define RCC_D3CCIPR_ADCSEL_1 (0x2UL << RCC_D3CCIPR_ADCSEL_Pos)
15090#define RCC_D3CCIPR_SPI6SEL_Pos (28U)
15091#define RCC_D3CCIPR_SPI6SEL_Msk (0x7UL << RCC_D3CCIPR_SPI6SEL_Pos)
15092#define RCC_D3CCIPR_SPI6SEL RCC_D3CCIPR_SPI6SEL_Msk
15093#define RCC_D3CCIPR_SPI6SEL_0 (0x1UL << RCC_D3CCIPR_SPI6SEL_Pos)
15094#define RCC_D3CCIPR_SPI6SEL_1 (0x2UL << RCC_D3CCIPR_SPI6SEL_Pos)
15095#define RCC_D3CCIPR_SPI6SEL_2 (0x4UL << RCC_D3CCIPR_SPI6SEL_Pos)
15096/******************** Bit definition for RCC_CIER register ******************/
15097#define RCC_CIER_LSIRDYIE_Pos (0U)
15098#define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos)
15099#define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
15100#define RCC_CIER_LSERDYIE_Pos (1U)
15101#define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos)
15102#define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
15103#define RCC_CIER_HSIRDYIE_Pos (2U)
15104#define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos)
15105#define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
15106#define RCC_CIER_HSERDYIE_Pos (3U)
15107#define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos)
15108#define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
15109#define RCC_CIER_CSIRDYIE_Pos (4U)
15110#define RCC_CIER_CSIRDYIE_Msk (0x1UL << RCC_CIER_CSIRDYIE_Pos)
15111#define RCC_CIER_CSIRDYIE RCC_CIER_CSIRDYIE_Msk
15112#define RCC_CIER_HSI48RDYIE_Pos (5U)
15113#define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos)
15114#define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
15115#define RCC_CIER_PLL1RDYIE_Pos (6U)
15116#define RCC_CIER_PLL1RDYIE_Msk (0x1UL << RCC_CIER_PLL1RDYIE_Pos)
15117#define RCC_CIER_PLL1RDYIE RCC_CIER_PLL1RDYIE_Msk
15118#define RCC_CIER_PLL2RDYIE_Pos (7U)
15119#define RCC_CIER_PLL2RDYIE_Msk (0x1UL << RCC_CIER_PLL2RDYIE_Pos)
15120#define RCC_CIER_PLL2RDYIE RCC_CIER_PLL2RDYIE_Msk
15121#define RCC_CIER_PLL3RDYIE_Pos (8U)
15122#define RCC_CIER_PLL3RDYIE_Msk (0x1UL << RCC_CIER_PLL3RDYIE_Pos)
15123#define RCC_CIER_PLL3RDYIE RCC_CIER_PLL3RDYIE_Msk
15124#define RCC_CIER_LSECSSIE_Pos (9U)
15125#define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos)
15126#define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
15127
15128/******************** Bit definition for RCC_CIFR register ******************/
15129#define RCC_CIFR_LSIRDYF_Pos (0U)
15130#define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos)
15131#define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
15132#define RCC_CIFR_LSERDYF_Pos (1U)
15133#define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos)
15134#define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
15135#define RCC_CIFR_HSIRDYF_Pos (2U)
15136#define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos)
15137#define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
15138#define RCC_CIFR_HSERDYF_Pos (3U)
15139#define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos)
15140#define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
15141#define RCC_CIFR_CSIRDYF_Pos (4U)
15142#define RCC_CIFR_CSIRDYF_Msk (0x1UL << RCC_CIFR_CSIRDYF_Pos)
15143#define RCC_CIFR_CSIRDYF RCC_CIFR_CSIRDYF_Msk
15144#define RCC_CIFR_HSI48RDYF_Pos (5U)
15145#define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos)
15146#define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
15147#define RCC_CIFR_PLLRDYF_Pos (6U)
15148#define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos)
15149#define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
15150#define RCC_CIFR_PLL2RDYF_Pos (7U)
15151#define RCC_CIFR_PLL2RDYF_Msk (0x1UL << RCC_CIFR_PLL2RDYF_Pos)
15152#define RCC_CIFR_PLL2RDYF RCC_CIFR_PLL2RDYF_Msk
15153#define RCC_CIFR_PLL3RDYF_Pos (8U)
15154#define RCC_CIFR_PLL3RDYF_Msk (0x1UL << RCC_CIFR_PLL3RDYF_Pos)
15155#define RCC_CIFR_PLL3RDYF RCC_CIFR_PLL3RDYF_Msk
15156#define RCC_CIFR_LSECSSF_Pos (9U)
15157#define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos)
15158#define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
15159#define RCC_CIFR_HSECSSF_Pos (10U)
15160#define RCC_CIFR_HSECSSF_Msk (0x1UL << RCC_CIFR_HSECSSF_Pos)
15161#define RCC_CIFR_HSECSSF RCC_CIFR_HSECSSF_Msk
15162
15163/******************** Bit definition for RCC_CICR register ******************/
15164#define RCC_CICR_LSIRDYC_Pos (0U)
15165#define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos)
15166#define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
15167#define RCC_CICR_LSERDYC_Pos (1U)
15168#define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos)
15169#define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
15170#define RCC_CICR_HSIRDYC_Pos (2U)
15171#define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos)
15172#define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
15173#define RCC_CICR_HSERDYC_Pos (3U)
15174#define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos)
15175#define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
15176#define RCC_CICR_CSIRDYC_Pos (4U)
15177#define RCC_CICR_CSIRDYC_Msk (0x1UL << RCC_CICR_CSIRDYC_Pos)
15178#define RCC_CICR_CSIRDYC RCC_CICR_CSIRDYC_Msk
15179#define RCC_CICR_HSI48RDYC_Pos (5U)
15180#define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos)
15181#define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
15182#define RCC_CICR_PLLRDYC_Pos (6U)
15183#define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos)
15184#define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
15185#define RCC_CICR_PLL2RDYC_Pos (7U)
15186#define RCC_CICR_PLL2RDYC_Msk (0x1UL << RCC_CICR_PLL2RDYC_Pos)
15187#define RCC_CICR_PLL2RDYC RCC_CICR_PLL2RDYC_Msk
15188#define RCC_CICR_PLL3RDYC_Pos (8U)
15189#define RCC_CICR_PLL3RDYC_Msk (0x1UL << RCC_CICR_PLL3RDYC_Pos)
15190#define RCC_CICR_PLL3RDYC RCC_CICR_PLL3RDYC_Msk
15191#define RCC_CICR_LSECSSC_Pos (9U)
15192#define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos)
15193#define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
15194#define RCC_CICR_HSECSSC_Pos (10U)
15195#define RCC_CICR_HSECSSC_Msk (0x1UL << RCC_CICR_HSECSSC_Pos)
15196#define RCC_CICR_HSECSSC RCC_CICR_HSECSSC_Msk
15197
15198/******************** Bit definition for RCC_BDCR register ******************/
15199#define RCC_BDCR_LSEON_Pos (0U)
15200#define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos)
15201#define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
15202#define RCC_BDCR_LSERDY_Pos (1U)
15203#define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos)
15204#define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
15205#define RCC_BDCR_LSEBYP_Pos (2U)
15206#define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos)
15207#define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
15208
15209#define RCC_BDCR_LSEDRV_Pos (3U)
15210#define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos)
15211#define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
15212#define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos)
15213#define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos)
15215#define RCC_BDCR_LSECSSON_Pos (5U)
15216#define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos)
15217#define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
15218#define RCC_BDCR_LSECSSD_Pos (6U)
15219#define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos)
15220#define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
15221
15222#define RCC_BDCR_RTCSEL_Pos (8U)
15223#define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos)
15224#define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
15225#define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos)
15226#define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos)
15228#define RCC_BDCR_RTCEN_Pos (15U)
15229#define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos)
15230#define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
15231#define RCC_BDCR_VSWRST_Pos (16U)
15232#define RCC_BDCR_VSWRST_Msk (0x1UL << RCC_BDCR_VSWRST_Pos)
15233#define RCC_BDCR_VSWRST RCC_BDCR_VSWRST_Msk
15234/* Legacy define */
15235#define RCC_BDCR_BDRST_Pos RCC_BDCR_VSWRST_Pos
15236#define RCC_BDCR_BDRST_Msk RCC_BDCR_VSWRST_Msk
15237#define RCC_BDCR_BDRST RCC_BDCR_VSWRST
15238/******************** Bit definition for RCC_CSR register *******************/
15239#define RCC_CSR_LSION_Pos (0U)
15240#define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos)
15241#define RCC_CSR_LSION RCC_CSR_LSION_Msk
15242#define RCC_CSR_LSIRDY_Pos (1U)
15243#define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos)
15244#define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
15245
15246
15247/******************** Bit definition for RCC_AHB3ENR register **************/
15248#define RCC_AHB3ENR_MDMAEN_Pos (0U)
15249#define RCC_AHB3ENR_MDMAEN_Msk (0x1UL << RCC_AHB3ENR_MDMAEN_Pos)
15250#define RCC_AHB3ENR_MDMAEN RCC_AHB3ENR_MDMAEN_Msk
15251#define RCC_AHB3ENR_DMA2DEN_Pos (4U)
15252#define RCC_AHB3ENR_DMA2DEN_Msk (0x1UL << RCC_AHB3ENR_DMA2DEN_Pos)
15253#define RCC_AHB3ENR_DMA2DEN RCC_AHB3ENR_DMA2DEN_Msk
15254#define RCC_AHB3ENR_FMCEN_Pos (12U)
15255#define RCC_AHB3ENR_FMCEN_Msk (0x1UL << RCC_AHB3ENR_FMCEN_Pos)
15256#define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk
15257#define RCC_AHB3ENR_OSPI1EN_Pos (14U)
15258#define RCC_AHB3ENR_OSPI1EN_Msk (0x1UL << RCC_AHB3ENR_OSPI1EN_Pos)
15259#define RCC_AHB3ENR_OSPI1EN RCC_AHB3ENR_OSPI1EN_Msk
15260#define RCC_AHB3ENR_SDMMC1EN_Pos (16U)
15261#define RCC_AHB3ENR_SDMMC1EN_Msk (0x1UL << RCC_AHB3ENR_SDMMC1EN_Pos)
15262#define RCC_AHB3ENR_SDMMC1EN RCC_AHB3ENR_SDMMC1EN_Msk
15263#define RCC_AHB3ENR_OSPI2EN_Pos (19U)
15264#define RCC_AHB3ENR_OSPI2EN_Msk (0x1UL << RCC_AHB3ENR_OSPI2EN_Pos)
15265#define RCC_AHB3ENR_OSPI2EN RCC_AHB3ENR_OSPI2EN_Msk
15266#define RCC_AHB3ENR_IOMNGREN_Pos (21U)
15267#define RCC_AHB3ENR_IOMNGREN_Msk (0x1UL << RCC_AHB3ENR_IOMNGREN_Pos)
15268#define RCC_AHB3ENR_IOMNGREN RCC_AHB3ENR_IOMNGREN_Msk
15269
15270/******************** Bit definition for RCC_AHB1ENR register ***************/
15271#define RCC_AHB1ENR_DMA1EN_Pos (0U)
15272#define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos)
15273#define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
15274#define RCC_AHB1ENR_DMA2EN_Pos (1U)
15275#define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos)
15276#define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
15277#define RCC_AHB1ENR_ADC12EN_Pos (5U)
15278#define RCC_AHB1ENR_ADC12EN_Msk (0x1UL << RCC_AHB1ENR_ADC12EN_Pos)
15279#define RCC_AHB1ENR_ADC12EN RCC_AHB1ENR_ADC12EN_Msk
15280#define RCC_AHB1ENR_ETH1MACEN_Pos (15U)
15281#define RCC_AHB1ENR_ETH1MACEN_Msk (0x1UL << RCC_AHB1ENR_ETH1MACEN_Pos)
15282#define RCC_AHB1ENR_ETH1MACEN RCC_AHB1ENR_ETH1MACEN_Msk
15283#define RCC_AHB1ENR_ETH1TXEN_Pos (16U)
15284#define RCC_AHB1ENR_ETH1TXEN_Msk (0x1UL << RCC_AHB1ENR_ETH1TXEN_Pos)
15285#define RCC_AHB1ENR_ETH1TXEN RCC_AHB1ENR_ETH1TXEN_Msk
15286#define RCC_AHB1ENR_ETH1RXEN_Pos (17U)
15287#define RCC_AHB1ENR_ETH1RXEN_Msk (0x1UL << RCC_AHB1ENR_ETH1RXEN_Pos)
15288#define RCC_AHB1ENR_ETH1RXEN RCC_AHB1ENR_ETH1RXEN_Msk
15289#define RCC_AHB1ENR_USB1OTGHSEN_Pos (25U)
15290#define RCC_AHB1ENR_USB1OTGHSEN_Msk (0x1UL << RCC_AHB1ENR_USB1OTGHSEN_Pos)
15291#define RCC_AHB1ENR_USB1OTGHSEN RCC_AHB1ENR_USB1OTGHSEN_Msk
15292#define RCC_AHB1ENR_USB1OTGHSULPIEN_Pos (26U)
15293#define RCC_AHB1ENR_USB1OTGHSULPIEN_Msk (0x1UL << RCC_AHB1ENR_USB1OTGHSULPIEN_Pos)
15294#define RCC_AHB1ENR_USB1OTGHSULPIEN RCC_AHB1ENR_USB1OTGHSULPIEN_Msk
15295
15296/******************** Bit definition for RCC_AHB2ENR register ***************/
15297#define RCC_AHB2ENR_DCMI_PSSIEN_Pos (0U)
15298#define RCC_AHB2ENR_DCMI_PSSIEN_Msk (0x1UL << RCC_AHB2ENR_DCMI_PSSIEN_Pos)
15299#define RCC_AHB2ENR_DCMI_PSSIEN RCC_AHB2ENR_DCMI_PSSIEN_Msk
15300#define RCC_AHB2ENR_RNGEN_Pos (6U)
15301#define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos)
15302#define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
15303#define RCC_AHB2ENR_SDMMC2EN_Pos (9U)
15304#define RCC_AHB2ENR_SDMMC2EN_Msk (0x1UL << RCC_AHB2ENR_SDMMC2EN_Pos)
15305#define RCC_AHB2ENR_SDMMC2EN RCC_AHB2ENR_SDMMC2EN_Msk
15306#define RCC_AHB2ENR_FMACEN_Pos (16U)
15307#define RCC_AHB2ENR_FMACEN_Msk (0x1UL << RCC_AHB2ENR_FMACEN_Pos)
15308#define RCC_AHB2ENR_FMACEN RCC_AHB2ENR_FMACEN_Msk
15309#define RCC_AHB2ENR_CORDICEN_Pos (17U)
15310#define RCC_AHB2ENR_CORDICEN_Msk (0x1UL << RCC_AHB2ENR_CORDICEN_Pos)
15311#define RCC_AHB2ENR_CORDICEN RCC_AHB2ENR_CORDICEN_Msk
15312#define RCC_AHB2ENR_SRAM1EN_Pos (29U)
15313#define RCC_AHB2ENR_SRAM1EN_Msk (0x1UL << RCC_AHB2ENR_SRAM1EN_Pos)
15314#define RCC_AHB2ENR_SRAM1EN RCC_AHB2ENR_SRAM1EN_Msk
15315#define RCC_AHB2ENR_SRAM2EN_Pos (30U)
15316#define RCC_AHB2ENR_SRAM2EN_Msk (0x1UL << RCC_AHB2ENR_SRAM2EN_Pos)
15317#define RCC_AHB2ENR_SRAM2EN RCC_AHB2ENR_SRAM2EN_Msk
15318
15319/* Legacy define */
15320#define RCC_AHB2ENR_DCMIEN_Pos RCC_AHB2ENR_DCMI_PSSIEN_Pos
15321#define RCC_AHB2ENR_DCMIEN_Msk RCC_AHB2ENR_DCMI_PSSIEN_Msk
15322#define RCC_AHB2ENR_DCMIEN RCC_AHB2ENR_DCMI_PSSIEN
15323/* Legacy define */
15324#define RCC_AHB2ENR_D2SRAM1EN_Pos RCC_AHB2ENR_SRAM1EN_Pos
15325#define RCC_AHB2ENR_D2SRAM1EN_Msk RCC_AHB2ENR_SRAM1EN_Msk
15326#define RCC_AHB2ENR_D2SRAM1EN RCC_AHB2ENR_SRAM1EN
15327#define RCC_AHB2ENR_D2SRAM2EN_Pos RCC_AHB2ENR_SRAM2EN_Pos
15328#define RCC_AHB2ENR_D2SRAM2EN_Msk RCC_AHB2ENR_SRAM2EN_Msk
15329#define RCC_AHB2ENR_D2SRAM2EN RCC_AHB2ENR_SRAM2EN
15330
15331/******************** Bit definition for RCC_AHB4ENR register ******************/
15332#define RCC_AHB4ENR_GPIOAEN_Pos (0U)
15333#define RCC_AHB4ENR_GPIOAEN_Msk (0x1UL << RCC_AHB4ENR_GPIOAEN_Pos)
15334#define RCC_AHB4ENR_GPIOAEN RCC_AHB4ENR_GPIOAEN_Msk
15335#define RCC_AHB4ENR_GPIOBEN_Pos (1U)
15336#define RCC_AHB4ENR_GPIOBEN_Msk (0x1UL << RCC_AHB4ENR_GPIOBEN_Pos)
15337#define RCC_AHB4ENR_GPIOBEN RCC_AHB4ENR_GPIOBEN_Msk
15338#define RCC_AHB4ENR_GPIOCEN_Pos (2U)
15339#define RCC_AHB4ENR_GPIOCEN_Msk (0x1UL << RCC_AHB4ENR_GPIOCEN_Pos)
15340#define RCC_AHB4ENR_GPIOCEN RCC_AHB4ENR_GPIOCEN_Msk
15341#define RCC_AHB4ENR_GPIODEN_Pos (3U)
15342#define RCC_AHB4ENR_GPIODEN_Msk (0x1UL << RCC_AHB4ENR_GPIODEN_Pos)
15343#define RCC_AHB4ENR_GPIODEN RCC_AHB4ENR_GPIODEN_Msk
15344#define RCC_AHB4ENR_GPIOEEN_Pos (4U)
15345#define RCC_AHB4ENR_GPIOEEN_Msk (0x1UL << RCC_AHB4ENR_GPIOEEN_Pos)
15346#define RCC_AHB4ENR_GPIOEEN RCC_AHB4ENR_GPIOEEN_Msk
15347#define RCC_AHB4ENR_GPIOFEN_Pos (5U)
15348#define RCC_AHB4ENR_GPIOFEN_Msk (0x1UL << RCC_AHB4ENR_GPIOFEN_Pos)
15349#define RCC_AHB4ENR_GPIOFEN RCC_AHB4ENR_GPIOFEN_Msk
15350#define RCC_AHB4ENR_GPIOGEN_Pos (6U)
15351#define RCC_AHB4ENR_GPIOGEN_Msk (0x1UL << RCC_AHB4ENR_GPIOGEN_Pos)
15352#define RCC_AHB4ENR_GPIOGEN RCC_AHB4ENR_GPIOGEN_Msk
15353#define RCC_AHB4ENR_GPIOHEN_Pos (7U)
15354#define RCC_AHB4ENR_GPIOHEN_Msk (0x1UL << RCC_AHB4ENR_GPIOHEN_Pos)
15355#define RCC_AHB4ENR_GPIOHEN RCC_AHB4ENR_GPIOHEN_Msk
15356#define RCC_AHB4ENR_GPIOJEN_Pos (9U)
15357#define RCC_AHB4ENR_GPIOJEN_Msk (0x1UL << RCC_AHB4ENR_GPIOJEN_Pos)
15358#define RCC_AHB4ENR_GPIOJEN RCC_AHB4ENR_GPIOJEN_Msk
15359#define RCC_AHB4ENR_GPIOKEN_Pos (10U)
15360#define RCC_AHB4ENR_GPIOKEN_Msk (0x1UL << RCC_AHB4ENR_GPIOKEN_Pos)
15361#define RCC_AHB4ENR_GPIOKEN RCC_AHB4ENR_GPIOKEN_Msk
15362#define RCC_AHB4ENR_CRCEN_Pos (19U)
15363#define RCC_AHB4ENR_CRCEN_Msk (0x1UL << RCC_AHB4ENR_CRCEN_Pos)
15364#define RCC_AHB4ENR_CRCEN RCC_AHB4ENR_CRCEN_Msk
15365#define RCC_AHB4ENR_BDMAEN_Pos (21U)
15366#define RCC_AHB4ENR_BDMAEN_Msk (0x1UL << RCC_AHB4ENR_BDMAEN_Pos)
15367#define RCC_AHB4ENR_BDMAEN RCC_AHB4ENR_BDMAEN_Msk
15368#define RCC_AHB4ENR_ADC3EN_Pos (24U)
15369#define RCC_AHB4ENR_ADC3EN_Msk (0x1UL << RCC_AHB4ENR_ADC3EN_Pos)
15370#define RCC_AHB4ENR_ADC3EN RCC_AHB4ENR_ADC3EN_Msk
15371#define RCC_AHB4ENR_HSEMEN_Pos (25U)
15372#define RCC_AHB4ENR_HSEMEN_Msk (0x1UL << RCC_AHB4ENR_HSEMEN_Pos)
15373#define RCC_AHB4ENR_HSEMEN RCC_AHB4ENR_HSEMEN_Msk
15374#define RCC_AHB4ENR_BKPRAMEN_Pos (28U)
15375#define RCC_AHB4ENR_BKPRAMEN_Msk (0x1UL << RCC_AHB4ENR_BKPRAMEN_Pos)
15376#define RCC_AHB4ENR_BKPRAMEN RCC_AHB4ENR_BKPRAMEN_Msk
15377
15378/******************** Bit definition for RCC_APB3ENR register ******************/
15379#define RCC_APB3ENR_LTDCEN_Pos (3U)
15380#define RCC_APB3ENR_LTDCEN_Msk (0x1UL << RCC_APB3ENR_LTDCEN_Pos)
15381#define RCC_APB3ENR_LTDCEN RCC_APB3ENR_LTDCEN_Msk
15382#define RCC_APB3ENR_WWDG1EN_Pos (6U)
15383#define RCC_APB3ENR_WWDG1EN_Msk (0x1UL << RCC_APB3ENR_WWDG1EN_Pos)
15384#define RCC_APB3ENR_WWDG1EN RCC_APB3ENR_WWDG1EN_Msk
15385
15386/******************** Bit definition for RCC_APB1LENR register ******************/
15387
15388#define RCC_APB1LENR_TIM2EN_Pos (0U)
15389#define RCC_APB1LENR_TIM2EN_Msk (0x1UL << RCC_APB1LENR_TIM2EN_Pos)
15390#define RCC_APB1LENR_TIM2EN RCC_APB1LENR_TIM2EN_Msk
15391#define RCC_APB1LENR_TIM3EN_Pos (1U)
15392#define RCC_APB1LENR_TIM3EN_Msk (0x1UL << RCC_APB1LENR_TIM3EN_Pos)
15393#define RCC_APB1LENR_TIM3EN RCC_APB1LENR_TIM3EN_Msk
15394#define RCC_APB1LENR_TIM4EN_Pos (2U)
15395#define RCC_APB1LENR_TIM4EN_Msk (0x1UL << RCC_APB1LENR_TIM4EN_Pos)
15396#define RCC_APB1LENR_TIM4EN RCC_APB1LENR_TIM4EN_Msk
15397#define RCC_APB1LENR_TIM5EN_Pos (3U)
15398#define RCC_APB1LENR_TIM5EN_Msk (0x1UL << RCC_APB1LENR_TIM5EN_Pos)
15399#define RCC_APB1LENR_TIM5EN RCC_APB1LENR_TIM5EN_Msk
15400#define RCC_APB1LENR_TIM6EN_Pos (4U)
15401#define RCC_APB1LENR_TIM6EN_Msk (0x1UL << RCC_APB1LENR_TIM6EN_Pos)
15402#define RCC_APB1LENR_TIM6EN RCC_APB1LENR_TIM6EN_Msk
15403#define RCC_APB1LENR_TIM7EN_Pos (5U)
15404#define RCC_APB1LENR_TIM7EN_Msk (0x1UL << RCC_APB1LENR_TIM7EN_Pos)
15405#define RCC_APB1LENR_TIM7EN RCC_APB1LENR_TIM7EN_Msk
15406#define RCC_APB1LENR_TIM12EN_Pos (6U)
15407#define RCC_APB1LENR_TIM12EN_Msk (0x1UL << RCC_APB1LENR_TIM12EN_Pos)
15408#define RCC_APB1LENR_TIM12EN RCC_APB1LENR_TIM12EN_Msk
15409#define RCC_APB1LENR_TIM13EN_Pos (7U)
15410#define RCC_APB1LENR_TIM13EN_Msk (0x1UL << RCC_APB1LENR_TIM13EN_Pos)
15411#define RCC_APB1LENR_TIM13EN RCC_APB1LENR_TIM13EN_Msk
15412#define RCC_APB1LENR_TIM14EN_Pos (8U)
15413#define RCC_APB1LENR_TIM14EN_Msk (0x1UL << RCC_APB1LENR_TIM14EN_Pos)
15414#define RCC_APB1LENR_TIM14EN RCC_APB1LENR_TIM14EN_Msk
15415#define RCC_APB1LENR_LPTIM1EN_Pos (9U)
15416#define RCC_APB1LENR_LPTIM1EN_Msk (0x1UL << RCC_APB1LENR_LPTIM1EN_Pos)
15417#define RCC_APB1LENR_LPTIM1EN RCC_APB1LENR_LPTIM1EN_Msk
15418
15419
15420#define RCC_APB1LENR_SPI2EN_Pos (14U)
15421#define RCC_APB1LENR_SPI2EN_Msk (0x1UL << RCC_APB1LENR_SPI2EN_Pos)
15422#define RCC_APB1LENR_SPI2EN RCC_APB1LENR_SPI2EN_Msk
15423#define RCC_APB1LENR_SPI3EN_Pos (15U)
15424#define RCC_APB1LENR_SPI3EN_Msk (0x1UL << RCC_APB1LENR_SPI3EN_Pos)
15425#define RCC_APB1LENR_SPI3EN RCC_APB1LENR_SPI3EN_Msk
15426#define RCC_APB1LENR_SPDIFRXEN_Pos (16U)
15427#define RCC_APB1LENR_SPDIFRXEN_Msk (0x1UL << RCC_APB1LENR_SPDIFRXEN_Pos)
15428#define RCC_APB1LENR_SPDIFRXEN RCC_APB1LENR_SPDIFRXEN_Msk
15429#define RCC_APB1LENR_USART2EN_Pos (17U)
15430#define RCC_APB1LENR_USART2EN_Msk (0x1UL << RCC_APB1LENR_USART2EN_Pos)
15431#define RCC_APB1LENR_USART2EN RCC_APB1LENR_USART2EN_Msk
15432#define RCC_APB1LENR_USART3EN_Pos (18U)
15433#define RCC_APB1LENR_USART3EN_Msk (0x1UL << RCC_APB1LENR_USART3EN_Pos)
15434#define RCC_APB1LENR_USART3EN RCC_APB1LENR_USART3EN_Msk
15435#define RCC_APB1LENR_UART4EN_Pos (19U)
15436#define RCC_APB1LENR_UART4EN_Msk (0x1UL << RCC_APB1LENR_UART4EN_Pos)
15437#define RCC_APB1LENR_UART4EN RCC_APB1LENR_UART4EN_Msk
15438#define RCC_APB1LENR_UART5EN_Pos (20U)
15439#define RCC_APB1LENR_UART5EN_Msk (0x1UL << RCC_APB1LENR_UART5EN_Pos)
15440#define RCC_APB1LENR_UART5EN RCC_APB1LENR_UART5EN_Msk
15441#define RCC_APB1LENR_I2C1EN_Pos (21U)
15442#define RCC_APB1LENR_I2C1EN_Msk (0x1UL << RCC_APB1LENR_I2C1EN_Pos)
15443#define RCC_APB1LENR_I2C1EN RCC_APB1LENR_I2C1EN_Msk
15444#define RCC_APB1LENR_I2C2EN_Pos (22U)
15445#define RCC_APB1LENR_I2C2EN_Msk (0x1UL << RCC_APB1LENR_I2C2EN_Pos)
15446#define RCC_APB1LENR_I2C2EN RCC_APB1LENR_I2C2EN_Msk
15447#define RCC_APB1LENR_I2C3EN_Pos (23U)
15448#define RCC_APB1LENR_I2C3EN_Msk (0x1UL << RCC_APB1LENR_I2C3EN_Pos)
15449#define RCC_APB1LENR_I2C3EN RCC_APB1LENR_I2C3EN_Msk
15450#define RCC_APB1LENR_I2C5EN_Pos (25U)
15451#define RCC_APB1LENR_I2C5EN_Msk (0x1UL << RCC_APB1LENR_I2C5EN_Pos)
15452#define RCC_APB1LENR_I2C5EN RCC_APB1LENR_I2C5EN_Msk
15453#define RCC_APB1LENR_CECEN_Pos (27U)
15454#define RCC_APB1LENR_CECEN_Msk (0x1UL << RCC_APB1LENR_CECEN_Pos)
15455#define RCC_APB1LENR_CECEN RCC_APB1LENR_CECEN_Msk
15456#define RCC_APB1LENR_DAC12EN_Pos (29U)
15457#define RCC_APB1LENR_DAC12EN_Msk (0x1UL << RCC_APB1LENR_DAC12EN_Pos)
15458#define RCC_APB1LENR_DAC12EN RCC_APB1LENR_DAC12EN_Msk
15459#define RCC_APB1LENR_UART7EN_Pos (30U)
15460#define RCC_APB1LENR_UART7EN_Msk (0x1UL << RCC_APB1LENR_UART7EN_Pos)
15461#define RCC_APB1LENR_UART7EN RCC_APB1LENR_UART7EN_Msk
15462#define RCC_APB1LENR_UART8EN_Pos (31U)
15463#define RCC_APB1LENR_UART8EN_Msk (0x1UL << RCC_APB1LENR_UART8EN_Pos)
15464#define RCC_APB1LENR_UART8EN RCC_APB1LENR_UART8EN_Msk
15465
15466/* Legacy define */
15467#define RCC_APB1LENR_HDMICECEN_Pos RCC_APB1LENR_CECEN_Pos
15468#define RCC_APB1LENR_HDMICECEN_Msk RCC_APB1LENR_CECEN_Msk
15469#define RCC_APB1LENR_HDMICECEN RCC_APB1LENR_CECEN
15470/******************** Bit definition for RCC_APB1HENR register ******************/
15471#define RCC_APB1HENR_CRSEN_Pos (1U)
15472#define RCC_APB1HENR_CRSEN_Msk (0x1UL << RCC_APB1HENR_CRSEN_Pos)
15473#define RCC_APB1HENR_CRSEN RCC_APB1HENR_CRSEN_Msk
15474#define RCC_APB1HENR_SWPMIEN_Pos (2U)
15475#define RCC_APB1HENR_SWPMIEN_Msk (0x1UL << RCC_APB1HENR_SWPMIEN_Pos)
15476#define RCC_APB1HENR_SWPMIEN RCC_APB1HENR_SWPMIEN_Msk
15477#define RCC_APB1HENR_OPAMPEN_Pos (4U)
15478#define RCC_APB1HENR_OPAMPEN_Msk (0x1UL << RCC_APB1HENR_OPAMPEN_Pos)
15479#define RCC_APB1HENR_OPAMPEN RCC_APB1HENR_OPAMPEN_Msk
15480#define RCC_APB1HENR_MDIOSEN_Pos (5U)
15481#define RCC_APB1HENR_MDIOSEN_Msk (0x1UL << RCC_APB1HENR_MDIOSEN_Pos)
15482#define RCC_APB1HENR_MDIOSEN RCC_APB1HENR_MDIOSEN_Msk
15483#define RCC_APB1HENR_FDCANEN_Pos (8U)
15484#define RCC_APB1HENR_FDCANEN_Msk (0x1UL << RCC_APB1HENR_FDCANEN_Pos)
15485#define RCC_APB1HENR_FDCANEN RCC_APB1HENR_FDCANEN_Msk
15486#define RCC_APB1HENR_TIM23EN_Pos (24U)
15487#define RCC_APB1HENR_TIM23EN_Msk (0x1UL << RCC_APB1HENR_TIM23EN_Pos)
15488#define RCC_APB1HENR_TIM23EN RCC_APB1HENR_TIM23EN_Msk
15489#define RCC_APB1HENR_TIM24EN_Pos (25U)
15490#define RCC_APB1HENR_TIM24EN_Msk (0x1UL << RCC_APB1HENR_TIM24EN_Pos)
15491#define RCC_APB1HENR_TIM24EN RCC_APB1HENR_TIM24EN_Msk
15492
15493/******************** Bit definition for RCC_APB2ENR register ******************/
15494#define RCC_APB2ENR_TIM1EN_Pos (0U)
15495#define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos)
15496#define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
15497#define RCC_APB2ENR_TIM8EN_Pos (1U)
15498#define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos)
15499#define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
15500#define RCC_APB2ENR_USART1EN_Pos (4U)
15501#define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)
15502#define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
15503#define RCC_APB2ENR_USART6EN_Pos (5U)
15504#define RCC_APB2ENR_USART6EN_Msk (0x1UL << RCC_APB2ENR_USART6EN_Pos)
15505#define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk
15506#define RCC_APB2ENR_UART9EN_Pos (6U)
15507#define RCC_APB2ENR_UART9EN_Msk (0x1UL << RCC_APB2ENR_UART9EN_Pos)
15508#define RCC_APB2ENR_UART9EN RCC_APB2ENR_UART9EN_Msk
15509#define RCC_APB2ENR_USART10EN_Pos (7U)
15510#define RCC_APB2ENR_USART10EN_Msk (0x1UL << RCC_APB2ENR_USART10EN_Pos)
15511#define RCC_APB2ENR_USART10EN RCC_APB2ENR_USART10EN_Msk
15512#define RCC_APB2ENR_SPI1EN_Pos (12U)
15513#define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos)
15514#define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
15515#define RCC_APB2ENR_SPI4EN_Pos (13U)
15516#define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos)
15517#define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk
15518#define RCC_APB2ENR_TIM15EN_Pos (16U)
15519#define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos)
15520#define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
15521#define RCC_APB2ENR_TIM16EN_Pos (17U)
15522#define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos)
15523#define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
15524#define RCC_APB2ENR_TIM17EN_Pos (18U)
15525#define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos)
15526#define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
15527#define RCC_APB2ENR_SPI5EN_Pos (20U)
15528#define RCC_APB2ENR_SPI5EN_Msk (0x1UL << RCC_APB2ENR_SPI5EN_Pos)
15529#define RCC_APB2ENR_SPI5EN RCC_APB2ENR_SPI5EN_Msk
15530#define RCC_APB2ENR_SAI1EN_Pos (22U)
15531#define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos)
15532#define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
15533#define RCC_APB2ENR_DFSDM1EN_Pos (30U)
15534#define RCC_APB2ENR_DFSDM1EN_Msk (0x1UL << RCC_APB2ENR_DFSDM1EN_Pos)
15535#define RCC_APB2ENR_DFSDM1EN RCC_APB2ENR_DFSDM1EN_Msk
15536
15537/******************** Bit definition for RCC_APB4ENR register ******************/
15538#define RCC_APB4ENR_SYSCFGEN_Pos (1U)
15539#define RCC_APB4ENR_SYSCFGEN_Msk (0x1UL << RCC_APB4ENR_SYSCFGEN_Pos)
15540#define RCC_APB4ENR_SYSCFGEN RCC_APB4ENR_SYSCFGEN_Msk
15541#define RCC_APB4ENR_LPUART1EN_Pos (3U)
15542#define RCC_APB4ENR_LPUART1EN_Msk (0x1UL << RCC_APB4ENR_LPUART1EN_Pos)
15543#define RCC_APB4ENR_LPUART1EN RCC_APB4ENR_LPUART1EN_Msk
15544#define RCC_APB4ENR_SPI6EN_Pos (5U)
15545#define RCC_APB4ENR_SPI6EN_Msk (0x1UL << RCC_APB4ENR_SPI6EN_Pos)
15546#define RCC_APB4ENR_SPI6EN RCC_APB4ENR_SPI6EN_Msk
15547#define RCC_APB4ENR_I2C4EN_Pos (7U)
15548#define RCC_APB4ENR_I2C4EN_Msk (0x1UL << RCC_APB4ENR_I2C4EN_Pos)
15549#define RCC_APB4ENR_I2C4EN RCC_APB4ENR_I2C4EN_Msk
15550#define RCC_APB4ENR_LPTIM2EN_Pos (9U)
15551#define RCC_APB4ENR_LPTIM2EN_Msk (0x1UL << RCC_APB4ENR_LPTIM2EN_Pos)
15552#define RCC_APB4ENR_LPTIM2EN RCC_APB4ENR_LPTIM2EN_Msk
15553#define RCC_APB4ENR_LPTIM3EN_Pos (10U)
15554#define RCC_APB4ENR_LPTIM3EN_Msk (0x1UL << RCC_APB4ENR_LPTIM3EN_Pos)
15555#define RCC_APB4ENR_LPTIM3EN RCC_APB4ENR_LPTIM3EN_Msk
15556#define RCC_APB4ENR_LPTIM4EN_Pos (11U)
15557#define RCC_APB4ENR_LPTIM4EN_Msk (0x1UL << RCC_APB4ENR_LPTIM4EN_Pos)
15558#define RCC_APB4ENR_LPTIM4EN RCC_APB4ENR_LPTIM4EN_Msk
15559#define RCC_APB4ENR_LPTIM5EN_Pos (12U)
15560#define RCC_APB4ENR_LPTIM5EN_Msk (0x1UL << RCC_APB4ENR_LPTIM5EN_Pos)
15561#define RCC_APB4ENR_LPTIM5EN RCC_APB4ENR_LPTIM5EN_Msk
15562#define RCC_APB4ENR_COMP12EN_Pos (14U)
15563#define RCC_APB4ENR_COMP12EN_Msk (0x1UL << RCC_APB4ENR_COMP12EN_Pos)
15564#define RCC_APB4ENR_COMP12EN RCC_APB4ENR_COMP12EN_Msk
15565#define RCC_APB4ENR_VREFEN_Pos (15U)
15566#define RCC_APB4ENR_VREFEN_Msk (0x1UL << RCC_APB4ENR_VREFEN_Pos)
15567#define RCC_APB4ENR_VREFEN RCC_APB4ENR_VREFEN_Msk
15568#define RCC_APB4ENR_RTCAPBEN_Pos (16U)
15569#define RCC_APB4ENR_RTCAPBEN_Msk (0x1UL << RCC_APB4ENR_RTCAPBEN_Pos)
15570#define RCC_APB4ENR_RTCAPBEN RCC_APB4ENR_RTCAPBEN_Msk
15571#define RCC_APB4ENR_SAI4EN_Pos (21U)
15572#define RCC_APB4ENR_SAI4EN_Msk (0x1UL << RCC_APB4ENR_SAI4EN_Pos)
15573#define RCC_APB4ENR_SAI4EN RCC_APB4ENR_SAI4EN_Msk
15574
15575#define RCC_APB4ENR_DTSEN_Pos (26U)
15576#define RCC_APB4ENR_DTSEN_Msk (0x1UL << RCC_APB4ENR_DTSEN_Pos)
15577#define RCC_APB4ENR_DTSEN RCC_APB4ENR_DTSEN_Msk
15578
15579/******************** Bit definition for RCC_AHB3RSTR register ***************/
15580#define RCC_AHB3RSTR_MDMARST_Pos (0U)
15581#define RCC_AHB3RSTR_MDMARST_Msk (0x1UL << RCC_AHB3RSTR_MDMARST_Pos)
15582#define RCC_AHB3RSTR_MDMARST RCC_AHB3RSTR_MDMARST_Msk
15583#define RCC_AHB3RSTR_DMA2DRST_Pos (4U)
15584#define RCC_AHB3RSTR_DMA2DRST_Msk (0x1UL << RCC_AHB3RSTR_DMA2DRST_Pos)
15585#define RCC_AHB3RSTR_DMA2DRST RCC_AHB3RSTR_DMA2DRST_Msk
15586#define RCC_AHB3RSTR_FMCRST_Pos (12U)
15587#define RCC_AHB3RSTR_FMCRST_Msk (0x1UL << RCC_AHB3RSTR_FMCRST_Pos)
15588#define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk
15589#define RCC_AHB3RSTR_OSPI1RST_Pos (14U)
15590#define RCC_AHB3RSTR_OSPI1RST_Msk (0x1UL << RCC_AHB3RSTR_OSPI1RST_Pos)
15591#define RCC_AHB3RSTR_OSPI1RST RCC_AHB3RSTR_OSPI1RST_Msk
15592#define RCC_AHB3RSTR_SDMMC1RST_Pos (16U)
15593#define RCC_AHB3RSTR_SDMMC1RST_Msk (0x1UL << RCC_AHB3RSTR_SDMMC1RST_Pos)
15594#define RCC_AHB3RSTR_SDMMC1RST RCC_AHB3RSTR_SDMMC1RST_Msk
15595#define RCC_AHB3RSTR_OSPI2RST_Pos (19U)
15596#define RCC_AHB3RSTR_OSPI2RST_Msk (0x1UL << RCC_AHB3RSTR_OSPI2RST_Pos)
15597#define RCC_AHB3RSTR_OSPI2RST RCC_AHB3RSTR_OSPI2RST_Msk
15598#define RCC_AHB3RSTR_IOMNGRRST_Pos (21U)
15599#define RCC_AHB3RSTR_IOMNGRRST_Msk (0x1UL << RCC_AHB3RSTR_IOMNGRRST_Pos)
15600#define RCC_AHB3RSTR_IOMNGRRST RCC_AHB3RSTR_IOMNGRRST_Msk
15601#define RCC_AHB3RSTR_CPURST_Pos (31U)
15602#define RCC_AHB3RSTR_CPURST_Msk (0x1UL << RCC_AHB3RSTR_CPURST_Pos)
15603#define RCC_AHB3RSTR_CPURST RCC_AHB3RSTR_CPURST_Msk
15604
15605
15606/******************** Bit definition for RCC_AHB1RSTR register ***************/
15607#define RCC_AHB1RSTR_DMA1RST_Pos (0U)
15608#define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos)
15609#define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
15610#define RCC_AHB1RSTR_DMA2RST_Pos (1U)
15611#define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos)
15612#define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
15613#define RCC_AHB1RSTR_ADC12RST_Pos (5U)
15614#define RCC_AHB1RSTR_ADC12RST_Msk (0x1UL << RCC_AHB1RSTR_ADC12RST_Pos)
15615#define RCC_AHB1RSTR_ADC12RST RCC_AHB1RSTR_ADC12RST_Msk
15616#define RCC_AHB1RSTR_ETH1MACRST_Pos (15U)
15617#define RCC_AHB1RSTR_ETH1MACRST_Msk (0x1UL << RCC_AHB1RSTR_ETH1MACRST_Pos)
15618#define RCC_AHB1RSTR_ETH1MACRST RCC_AHB1RSTR_ETH1MACRST_Msk
15619#define RCC_AHB1RSTR_USB1OTGHSRST_Pos (25U)
15620#define RCC_AHB1RSTR_USB1OTGHSRST_Msk (0x1UL << RCC_AHB1RSTR_USB1OTGHSRST_Pos)
15621#define RCC_AHB1RSTR_USB1OTGHSRST RCC_AHB1RSTR_USB1OTGHSRST_Msk
15622
15623/******************** Bit definition for RCC_AHB2RSTR register ***************/
15624#define RCC_AHB2RSTR_DCMI_PSSIRST_Pos (0U)
15625#define RCC_AHB2RSTR_DCMI_PSSIRST_Msk (0x1UL << RCC_AHB2RSTR_DCMI_PSSIRST_Pos)
15626#define RCC_AHB2RSTR_DCMI_PSSIRST RCC_AHB2RSTR_DCMI_PSSIRST_Msk
15627#define RCC_AHB2RSTR_RNGRST_Pos (6U)
15628#define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos)
15629#define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
15630#define RCC_AHB2RSTR_SDMMC2RST_Pos (9U)
15631#define RCC_AHB2RSTR_SDMMC2RST_Msk (0x1UL << RCC_AHB2RSTR_SDMMC2RST_Pos)
15632#define RCC_AHB2RSTR_SDMMC2RST RCC_AHB2RSTR_SDMMC2RST_Msk
15633#define RCC_AHB2RSTR_FMACRST_Pos (16U)
15634#define RCC_AHB2RSTR_FMACRST_Msk (0x1UL << RCC_AHB2RSTR_FMACRST_Pos)
15635#define RCC_AHB2RSTR_FMACRST RCC_AHB2RSTR_FMACRST_Msk
15636#define RCC_AHB2RSTR_CORDICRST_Pos (17U)
15637#define RCC_AHB2RSTR_CORDICRST_Msk (0x1UL << RCC_AHB2RSTR_CORDICRST_Pos)
15638#define RCC_AHB2RSTR_CORDICRST RCC_AHB2RSTR_CORDICRST_Msk
15639
15640/* Legacy define */
15641#define RCC_AHB2RSTR_DCMIRST_Pos RCC_AHB2RSTR_DCMI_PSSIRST_Pos
15642#define RCC_AHB2RSTR_DCMIRST_Msk RCC_AHB2RSTR_DCMI_PSSIRST_Msk
15643#define RCC_AHB2RSTR_DCMIRST RCC_AHB2RSTR_DCMI_PSSIRST
15644/******************** Bit definition for RCC_AHB4RSTR register ******************/
15645#define RCC_AHB4RSTR_GPIOARST_Pos (0U)
15646#define RCC_AHB4RSTR_GPIOARST_Msk (0x1UL << RCC_AHB4RSTR_GPIOARST_Pos)
15647#define RCC_AHB4RSTR_GPIOARST RCC_AHB4RSTR_GPIOARST_Msk
15648#define RCC_AHB4RSTR_GPIOBRST_Pos (1U)
15649#define RCC_AHB4RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOBRST_Pos)
15650#define RCC_AHB4RSTR_GPIOBRST RCC_AHB4RSTR_GPIOBRST_Msk
15651#define RCC_AHB4RSTR_GPIOCRST_Pos (2U)
15652#define RCC_AHB4RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOCRST_Pos)
15653#define RCC_AHB4RSTR_GPIOCRST RCC_AHB4RSTR_GPIOCRST_Msk
15654#define RCC_AHB4RSTR_GPIODRST_Pos (3U)
15655#define RCC_AHB4RSTR_GPIODRST_Msk (0x1UL << RCC_AHB4RSTR_GPIODRST_Pos)
15656#define RCC_AHB4RSTR_GPIODRST RCC_AHB4RSTR_GPIODRST_Msk
15657#define RCC_AHB4RSTR_GPIOERST_Pos (4U)
15658#define RCC_AHB4RSTR_GPIOERST_Msk (0x1UL << RCC_AHB4RSTR_GPIOERST_Pos)
15659#define RCC_AHB4RSTR_GPIOERST RCC_AHB4RSTR_GPIOERST_Msk
15660#define RCC_AHB4RSTR_GPIOFRST_Pos (5U)
15661#define RCC_AHB4RSTR_GPIOFRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOFRST_Pos)
15662#define RCC_AHB4RSTR_GPIOFRST RCC_AHB4RSTR_GPIOFRST_Msk
15663#define RCC_AHB4RSTR_GPIOGRST_Pos (6U)
15664#define RCC_AHB4RSTR_GPIOGRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOGRST_Pos)
15665#define RCC_AHB4RSTR_GPIOGRST RCC_AHB4RSTR_GPIOGRST_Msk
15666#define RCC_AHB4RSTR_GPIOHRST_Pos (7U)
15667#define RCC_AHB4RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOHRST_Pos)
15668#define RCC_AHB4RSTR_GPIOHRST RCC_AHB4RSTR_GPIOHRST_Msk
15669#define RCC_AHB4RSTR_GPIOJRST_Pos (9U)
15670#define RCC_AHB4RSTR_GPIOJRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOJRST_Pos)
15671#define RCC_AHB4RSTR_GPIOJRST RCC_AHB4RSTR_GPIOJRST_Msk
15672#define RCC_AHB4RSTR_GPIOKRST_Pos (10U)
15673#define RCC_AHB4RSTR_GPIOKRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOKRST_Pos)
15674#define RCC_AHB4RSTR_GPIOKRST RCC_AHB4RSTR_GPIOKRST_Msk
15675#define RCC_AHB4RSTR_CRCRST_Pos (19U)
15676#define RCC_AHB4RSTR_CRCRST_Msk (0x1UL << RCC_AHB4RSTR_CRCRST_Pos)
15677#define RCC_AHB4RSTR_CRCRST RCC_AHB4RSTR_CRCRST_Msk
15678#define RCC_AHB4RSTR_BDMARST_Pos (21U)
15679#define RCC_AHB4RSTR_BDMARST_Msk (0x1UL << RCC_AHB4RSTR_BDMARST_Pos)
15680#define RCC_AHB4RSTR_BDMARST RCC_AHB4RSTR_BDMARST_Msk
15681#define RCC_AHB4RSTR_ADC3RST_Pos (24U)
15682#define RCC_AHB4RSTR_ADC3RST_Msk (0x1UL << RCC_AHB4RSTR_ADC3RST_Pos)
15683#define RCC_AHB4RSTR_ADC3RST RCC_AHB4RSTR_ADC3RST_Msk
15684#define RCC_AHB4RSTR_HSEMRST_Pos (25U)
15685#define RCC_AHB4RSTR_HSEMRST_Msk (0x1UL << RCC_AHB4RSTR_HSEMRST_Pos)
15686#define RCC_AHB4RSTR_HSEMRST RCC_AHB4RSTR_HSEMRST_Msk
15687
15688
15689/******************** Bit definition for RCC_APB3RSTR register ******************/
15690#define RCC_APB3RSTR_LTDCRST_Pos (3U)
15691#define RCC_APB3RSTR_LTDCRST_Msk (0x1UL << RCC_APB3RSTR_LTDCRST_Pos)
15692#define RCC_APB3RSTR_LTDCRST RCC_APB3RSTR_LTDCRST_Msk
15693
15694/******************** Bit definition for RCC_APB1LRSTR register ******************/
15695
15696#define RCC_APB1LRSTR_TIM2RST_Pos (0U)
15697#define RCC_APB1LRSTR_TIM2RST_Msk (0x1UL << RCC_APB1LRSTR_TIM2RST_Pos)
15698#define RCC_APB1LRSTR_TIM2RST RCC_APB1LRSTR_TIM2RST_Msk
15699#define RCC_APB1LRSTR_TIM3RST_Pos (1U)
15700#define RCC_APB1LRSTR_TIM3RST_Msk (0x1UL << RCC_APB1LRSTR_TIM3RST_Pos)
15701#define RCC_APB1LRSTR_TIM3RST RCC_APB1LRSTR_TIM3RST_Msk
15702#define RCC_APB1LRSTR_TIM4RST_Pos (2U)
15703#define RCC_APB1LRSTR_TIM4RST_Msk (0x1UL << RCC_APB1LRSTR_TIM4RST_Pos)
15704#define RCC_APB1LRSTR_TIM4RST RCC_APB1LRSTR_TIM4RST_Msk
15705#define RCC_APB1LRSTR_TIM5RST_Pos (3U)
15706#define RCC_APB1LRSTR_TIM5RST_Msk (0x1UL << RCC_APB1LRSTR_TIM5RST_Pos)
15707#define RCC_APB1LRSTR_TIM5RST RCC_APB1LRSTR_TIM5RST_Msk
15708#define RCC_APB1LRSTR_TIM6RST_Pos (4U)
15709#define RCC_APB1LRSTR_TIM6RST_Msk (0x1UL << RCC_APB1LRSTR_TIM6RST_Pos)
15710#define RCC_APB1LRSTR_TIM6RST RCC_APB1LRSTR_TIM6RST_Msk
15711#define RCC_APB1LRSTR_TIM7RST_Pos (5U)
15712#define RCC_APB1LRSTR_TIM7RST_Msk (0x1UL << RCC_APB1LRSTR_TIM7RST_Pos)
15713#define RCC_APB1LRSTR_TIM7RST RCC_APB1LRSTR_TIM7RST_Msk
15714#define RCC_APB1LRSTR_TIM12RST_Pos (6U)
15715#define RCC_APB1LRSTR_TIM12RST_Msk (0x1UL << RCC_APB1LRSTR_TIM12RST_Pos)
15716#define RCC_APB1LRSTR_TIM12RST RCC_APB1LRSTR_TIM12RST_Msk
15717#define RCC_APB1LRSTR_TIM13RST_Pos (7U)
15718#define RCC_APB1LRSTR_TIM13RST_Msk (0x1UL << RCC_APB1LRSTR_TIM13RST_Pos)
15719#define RCC_APB1LRSTR_TIM13RST RCC_APB1LRSTR_TIM13RST_Msk
15720#define RCC_APB1LRSTR_TIM14RST_Pos (8U)
15721#define RCC_APB1LRSTR_TIM14RST_Msk (0x1UL << RCC_APB1LRSTR_TIM14RST_Pos)
15722#define RCC_APB1LRSTR_TIM14RST RCC_APB1LRSTR_TIM14RST_Msk
15723#define RCC_APB1LRSTR_LPTIM1RST_Pos (9U)
15724#define RCC_APB1LRSTR_LPTIM1RST_Msk (0x1UL << RCC_APB1LRSTR_LPTIM1RST_Pos)
15725#define RCC_APB1LRSTR_LPTIM1RST RCC_APB1LRSTR_LPTIM1RST_Msk
15726#define RCC_APB1LRSTR_SPI2RST_Pos (14U)
15727#define RCC_APB1LRSTR_SPI2RST_Msk (0x1UL << RCC_APB1LRSTR_SPI2RST_Pos)
15728#define RCC_APB1LRSTR_SPI2RST RCC_APB1LRSTR_SPI2RST_Msk
15729#define RCC_APB1LRSTR_SPI3RST_Pos (15U)
15730#define RCC_APB1LRSTR_SPI3RST_Msk (0x1UL << RCC_APB1LRSTR_SPI3RST_Pos)
15731#define RCC_APB1LRSTR_SPI3RST RCC_APB1LRSTR_SPI3RST_Msk
15732#define RCC_APB1LRSTR_SPDIFRXRST_Pos (16U)
15733#define RCC_APB1LRSTR_SPDIFRXRST_Msk (0x1UL << RCC_APB1LRSTR_SPDIFRXRST_Pos)
15734#define RCC_APB1LRSTR_SPDIFRXRST RCC_APB1LRSTR_SPDIFRXRST_Msk
15735#define RCC_APB1LRSTR_USART2RST_Pos (17U)
15736#define RCC_APB1LRSTR_USART2RST_Msk (0x1UL << RCC_APB1LRSTR_USART2RST_Pos)
15737#define RCC_APB1LRSTR_USART2RST RCC_APB1LRSTR_USART2RST_Msk
15738#define RCC_APB1LRSTR_USART3RST_Pos (18U)
15739#define RCC_APB1LRSTR_USART3RST_Msk (0x1UL << RCC_APB1LRSTR_USART3RST_Pos)
15740#define RCC_APB1LRSTR_USART3RST RCC_APB1LRSTR_USART3RST_Msk
15741#define RCC_APB1LRSTR_UART4RST_Pos (19U)
15742#define RCC_APB1LRSTR_UART4RST_Msk (0x1UL << RCC_APB1LRSTR_UART4RST_Pos)
15743#define RCC_APB1LRSTR_UART4RST RCC_APB1LRSTR_UART4RST_Msk
15744#define RCC_APB1LRSTR_UART5RST_Pos (20U)
15745#define RCC_APB1LRSTR_UART5RST_Msk (0x1UL << RCC_APB1LRSTR_UART5RST_Pos)
15746#define RCC_APB1LRSTR_UART5RST RCC_APB1LRSTR_UART5RST_Msk
15747#define RCC_APB1LRSTR_I2C1RST_Pos (21U)
15748#define RCC_APB1LRSTR_I2C1RST_Msk (0x1UL << RCC_APB1LRSTR_I2C1RST_Pos)
15749#define RCC_APB1LRSTR_I2C1RST RCC_APB1LRSTR_I2C1RST_Msk
15750#define RCC_APB1LRSTR_I2C2RST_Pos (22U)
15751#define RCC_APB1LRSTR_I2C2RST_Msk (0x1UL << RCC_APB1LRSTR_I2C2RST_Pos)
15752#define RCC_APB1LRSTR_I2C2RST RCC_APB1LRSTR_I2C2RST_Msk
15753#define RCC_APB1LRSTR_I2C3RST_Pos (23U)
15754#define RCC_APB1LRSTR_I2C3RST_Msk (0x1UL << RCC_APB1LRSTR_I2C3RST_Pos)
15755#define RCC_APB1LRSTR_I2C3RST RCC_APB1LRSTR_I2C3RST_Msk
15756#define RCC_APB1LRSTR_I2C5RST_Pos (25U)
15757#define RCC_APB1LRSTR_I2C5RST_Msk (0x1UL << RCC_APB1LRSTR_I2C5RST_Pos)
15758#define RCC_APB1LRSTR_I2C5RST RCC_APB1LRSTR_I2C5RST_Msk
15759#define RCC_APB1LRSTR_CECRST_Pos (27U)
15760#define RCC_APB1LRSTR_CECRST_Msk (0x1UL << RCC_APB1LRSTR_CECRST_Pos)
15761#define RCC_APB1LRSTR_CECRST RCC_APB1LRSTR_CECRST_Msk
15762#define RCC_APB1LRSTR_DAC12RST_Pos (29U)
15763#define RCC_APB1LRSTR_DAC12RST_Msk (0x1UL << RCC_APB1LRSTR_DAC12RST_Pos)
15764#define RCC_APB1LRSTR_DAC12RST RCC_APB1LRSTR_DAC12RST_Msk
15765#define RCC_APB1LRSTR_UART7RST_Pos (30U)
15766#define RCC_APB1LRSTR_UART7RST_Msk (0x1UL << RCC_APB1LRSTR_UART7RST_Pos)
15767#define RCC_APB1LRSTR_UART7RST RCC_APB1LRSTR_UART7RST_Msk
15768#define RCC_APB1LRSTR_UART8RST_Pos (31U)
15769#define RCC_APB1LRSTR_UART8RST_Msk (0x1UL << RCC_APB1LRSTR_UART8RST_Pos)
15770#define RCC_APB1LRSTR_UART8RST RCC_APB1LRSTR_UART8RST_Msk
15771
15772/* Legacy define */
15773#define RCC_APB1LRSTR_HDMICECRST_Pos RCC_APB1LRSTR_CECRST_Pos
15774#define RCC_APB1LRSTR_HDMICECRST_Msk RCC_APB1LRSTR_CECRST_Msk
15775#define RCC_APB1LRSTR_HDMICECRST RCC_APB1LRSTR_CECRST
15776/******************** Bit definition for RCC_APB1HRSTR register ******************/
15777#define RCC_APB1HRSTR_CRSRST_Pos (1U)
15778#define RCC_APB1HRSTR_CRSRST_Msk (0x1UL << RCC_APB1HRSTR_CRSRST_Pos)
15779#define RCC_APB1HRSTR_CRSRST RCC_APB1HRSTR_CRSRST_Msk
15780#define RCC_APB1HRSTR_SWPMIRST_Pos (2U)
15781#define RCC_APB1HRSTR_SWPMIRST_Msk (0x1UL << RCC_APB1HRSTR_SWPMIRST_Pos)
15782#define RCC_APB1HRSTR_SWPMIRST RCC_APB1HRSTR_SWPMIRST_Msk
15783#define RCC_APB1HRSTR_OPAMPRST_Pos (4U)
15784#define RCC_APB1HRSTR_OPAMPRST_Msk (0x1UL << RCC_APB1HRSTR_OPAMPRST_Pos)
15785#define RCC_APB1HRSTR_OPAMPRST RCC_APB1HRSTR_OPAMPRST_Msk
15786#define RCC_APB1HRSTR_MDIOSRST_Pos (5U)
15787#define RCC_APB1HRSTR_MDIOSRST_Msk (0x1UL << RCC_APB1HRSTR_MDIOSRST_Pos)
15788#define RCC_APB1HRSTR_MDIOSRST RCC_APB1HRSTR_MDIOSRST_Msk
15789#define RCC_APB1HRSTR_FDCANRST_Pos (8U)
15790#define RCC_APB1HRSTR_FDCANRST_Msk (0x1UL << RCC_APB1HRSTR_FDCANRST_Pos)
15791#define RCC_APB1HRSTR_FDCANRST RCC_APB1HRSTR_FDCANRST_Msk
15792#define RCC_APB1HRSTR_TIM23RST_Pos (24U)
15793#define RCC_APB1HRSTR_TIM23RST_Msk (0x1UL << RCC_APB1HRSTR_TIM23RST_Pos)
15794#define RCC_APB1HRSTR_TIM23RST RCC_APB1HRSTR_TIM23RST_Msk
15795#define RCC_APB1HRSTR_TIM24RST_Pos (25U)
15796#define RCC_APB1HRSTR_TIM24RST_Msk (0x1UL << RCC_APB1HRSTR_TIM24RST_Pos)
15797#define RCC_APB1HRSTR_TIM24RST RCC_APB1HRSTR_TIM24RST_Msk
15798
15799/******************** Bit definition for RCC_APB2RSTR register ******************/
15800#define RCC_APB2RSTR_TIM1RST_Pos (0U)
15801#define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)
15802#define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
15803#define RCC_APB2RSTR_TIM8RST_Pos (1U)
15804#define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)
15805#define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
15806#define RCC_APB2RSTR_USART1RST_Pos (4U)
15807#define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)
15808#define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
15809#define RCC_APB2RSTR_USART6RST_Pos (5U)
15810#define RCC_APB2RSTR_USART6RST_Msk (0x1UL << RCC_APB2RSTR_USART6RST_Pos)
15811#define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk
15812#define RCC_APB2RSTR_UART9RST_Pos (6U)
15813#define RCC_APB2RSTR_UART9RST_Msk (0x1UL << RCC_APB2RSTR_UART9RST_Pos)
15814#define RCC_APB2RSTR_UART9RST RCC_APB2RSTR_UART9RST_Msk
15815#define RCC_APB2RSTR_USART10RST_Pos (7U)
15816#define RCC_APB2RSTR_USART10RST_Msk (0x1UL << RCC_APB2RSTR_USART10RST_Pos)
15817#define RCC_APB2RSTR_USART10RST RCC_APB2RSTR_USART10RST_Msk
15818#define RCC_APB2RSTR_SPI1RST_Pos (12U)
15819#define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)
15820#define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
15821#define RCC_APB2RSTR_SPI4RST_Pos (13U)
15822#define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos)
15823#define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk
15824#define RCC_APB2RSTR_TIM15RST_Pos (16U)
15825#define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)
15826#define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
15827#define RCC_APB2RSTR_TIM16RST_Pos (17U)
15828#define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)
15829#define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
15830#define RCC_APB2RSTR_TIM17RST_Pos (18U)
15831#define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)
15832#define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
15833#define RCC_APB2RSTR_SPI5RST_Pos (20U)
15834#define RCC_APB2RSTR_SPI5RST_Msk (0x1UL << RCC_APB2RSTR_SPI5RST_Pos)
15835#define RCC_APB2RSTR_SPI5RST RCC_APB2RSTR_SPI5RST_Msk
15836#define RCC_APB2RSTR_SAI1RST_Pos (22U)
15837#define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos)
15838#define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
15839#define RCC_APB2RSTR_DFSDM1RST_Pos (30U)
15840#define RCC_APB2RSTR_DFSDM1RST_Msk (0x1UL << RCC_APB2RSTR_DFSDM1RST_Pos)
15841#define RCC_APB2RSTR_DFSDM1RST RCC_APB2RSTR_DFSDM1RST_Msk
15842
15843/******************** Bit definition for RCC_APB4RSTR register ******************/
15844#define RCC_APB4RSTR_SYSCFGRST_Pos (1U)
15845#define RCC_APB4RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB4RSTR_SYSCFGRST_Pos)
15846#define RCC_APB4RSTR_SYSCFGRST RCC_APB4RSTR_SYSCFGRST_Msk
15847#define RCC_APB4RSTR_LPUART1RST_Pos (3U)
15848#define RCC_APB4RSTR_LPUART1RST_Msk (0x1UL << RCC_APB4RSTR_LPUART1RST_Pos)
15849#define RCC_APB4RSTR_LPUART1RST RCC_APB4RSTR_LPUART1RST_Msk
15850#define RCC_APB4RSTR_SPI6RST_Pos (5U)
15851#define RCC_APB4RSTR_SPI6RST_Msk (0x1UL << RCC_APB4RSTR_SPI6RST_Pos)
15852#define RCC_APB4RSTR_SPI6RST RCC_APB4RSTR_SPI6RST_Msk
15853#define RCC_APB4RSTR_I2C4RST_Pos (7U)
15854#define RCC_APB4RSTR_I2C4RST_Msk (0x1UL << RCC_APB4RSTR_I2C4RST_Pos)
15855#define RCC_APB4RSTR_I2C4RST RCC_APB4RSTR_I2C4RST_Msk
15856#define RCC_APB4RSTR_LPTIM2RST_Pos (9U)
15857#define RCC_APB4RSTR_LPTIM2RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM2RST_Pos)
15858#define RCC_APB4RSTR_LPTIM2RST RCC_APB4RSTR_LPTIM2RST_Msk
15859#define RCC_APB4RSTR_LPTIM3RST_Pos (10U)
15860#define RCC_APB4RSTR_LPTIM3RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM3RST_Pos)
15861#define RCC_APB4RSTR_LPTIM3RST RCC_APB4RSTR_LPTIM3RST_Msk
15862#define RCC_APB4RSTR_LPTIM4RST_Pos (11U)
15863#define RCC_APB4RSTR_LPTIM4RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM4RST_Pos)
15864#define RCC_APB4RSTR_LPTIM4RST RCC_APB4RSTR_LPTIM4RST_Msk
15865#define RCC_APB4RSTR_LPTIM5RST_Pos (12U)
15866#define RCC_APB4RSTR_LPTIM5RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM5RST_Pos)
15867#define RCC_APB4RSTR_LPTIM5RST RCC_APB4RSTR_LPTIM5RST_Msk
15868#define RCC_APB4RSTR_COMP12RST_Pos (14U)
15869#define RCC_APB4RSTR_COMP12RST_Msk (0x1UL << RCC_APB4RSTR_COMP12RST_Pos)
15870#define RCC_APB4RSTR_COMP12RST RCC_APB4RSTR_COMP12RST_Msk
15871#define RCC_APB4RSTR_VREFRST_Pos (15U)
15872#define RCC_APB4RSTR_VREFRST_Msk (0x1UL << RCC_APB4RSTR_VREFRST_Pos)
15873#define RCC_APB4RSTR_VREFRST RCC_APB4RSTR_VREFRST_Msk
15874#define RCC_APB4RSTR_SAI4RST_Pos (21U)
15875#define RCC_APB4RSTR_SAI4RST_Msk (0x1UL << RCC_APB4RSTR_SAI4RST_Pos)
15876#define RCC_APB4RSTR_SAI4RST RCC_APB4RSTR_SAI4RST_Msk
15877
15878#define RCC_APB4RSTR_DTSRST_Pos (26U)
15879#define RCC_APB4RSTR_DTSRST_Msk (0x1UL << RCC_APB4RSTR_DTSRST_Pos)
15880#define RCC_APB4RSTR_DTSRST RCC_APB4RSTR_DTSRST_Msk
15881
15882/******************** Bit definition for RCC_GCR register ********************/
15883#define RCC_GCR_WW1RSC_Pos (0U)
15884#define RCC_GCR_WW1RSC_Msk (0x1UL << RCC_GCR_WW1RSC_Pos)
15885#define RCC_GCR_WW1RSC RCC_GCR_WW1RSC_Msk
15886
15887/******************** Bit definition for RCC_D3AMR register ********************/
15888#define RCC_D3AMR_BDMAAMEN_Pos (0U)
15889#define RCC_D3AMR_BDMAAMEN_Msk (0x1UL << RCC_D3AMR_BDMAAMEN_Pos)
15890#define RCC_D3AMR_BDMAAMEN RCC_D3AMR_BDMAAMEN_Msk
15891#define RCC_D3AMR_LPUART1AMEN_Pos (3U)
15892#define RCC_D3AMR_LPUART1AMEN_Msk (0x1UL << RCC_D3AMR_LPUART1AMEN_Pos)
15893#define RCC_D3AMR_LPUART1AMEN RCC_D3AMR_LPUART1AMEN_Msk
15894#define RCC_D3AMR_SPI6AMEN_Pos (5U)
15895#define RCC_D3AMR_SPI6AMEN_Msk (0x1UL << RCC_D3AMR_SPI6AMEN_Pos)
15896#define RCC_D3AMR_SPI6AMEN RCC_D3AMR_SPI6AMEN_Msk
15897#define RCC_D3AMR_I2C4AMEN_Pos (7U)
15898#define RCC_D3AMR_I2C4AMEN_Msk (0x1UL << RCC_D3AMR_I2C4AMEN_Pos)
15899#define RCC_D3AMR_I2C4AMEN RCC_D3AMR_I2C4AMEN_Msk
15900#define RCC_D3AMR_LPTIM2AMEN_Pos (9U)
15901#define RCC_D3AMR_LPTIM2AMEN_Msk (0x1UL << RCC_D3AMR_LPTIM2AMEN_Pos)
15902#define RCC_D3AMR_LPTIM2AMEN RCC_D3AMR_LPTIM2AMEN_Msk
15903#define RCC_D3AMR_LPTIM3AMEN_Pos (10U)
15904#define RCC_D3AMR_LPTIM3AMEN_Msk (0x1UL << RCC_D3AMR_LPTIM3AMEN_Pos)
15905#define RCC_D3AMR_LPTIM3AMEN RCC_D3AMR_LPTIM3AMEN_Msk
15906#define RCC_D3AMR_LPTIM4AMEN_Pos (11U)
15907#define RCC_D3AMR_LPTIM4AMEN_Msk (0x1UL << RCC_D3AMR_LPTIM4AMEN_Pos)
15908#define RCC_D3AMR_LPTIM4AMEN RCC_D3AMR_LPTIM4AMEN_Msk
15909#define RCC_D3AMR_LPTIM5AMEN_Pos (12U)
15910#define RCC_D3AMR_LPTIM5AMEN_Msk (0x1UL << RCC_D3AMR_LPTIM5AMEN_Pos)
15911#define RCC_D3AMR_LPTIM5AMEN RCC_D3AMR_LPTIM5AMEN_Msk
15912#define RCC_D3AMR_COMP12AMEN_Pos (14U)
15913#define RCC_D3AMR_COMP12AMEN_Msk (0x1UL << RCC_D3AMR_COMP12AMEN_Pos)
15914#define RCC_D3AMR_COMP12AMEN RCC_D3AMR_COMP12AMEN_Msk
15915#define RCC_D3AMR_VREFAMEN_Pos (15U)
15916#define RCC_D3AMR_VREFAMEN_Msk (0x1UL << RCC_D3AMR_VREFAMEN_Pos)
15917#define RCC_D3AMR_VREFAMEN RCC_D3AMR_VREFAMEN_Msk
15918#define RCC_D3AMR_RTCAMEN_Pos (16U)
15919#define RCC_D3AMR_RTCAMEN_Msk (0x1UL << RCC_D3AMR_RTCAMEN_Pos)
15920#define RCC_D3AMR_RTCAMEN RCC_D3AMR_RTCAMEN_Msk
15921#define RCC_D3AMR_CRCAMEN_Pos (19U)
15922#define RCC_D3AMR_CRCAMEN_Msk (0x1UL << RCC_D3AMR_CRCAMEN_Pos)
15923#define RCC_D3AMR_CRCAMEN RCC_D3AMR_CRCAMEN_Msk
15924#define RCC_D3AMR_SAI4AMEN_Pos (21U)
15925#define RCC_D3AMR_SAI4AMEN_Msk (0x1UL << RCC_D3AMR_SAI4AMEN_Pos)
15926#define RCC_D3AMR_SAI4AMEN RCC_D3AMR_SAI4AMEN_Msk
15927#define RCC_D3AMR_ADC3AMEN_Pos (24U)
15928#define RCC_D3AMR_ADC3AMEN_Msk (0x1UL << RCC_D3AMR_ADC3AMEN_Pos)
15929#define RCC_D3AMR_ADC3AMEN RCC_D3AMR_ADC3AMEN_Msk
15930
15931#define RCC_D3AMR_DTSAMEN_Pos (26U)
15932#define RCC_D3AMR_DTSAMEN_Msk (0x1UL << RCC_D3AMR_DTSAMEN_Pos)
15933#define RCC_D3AMR_DTSAMEN RCC_D3AMR_DTSAMEN_Msk
15934
15935#define RCC_D3AMR_BKPRAMAMEN_Pos (28U)
15936#define RCC_D3AMR_BKPRAMAMEN_Msk (0x1UL << RCC_D3AMR_BKPRAMAMEN_Pos)
15937#define RCC_D3AMR_BKPRAMAMEN RCC_D3AMR_BKPRAMAMEN_Msk
15938#define RCC_D3AMR_SRAM4AMEN_Pos (29U)
15939#define RCC_D3AMR_SRAM4AMEN_Msk (0x1UL << RCC_D3AMR_SRAM4AMEN_Pos)
15940#define RCC_D3AMR_SRAM4AMEN RCC_D3AMR_SRAM4AMEN_Msk
15941/******************** Bit definition for RCC_AHB3LPENR register **************/
15942#define RCC_AHB3LPENR_MDMALPEN_Pos (0U)
15943#define RCC_AHB3LPENR_MDMALPEN_Msk (0x1UL << RCC_AHB3LPENR_MDMALPEN_Pos)
15944#define RCC_AHB3LPENR_MDMALPEN RCC_AHB3LPENR_MDMALPEN_Msk
15945#define RCC_AHB3LPENR_DMA2DLPEN_Pos (4U)
15946#define RCC_AHB3LPENR_DMA2DLPEN_Msk (0x1UL << RCC_AHB3LPENR_DMA2DLPEN_Pos)
15947#define RCC_AHB3LPENR_DMA2DLPEN RCC_AHB3LPENR_DMA2DLPEN_Msk
15948#define RCC_AHB3LPENR_FLASHLPEN_Pos (8U)
15949#define RCC_AHB3LPENR_FLASHLPEN_Msk (0x1UL << RCC_AHB3LPENR_FLASHLPEN_Pos)
15950#define RCC_AHB3LPENR_FLASHLPEN RCC_AHB3LPENR_FLASHLPEN_Msk
15951#define RCC_AHB3LPENR_FMCLPEN_Pos (12U)
15952#define RCC_AHB3LPENR_FMCLPEN_Msk (0x1UL << RCC_AHB3LPENR_FMCLPEN_Pos)
15953#define RCC_AHB3LPENR_FMCLPEN RCC_AHB3LPENR_FMCLPEN_Msk
15954#define RCC_AHB3LPENR_OSPI1LPEN_Pos (14U)
15955#define RCC_AHB3LPENR_OSPI1LPEN_Msk (0x1UL << RCC_AHB3LPENR_OSPI1LPEN_Pos)
15956#define RCC_AHB3LPENR_OSPI1LPEN RCC_AHB3LPENR_OSPI1LPEN_Msk
15957#define RCC_AHB3LPENR_SDMMC1LPEN_Pos (16U)
15958#define RCC_AHB3LPENR_SDMMC1LPEN_Msk (0x1UL << RCC_AHB3LPENR_SDMMC1LPEN_Pos)
15959#define RCC_AHB3LPENR_SDMMC1LPEN RCC_AHB3LPENR_SDMMC1LPEN_Msk
15960#define RCC_AHB3LPENR_OSPI2LPEN_Pos (19U)
15961#define RCC_AHB3LPENR_OSPI2LPEN_Msk (0x1UL << RCC_AHB3LPENR_OSPI2LPEN_Pos)
15962#define RCC_AHB3LPENR_OSPI2LPEN RCC_AHB3LPENR_OSPI2LPEN_Msk
15963#define RCC_AHB3LPENR_IOMNGRLPEN_Pos (21U)
15964#define RCC_AHB3LPENR_IOMNGRLPEN_Msk (0x1UL << RCC_AHB3LPENR_IOMNGRLPEN_Pos)
15965#define RCC_AHB3LPENR_IOMNGRLPEN RCC_AHB3LPENR_IOMNGRLPEN_Msk
15966#define RCC_AHB3LPENR_DTCM1LPEN_Pos (28U)
15967#define RCC_AHB3LPENR_DTCM1LPEN_Msk (0x1UL << RCC_AHB3LPENR_DTCM1LPEN_Pos)
15968#define RCC_AHB3LPENR_DTCM1LPEN RCC_AHB3LPENR_DTCM1LPEN_Msk
15969#define RCC_AHB3LPENR_DTCM2LPEN_Pos (29U)
15970#define RCC_AHB3LPENR_DTCM2LPEN_Msk (0x1UL << RCC_AHB3LPENR_DTCM2LPEN_Pos)
15971#define RCC_AHB3LPENR_DTCM2LPEN RCC_AHB3LPENR_DTCM2LPEN_Msk
15972#define RCC_AHB3LPENR_ITCMLPEN_Pos (30U)
15973#define RCC_AHB3LPENR_ITCMLPEN_Msk (0x1UL << RCC_AHB3LPENR_ITCMLPEN_Pos)
15974#define RCC_AHB3LPENR_ITCMLPEN RCC_AHB3LPENR_ITCMLPEN_Msk
15975#define RCC_AHB3LPENR_AXISRAMLPEN_Pos (31U)
15976#define RCC_AHB3LPENR_AXISRAMLPEN_Msk (0x1UL << RCC_AHB3LPENR_AXISRAMLPEN_Pos)
15977#define RCC_AHB3LPENR_AXISRAMLPEN RCC_AHB3LPENR_AXISRAMLPEN_Msk
15978
15979
15980/******************** Bit definition for RCC_AHB1LPENR register ***************/
15981#define RCC_AHB1LPENR_DMA1LPEN_Pos (0U)
15982#define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA1LPEN_Pos)
15983#define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk
15984#define RCC_AHB1LPENR_DMA2LPEN_Pos (1U)
15985#define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA2LPEN_Pos)
15986#define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk
15987#define RCC_AHB1LPENR_ADC12LPEN_Pos (5U)
15988#define RCC_AHB1LPENR_ADC12LPEN_Msk (0x1UL << RCC_AHB1LPENR_ADC12LPEN_Pos)
15989#define RCC_AHB1LPENR_ADC12LPEN RCC_AHB1LPENR_ADC12LPEN_Msk
15990#define RCC_AHB1LPENR_ETH1MACLPEN_Pos (15U)
15991#define RCC_AHB1LPENR_ETH1MACLPEN_Msk (0x1UL << RCC_AHB1LPENR_ETH1MACLPEN_Pos)
15992#define RCC_AHB1LPENR_ETH1MACLPEN RCC_AHB1LPENR_ETH1MACLPEN_Msk
15993#define RCC_AHB1LPENR_ETH1TXLPEN_Pos (16U)
15994#define RCC_AHB1LPENR_ETH1TXLPEN_Msk (0x1UL << RCC_AHB1LPENR_ETH1TXLPEN_Pos)
15995#define RCC_AHB1LPENR_ETH1TXLPEN RCC_AHB1LPENR_ETH1TXLPEN_Msk
15996#define RCC_AHB1LPENR_ETH1RXLPEN_Pos (17U)
15997#define RCC_AHB1LPENR_ETH1RXLPEN_Msk (0x1UL << RCC_AHB1LPENR_ETH1RXLPEN_Pos)
15998#define RCC_AHB1LPENR_ETH1RXLPEN RCC_AHB1LPENR_ETH1RXLPEN_Msk
15999#define RCC_AHB1LPENR_USB1OTGHSLPEN_Pos (25U)
16000#define RCC_AHB1LPENR_USB1OTGHSLPEN_Msk (0x1UL << RCC_AHB1LPENR_USB1OTGHSLPEN_Pos)
16001#define RCC_AHB1LPENR_USB1OTGHSLPEN RCC_AHB1LPENR_USB1OTGHSLPEN_Msk
16002#define RCC_AHB1LPENR_USB1OTGHSULPILPEN_Pos (26U)
16003#define RCC_AHB1LPENR_USB1OTGHSULPILPEN_Msk (0x1UL << RCC_AHB1LPENR_USB1OTGHSULPILPEN_Pos)
16004#define RCC_AHB1LPENR_USB1OTGHSULPILPEN RCC_AHB1LPENR_USB1OTGHSULPILPEN_Msk
16005
16006/******************** Bit definition for RCC_AHB2LPENR register ***************/
16007#define RCC_AHB2LPENR_DCMI_PSSILPEN_Pos (0U)
16008#define RCC_AHB2LPENR_DCMI_PSSILPEN_Msk (0x1UL << RCC_AHB2LPENR_DCMI_PSSILPEN_Pos)
16009#define RCC_AHB2LPENR_DCMI_PSSILPEN RCC_AHB2LPENR_DCMI_PSSILPEN_Msk
16010#define RCC_AHB2LPENR_RNGLPEN_Pos (6U)
16011#define RCC_AHB2LPENR_RNGLPEN_Msk (0x1UL << RCC_AHB2LPENR_RNGLPEN_Pos)
16012#define RCC_AHB2LPENR_RNGLPEN RCC_AHB2LPENR_RNGLPEN_Msk
16013#define RCC_AHB2LPENR_SDMMC2LPEN_Pos (9U)
16014#define RCC_AHB2LPENR_SDMMC2LPEN_Msk (0x1UL << RCC_AHB2LPENR_SDMMC2LPEN_Pos)
16015#define RCC_AHB2LPENR_SDMMC2LPEN RCC_AHB2LPENR_SDMMC2LPEN_Msk
16016#define RCC_AHB2LPENR_FMACLPEN_Pos (16U)
16017#define RCC_AHB2LPENR_FMACLPEN_Msk (0x1UL << RCC_AHB2LPENR_FMACLPEN_Pos)
16018#define RCC_AHB2LPENR_FMACLPEN RCC_AHB2LPENR_FMACLPEN_Msk
16019#define RCC_AHB2LPENR_CORDICLPEN_Pos (17U)
16020#define RCC_AHB2LPENR_CORDICLPEN_Msk (0x1UL << RCC_AHB2LPENR_CORDICLPEN_Pos)
16021#define RCC_AHB2LPENR_CORDICLPEN RCC_AHB2LPENR_CORDICLPEN_Msk
16022#define RCC_AHB2LPENR_SRAM1LPEN_Pos (29U)
16023#define RCC_AHB2LPENR_SRAM1LPEN_Msk (0x1UL << RCC_AHB2LPENR_SRAM1LPEN_Pos)
16024#define RCC_AHB2LPENR_SRAM1LPEN RCC_AHB2LPENR_SRAM1LPEN_Msk
16025#define RCC_AHB2LPENR_SRAM2LPEN_Pos (30U)
16026#define RCC_AHB2LPENR_SRAM2LPEN_Msk (0x1UL << RCC_AHB2LPENR_SRAM2LPEN_Pos)
16027#define RCC_AHB2LPENR_SRAM2LPEN RCC_AHB2LPENR_SRAM2LPEN_Msk
16028
16029/* Legacy define */
16030#define RCC_AHB2LPENR_DCMILPEN_Pos RCC_AHB2LPENR_DCMI_PSSILPEN_Pos
16031#define RCC_AHB2LPENR_DCMILPEN_Msk RCC_AHB2LPENR_DCMI_PSSILPEN_Msk
16032#define RCC_AHB2LPENR_DCMILPEN RCC_AHB2LPENR_DCMI_PSSILPEN
16033#define RCC_AHB2LPENR_D2SRAM1LPEN_Pos RCC_AHB2LPENR_SRAM1LPEN_Pos
16034#define RCC_AHB2LPENR_D2SRAM1LPEN_Msk RCC_AHB2LPENR_SRAM1LPEN_Msk
16035#define RCC_AHB2LPENR_D2SRAM1LPEN RCC_AHB2LPENR_SRAM1LPEN
16036#define RCC_AHB2LPENR_D2SRAM2LPEN_Pos RCC_AHB2LPENR_SRAM2LPEN_Pos
16037#define RCC_AHB2LPENR_D2SRAM2LPEN_Msk RCC_AHB2LPENR_SRAM2LPEN_Msk
16038#define RCC_AHB2LPENR_D2SRAM2LPEN RCC_AHB2LPENR_SRAM2LPEN
16039
16040/******************** Bit definition for RCC_AHB4LPENR register ******************/
16041#define RCC_AHB4LPENR_GPIOALPEN_Pos (0U)
16042#define RCC_AHB4LPENR_GPIOALPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOALPEN_Pos)
16043#define RCC_AHB4LPENR_GPIOALPEN RCC_AHB4LPENR_GPIOALPEN_Msk
16044#define RCC_AHB4LPENR_GPIOBLPEN_Pos (1U)
16045#define RCC_AHB4LPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOBLPEN_Pos)
16046#define RCC_AHB4LPENR_GPIOBLPEN RCC_AHB4LPENR_GPIOBLPEN_Msk
16047#define RCC_AHB4LPENR_GPIOCLPEN_Pos (2U)
16048#define RCC_AHB4LPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOCLPEN_Pos)
16049#define RCC_AHB4LPENR_GPIOCLPEN RCC_AHB4LPENR_GPIOCLPEN_Msk
16050#define RCC_AHB4LPENR_GPIODLPEN_Pos (3U)
16051#define RCC_AHB4LPENR_GPIODLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIODLPEN_Pos)
16052#define RCC_AHB4LPENR_GPIODLPEN RCC_AHB4LPENR_GPIODLPEN_Msk
16053#define RCC_AHB4LPENR_GPIOELPEN_Pos (4U)
16054#define RCC_AHB4LPENR_GPIOELPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOELPEN_Pos)
16055#define RCC_AHB4LPENR_GPIOELPEN RCC_AHB4LPENR_GPIOELPEN_Msk
16056#define RCC_AHB4LPENR_GPIOFLPEN_Pos (5U)
16057#define RCC_AHB4LPENR_GPIOFLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOFLPEN_Pos)
16058#define RCC_AHB4LPENR_GPIOFLPEN RCC_AHB4LPENR_GPIOFLPEN_Msk
16059#define RCC_AHB4LPENR_GPIOGLPEN_Pos (6U)
16060#define RCC_AHB4LPENR_GPIOGLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOGLPEN_Pos)
16061#define RCC_AHB4LPENR_GPIOGLPEN RCC_AHB4LPENR_GPIOGLPEN_Msk
16062#define RCC_AHB4LPENR_GPIOHLPEN_Pos (7U)
16063#define RCC_AHB4LPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOHLPEN_Pos)
16064#define RCC_AHB4LPENR_GPIOHLPEN RCC_AHB4LPENR_GPIOHLPEN_Msk
16065#define RCC_AHB4LPENR_GPIOJLPEN_Pos (9U)
16066#define RCC_AHB4LPENR_GPIOJLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOJLPEN_Pos)
16067#define RCC_AHB4LPENR_GPIOJLPEN RCC_AHB4LPENR_GPIOJLPEN_Msk
16068#define RCC_AHB4LPENR_GPIOKLPEN_Pos (10U)
16069#define RCC_AHB4LPENR_GPIOKLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOKLPEN_Pos)
16070#define RCC_AHB4LPENR_GPIOKLPEN RCC_AHB4LPENR_GPIOKLPEN_Msk
16071#define RCC_AHB4LPENR_CRCLPEN_Pos (19U)
16072#define RCC_AHB4LPENR_CRCLPEN_Msk (0x1UL << RCC_AHB4LPENR_CRCLPEN_Pos)
16073#define RCC_AHB4LPENR_CRCLPEN RCC_AHB4LPENR_CRCLPEN_Msk
16074#define RCC_AHB4LPENR_BDMALPEN_Pos (21U)
16075#define RCC_AHB4LPENR_BDMALPEN_Msk (0x1UL << RCC_AHB4LPENR_BDMALPEN_Pos)
16076#define RCC_AHB4LPENR_BDMALPEN RCC_AHB4LPENR_BDMALPEN_Msk
16077#define RCC_AHB4LPENR_ADC3LPEN_Pos (24U)
16078#define RCC_AHB4LPENR_ADC3LPEN_Msk (0x1UL << RCC_AHB4LPENR_ADC3LPEN_Pos)
16079#define RCC_AHB4LPENR_ADC3LPEN RCC_AHB4LPENR_ADC3LPEN_Msk
16080#define RCC_AHB4LPENR_BKPRAMLPEN_Pos (28U)
16081#define RCC_AHB4LPENR_BKPRAMLPEN_Msk (0x1UL << RCC_AHB4LPENR_BKPRAMLPEN_Pos)
16082#define RCC_AHB4LPENR_BKPRAMLPEN RCC_AHB4LPENR_BKPRAMLPEN_Msk
16083#define RCC_AHB4LPENR_SRAM4LPEN_Pos (29U)
16084#define RCC_AHB4LPENR_SRAM4LPEN_Msk (0x1UL << RCC_AHB4LPENR_SRAM4LPEN_Pos)
16085#define RCC_AHB4LPENR_SRAM4LPEN RCC_AHB4LPENR_SRAM4LPEN_Msk
16086
16087/* Legacy define */
16088#define RCC_AHB4LPENR_D3SRAM1LPEN_Pos RCC_AHB4LPENR_SRAM4LPEN_Pos
16089#define RCC_AHB4LPENR_D3SRAM1LPEN_Msk RCC_AHB4LPENR_SRAM4LPEN_Msk
16090#define RCC_AHB4LPENR_D3SRAM1LPEN RCC_AHB4LPENR_SRAM4LPEN
16091/******************** Bit definition for RCC_APB3LPENR register ******************/
16092#define RCC_APB3LPENR_LTDCLPEN_Pos (3U)
16093#define RCC_APB3LPENR_LTDCLPEN_Msk (0x1UL << RCC_APB3LPENR_LTDCLPEN_Pos)
16094#define RCC_APB3LPENR_LTDCLPEN RCC_APB3LPENR_LTDCLPEN_Msk
16095#define RCC_APB3LPENR_WWDG1LPEN_Pos (6U)
16096#define RCC_APB3LPENR_WWDG1LPEN_Msk (0x1UL << RCC_APB3LPENR_WWDG1LPEN_Pos)
16097#define RCC_APB3LPENR_WWDG1LPEN RCC_APB3LPENR_WWDG1LPEN_Msk
16098
16099/******************** Bit definition for RCC_APB1LLPENR register ******************/
16100
16101#define RCC_APB1LLPENR_TIM2LPEN_Pos (0U)
16102#define RCC_APB1LLPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM2LPEN_Pos)
16103#define RCC_APB1LLPENR_TIM2LPEN RCC_APB1LLPENR_TIM2LPEN_Msk
16104#define RCC_APB1LLPENR_TIM3LPEN_Pos (1U)
16105#define RCC_APB1LLPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM3LPEN_Pos)
16106#define RCC_APB1LLPENR_TIM3LPEN RCC_APB1LLPENR_TIM3LPEN_Msk
16107#define RCC_APB1LLPENR_TIM4LPEN_Pos (2U)
16108#define RCC_APB1LLPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM4LPEN_Pos)
16109#define RCC_APB1LLPENR_TIM4LPEN RCC_APB1LLPENR_TIM4LPEN_Msk
16110#define RCC_APB1LLPENR_TIM5LPEN_Pos (3U)
16111#define RCC_APB1LLPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM5LPEN_Pos)
16112#define RCC_APB1LLPENR_TIM5LPEN RCC_APB1LLPENR_TIM5LPEN_Msk
16113#define RCC_APB1LLPENR_TIM6LPEN_Pos (4U)
16114#define RCC_APB1LLPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM6LPEN_Pos)
16115#define RCC_APB1LLPENR_TIM6LPEN RCC_APB1LLPENR_TIM6LPEN_Msk
16116#define RCC_APB1LLPENR_TIM7LPEN_Pos (5U)
16117#define RCC_APB1LLPENR_TIM7LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM7LPEN_Pos)
16118#define RCC_APB1LLPENR_TIM7LPEN RCC_APB1LLPENR_TIM7LPEN_Msk
16119#define RCC_APB1LLPENR_TIM12LPEN_Pos (6U)
16120#define RCC_APB1LLPENR_TIM12LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM12LPEN_Pos)
16121#define RCC_APB1LLPENR_TIM12LPEN RCC_APB1LLPENR_TIM12LPEN_Msk
16122#define RCC_APB1LLPENR_TIM13LPEN_Pos (7U)
16123#define RCC_APB1LLPENR_TIM13LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM13LPEN_Pos)
16124#define RCC_APB1LLPENR_TIM13LPEN RCC_APB1LLPENR_TIM13LPEN_Msk
16125#define RCC_APB1LLPENR_TIM14LPEN_Pos (8U)
16126#define RCC_APB1LLPENR_TIM14LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM14LPEN_Pos)
16127#define RCC_APB1LLPENR_TIM14LPEN RCC_APB1LLPENR_TIM14LPEN_Msk
16128#define RCC_APB1LLPENR_LPTIM1LPEN_Pos (9U)
16129#define RCC_APB1LLPENR_LPTIM1LPEN_Msk (0x1UL << RCC_APB1LLPENR_LPTIM1LPEN_Pos)
16130#define RCC_APB1LLPENR_LPTIM1LPEN RCC_APB1LLPENR_LPTIM1LPEN_Msk
16131
16132
16133#define RCC_APB1LLPENR_SPI2LPEN_Pos (14U)
16134#define RCC_APB1LLPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LLPENR_SPI2LPEN_Pos)
16135#define RCC_APB1LLPENR_SPI2LPEN RCC_APB1LLPENR_SPI2LPEN_Msk
16136#define RCC_APB1LLPENR_SPI3LPEN_Pos (15U)
16137#define RCC_APB1LLPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LLPENR_SPI3LPEN_Pos)
16138#define RCC_APB1LLPENR_SPI3LPEN RCC_APB1LLPENR_SPI3LPEN_Msk
16139#define RCC_APB1LLPENR_SPDIFRXLPEN_Pos (16U)
16140#define RCC_APB1LLPENR_SPDIFRXLPEN_Msk (0x1UL << RCC_APB1LLPENR_SPDIFRXLPEN_Pos)
16141#define RCC_APB1LLPENR_SPDIFRXLPEN RCC_APB1LLPENR_SPDIFRXLPEN_Msk
16142#define RCC_APB1LLPENR_USART2LPEN_Pos (17U)
16143#define RCC_APB1LLPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LLPENR_USART2LPEN_Pos)
16144#define RCC_APB1LLPENR_USART2LPEN RCC_APB1LLPENR_USART2LPEN_Msk
16145#define RCC_APB1LLPENR_USART3LPEN_Pos (18U)
16146#define RCC_APB1LLPENR_USART3LPEN_Msk (0x1UL << RCC_APB1LLPENR_USART3LPEN_Pos)
16147#define RCC_APB1LLPENR_USART3LPEN RCC_APB1LLPENR_USART3LPEN_Msk
16148#define RCC_APB1LLPENR_UART4LPEN_Pos (19U)
16149#define RCC_APB1LLPENR_UART4LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART4LPEN_Pos)
16150#define RCC_APB1LLPENR_UART4LPEN RCC_APB1LLPENR_UART4LPEN_Msk
16151#define RCC_APB1LLPENR_UART5LPEN_Pos (20U)
16152#define RCC_APB1LLPENR_UART5LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART5LPEN_Pos)
16153#define RCC_APB1LLPENR_UART5LPEN RCC_APB1LLPENR_UART5LPEN_Msk
16154#define RCC_APB1LLPENR_I2C1LPEN_Pos (21U)
16155#define RCC_APB1LLPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C1LPEN_Pos)
16156#define RCC_APB1LLPENR_I2C1LPEN RCC_APB1LLPENR_I2C1LPEN_Msk
16157#define RCC_APB1LLPENR_I2C2LPEN_Pos (22U)
16158#define RCC_APB1LLPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C2LPEN_Pos)
16159#define RCC_APB1LLPENR_I2C2LPEN RCC_APB1LLPENR_I2C2LPEN_Msk
16160#define RCC_APB1LLPENR_I2C3LPEN_Pos (23U)
16161#define RCC_APB1LLPENR_I2C3LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C3LPEN_Pos)
16162#define RCC_APB1LLPENR_I2C3LPEN RCC_APB1LLPENR_I2C3LPEN_Msk
16163#define RCC_APB1LLPENR_I2C5LPEN_Pos (25U)
16164#define RCC_APB1LLPENR_I2C5LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C5LPEN_Pos)
16165#define RCC_APB1LLPENR_I2C5LPEN RCC_APB1LLPENR_I2C5LPEN_Msk
16166#define RCC_APB1LLPENR_CECLPEN_Pos (27U)
16167#define RCC_APB1LLPENR_CECLPEN_Msk (0x1UL << RCC_APB1LLPENR_CECLPEN_Pos)
16168#define RCC_APB1LLPENR_CECLPEN RCC_APB1LLPENR_CECLPEN_Msk
16169#define RCC_APB1LLPENR_DAC12LPEN_Pos (29U)
16170#define RCC_APB1LLPENR_DAC12LPEN_Msk (0x1UL << RCC_APB1LLPENR_DAC12LPEN_Pos)
16171#define RCC_APB1LLPENR_DAC12LPEN RCC_APB1LLPENR_DAC12LPEN_Msk
16172#define RCC_APB1LLPENR_UART7LPEN_Pos (30U)
16173#define RCC_APB1LLPENR_UART7LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART7LPEN_Pos)
16174#define RCC_APB1LLPENR_UART7LPEN RCC_APB1LLPENR_UART7LPEN_Msk
16175#define RCC_APB1LLPENR_UART8LPEN_Pos (31U)
16176#define RCC_APB1LLPENR_UART8LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART8LPEN_Pos)
16177#define RCC_APB1LLPENR_UART8LPEN RCC_APB1LLPENR_UART8LPEN_Msk
16178
16179/* Legacy define */
16180#define RCC_APB1LLPENR_HDMICECEN_Pos RCC_APB1LLPENR_CECLPEN_Pos
16181#define RCC_APB1LLPENR_HDMICECEN_Msk RCC_APB1LLPENR_CECLPEN_Msk
16182#define RCC_APB1LLPENR_HDMICECEN RCC_APB1LLPENR_CECLPEN
16183/******************** Bit definition for RCC_APB1HLPENR register ******************/
16184#define RCC_APB1HLPENR_CRSLPEN_Pos (1U)
16185#define RCC_APB1HLPENR_CRSLPEN_Msk (0x1UL << RCC_APB1HLPENR_CRSLPEN_Pos)
16186#define RCC_APB1HLPENR_CRSLPEN RCC_APB1HLPENR_CRSLPEN_Msk
16187#define RCC_APB1HLPENR_SWPMILPEN_Pos (2U)
16188#define RCC_APB1HLPENR_SWPMILPEN_Msk (0x1UL << RCC_APB1HLPENR_SWPMILPEN_Pos)
16189#define RCC_APB1HLPENR_SWPMILPEN RCC_APB1HLPENR_SWPMILPEN_Msk
16190#define RCC_APB1HLPENR_OPAMPLPEN_Pos (4U)
16191#define RCC_APB1HLPENR_OPAMPLPEN_Msk (0x1UL << RCC_APB1HLPENR_OPAMPLPEN_Pos)
16192#define RCC_APB1HLPENR_OPAMPLPEN RCC_APB1HLPENR_OPAMPLPEN_Msk
16193#define RCC_APB1HLPENR_MDIOSLPEN_Pos (5U)
16194#define RCC_APB1HLPENR_MDIOSLPEN_Msk (0x1UL << RCC_APB1HLPENR_MDIOSLPEN_Pos)
16195#define RCC_APB1HLPENR_MDIOSLPEN RCC_APB1HLPENR_MDIOSLPEN_Msk
16196#define RCC_APB1HLPENR_FDCANLPEN_Pos (8U)
16197#define RCC_APB1HLPENR_FDCANLPEN_Msk (0x1UL << RCC_APB1HLPENR_FDCANLPEN_Pos)
16198#define RCC_APB1HLPENR_FDCANLPEN RCC_APB1HLPENR_FDCANLPEN_Msk
16199#define RCC_APB1HLPENR_TIM23LPEN_Pos (24U)
16200#define RCC_APB1HLPENR_TIM23LPEN_Msk (0x1UL << RCC_APB1HLPENR_TIM23LPEN_Pos)
16201#define RCC_APB1HLPENR_TIM23LPEN RCC_APB1HLPENR_TIM23LPEN_Msk
16202#define RCC_APB1HLPENR_TIM24LPEN_Pos (25U)
16203#define RCC_APB1HLPENR_TIM24LPEN_Msk (0x1UL << RCC_APB1HLPENR_TIM24LPEN_Pos)
16204#define RCC_APB1HLPENR_TIM24LPEN RCC_APB1HLPENR_TIM24LPEN_Msk
16205
16206/******************** Bit definition for RCC_APB2LPENR register ******************/
16207#define RCC_APB2LPENR_TIM1LPEN_Pos (0U)
16208#define RCC_APB2LPENR_TIM1LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM1LPEN_Pos)
16209#define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk
16210#define RCC_APB2LPENR_TIM8LPEN_Pos (1U)
16211#define RCC_APB2LPENR_TIM8LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM8LPEN_Pos)
16212#define RCC_APB2LPENR_TIM8LPEN RCC_APB2LPENR_TIM8LPEN_Msk
16213#define RCC_APB2LPENR_USART1LPEN_Pos (4U)
16214#define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos)
16215#define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk
16216#define RCC_APB2LPENR_USART6LPEN_Pos (5U)
16217#define RCC_APB2LPENR_USART6LPEN_Msk (0x1UL << RCC_APB2LPENR_USART6LPEN_Pos)
16218#define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk
16219#define RCC_APB2LPENR_UART9LPEN_Pos (6U)
16220#define RCC_APB2LPENR_UART9LPEN_Msk (0x1UL << RCC_APB2LPENR_UART9LPEN_Pos)
16221#define RCC_APB2LPENR_UART9LPEN RCC_APB2LPENR_UART9LPEN_Msk
16222#define RCC_APB2LPENR_USART10LPEN_Pos (7U)
16223#define RCC_APB2LPENR_USART10LPEN_Msk (0x1UL << RCC_APB2LPENR_USART10LPEN_Pos)
16224#define RCC_APB2LPENR_USART10LPEN RCC_APB2LPENR_USART10LPEN_Msk
16225#define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
16226#define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos)
16227#define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk
16228#define RCC_APB2LPENR_SPI4LPEN_Pos (13U)
16229#define RCC_APB2LPENR_SPI4LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI4LPEN_Pos)
16230#define RCC_APB2LPENR_SPI4LPEN RCC_APB2LPENR_SPI4LPEN_Msk
16231#define RCC_APB2LPENR_TIM15LPEN_Pos (16U)
16232#define RCC_APB2LPENR_TIM15LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM15LPEN_Pos)
16233#define RCC_APB2LPENR_TIM15LPEN RCC_APB2LPENR_TIM15LPEN_Msk
16234#define RCC_APB2LPENR_TIM16LPEN_Pos (17U)
16235#define RCC_APB2LPENR_TIM16LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM16LPEN_Pos)
16236#define RCC_APB2LPENR_TIM16LPEN RCC_APB2LPENR_TIM16LPEN_Msk
16237#define RCC_APB2LPENR_TIM17LPEN_Pos (18U)
16238#define RCC_APB2LPENR_TIM17LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM17LPEN_Pos)
16239#define RCC_APB2LPENR_TIM17LPEN RCC_APB2LPENR_TIM17LPEN_Msk
16240#define RCC_APB2LPENR_SPI5LPEN_Pos (20U)
16241#define RCC_APB2LPENR_SPI5LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI5LPEN_Pos)
16242#define RCC_APB2LPENR_SPI5LPEN RCC_APB2LPENR_SPI5LPEN_Msk
16243#define RCC_APB2LPENR_SAI1LPEN_Pos (22U)
16244#define RCC_APB2LPENR_SAI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SAI1LPEN_Pos)
16245#define RCC_APB2LPENR_SAI1LPEN RCC_APB2LPENR_SAI1LPEN_Msk
16246#define RCC_APB2LPENR_DFSDM1LPEN_Pos (30U)
16247#define RCC_APB2LPENR_DFSDM1LPEN_Msk (0x1UL << RCC_APB2LPENR_DFSDM1LPEN_Pos)
16248#define RCC_APB2LPENR_DFSDM1LPEN RCC_APB2LPENR_DFSDM1LPEN_Msk
16249
16250/******************** Bit definition for RCC_APB4LPENR register ******************/
16251#define RCC_APB4LPENR_SYSCFGLPEN_Pos (1U)
16252#define RCC_APB4LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB4LPENR_SYSCFGLPEN_Pos)
16253#define RCC_APB4LPENR_SYSCFGLPEN RCC_APB4LPENR_SYSCFGLPEN_Msk
16254#define RCC_APB4LPENR_LPUART1LPEN_Pos (3U)
16255#define RCC_APB4LPENR_LPUART1LPEN_Msk (0x1UL << RCC_APB4LPENR_LPUART1LPEN_Pos)
16256#define RCC_APB4LPENR_LPUART1LPEN RCC_APB4LPENR_LPUART1LPEN_Msk
16257#define RCC_APB4LPENR_SPI6LPEN_Pos (5U)
16258#define RCC_APB4LPENR_SPI6LPEN_Msk (0x1UL << RCC_APB4LPENR_SPI6LPEN_Pos)
16259#define RCC_APB4LPENR_SPI6LPEN RCC_APB4LPENR_SPI6LPEN_Msk
16260#define RCC_APB4LPENR_I2C4LPEN_Pos (7U)
16261#define RCC_APB4LPENR_I2C4LPEN_Msk (0x1UL << RCC_APB4LPENR_I2C4LPEN_Pos)
16262#define RCC_APB4LPENR_I2C4LPEN RCC_APB4LPENR_I2C4LPEN_Msk
16263#define RCC_APB4LPENR_LPTIM2LPEN_Pos (9U)
16264#define RCC_APB4LPENR_LPTIM2LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM2LPEN_Pos)
16265#define RCC_APB4LPENR_LPTIM2LPEN RCC_APB4LPENR_LPTIM2LPEN_Msk
16266#define RCC_APB4LPENR_LPTIM3LPEN_Pos (10U)
16267#define RCC_APB4LPENR_LPTIM3LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM3LPEN_Pos)
16268#define RCC_APB4LPENR_LPTIM3LPEN RCC_APB4LPENR_LPTIM3LPEN_Msk
16269#define RCC_APB4LPENR_LPTIM4LPEN_Pos (11U)
16270#define RCC_APB4LPENR_LPTIM4LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM4LPEN_Pos)
16271#define RCC_APB4LPENR_LPTIM4LPEN RCC_APB4LPENR_LPTIM4LPEN_Msk
16272#define RCC_APB4LPENR_LPTIM5LPEN_Pos (12U)
16273#define RCC_APB4LPENR_LPTIM5LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM5LPEN_Pos)
16274#define RCC_APB4LPENR_LPTIM5LPEN RCC_APB4LPENR_LPTIM5LPEN_Msk
16275#define RCC_APB4LPENR_COMP12LPEN_Pos (14U)
16276#define RCC_APB4LPENR_COMP12LPEN_Msk (0x1UL << RCC_APB4LPENR_COMP12LPEN_Pos)
16277#define RCC_APB4LPENR_COMP12LPEN RCC_APB4LPENR_COMP12LPEN_Msk
16278#define RCC_APB4LPENR_VREFLPEN_Pos (15U)
16279#define RCC_APB4LPENR_VREFLPEN_Msk (0x1UL << RCC_APB4LPENR_VREFLPEN_Pos)
16280#define RCC_APB4LPENR_VREFLPEN RCC_APB4LPENR_VREFLPEN_Msk
16281#define RCC_APB4LPENR_RTCAPBLPEN_Pos (16U)
16282#define RCC_APB4LPENR_RTCAPBLPEN_Msk (0x1UL << RCC_APB4LPENR_RTCAPBLPEN_Pos)
16283#define RCC_APB4LPENR_RTCAPBLPEN RCC_APB4LPENR_RTCAPBLPEN_Msk
16284#define RCC_APB4LPENR_SAI4LPEN_Pos (21U)
16285#define RCC_APB4LPENR_SAI4LPEN_Msk (0x1UL << RCC_APB4LPENR_SAI4LPEN_Pos)
16286#define RCC_APB4LPENR_SAI4LPEN RCC_APB4LPENR_SAI4LPEN_Msk
16287
16288#define RCC_APB4LPENR_DTSLPEN_Pos (26U)
16289#define RCC_APB4LPENR_DTSLPEN_Msk (0x1UL << RCC_APB4LPENR_DTSLPEN_Pos)
16290#define RCC_APB4LPENR_DTSLPEN RCC_APB4LPENR_DTSLPEN_Msk
16291
16292/******************** Bit definition for RCC_RSR register *******************/
16293#define RCC_RSR_RMVF_Pos (16U)
16294#define RCC_RSR_RMVF_Msk (0x1UL << RCC_RSR_RMVF_Pos)
16295#define RCC_RSR_RMVF RCC_RSR_RMVF_Msk
16296#define RCC_RSR_CPURSTF_Pos (17U)
16297#define RCC_RSR_CPURSTF_Msk (0x1UL << RCC_RSR_CPURSTF_Pos)
16298#define RCC_RSR_CPURSTF RCC_RSR_CPURSTF_Msk
16299#define RCC_RSR_D1RSTF_Pos (19U)
16300#define RCC_RSR_D1RSTF_Msk (0x1UL << RCC_RSR_D1RSTF_Pos)
16301#define RCC_RSR_D1RSTF RCC_RSR_D1RSTF_Msk
16302#define RCC_RSR_D2RSTF_Pos (20U)
16303#define RCC_RSR_D2RSTF_Msk (0x1UL << RCC_RSR_D2RSTF_Pos)
16304#define RCC_RSR_D2RSTF RCC_RSR_D2RSTF_Msk
16305#define RCC_RSR_BORRSTF_Pos (21U)
16306#define RCC_RSR_BORRSTF_Msk (0x1UL << RCC_RSR_BORRSTF_Pos)
16307#define RCC_RSR_BORRSTF RCC_RSR_BORRSTF_Msk
16308#define RCC_RSR_PINRSTF_Pos (22U)
16309#define RCC_RSR_PINRSTF_Msk (0x1UL << RCC_RSR_PINRSTF_Pos)
16310#define RCC_RSR_PINRSTF RCC_RSR_PINRSTF_Msk
16311#define RCC_RSR_PORRSTF_Pos (23U)
16312#define RCC_RSR_PORRSTF_Msk (0x1UL << RCC_RSR_PORRSTF_Pos)
16313#define RCC_RSR_PORRSTF RCC_RSR_PORRSTF_Msk
16314#define RCC_RSR_SFTRSTF_Pos (24U)
16315#define RCC_RSR_SFTRSTF_Msk (0x1UL << RCC_RSR_SFTRSTF_Pos)
16316#define RCC_RSR_SFTRSTF RCC_RSR_SFTRSTF_Msk
16317#define RCC_RSR_IWDG1RSTF_Pos (26U)
16318#define RCC_RSR_IWDG1RSTF_Msk (0x1UL << RCC_RSR_IWDG1RSTF_Pos)
16319#define RCC_RSR_IWDG1RSTF RCC_RSR_IWDG1RSTF_Msk
16320#define RCC_RSR_WWDG1RSTF_Pos (28U)
16321#define RCC_RSR_WWDG1RSTF_Msk (0x1UL << RCC_RSR_WWDG1RSTF_Pos)
16322#define RCC_RSR_WWDG1RSTF RCC_RSR_WWDG1RSTF_Msk
16323
16324#define RCC_RSR_LPWRRSTF_Pos (30U)
16325#define RCC_RSR_LPWRRSTF_Msk (0x1UL << RCC_RSR_LPWRRSTF_Pos)
16326#define RCC_RSR_LPWRRSTF RCC_RSR_LPWRRSTF_Msk
16327
16328
16329/******************************************************************************/
16330/* */
16331/* RNG */
16332/* */
16333/******************************************************************************/
16334/*************************** RNG VER **************************************/
16335#define RNG_VER_3_2
16336/******************** Bits definition for RNG_CR register *******************/
16337#define RNG_CR_RNGEN_Pos (2U)
16338#define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos)
16339#define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
16340#define RNG_CR_IE_Pos (3U)
16341#define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos)
16342#define RNG_CR_IE RNG_CR_IE_Msk
16343#define RNG_CR_CED_Pos (5U)
16344#define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos)
16345#define RNG_CR_CED RNG_CR_CED_Msk
16346#define RNG_CR_RNG_CONFIG3_Pos (8U)
16347#define RNG_CR_RNG_CONFIG3_Msk (0xFUL << RNG_CR_RNG_CONFIG3_Pos)
16348#define RNG_CR_RNG_CONFIG3 RNG_CR_RNG_CONFIG3_Msk
16349#define RNG_CR_NISTC_Pos (12U)
16350#define RNG_CR_NISTC_Msk (0x1UL << RNG_CR_NISTC_Pos)
16351#define RNG_CR_NISTC RNG_CR_NISTC_Msk
16352#define RNG_CR_RNG_CONFIG2_Pos (13U)
16353#define RNG_CR_RNG_CONFIG2_Msk (0x7UL << RNG_CR_RNG_CONFIG2_Pos)
16354#define RNG_CR_RNG_CONFIG2 RNG_CR_RNG_CONFIG2_Msk
16355#define RNG_CR_CLKDIV_Pos (16U)
16356#define RNG_CR_CLKDIV_Msk (0xFUL << RNG_CR_CLKDIV_Pos)
16357#define RNG_CR_CLKDIV RNG_CR_CLKDIV_Msk
16358#define RNG_CR_CLKDIV_0 (0x1U << RNG_CR_CLKDIV_Pos)
16359#define RNG_CR_CLKDIV_1 (0x2U << RNG_CR_CLKDIV_Pos)
16360#define RNG_CR_CLKDIV_2 (0x4U << RNG_CR_CLKDIV_Pos)
16361#define RNG_CR_CLKDIV_3 (0x8U << RNG_CR_CLKDIV_Pos)
16362#define RNG_CR_RNG_CONFIG1_Pos (20U)
16363#define RNG_CR_RNG_CONFIG1_Msk (0x3FUL << RNG_CR_RNG_CONFIG1_Pos)
16364#define RNG_CR_RNG_CONFIG1 RNG_CR_RNG_CONFIG1_Msk
16365#define RNG_CR_CONDRST_Pos (30U)
16366#define RNG_CR_CONDRST_Msk (0x1UL << RNG_CR_CONDRST_Pos)
16367#define RNG_CR_CONDRST RNG_CR_CONDRST_Msk
16368#define RNG_CR_CONFIGLOCK_Pos (31U)
16369#define RNG_CR_CONFIGLOCK_Msk (0x1UL << RNG_CR_CONFIGLOCK_Pos)
16370#define RNG_CR_CONFIGLOCK RNG_CR_CONFIGLOCK_Msk
16371
16372/******************** Bits definition for RNG_SR register *******************/
16373#define RNG_SR_DRDY_Pos (0U)
16374#define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos)
16375#define RNG_SR_DRDY RNG_SR_DRDY_Msk
16376#define RNG_SR_CECS_Pos (1U)
16377#define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos)
16378#define RNG_SR_CECS RNG_SR_CECS_Msk
16379#define RNG_SR_SECS_Pos (2U)
16380#define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos)
16381#define RNG_SR_SECS RNG_SR_SECS_Msk
16382#define RNG_SR_CEIS_Pos (5U)
16383#define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos)
16384#define RNG_SR_CEIS RNG_SR_CEIS_Msk
16385#define RNG_SR_SEIS_Pos (6U)
16386#define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos)
16387#define RNG_SR_SEIS RNG_SR_SEIS_Msk
16388
16389/******************************************************************************/
16390/* */
16391/* Real-Time Clock (RTC) */
16392/* */
16393/******************************************************************************/
16394/******************** Bits definition for RTC_TR register *******************/
16395#define RTC_TR_PM_Pos (22U)
16396#define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos)
16397#define RTC_TR_PM RTC_TR_PM_Msk
16398#define RTC_TR_HT_Pos (20U)
16399#define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos)
16400#define RTC_TR_HT RTC_TR_HT_Msk
16401#define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos)
16402#define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos)
16403#define RTC_TR_HU_Pos (16U)
16404#define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos)
16405#define RTC_TR_HU RTC_TR_HU_Msk
16406#define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos)
16407#define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos)
16408#define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos)
16409#define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos)
16410#define RTC_TR_MNT_Pos (12U)
16411#define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos)
16412#define RTC_TR_MNT RTC_TR_MNT_Msk
16413#define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos)
16414#define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos)
16415#define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos)
16416#define RTC_TR_MNU_Pos (8U)
16417#define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos)
16418#define RTC_TR_MNU RTC_TR_MNU_Msk
16419#define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos)
16420#define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos)
16421#define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos)
16422#define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos)
16423#define RTC_TR_ST_Pos (4U)
16424#define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos)
16425#define RTC_TR_ST RTC_TR_ST_Msk
16426#define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos)
16427#define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos)
16428#define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos)
16429#define RTC_TR_SU_Pos (0U)
16430#define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos)
16431#define RTC_TR_SU RTC_TR_SU_Msk
16432#define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos)
16433#define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos)
16434#define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos)
16435#define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos)
16437/******************** Bits definition for RTC_DR register *******************/
16438#define RTC_DR_YT_Pos (20U)
16439#define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos)
16440#define RTC_DR_YT RTC_DR_YT_Msk
16441#define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos)
16442#define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos)
16443#define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos)
16444#define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos)
16445#define RTC_DR_YU_Pos (16U)
16446#define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos)
16447#define RTC_DR_YU RTC_DR_YU_Msk
16448#define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos)
16449#define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos)
16450#define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos)
16451#define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos)
16452#define RTC_DR_WDU_Pos (13U)
16453#define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos)
16454#define RTC_DR_WDU RTC_DR_WDU_Msk
16455#define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos)
16456#define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos)
16457#define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos)
16458#define RTC_DR_MT_Pos (12U)
16459#define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos)
16460#define RTC_DR_MT RTC_DR_MT_Msk
16461#define RTC_DR_MU_Pos (8U)
16462#define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos)
16463#define RTC_DR_MU RTC_DR_MU_Msk
16464#define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos)
16465#define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos)
16466#define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos)
16467#define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos)
16468#define RTC_DR_DT_Pos (4U)
16469#define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos)
16470#define RTC_DR_DT RTC_DR_DT_Msk
16471#define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos)
16472#define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos)
16473#define RTC_DR_DU_Pos (0U)
16474#define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos)
16475#define RTC_DR_DU RTC_DR_DU_Msk
16476#define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos)
16477#define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos)
16478#define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos)
16479#define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos)
16481/******************** Bits definition for RTC_CR register *******************/
16482#define RTC_CR_ITSE_Pos (24U)
16483#define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos)
16484#define RTC_CR_ITSE RTC_CR_ITSE_Msk
16485#define RTC_CR_COE_Pos (23U)
16486#define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos)
16487#define RTC_CR_COE RTC_CR_COE_Msk
16488#define RTC_CR_OSEL_Pos (21U)
16489#define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos)
16490#define RTC_CR_OSEL RTC_CR_OSEL_Msk
16491#define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos)
16492#define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos)
16493#define RTC_CR_POL_Pos (20U)
16494#define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos)
16495#define RTC_CR_POL RTC_CR_POL_Msk
16496#define RTC_CR_COSEL_Pos (19U)
16497#define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos)
16498#define RTC_CR_COSEL RTC_CR_COSEL_Msk
16499#define RTC_CR_BKP_Pos (18U)
16500#define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos)
16501#define RTC_CR_BKP RTC_CR_BKP_Msk
16502#define RTC_CR_SUB1H_Pos (17U)
16503#define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos)
16504#define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
16505#define RTC_CR_ADD1H_Pos (16U)
16506#define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos)
16507#define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
16508#define RTC_CR_TSIE_Pos (15U)
16509#define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos)
16510#define RTC_CR_TSIE RTC_CR_TSIE_Msk
16511#define RTC_CR_WUTIE_Pos (14U)
16512#define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos)
16513#define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
16514#define RTC_CR_ALRBIE_Pos (13U)
16515#define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos)
16516#define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
16517#define RTC_CR_ALRAIE_Pos (12U)
16518#define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos)
16519#define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
16520#define RTC_CR_TSE_Pos (11U)
16521#define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos)
16522#define RTC_CR_TSE RTC_CR_TSE_Msk
16523#define RTC_CR_WUTE_Pos (10U)
16524#define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos)
16525#define RTC_CR_WUTE RTC_CR_WUTE_Msk
16526#define RTC_CR_ALRBE_Pos (9U)
16527#define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos)
16528#define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
16529#define RTC_CR_ALRAE_Pos (8U)
16530#define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos)
16531#define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
16532#define RTC_CR_FMT_Pos (6U)
16533#define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos)
16534#define RTC_CR_FMT RTC_CR_FMT_Msk
16535#define RTC_CR_BYPSHAD_Pos (5U)
16536#define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos)
16537#define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
16538#define RTC_CR_REFCKON_Pos (4U)
16539#define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos)
16540#define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
16541#define RTC_CR_TSEDGE_Pos (3U)
16542#define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos)
16543#define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
16544#define RTC_CR_WUCKSEL_Pos (0U)
16545#define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos)
16546#define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
16547#define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos)
16548#define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos)
16549#define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos)
16551/******************** Bits definition for RTC_ISR register ******************/
16552#define RTC_ISR_ITSF_Pos (17U)
16553#define RTC_ISR_ITSF_Msk (0x1UL << RTC_ISR_ITSF_Pos)
16554#define RTC_ISR_ITSF RTC_ISR_ITSF_Msk
16555#define RTC_ISR_RECALPF_Pos (16U)
16556#define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos)
16557#define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
16558#define RTC_ISR_TAMP3F_Pos (15U)
16559#define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos)
16560#define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk
16561#define RTC_ISR_TAMP2F_Pos (14U)
16562#define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos)
16563#define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
16564#define RTC_ISR_TAMP1F_Pos (13U)
16565#define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos)
16566#define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
16567#define RTC_ISR_TSOVF_Pos (12U)
16568#define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos)
16569#define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
16570#define RTC_ISR_TSF_Pos (11U)
16571#define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos)
16572#define RTC_ISR_TSF RTC_ISR_TSF_Msk
16573#define RTC_ISR_WUTF_Pos (10U)
16574#define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos)
16575#define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
16576#define RTC_ISR_ALRBF_Pos (9U)
16577#define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos)
16578#define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
16579#define RTC_ISR_ALRAF_Pos (8U)
16580#define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos)
16581#define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
16582#define RTC_ISR_INIT_Pos (7U)
16583#define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos)
16584#define RTC_ISR_INIT RTC_ISR_INIT_Msk
16585#define RTC_ISR_INITF_Pos (6U)
16586#define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos)
16587#define RTC_ISR_INITF RTC_ISR_INITF_Msk
16588#define RTC_ISR_RSF_Pos (5U)
16589#define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos)
16590#define RTC_ISR_RSF RTC_ISR_RSF_Msk
16591#define RTC_ISR_INITS_Pos (4U)
16592#define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos)
16593#define RTC_ISR_INITS RTC_ISR_INITS_Msk
16594#define RTC_ISR_SHPF_Pos (3U)
16595#define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos)
16596#define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
16597#define RTC_ISR_WUTWF_Pos (2U)
16598#define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos)
16599#define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
16600#define RTC_ISR_ALRBWF_Pos (1U)
16601#define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos)
16602#define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
16603#define RTC_ISR_ALRAWF_Pos (0U)
16604#define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos)
16605#define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
16606
16607/******************** Bits definition for RTC_PRER register *****************/
16608#define RTC_PRER_PREDIV_A_Pos (16U)
16609#define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos)
16610#define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
16611#define RTC_PRER_PREDIV_S_Pos (0U)
16612#define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)
16613#define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
16614
16615/******************** Bits definition for RTC_WUTR register *****************/
16616#define RTC_WUTR_WUT_Pos (0U)
16617#define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos)
16618#define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
16619
16620/******************** Bits definition for RTC_ALRMAR register ***************/
16621#define RTC_ALRMAR_MSK4_Pos (31U)
16622#define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos)
16623#define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
16624#define RTC_ALRMAR_WDSEL_Pos (30U)
16625#define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos)
16626#define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
16627#define RTC_ALRMAR_DT_Pos (28U)
16628#define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos)
16629#define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
16630#define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos)
16631#define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos)
16632#define RTC_ALRMAR_DU_Pos (24U)
16633#define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos)
16634#define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
16635#define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos)
16636#define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos)
16637#define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos)
16638#define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos)
16639#define RTC_ALRMAR_MSK3_Pos (23U)
16640#define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos)
16641#define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
16642#define RTC_ALRMAR_PM_Pos (22U)
16643#define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos)
16644#define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
16645#define RTC_ALRMAR_HT_Pos (20U)
16646#define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos)
16647#define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
16648#define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos)
16649#define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos)
16650#define RTC_ALRMAR_HU_Pos (16U)
16651#define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos)
16652#define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
16653#define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos)
16654#define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos)
16655#define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos)
16656#define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos)
16657#define RTC_ALRMAR_MSK2_Pos (15U)
16658#define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos)
16659#define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
16660#define RTC_ALRMAR_MNT_Pos (12U)
16661#define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos)
16662#define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
16663#define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos)
16664#define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos)
16665#define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos)
16666#define RTC_ALRMAR_MNU_Pos (8U)
16667#define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos)
16668#define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
16669#define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos)
16670#define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos)
16671#define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos)
16672#define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos)
16673#define RTC_ALRMAR_MSK1_Pos (7U)
16674#define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos)
16675#define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
16676#define RTC_ALRMAR_ST_Pos (4U)
16677#define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos)
16678#define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
16679#define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos)
16680#define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos)
16681#define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos)
16682#define RTC_ALRMAR_SU_Pos (0U)
16683#define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos)
16684#define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
16685#define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos)
16686#define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos)
16687#define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos)
16688#define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos)
16690/******************** Bits definition for RTC_ALRMBR register ***************/
16691#define RTC_ALRMBR_MSK4_Pos (31U)
16692#define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos)
16693#define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
16694#define RTC_ALRMBR_WDSEL_Pos (30U)
16695#define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos)
16696#define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
16697#define RTC_ALRMBR_DT_Pos (28U)
16698#define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos)
16699#define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
16700#define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos)
16701#define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos)
16702#define RTC_ALRMBR_DU_Pos (24U)
16703#define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos)
16704#define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
16705#define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos)
16706#define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos)
16707#define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos)
16708#define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos)
16709#define RTC_ALRMBR_MSK3_Pos (23U)
16710#define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos)
16711#define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
16712#define RTC_ALRMBR_PM_Pos (22U)
16713#define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos)
16714#define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
16715#define RTC_ALRMBR_HT_Pos (20U)
16716#define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos)
16717#define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
16718#define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos)
16719#define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos)
16720#define RTC_ALRMBR_HU_Pos (16U)
16721#define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos)
16722#define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
16723#define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos)
16724#define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos)
16725#define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos)
16726#define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos)
16727#define RTC_ALRMBR_MSK2_Pos (15U)
16728#define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos)
16729#define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
16730#define RTC_ALRMBR_MNT_Pos (12U)
16731#define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos)
16732#define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
16733#define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos)
16734#define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos)
16735#define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos)
16736#define RTC_ALRMBR_MNU_Pos (8U)
16737#define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos)
16738#define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
16739#define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos)
16740#define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos)
16741#define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos)
16742#define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos)
16743#define RTC_ALRMBR_MSK1_Pos (7U)
16744#define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos)
16745#define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
16746#define RTC_ALRMBR_ST_Pos (4U)
16747#define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos)
16748#define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
16749#define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos)
16750#define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos)
16751#define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos)
16752#define RTC_ALRMBR_SU_Pos (0U)
16753#define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos)
16754#define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
16755#define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos)
16756#define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos)
16757#define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos)
16758#define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos)
16760/******************** Bits definition for RTC_WPR register ******************/
16761#define RTC_WPR_KEY_Pos (0U)
16762#define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos)
16763#define RTC_WPR_KEY RTC_WPR_KEY_Msk
16764
16765/******************** Bits definition for RTC_SSR register ******************/
16766#define RTC_SSR_SS_Pos (0U)
16767#define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos)
16768#define RTC_SSR_SS RTC_SSR_SS_Msk
16769
16770/******************** Bits definition for RTC_SHIFTR register ***************/
16771#define RTC_SHIFTR_SUBFS_Pos (0U)
16772#define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)
16773#define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
16774#define RTC_SHIFTR_ADD1S_Pos (31U)
16775#define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos)
16776#define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
16777
16778/******************** Bits definition for RTC_TSTR register *****************/
16779#define RTC_TSTR_PM_Pos (22U)
16780#define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos)
16781#define RTC_TSTR_PM RTC_TSTR_PM_Msk
16782#define RTC_TSTR_HT_Pos (20U)
16783#define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos)
16784#define RTC_TSTR_HT RTC_TSTR_HT_Msk
16785#define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos)
16786#define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos)
16787#define RTC_TSTR_HU_Pos (16U)
16788#define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos)
16789#define RTC_TSTR_HU RTC_TSTR_HU_Msk
16790#define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos)
16791#define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos)
16792#define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos)
16793#define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos)
16794#define RTC_TSTR_MNT_Pos (12U)
16795#define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos)
16796#define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
16797#define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos)
16798#define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos)
16799#define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos)
16800#define RTC_TSTR_MNU_Pos (8U)
16801#define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos)
16802#define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
16803#define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos)
16804#define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos)
16805#define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos)
16806#define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos)
16807#define RTC_TSTR_ST_Pos (4U)
16808#define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos)
16809#define RTC_TSTR_ST RTC_TSTR_ST_Msk
16810#define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos)
16811#define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos)
16812#define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos)
16813#define RTC_TSTR_SU_Pos (0U)
16814#define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos)
16815#define RTC_TSTR_SU RTC_TSTR_SU_Msk
16816#define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos)
16817#define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos)
16818#define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos)
16819#define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos)
16821/******************** Bits definition for RTC_TSDR register *****************/
16822#define RTC_TSDR_WDU_Pos (13U)
16823#define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos)
16824#define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
16825#define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos)
16826#define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos)
16827#define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos)
16828#define RTC_TSDR_MT_Pos (12U)
16829#define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos)
16830#define RTC_TSDR_MT RTC_TSDR_MT_Msk
16831#define RTC_TSDR_MU_Pos (8U)
16832#define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos)
16833#define RTC_TSDR_MU RTC_TSDR_MU_Msk
16834#define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos)
16835#define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos)
16836#define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos)
16837#define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos)
16838#define RTC_TSDR_DT_Pos (4U)
16839#define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos)
16840#define RTC_TSDR_DT RTC_TSDR_DT_Msk
16841#define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos)
16842#define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos)
16843#define RTC_TSDR_DU_Pos (0U)
16844#define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos)
16845#define RTC_TSDR_DU RTC_TSDR_DU_Msk
16846#define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos)
16847#define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos)
16848#define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos)
16849#define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos)
16851/******************** Bits definition for RTC_TSSSR register ****************/
16852#define RTC_TSSSR_SS_Pos (0U)
16853#define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos)
16854#define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
16855
16856/******************** Bits definition for RTC_CALR register *****************/
16857#define RTC_CALR_CALP_Pos (15U)
16858#define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos)
16859#define RTC_CALR_CALP RTC_CALR_CALP_Msk
16860#define RTC_CALR_CALW8_Pos (14U)
16861#define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos)
16862#define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
16863#define RTC_CALR_CALW16_Pos (13U)
16864#define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos)
16865#define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
16866#define RTC_CALR_CALM_Pos (0U)
16867#define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos)
16868#define RTC_CALR_CALM RTC_CALR_CALM_Msk
16869#define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos)
16870#define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos)
16871#define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos)
16872#define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos)
16873#define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos)
16874#define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos)
16875#define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos)
16876#define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos)
16877#define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos)
16879/******************** Bits definition for RTC_TAMPCR register ***************/
16880#define RTC_TAMPCR_TAMP3MF_Pos (24U)
16881#define RTC_TAMPCR_TAMP3MF_Msk (0x1UL << RTC_TAMPCR_TAMP3MF_Pos)
16882#define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk
16883#define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
16884#define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP3NOERASE_Pos)
16885#define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk
16886#define RTC_TAMPCR_TAMP3IE_Pos (22U)
16887#define RTC_TAMPCR_TAMP3IE_Msk (0x1UL << RTC_TAMPCR_TAMP3IE_Pos)
16888#define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk
16889#define RTC_TAMPCR_TAMP2MF_Pos (21U)
16890#define RTC_TAMPCR_TAMP2MF_Msk (0x1UL << RTC_TAMPCR_TAMP2MF_Pos)
16891#define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk
16892#define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
16893#define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos)
16894#define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk
16895#define RTC_TAMPCR_TAMP2IE_Pos (19U)
16896#define RTC_TAMPCR_TAMP2IE_Msk (0x1UL << RTC_TAMPCR_TAMP2IE_Pos)
16897#define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk
16898#define RTC_TAMPCR_TAMP1MF_Pos (18U)
16899#define RTC_TAMPCR_TAMP1MF_Msk (0x1UL << RTC_TAMPCR_TAMP1MF_Pos)
16900#define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk
16901#define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
16902#define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP1NOERASE_Pos)
16903#define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk
16904#define RTC_TAMPCR_TAMP1IE_Pos (16U)
16905#define RTC_TAMPCR_TAMP1IE_Msk (0x1UL << RTC_TAMPCR_TAMP1IE_Pos)
16906#define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk
16907#define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
16908#define RTC_TAMPCR_TAMPPUDIS_Msk (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos)
16909#define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk
16910#define RTC_TAMPCR_TAMPPRCH_Pos (13U)
16911#define RTC_TAMPCR_TAMPPRCH_Msk (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos)
16912#define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk
16913#define RTC_TAMPCR_TAMPPRCH_0 (0x1UL << RTC_TAMPCR_TAMPPRCH_Pos)
16914#define RTC_TAMPCR_TAMPPRCH_1 (0x2UL << RTC_TAMPCR_TAMPPRCH_Pos)
16915#define RTC_TAMPCR_TAMPFLT_Pos (11U)
16916#define RTC_TAMPCR_TAMPFLT_Msk (0x3UL << RTC_TAMPCR_TAMPFLT_Pos)
16917#define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk
16918#define RTC_TAMPCR_TAMPFLT_0 (0x1UL << RTC_TAMPCR_TAMPFLT_Pos)
16919#define RTC_TAMPCR_TAMPFLT_1 (0x2UL << RTC_TAMPCR_TAMPFLT_Pos)
16920#define RTC_TAMPCR_TAMPFREQ_Pos (8U)
16921#define RTC_TAMPCR_TAMPFREQ_Msk (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos)
16922#define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk
16923#define RTC_TAMPCR_TAMPFREQ_0 (0x1UL << RTC_TAMPCR_TAMPFREQ_Pos)
16924#define RTC_TAMPCR_TAMPFREQ_1 (0x2UL << RTC_TAMPCR_TAMPFREQ_Pos)
16925#define RTC_TAMPCR_TAMPFREQ_2 (0x4UL << RTC_TAMPCR_TAMPFREQ_Pos)
16926#define RTC_TAMPCR_TAMPTS_Pos (7U)
16927#define RTC_TAMPCR_TAMPTS_Msk (0x1UL << RTC_TAMPCR_TAMPTS_Pos)
16928#define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk
16929#define RTC_TAMPCR_TAMP3TRG_Pos (6U)
16930#define RTC_TAMPCR_TAMP3TRG_Msk (0x1UL << RTC_TAMPCR_TAMP3TRG_Pos)
16931#define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk
16932#define RTC_TAMPCR_TAMP3E_Pos (5U)
16933#define RTC_TAMPCR_TAMP3E_Msk (0x1UL << RTC_TAMPCR_TAMP3E_Pos)
16934#define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk
16935#define RTC_TAMPCR_TAMP2TRG_Pos (4U)
16936#define RTC_TAMPCR_TAMP2TRG_Msk (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos)
16937#define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk
16938#define RTC_TAMPCR_TAMP2E_Pos (3U)
16939#define RTC_TAMPCR_TAMP2E_Msk (0x1UL << RTC_TAMPCR_TAMP2E_Pos)
16940#define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk
16941#define RTC_TAMPCR_TAMPIE_Pos (2U)
16942#define RTC_TAMPCR_TAMPIE_Msk (0x1UL << RTC_TAMPCR_TAMPIE_Pos)
16943#define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk
16944#define RTC_TAMPCR_TAMP1TRG_Pos (1U)
16945#define RTC_TAMPCR_TAMP1TRG_Msk (0x1UL << RTC_TAMPCR_TAMP1TRG_Pos)
16946#define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk
16947#define RTC_TAMPCR_TAMP1E_Pos (0U)
16948#define RTC_TAMPCR_TAMP1E_Msk (0x1UL << RTC_TAMPCR_TAMP1E_Pos)
16949#define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk
16950
16951/******************** Bits definition for RTC_ALRMASSR register *************/
16952#define RTC_ALRMASSR_MASKSS_Pos (24U)
16953#define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos)
16954#define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
16955#define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos)
16956#define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos)
16957#define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos)
16958#define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos)
16959#define RTC_ALRMASSR_SS_Pos (0U)
16960#define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos)
16961#define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
16962
16963/******************** Bits definition for RTC_ALRMBSSR register *************/
16964#define RTC_ALRMBSSR_MASKSS_Pos (24U)
16965#define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)
16966#define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
16967#define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)
16968#define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)
16969#define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)
16970#define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)
16971#define RTC_ALRMBSSR_SS_Pos (0U)
16972#define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)
16973#define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
16974
16975/******************** Bits definition for RTC_OR register *******************/
16976#define RTC_OR_OUT_RMP_Pos (1U)
16977#define RTC_OR_OUT_RMP_Msk (0x1UL << RTC_OR_OUT_RMP_Pos)
16978#define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk
16979#define RTC_OR_ALARMOUTTYPE_Pos (0U)
16980#define RTC_OR_ALARMOUTTYPE_Msk (0x1UL << RTC_OR_ALARMOUTTYPE_Pos)
16981#define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk
16982
16983/******************** Bits definition for RTC_BKP0R register ****************/
16984#define RTC_BKP0R_Pos (0U)
16985#define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos)
16986#define RTC_BKP0R RTC_BKP0R_Msk
16987
16988/******************** Bits definition for RTC_BKP1R register ****************/
16989#define RTC_BKP1R_Pos (0U)
16990#define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos)
16991#define RTC_BKP1R RTC_BKP1R_Msk
16992
16993/******************** Bits definition for RTC_BKP2R register ****************/
16994#define RTC_BKP2R_Pos (0U)
16995#define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos)
16996#define RTC_BKP2R RTC_BKP2R_Msk
16997
16998/******************** Bits definition for RTC_BKP3R register ****************/
16999#define RTC_BKP3R_Pos (0U)
17000#define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos)
17001#define RTC_BKP3R RTC_BKP3R_Msk
17002
17003/******************** Bits definition for RTC_BKP4R register ****************/
17004#define RTC_BKP4R_Pos (0U)
17005#define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos)
17006#define RTC_BKP4R RTC_BKP4R_Msk
17007
17008/******************** Bits definition for RTC_BKP5R register ****************/
17009#define RTC_BKP5R_Pos (0U)
17010#define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos)
17011#define RTC_BKP5R RTC_BKP5R_Msk
17012
17013/******************** Bits definition for RTC_BKP6R register ****************/
17014#define RTC_BKP6R_Pos (0U)
17015#define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos)
17016#define RTC_BKP6R RTC_BKP6R_Msk
17017
17018/******************** Bits definition for RTC_BKP7R register ****************/
17019#define RTC_BKP7R_Pos (0U)
17020#define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos)
17021#define RTC_BKP7R RTC_BKP7R_Msk
17022
17023/******************** Bits definition for RTC_BKP8R register ****************/
17024#define RTC_BKP8R_Pos (0U)
17025#define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos)
17026#define RTC_BKP8R RTC_BKP8R_Msk
17027
17028/******************** Bits definition for RTC_BKP9R register ****************/
17029#define RTC_BKP9R_Pos (0U)
17030#define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos)
17031#define RTC_BKP9R RTC_BKP9R_Msk
17032
17033/******************** Bits definition for RTC_BKP10R register ***************/
17034#define RTC_BKP10R_Pos (0U)
17035#define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos)
17036#define RTC_BKP10R RTC_BKP10R_Msk
17037
17038/******************** Bits definition for RTC_BKP11R register ***************/
17039#define RTC_BKP11R_Pos (0U)
17040#define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos)
17041#define RTC_BKP11R RTC_BKP11R_Msk
17042
17043/******************** Bits definition for RTC_BKP12R register ***************/
17044#define RTC_BKP12R_Pos (0U)
17045#define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos)
17046#define RTC_BKP12R RTC_BKP12R_Msk
17047
17048/******************** Bits definition for RTC_BKP13R register ***************/
17049#define RTC_BKP13R_Pos (0U)
17050#define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos)
17051#define RTC_BKP13R RTC_BKP13R_Msk
17052
17053/******************** Bits definition for RTC_BKP14R register ***************/
17054#define RTC_BKP14R_Pos (0U)
17055#define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos)
17056#define RTC_BKP14R RTC_BKP14R_Msk
17057
17058/******************** Bits definition for RTC_BKP15R register ***************/
17059#define RTC_BKP15R_Pos (0U)
17060#define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos)
17061#define RTC_BKP15R RTC_BKP15R_Msk
17062
17063/******************** Bits definition for RTC_BKP16R register ***************/
17064#define RTC_BKP16R_Pos (0U)
17065#define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos)
17066#define RTC_BKP16R RTC_BKP16R_Msk
17067
17068/******************** Bits definition for RTC_BKP17R register ***************/
17069#define RTC_BKP17R_Pos (0U)
17070#define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos)
17071#define RTC_BKP17R RTC_BKP17R_Msk
17072
17073/******************** Bits definition for RTC_BKP18R register ***************/
17074#define RTC_BKP18R_Pos (0U)
17075#define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos)
17076#define RTC_BKP18R RTC_BKP18R_Msk
17077
17078/******************** Bits definition for RTC_BKP19R register ***************/
17079#define RTC_BKP19R_Pos (0U)
17080#define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos)
17081#define RTC_BKP19R RTC_BKP19R_Msk
17082
17083/******************** Bits definition for RTC_BKP20R register ***************/
17084#define RTC_BKP20R_Pos (0U)
17085#define RTC_BKP20R_Msk (0xFFFFFFFFUL << RTC_BKP20R_Pos)
17086#define RTC_BKP20R RTC_BKP20R_Msk
17087
17088/******************** Bits definition for RTC_BKP21R register ***************/
17089#define RTC_BKP21R_Pos (0U)
17090#define RTC_BKP21R_Msk (0xFFFFFFFFUL << RTC_BKP21R_Pos)
17091#define RTC_BKP21R RTC_BKP21R_Msk
17092
17093/******************** Bits definition for RTC_BKP22R register ***************/
17094#define RTC_BKP22R_Pos (0U)
17095#define RTC_BKP22R_Msk (0xFFFFFFFFUL << RTC_BKP22R_Pos)
17096#define RTC_BKP22R RTC_BKP22R_Msk
17097
17098/******************** Bits definition for RTC_BKP23R register ***************/
17099#define RTC_BKP23R_Pos (0U)
17100#define RTC_BKP23R_Msk (0xFFFFFFFFUL << RTC_BKP23R_Pos)
17101#define RTC_BKP23R RTC_BKP23R_Msk
17102
17103/******************** Bits definition for RTC_BKP24R register ***************/
17104#define RTC_BKP24R_Pos (0U)
17105#define RTC_BKP24R_Msk (0xFFFFFFFFUL << RTC_BKP24R_Pos)
17106#define RTC_BKP24R RTC_BKP24R_Msk
17107
17108/******************** Bits definition for RTC_BKP25R register ***************/
17109#define RTC_BKP25R_Pos (0U)
17110#define RTC_BKP25R_Msk (0xFFFFFFFFUL << RTC_BKP25R_Pos)
17111#define RTC_BKP25R RTC_BKP25R_Msk
17112
17113/******************** Bits definition for RTC_BKP26R register ***************/
17114#define RTC_BKP26R_Pos (0U)
17115#define RTC_BKP26R_Msk (0xFFFFFFFFUL << RTC_BKP26R_Pos)
17116#define RTC_BKP26R RTC_BKP26R_Msk
17117
17118/******************** Bits definition for RTC_BKP27R register ***************/
17119#define RTC_BKP27R_Pos (0U)
17120#define RTC_BKP27R_Msk (0xFFFFFFFFUL << RTC_BKP27R_Pos)
17121#define RTC_BKP27R RTC_BKP27R_Msk
17122
17123/******************** Bits definition for RTC_BKP28R register ***************/
17124#define RTC_BKP28R_Pos (0U)
17125#define RTC_BKP28R_Msk (0xFFFFFFFFUL << RTC_BKP28R_Pos)
17126#define RTC_BKP28R RTC_BKP28R_Msk
17127
17128/******************** Bits definition for RTC_BKP29R register ***************/
17129#define RTC_BKP29R_Pos (0U)
17130#define RTC_BKP29R_Msk (0xFFFFFFFFUL << RTC_BKP29R_Pos)
17131#define RTC_BKP29R RTC_BKP29R_Msk
17132
17133/******************** Bits definition for RTC_BKP30R register ***************/
17134#define RTC_BKP30R_Pos (0U)
17135#define RTC_BKP30R_Msk (0xFFFFFFFFUL << RTC_BKP30R_Pos)
17136#define RTC_BKP30R RTC_BKP30R_Msk
17137
17138/******************** Bits definition for RTC_BKP31R register ***************/
17139#define RTC_BKP31R_Pos (0U)
17140#define RTC_BKP31R_Msk (0xFFFFFFFFUL << RTC_BKP31R_Pos)
17141#define RTC_BKP31R RTC_BKP31R_Msk
17142
17143/******************** Number of backup registers ******************************/
17144#define RTC_BKP_NUMBER_Pos (5U)
17145#define RTC_BKP_NUMBER_Msk (0x1UL << RTC_BKP_NUMBER_Pos)
17146#define RTC_BKP_NUMBER RTC_BKP_NUMBER_Msk
17147
17148/******************************************************************************/
17149/* */
17150/* SPDIF-RX Interface */
17151/* */
17152/******************************************************************************/
17153/******************** Bit definition for SPDIF_CR register ******************/
17154#define SPDIFRX_CR_SPDIFEN_Pos (0U)
17155#define SPDIFRX_CR_SPDIFEN_Msk (0x3UL << SPDIFRX_CR_SPDIFEN_Pos)
17156#define SPDIFRX_CR_SPDIFEN SPDIFRX_CR_SPDIFEN_Msk
17157#define SPDIFRX_CR_RXDMAEN_Pos (2U)
17158#define SPDIFRX_CR_RXDMAEN_Msk (0x1UL << SPDIFRX_CR_RXDMAEN_Pos)
17159#define SPDIFRX_CR_RXDMAEN SPDIFRX_CR_RXDMAEN_Msk
17160#define SPDIFRX_CR_RXSTEO_Pos (3U)
17161#define SPDIFRX_CR_RXSTEO_Msk (0x1UL << SPDIFRX_CR_RXSTEO_Pos)
17162#define SPDIFRX_CR_RXSTEO SPDIFRX_CR_RXSTEO_Msk
17163#define SPDIFRX_CR_DRFMT_Pos (4U)
17164#define SPDIFRX_CR_DRFMT_Msk (0x3UL << SPDIFRX_CR_DRFMT_Pos)
17165#define SPDIFRX_CR_DRFMT SPDIFRX_CR_DRFMT_Msk
17166#define SPDIFRX_CR_PMSK_Pos (6U)
17167#define SPDIFRX_CR_PMSK_Msk (0x1UL << SPDIFRX_CR_PMSK_Pos)
17168#define SPDIFRX_CR_PMSK SPDIFRX_CR_PMSK_Msk
17169#define SPDIFRX_CR_VMSK_Pos (7U)
17170#define SPDIFRX_CR_VMSK_Msk (0x1UL << SPDIFRX_CR_VMSK_Pos)
17171#define SPDIFRX_CR_VMSK SPDIFRX_CR_VMSK_Msk
17172#define SPDIFRX_CR_CUMSK_Pos (8U)
17173#define SPDIFRX_CR_CUMSK_Msk (0x1UL << SPDIFRX_CR_CUMSK_Pos)
17174#define SPDIFRX_CR_CUMSK SPDIFRX_CR_CUMSK_Msk
17175#define SPDIFRX_CR_PTMSK_Pos (9U)
17176#define SPDIFRX_CR_PTMSK_Msk (0x1UL << SPDIFRX_CR_PTMSK_Pos)
17177#define SPDIFRX_CR_PTMSK SPDIFRX_CR_PTMSK_Msk
17178#define SPDIFRX_CR_CBDMAEN_Pos (10U)
17179#define SPDIFRX_CR_CBDMAEN_Msk (0x1UL << SPDIFRX_CR_CBDMAEN_Pos)
17180#define SPDIFRX_CR_CBDMAEN SPDIFRX_CR_CBDMAEN_Msk
17181#define SPDIFRX_CR_CHSEL_Pos (11U)
17182#define SPDIFRX_CR_CHSEL_Msk (0x1UL << SPDIFRX_CR_CHSEL_Pos)
17183#define SPDIFRX_CR_CHSEL SPDIFRX_CR_CHSEL_Msk
17184#define SPDIFRX_CR_NBTR_Pos (12U)
17185#define SPDIFRX_CR_NBTR_Msk (0x3UL << SPDIFRX_CR_NBTR_Pos)
17186#define SPDIFRX_CR_NBTR SPDIFRX_CR_NBTR_Msk
17187#define SPDIFRX_CR_WFA_Pos (14U)
17188#define SPDIFRX_CR_WFA_Msk (0x1UL << SPDIFRX_CR_WFA_Pos)
17189#define SPDIFRX_CR_WFA SPDIFRX_CR_WFA_Msk
17190#define SPDIFRX_CR_INSEL_Pos (16U)
17191#define SPDIFRX_CR_INSEL_Msk (0x7UL << SPDIFRX_CR_INSEL_Pos)
17192#define SPDIFRX_CR_INSEL SPDIFRX_CR_INSEL_Msk
17193#define SPDIFRX_CR_CKSEN_Pos (20U)
17194#define SPDIFRX_CR_CKSEN_Msk (0x1UL << SPDIFRX_CR_CKSEN_Pos)
17195#define SPDIFRX_CR_CKSEN SPDIFRX_CR_CKSEN_Msk
17196#define SPDIFRX_CR_CKSBKPEN_Pos (21U)
17197#define SPDIFRX_CR_CKSBKPEN_Msk (0x1UL << SPDIFRX_CR_CKSBKPEN_Pos)
17198#define SPDIFRX_CR_CKSBKPEN SPDIFRX_CR_CKSBKPEN_Msk
17200/******************* Bit definition for SPDIFRX_IMR register *******************/
17201#define SPDIFRX_IMR_RXNEIE_Pos (0U)
17202#define SPDIFRX_IMR_RXNEIE_Msk (0x1UL << SPDIFRX_IMR_RXNEIE_Pos)
17203#define SPDIFRX_IMR_RXNEIE SPDIFRX_IMR_RXNEIE_Msk
17204#define SPDIFRX_IMR_CSRNEIE_Pos (1U)
17205#define SPDIFRX_IMR_CSRNEIE_Msk (0x1UL << SPDIFRX_IMR_CSRNEIE_Pos)
17206#define SPDIFRX_IMR_CSRNEIE SPDIFRX_IMR_CSRNEIE_Msk
17207#define SPDIFRX_IMR_PERRIE_Pos (2U)
17208#define SPDIFRX_IMR_PERRIE_Msk (0x1UL << SPDIFRX_IMR_PERRIE_Pos)
17209#define SPDIFRX_IMR_PERRIE SPDIFRX_IMR_PERRIE_Msk
17210#define SPDIFRX_IMR_OVRIE_Pos (3U)
17211#define SPDIFRX_IMR_OVRIE_Msk (0x1UL << SPDIFRX_IMR_OVRIE_Pos)
17212#define SPDIFRX_IMR_OVRIE SPDIFRX_IMR_OVRIE_Msk
17213#define SPDIFRX_IMR_SBLKIE_Pos (4U)
17214#define SPDIFRX_IMR_SBLKIE_Msk (0x1UL << SPDIFRX_IMR_SBLKIE_Pos)
17215#define SPDIFRX_IMR_SBLKIE SPDIFRX_IMR_SBLKIE_Msk
17216#define SPDIFRX_IMR_SYNCDIE_Pos (5U)
17217#define SPDIFRX_IMR_SYNCDIE_Msk (0x1UL << SPDIFRX_IMR_SYNCDIE_Pos)
17218#define SPDIFRX_IMR_SYNCDIE SPDIFRX_IMR_SYNCDIE_Msk
17219#define SPDIFRX_IMR_IFEIE_Pos (6U)
17220#define SPDIFRX_IMR_IFEIE_Msk (0x1UL << SPDIFRX_IMR_IFEIE_Pos)
17221#define SPDIFRX_IMR_IFEIE SPDIFRX_IMR_IFEIE_Msk
17223/******************* Bit definition for SPDIFRX_SR register *******************/
17224#define SPDIFRX_SR_RXNE_Pos (0U)
17225#define SPDIFRX_SR_RXNE_Msk (0x1UL << SPDIFRX_SR_RXNE_Pos)
17226#define SPDIFRX_SR_RXNE SPDIFRX_SR_RXNE_Msk
17227#define SPDIFRX_SR_CSRNE_Pos (1U)
17228#define SPDIFRX_SR_CSRNE_Msk (0x1UL << SPDIFRX_SR_CSRNE_Pos)
17229#define SPDIFRX_SR_CSRNE SPDIFRX_SR_CSRNE_Msk
17230#define SPDIFRX_SR_PERR_Pos (2U)
17231#define SPDIFRX_SR_PERR_Msk (0x1UL << SPDIFRX_SR_PERR_Pos)
17232#define SPDIFRX_SR_PERR SPDIFRX_SR_PERR_Msk
17233#define SPDIFRX_SR_OVR_Pos (3U)
17234#define SPDIFRX_SR_OVR_Msk (0x1UL << SPDIFRX_SR_OVR_Pos)
17235#define SPDIFRX_SR_OVR SPDIFRX_SR_OVR_Msk
17236#define SPDIFRX_SR_SBD_Pos (4U)
17237#define SPDIFRX_SR_SBD_Msk (0x1UL << SPDIFRX_SR_SBD_Pos)
17238#define SPDIFRX_SR_SBD SPDIFRX_SR_SBD_Msk
17239#define SPDIFRX_SR_SYNCD_Pos (5U)
17240#define SPDIFRX_SR_SYNCD_Msk (0x1UL << SPDIFRX_SR_SYNCD_Pos)
17241#define SPDIFRX_SR_SYNCD SPDIFRX_SR_SYNCD_Msk
17242#define SPDIFRX_SR_FERR_Pos (6U)
17243#define SPDIFRX_SR_FERR_Msk (0x1UL << SPDIFRX_SR_FERR_Pos)
17244#define SPDIFRX_SR_FERR SPDIFRX_SR_FERR_Msk
17245#define SPDIFRX_SR_SERR_Pos (7U)
17246#define SPDIFRX_SR_SERR_Msk (0x1UL << SPDIFRX_SR_SERR_Pos)
17247#define SPDIFRX_SR_SERR SPDIFRX_SR_SERR_Msk
17248#define SPDIFRX_SR_TERR_Pos (8U)
17249#define SPDIFRX_SR_TERR_Msk (0x1UL << SPDIFRX_SR_TERR_Pos)
17250#define SPDIFRX_SR_TERR SPDIFRX_SR_TERR_Msk
17251#define SPDIFRX_SR_WIDTH5_Pos (16U)
17252#define SPDIFRX_SR_WIDTH5_Msk (0x7FFFUL << SPDIFRX_SR_WIDTH5_Pos)
17253#define SPDIFRX_SR_WIDTH5 SPDIFRX_SR_WIDTH5_Msk
17255/******************* Bit definition for SPDIFRX_IFCR register *******************/
17256#define SPDIFRX_IFCR_PERRCF_Pos (2U)
17257#define SPDIFRX_IFCR_PERRCF_Msk (0x1UL << SPDIFRX_IFCR_PERRCF_Pos)
17258#define SPDIFRX_IFCR_PERRCF SPDIFRX_IFCR_PERRCF_Msk
17259#define SPDIFRX_IFCR_OVRCF_Pos (3U)
17260#define SPDIFRX_IFCR_OVRCF_Msk (0x1UL << SPDIFRX_IFCR_OVRCF_Pos)
17261#define SPDIFRX_IFCR_OVRCF SPDIFRX_IFCR_OVRCF_Msk
17262#define SPDIFRX_IFCR_SBDCF_Pos (4U)
17263#define SPDIFRX_IFCR_SBDCF_Msk (0x1UL << SPDIFRX_IFCR_SBDCF_Pos)
17264#define SPDIFRX_IFCR_SBDCF SPDIFRX_IFCR_SBDCF_Msk
17265#define SPDIFRX_IFCR_SYNCDCF_Pos (5U)
17266#define SPDIFRX_IFCR_SYNCDCF_Msk (0x1UL << SPDIFRX_IFCR_SYNCDCF_Pos)
17267#define SPDIFRX_IFCR_SYNCDCF SPDIFRX_IFCR_SYNCDCF_Msk
17269/******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
17270#define SPDIFRX_DR0_DR_Pos (0U)
17271#define SPDIFRX_DR0_DR_Msk (0xFFFFFFUL << SPDIFRX_DR0_DR_Pos)
17272#define SPDIFRX_DR0_DR SPDIFRX_DR0_DR_Msk
17273#define SPDIFRX_DR0_PE_Pos (24U)
17274#define SPDIFRX_DR0_PE_Msk (0x1UL << SPDIFRX_DR0_PE_Pos)
17275#define SPDIFRX_DR0_PE SPDIFRX_DR0_PE_Msk
17276#define SPDIFRX_DR0_V_Pos (25U)
17277#define SPDIFRX_DR0_V_Msk (0x1UL << SPDIFRX_DR0_V_Pos)
17278#define SPDIFRX_DR0_V SPDIFRX_DR0_V_Msk
17279#define SPDIFRX_DR0_U_Pos (26U)
17280#define SPDIFRX_DR0_U_Msk (0x1UL << SPDIFRX_DR0_U_Pos)
17281#define SPDIFRX_DR0_U SPDIFRX_DR0_U_Msk
17282#define SPDIFRX_DR0_C_Pos (27U)
17283#define SPDIFRX_DR0_C_Msk (0x1UL << SPDIFRX_DR0_C_Pos)
17284#define SPDIFRX_DR0_C SPDIFRX_DR0_C_Msk
17285#define SPDIFRX_DR0_PT_Pos (28U)
17286#define SPDIFRX_DR0_PT_Msk (0x3UL << SPDIFRX_DR0_PT_Pos)
17287#define SPDIFRX_DR0_PT SPDIFRX_DR0_PT_Msk
17289/******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
17290#define SPDIFRX_DR1_DR_Pos (8U)
17291#define SPDIFRX_DR1_DR_Msk (0xFFFFFFUL << SPDIFRX_DR1_DR_Pos)
17292#define SPDIFRX_DR1_DR SPDIFRX_DR1_DR_Msk
17293#define SPDIFRX_DR1_PT_Pos (4U)
17294#define SPDIFRX_DR1_PT_Msk (0x3UL << SPDIFRX_DR1_PT_Pos)
17295#define SPDIFRX_DR1_PT SPDIFRX_DR1_PT_Msk
17296#define SPDIFRX_DR1_C_Pos (3U)
17297#define SPDIFRX_DR1_C_Msk (0x1UL << SPDIFRX_DR1_C_Pos)
17298#define SPDIFRX_DR1_C SPDIFRX_DR1_C_Msk
17299#define SPDIFRX_DR1_U_Pos (2U)
17300#define SPDIFRX_DR1_U_Msk (0x1UL << SPDIFRX_DR1_U_Pos)
17301#define SPDIFRX_DR1_U SPDIFRX_DR1_U_Msk
17302#define SPDIFRX_DR1_V_Pos (1U)
17303#define SPDIFRX_DR1_V_Msk (0x1UL << SPDIFRX_DR1_V_Pos)
17304#define SPDIFRX_DR1_V SPDIFRX_DR1_V_Msk
17305#define SPDIFRX_DR1_PE_Pos (0U)
17306#define SPDIFRX_DR1_PE_Msk (0x1UL << SPDIFRX_DR1_PE_Pos)
17307#define SPDIFRX_DR1_PE SPDIFRX_DR1_PE_Msk
17309/******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
17310#define SPDIFRX_DR1_DRNL1_Pos (16U)
17311#define SPDIFRX_DR1_DRNL1_Msk (0xFFFFUL << SPDIFRX_DR1_DRNL1_Pos)
17312#define SPDIFRX_DR1_DRNL1 SPDIFRX_DR1_DRNL1_Msk
17313#define SPDIFRX_DR1_DRNL2_Pos (0U)
17314#define SPDIFRX_DR1_DRNL2_Msk (0xFFFFUL << SPDIFRX_DR1_DRNL2_Pos)
17315#define SPDIFRX_DR1_DRNL2 SPDIFRX_DR1_DRNL2_Msk
17317/******************* Bit definition for SPDIFRX_CSR register *******************/
17318#define SPDIFRX_CSR_USR_Pos (0U)
17319#define SPDIFRX_CSR_USR_Msk (0xFFFFUL << SPDIFRX_CSR_USR_Pos)
17320#define SPDIFRX_CSR_USR SPDIFRX_CSR_USR_Msk
17321#define SPDIFRX_CSR_CS_Pos (16U)
17322#define SPDIFRX_CSR_CS_Msk (0xFFUL << SPDIFRX_CSR_CS_Pos)
17323#define SPDIFRX_CSR_CS SPDIFRX_CSR_CS_Msk
17324#define SPDIFRX_CSR_SOB_Pos (24U)
17325#define SPDIFRX_CSR_SOB_Msk (0x1UL << SPDIFRX_CSR_SOB_Pos)
17326#define SPDIFRX_CSR_SOB SPDIFRX_CSR_SOB_Msk
17328/******************* Bit definition for SPDIFRX_DIR register *******************/
17329#define SPDIFRX_DIR_THI_Pos (0U)
17330#define SPDIFRX_DIR_THI_Msk (0x1FFFUL << SPDIFRX_DIR_THI_Pos)
17331#define SPDIFRX_DIR_THI SPDIFRX_DIR_THI_Msk
17332#define SPDIFRX_DIR_TLO_Pos (16U)
17333#define SPDIFRX_DIR_TLO_Msk (0x1FFFUL << SPDIFRX_DIR_TLO_Pos)
17334#define SPDIFRX_DIR_TLO SPDIFRX_DIR_TLO_Msk
17336/******************* Bit definition for SPDIFRX_VERR register *******************/
17337#define SPDIFRX_VERR_MINREV_Pos (0U)
17338#define SPDIFRX_VERR_MINREV_Msk (0xFUL << SPDIFRX_VERR_MINREV_Pos)
17339#define SPDIFRX_VERR_MINREV SPDIFRX_VERR_MINREV_Msk
17340#define SPDIFRX_VERR_MAJREV_Pos (4U)
17341#define SPDIFRX_VERR_MAJREV_Msk (0xFUL << SPDIFRX_VERR_MAJREV_Pos)
17342#define SPDIFRX_VERR_MAJREV SPDIFRX_VERR_MAJREV_Msk
17344/******************* Bit definition for SPDIFRX_IDR register *******************/
17345#define SPDIFRX_IDR_ID_Pos (0U)
17346#define SPDIFRX_IDR_ID_Msk (0xFFFFFFFFUL << SPDIFRX_IDR_ID_Pos)
17347#define SPDIFRX_IDR_ID SPDIFRX_IDR_ID_Msk
17349/******************* Bit definition for SPDIFRX_SIDR register *******************/
17350#define SPDIFRX_SIDR_SID_Pos (0U)
17351#define SPDIFRX_SIDR_SID_Msk (0xFFFFFFFFUL << SPDIFRX_SIDR_SID_Pos)
17352#define SPDIFRX_SIDR_SID SPDIFRX_SIDR_SID_Msk
17354/******************************************************************************/
17355/* */
17356/* Serial Audio Interface */
17357/* */
17358/******************************************************************************/
17359/******************************* SAI VERSION ********************************/
17360#define SAI_VER_V2_1
17361
17362/******************** Bit definition for SAI_GCR register *******************/
17363#define SAI_GCR_SYNCIN_Pos (0U)
17364#define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos)
17365#define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk
17366#define SAI_GCR_SYNCIN_0 (0x1UL << SAI_GCR_SYNCIN_Pos)
17367#define SAI_GCR_SYNCIN_1 (0x2UL << SAI_GCR_SYNCIN_Pos)
17369#define SAI_GCR_SYNCOUT_Pos (4U)
17370#define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos)
17371#define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk
17372#define SAI_GCR_SYNCOUT_0 (0x1UL << SAI_GCR_SYNCOUT_Pos)
17373#define SAI_GCR_SYNCOUT_1 (0x2UL << SAI_GCR_SYNCOUT_Pos)
17375/******************* Bit definition for SAI_xCR1 register *******************/
17376#define SAI_xCR1_MODE_Pos (0U)
17377#define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos)
17378#define SAI_xCR1_MODE SAI_xCR1_MODE_Msk
17379#define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos)
17380#define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos)
17382#define SAI_xCR1_PRTCFG_Pos (2U)
17383#define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos)
17384#define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk
17385#define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos)
17386#define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos)
17388#define SAI_xCR1_DS_Pos (5U)
17389#define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos)
17390#define SAI_xCR1_DS SAI_xCR1_DS_Msk
17391#define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos)
17392#define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos)
17393#define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos)
17395#define SAI_xCR1_LSBFIRST_Pos (8U)
17396#define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos)
17397#define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk
17398#define SAI_xCR1_CKSTR_Pos (9U)
17399#define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos)
17400#define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk
17402#define SAI_xCR1_SYNCEN_Pos (10U)
17403#define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos)
17404#define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk
17405#define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos)
17406#define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos)
17408#define SAI_xCR1_MONO_Pos (12U)
17409#define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos)
17410#define SAI_xCR1_MONO SAI_xCR1_MONO_Msk
17411#define SAI_xCR1_OUTDRIV_Pos (13U)
17412#define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos)
17413#define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk
17414#define SAI_xCR1_SAIEN_Pos (16U)
17415#define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos)
17416#define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk
17417#define SAI_xCR1_DMAEN_Pos (17U)
17418#define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos)
17419#define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk
17420#define SAI_xCR1_NODIV_Pos (19U)
17421#define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos)
17422#define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk
17424#define SAI_xCR1_MCKDIV_Pos (20U)
17425#define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos)
17426#define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk
17427#define SAI_xCR1_MCKDIV_0 (0x01UL << SAI_xCR1_MCKDIV_Pos)
17428#define SAI_xCR1_MCKDIV_1 (0x02UL << SAI_xCR1_MCKDIV_Pos)
17429#define SAI_xCR1_MCKDIV_2 (0x04UL << SAI_xCR1_MCKDIV_Pos)
17430#define SAI_xCR1_MCKDIV_3 (0x08UL << SAI_xCR1_MCKDIV_Pos)
17431#define SAI_xCR1_MCKDIV_4 (0x10UL << SAI_xCR1_MCKDIV_Pos)
17432#define SAI_xCR1_MCKDIV_5 (0x20UL << SAI_xCR1_MCKDIV_Pos)
17434#define SAI_xCR1_MCKEN_Pos (27U)
17435#define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos)
17436#define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk
17438#define SAI_xCR1_OSR_Pos (26U)
17439#define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos)
17440#define SAI_xCR1_OSR SAI_xCR1_OSR_Msk
17442/* Legacy define */
17443#define SAI_xCR1_NOMCK SAI_xCR1_NODIV
17444
17445/******************* Bit definition for SAI_xCR2 register *******************/
17446#define SAI_xCR2_FTH_Pos (0U)
17447#define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos)
17448#define SAI_xCR2_FTH SAI_xCR2_FTH_Msk
17449#define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos)
17450#define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos)
17451#define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos)
17453#define SAI_xCR2_FFLUSH_Pos (3U)
17454#define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos)
17455#define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk
17456#define SAI_xCR2_TRIS_Pos (4U)
17457#define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos)
17458#define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk
17459#define SAI_xCR2_MUTE_Pos (5U)
17460#define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos)
17461#define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk
17462#define SAI_xCR2_MUTEVAL_Pos (6U)
17463#define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos)
17464#define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk
17466#define SAI_xCR2_MUTECNT_Pos (7U)
17467#define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos)
17468#define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk
17469#define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos)
17470#define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos)
17471#define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos)
17472#define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos)
17473#define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos)
17474#define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos)
17476#define SAI_xCR2_CPL_Pos (13U)
17477#define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos)
17478#define SAI_xCR2_CPL SAI_xCR2_CPL_Msk
17480#define SAI_xCR2_COMP_Pos (14U)
17481#define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos)
17482#define SAI_xCR2_COMP SAI_xCR2_COMP_Msk
17483#define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos)
17484#define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos)
17486/****************** Bit definition for SAI_xFRCR register *******************/
17487#define SAI_xFRCR_FRL_Pos (0U)
17488#define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos)
17489#define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk
17490#define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos)
17491#define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos)
17492#define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos)
17493#define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos)
17494#define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos)
17495#define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos)
17496#define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos)
17497#define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos)
17499#define SAI_xFRCR_FSALL_Pos (8U)
17500#define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos)
17501#define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk
17502#define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos)
17503#define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos)
17504#define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos)
17505#define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos)
17506#define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos)
17507#define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos)
17508#define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos)
17510#define SAI_xFRCR_FSDEF_Pos (16U)
17511#define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos)
17512#define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk
17513#define SAI_xFRCR_FSPOL_Pos (17U)
17514#define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos)
17515#define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk
17516#define SAI_xFRCR_FSOFF_Pos (18U)
17517#define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos)
17518#define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk
17520/* Legacy define */
17521#define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
17522
17523/****************** Bit definition for SAI_xSLOTR register *******************/
17524#define SAI_xSLOTR_FBOFF_Pos (0U)
17525#define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos)
17526#define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk
17527#define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos)
17528#define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos)
17529#define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos)
17530#define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos)
17531#define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos)
17533#define SAI_xSLOTR_SLOTSZ_Pos (6U)
17534#define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos)
17535#define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk
17536#define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos)
17537#define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos)
17539#define SAI_xSLOTR_NBSLOT_Pos (8U)
17540#define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos)
17541#define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk
17542#define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos)
17543#define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos)
17544#define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos)
17545#define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos)
17547#define SAI_xSLOTR_SLOTEN_Pos (16U)
17548#define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos)
17549#define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk
17551/******************* Bit definition for SAI_xIMR register *******************/
17552#define SAI_xIMR_OVRUDRIE_Pos (0U)
17553#define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos)
17554#define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk
17555#define SAI_xIMR_MUTEDETIE_Pos (1U)
17556#define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos)
17557#define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk
17558#define SAI_xIMR_WCKCFGIE_Pos (2U)
17559#define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos)
17560#define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk
17561#define SAI_xIMR_FREQIE_Pos (3U)
17562#define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos)
17563#define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk
17564#define SAI_xIMR_CNRDYIE_Pos (4U)
17565#define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos)
17566#define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk
17567#define SAI_xIMR_AFSDETIE_Pos (5U)
17568#define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos)
17569#define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk
17570#define SAI_xIMR_LFSDETIE_Pos (6U)
17571#define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos)
17572#define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk
17574/******************** Bit definition for SAI_xSR register *******************/
17575#define SAI_xSR_OVRUDR_Pos (0U)
17576#define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos)
17577#define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk
17578#define SAI_xSR_MUTEDET_Pos (1U)
17579#define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos)
17580#define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk
17581#define SAI_xSR_WCKCFG_Pos (2U)
17582#define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos)
17583#define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk
17584#define SAI_xSR_FREQ_Pos (3U)
17585#define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos)
17586#define SAI_xSR_FREQ SAI_xSR_FREQ_Msk
17587#define SAI_xSR_CNRDY_Pos (4U)
17588#define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos)
17589#define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk
17590#define SAI_xSR_AFSDET_Pos (5U)
17591#define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos)
17592#define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk
17593#define SAI_xSR_LFSDET_Pos (6U)
17594#define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos)
17595#define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk
17597#define SAI_xSR_FLVL_Pos (16U)
17598#define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos)
17599#define SAI_xSR_FLVL SAI_xSR_FLVL_Msk
17600#define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos)
17601#define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos)
17602#define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos)
17604/****************** Bit definition for SAI_xCLRFR register ******************/
17605#define SAI_xCLRFR_COVRUDR_Pos (0U)
17606#define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos)
17607#define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk
17608#define SAI_xCLRFR_CMUTEDET_Pos (1U)
17609#define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos)
17610#define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk
17611#define SAI_xCLRFR_CWCKCFG_Pos (2U)
17612#define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos)
17613#define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk
17614#define SAI_xCLRFR_CFREQ_Pos (3U)
17615#define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos)
17616#define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk
17617#define SAI_xCLRFR_CCNRDY_Pos (4U)
17618#define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos)
17619#define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk
17620#define SAI_xCLRFR_CAFSDET_Pos (5U)
17621#define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos)
17622#define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk
17623#define SAI_xCLRFR_CLFSDET_Pos (6U)
17624#define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos)
17625#define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk
17627/****************** Bit definition for SAI_xDR register *********************/
17628#define SAI_xDR_DATA_Pos (0U)
17629#define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos)
17630#define SAI_xDR_DATA SAI_xDR_DATA_Msk
17631
17632/******************* Bit definition for SAI_PDMCR register ******************/
17633#define SAI_PDMCR_PDMEN_Pos (0U)
17634#define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos)
17635#define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk
17637#define SAI_PDMCR_MICNBR_Pos (4U)
17638#define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos)
17639#define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk
17640#define SAI_PDMCR_MICNBR_0 (0x1UL << SAI_PDMCR_MICNBR_Pos)
17641#define SAI_PDMCR_MICNBR_1 (0x2UL << SAI_PDMCR_MICNBR_Pos)
17643#define SAI_PDMCR_CKEN1_Pos (8U)
17644#define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos)
17645#define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk
17646#define SAI_PDMCR_CKEN2_Pos (9U)
17647#define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos)
17648#define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk
17649#define SAI_PDMCR_CKEN3_Pos (10U)
17650#define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos)
17651#define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk
17652#define SAI_PDMCR_CKEN4_Pos (11U)
17653#define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos)
17654#define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk
17656/****************** Bit definition for SAI_PDMDLY register ******************/
17657#define SAI_PDMDLY_DLYM1L_Pos (0U)
17658#define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos)
17659#define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk
17660#define SAI_PDMDLY_DLYM1L_0 (0x1UL << SAI_PDMDLY_DLYM1L_Pos)
17661#define SAI_PDMDLY_DLYM1L_1 (0x2UL << SAI_PDMDLY_DLYM1L_Pos)
17662#define SAI_PDMDLY_DLYM1L_2 (0x4UL << SAI_PDMDLY_DLYM1L_Pos)
17664#define SAI_PDMDLY_DLYM1R_Pos (4U)
17665#define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos)
17666#define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk
17667#define SAI_PDMDLY_DLYM1R_0 (0x1UL << SAI_PDMDLY_DLYM1R_Pos)
17668#define SAI_PDMDLY_DLYM1R_1 (0x2UL << SAI_PDMDLY_DLYM1R_Pos)
17669#define SAI_PDMDLY_DLYM1R_2 (0x4UL << SAI_PDMDLY_DLYM1R_Pos)
17671#define SAI_PDMDLY_DLYM2L_Pos (8U)
17672#define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos)
17673#define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk
17674#define SAI_PDMDLY_DLYM2L_0 (0x1UL << SAI_PDMDLY_DLYM2L_Pos)
17675#define SAI_PDMDLY_DLYM2L_1 (0x2UL << SAI_PDMDLY_DLYM2L_Pos)
17676#define SAI_PDMDLY_DLYM2L_2 (0x4UL << SAI_PDMDLY_DLYM2L_Pos)
17678#define SAI_PDMDLY_DLYM2R_Pos (12U)
17679#define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos)
17680#define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk
17681#define SAI_PDMDLY_DLYM2R_0 (0x1UL << SAI_PDMDLY_DLYM2R_Pos)
17682#define SAI_PDMDLY_DLYM2R_1 (0x2UL << SAI_PDMDLY_DLYM2R_Pos)
17683#define SAI_PDMDLY_DLYM2R_2 (0x4UL << SAI_PDMDLY_DLYM2R_Pos)
17685#define SAI_PDMDLY_DLYM3L_Pos (16U)
17686#define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos)
17687#define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk
17688#define SAI_PDMDLY_DLYM3L_0 (0x1UL << SAI_PDMDLY_DLYM3L_Pos)
17689#define SAI_PDMDLY_DLYM3L_1 (0x2UL << SAI_PDMDLY_DLYM3L_Pos)
17690#define SAI_PDMDLY_DLYM3L_2 (0x4UL << SAI_PDMDLY_DLYM3L_Pos)
17692#define SAI_PDMDLY_DLYM3R_Pos (20U)
17693#define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos)
17694#define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk
17695#define SAI_PDMDLY_DLYM3R_0 (0x1UL << SAI_PDMDLY_DLYM3R_Pos)
17696#define SAI_PDMDLY_DLYM3R_1 (0x2UL << SAI_PDMDLY_DLYM3R_Pos)
17697#define SAI_PDMDLY_DLYM3R_2 (0x4UL << SAI_PDMDLY_DLYM3R_Pos)
17699#define SAI_PDMDLY_DLYM4L_Pos (24U)
17700#define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos)
17701#define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk
17702#define SAI_PDMDLY_DLYM4L_0 (0x1UL << SAI_PDMDLY_DLYM4L_Pos)
17703#define SAI_PDMDLY_DLYM4L_1 (0x2UL << SAI_PDMDLY_DLYM4L_Pos)
17704#define SAI_PDMDLY_DLYM4L_2 (0x4UL << SAI_PDMDLY_DLYM4L_Pos)
17706#define SAI_PDMDLY_DLYM4R_Pos (28U)
17707#define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos)
17708#define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk
17709#define SAI_PDMDLY_DLYM4R_0 (0x1UL << SAI_PDMDLY_DLYM4R_Pos)
17710#define SAI_PDMDLY_DLYM4R_1 (0x2UL << SAI_PDMDLY_DLYM4R_Pos)
17711#define SAI_PDMDLY_DLYM4R_2 (0x4UL << SAI_PDMDLY_DLYM4R_Pos)
17713/******************************************************************************/
17714/* */
17715/* SDMMC Interface */
17716/* */
17717/******************************************************************************/
17718/****************** Bit definition for SDMMC_POWER register ******************/
17719#define SDMMC_POWER_PWRCTRL_Pos (0U)
17720#define SDMMC_POWER_PWRCTRL_Msk (0x3UL << SDMMC_POWER_PWRCTRL_Pos)
17721#define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk
17722#define SDMMC_POWER_PWRCTRL_0 (0x1UL << SDMMC_POWER_PWRCTRL_Pos)
17723#define SDMMC_POWER_PWRCTRL_1 (0x2UL << SDMMC_POWER_PWRCTRL_Pos)
17724#define SDMMC_POWER_VSWITCH_Pos (2U)
17725#define SDMMC_POWER_VSWITCH_Msk (0x1UL << SDMMC_POWER_VSWITCH_Pos)
17726#define SDMMC_POWER_VSWITCH SDMMC_POWER_VSWITCH_Msk
17727#define SDMMC_POWER_VSWITCHEN_Pos (3U)
17728#define SDMMC_POWER_VSWITCHEN_Msk (0x1UL << SDMMC_POWER_VSWITCHEN_Pos)
17729#define SDMMC_POWER_VSWITCHEN SDMMC_POWER_VSWITCHEN_Msk
17730#define SDMMC_POWER_DIRPOL_Pos (4U)
17731#define SDMMC_POWER_DIRPOL_Msk (0x1UL << SDMMC_POWER_DIRPOL_Pos)
17732#define SDMMC_POWER_DIRPOL SDMMC_POWER_DIRPOL_Msk
17734/****************** Bit definition for SDMMC_CLKCR register ******************/
17735#define SDMMC_CLKCR_CLKDIV_Pos (0U)
17736#define SDMMC_CLKCR_CLKDIV_Msk (0x3FFUL << SDMMC_CLKCR_CLKDIV_Pos)
17737#define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk
17738#define SDMMC_CLKCR_PWRSAV_Pos (12U)
17739#define SDMMC_CLKCR_PWRSAV_Msk (0x1UL << SDMMC_CLKCR_PWRSAV_Pos)
17740#define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk
17742#define SDMMC_CLKCR_WIDBUS_Pos (14U)
17743#define SDMMC_CLKCR_WIDBUS_Msk (0x3UL << SDMMC_CLKCR_WIDBUS_Pos)
17744#define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk
17745#define SDMMC_CLKCR_WIDBUS_0 (0x1UL << SDMMC_CLKCR_WIDBUS_Pos)
17746#define SDMMC_CLKCR_WIDBUS_1 (0x2UL << SDMMC_CLKCR_WIDBUS_Pos)
17748#define SDMMC_CLKCR_NEGEDGE_Pos (16U)
17749#define SDMMC_CLKCR_NEGEDGE_Msk (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos)
17750#define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk
17751#define SDMMC_CLKCR_HWFC_EN_Pos (17U)
17752#define SDMMC_CLKCR_HWFC_EN_Msk (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos)
17753#define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk
17754#define SDMMC_CLKCR_DDR_Pos (18U)
17755#define SDMMC_CLKCR_DDR_Msk (0x1UL << SDMMC_CLKCR_DDR_Pos)
17756#define SDMMC_CLKCR_DDR SDMMC_CLKCR_DDR_Msk
17757#define SDMMC_CLKCR_BUSSPEED_Pos (19U)
17758#define SDMMC_CLKCR_BUSSPEED_Msk (0x1UL << SDMMC_CLKCR_BUSSPEED_Pos)
17759#define SDMMC_CLKCR_BUSSPEED SDMMC_CLKCR_BUSSPEED_Msk
17760#define SDMMC_CLKCR_SELCLKRX_Pos (20U)
17761#define SDMMC_CLKCR_SELCLKRX_Msk (0x3UL << SDMMC_CLKCR_SELCLKRX_Pos)
17762#define SDMMC_CLKCR_SELCLKRX SDMMC_CLKCR_SELCLKRX_Msk
17763#define SDMMC_CLKCR_SELCLKRX_0 (0x1UL << SDMMC_CLKCR_SELCLKRX_Pos)
17764#define SDMMC_CLKCR_SELCLKRX_1 (0x2UL << SDMMC_CLKCR_SELCLKRX_Pos)
17766/******************* Bit definition for SDMMC_ARG register *******************/
17767#define SDMMC_ARG_CMDARG_Pos (0U)
17768#define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos)
17769#define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk
17771/******************* Bit definition for SDMMC_CMD register *******************/
17772#define SDMMC_CMD_CMDINDEX_Pos (0U)
17773#define SDMMC_CMD_CMDINDEX_Msk (0x3FUL << SDMMC_CMD_CMDINDEX_Pos)
17774#define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk
17775#define SDMMC_CMD_CMDTRANS_Pos (6U)
17776#define SDMMC_CMD_CMDTRANS_Msk (0x1UL << SDMMC_CMD_CMDTRANS_Pos)
17777#define SDMMC_CMD_CMDTRANS SDMMC_CMD_CMDTRANS_Msk
17778#define SDMMC_CMD_CMDSTOP_Pos (7U)
17779#define SDMMC_CMD_CMDSTOP_Msk (0x1UL << SDMMC_CMD_CMDSTOP_Pos)
17780#define SDMMC_CMD_CMDSTOP SDMMC_CMD_CMDSTOP_Msk
17782#define SDMMC_CMD_WAITRESP_Pos (8U)
17783#define SDMMC_CMD_WAITRESP_Msk (0x3UL << SDMMC_CMD_WAITRESP_Pos)
17784#define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk
17785#define SDMMC_CMD_WAITRESP_0 (0x1UL << SDMMC_CMD_WAITRESP_Pos)
17786#define SDMMC_CMD_WAITRESP_1 (0x2UL << SDMMC_CMD_WAITRESP_Pos)
17788#define SDMMC_CMD_WAITINT_Pos (10U)
17789#define SDMMC_CMD_WAITINT_Msk (0x1UL << SDMMC_CMD_WAITINT_Pos)
17790#define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk
17791#define SDMMC_CMD_WAITPEND_Pos (11U)
17792#define SDMMC_CMD_WAITPEND_Msk (0x1UL << SDMMC_CMD_WAITPEND_Pos)
17793#define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk
17794#define SDMMC_CMD_CPSMEN_Pos (12U)
17795#define SDMMC_CMD_CPSMEN_Msk (0x1UL << SDMMC_CMD_CPSMEN_Pos)
17796#define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk
17797#define SDMMC_CMD_DTHOLD_Pos (13U)
17798#define SDMMC_CMD_DTHOLD_Msk (0x1UL << SDMMC_CMD_DTHOLD_Pos)
17799#define SDMMC_CMD_DTHOLD SDMMC_CMD_DTHOLD_Msk
17800#define SDMMC_CMD_BOOTMODE_Pos (14U)
17801#define SDMMC_CMD_BOOTMODE_Msk (0x1UL << SDMMC_CMD_BOOTMODE_Pos)
17802#define SDMMC_CMD_BOOTMODE SDMMC_CMD_BOOTMODE_Msk
17803#define SDMMC_CMD_BOOTEN_Pos (15U)
17804#define SDMMC_CMD_BOOTEN_Msk (0x1UL << SDMMC_CMD_BOOTEN_Pos)
17805#define SDMMC_CMD_BOOTEN SDMMC_CMD_BOOTEN_Msk
17806#define SDMMC_CMD_CMDSUSPEND_Pos (16U)
17807#define SDMMC_CMD_CMDSUSPEND_Msk (0x1UL << SDMMC_CMD_CMDSUSPEND_Pos)
17808#define SDMMC_CMD_CMDSUSPEND SDMMC_CMD_CMDSUSPEND_Msk
17810/***************** Bit definition for SDMMC_RESPCMD register *****************/
17811#define SDMMC_RESPCMD_RESPCMD_Pos (0U)
17812#define SDMMC_RESPCMD_RESPCMD_Msk (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos)
17813#define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk
17815/****************** Bit definition for SDMMC_RESP0 register ******************/
17816#define SDMMC_RESP0_CARDSTATUS0_Pos (0U)
17817#define SDMMC_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDMMC_RESP0_CARDSTATUS0_Pos)
17818#define SDMMC_RESP0_CARDSTATUS0 SDMMC_RESP0_CARDSTATUS0_Msk
17820/****************** Bit definition for SDMMC_RESP1 register ******************/
17821#define SDMMC_RESP1_CARDSTATUS1_Pos (0U)
17822#define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos)
17823#define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk
17825/****************** Bit definition for SDMMC_RESP2 register ******************/
17826#define SDMMC_RESP2_CARDSTATUS2_Pos (0U)
17827#define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos)
17828#define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk
17830/****************** Bit definition for SDMMC_RESP3 register ******************/
17831#define SDMMC_RESP3_CARDSTATUS3_Pos (0U)
17832#define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos)
17833#define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk
17835/****************** Bit definition for SDMMC_RESP4 register ******************/
17836#define SDMMC_RESP4_CARDSTATUS4_Pos (0U)
17837#define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos)
17838#define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk
17840/****************** Bit definition for SDMMC_DTIMER register *****************/
17841#define SDMMC_DTIMER_DATATIME_Pos (0U)
17842#define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos)
17843#define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk
17845/****************** Bit definition for SDMMC_DLEN register *******************/
17846#define SDMMC_DLEN_DATALENGTH_Pos (0U)
17847#define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos)
17848#define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk
17850/****************** Bit definition for SDMMC_DCTRL register ******************/
17851#define SDMMC_DCTRL_DTEN_Pos (0U)
17852#define SDMMC_DCTRL_DTEN_Msk (0x1UL << SDMMC_DCTRL_DTEN_Pos)
17853#define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk
17854#define SDMMC_DCTRL_DTDIR_Pos (1U)
17855#define SDMMC_DCTRL_DTDIR_Msk (0x1UL << SDMMC_DCTRL_DTDIR_Pos)
17856#define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk
17857#define SDMMC_DCTRL_DTMODE_Pos (2U)
17858#define SDMMC_DCTRL_DTMODE_Msk (0x3UL << SDMMC_DCTRL_DTMODE_Pos)
17859#define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk
17860#define SDMMC_DCTRL_DTMODE_0 (0x1UL << SDMMC_DCTRL_DTMODE_Pos)
17861#define SDMMC_DCTRL_DTMODE_1 (0x2UL << SDMMC_DCTRL_DTMODE_Pos)
17863#define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U)
17864#define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
17865#define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk
17866#define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
17867#define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
17868#define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
17869#define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)
17871#define SDMMC_DCTRL_RWSTART_Pos (8U)
17872#define SDMMC_DCTRL_RWSTART_Msk (0x1UL << SDMMC_DCTRL_RWSTART_Pos)
17873#define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk
17874#define SDMMC_DCTRL_RWSTOP_Pos (9U)
17875#define SDMMC_DCTRL_RWSTOP_Msk (0x1UL << SDMMC_DCTRL_RWSTOP_Pos)
17876#define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk
17877#define SDMMC_DCTRL_RWMOD_Pos (10U)
17878#define SDMMC_DCTRL_RWMOD_Msk (0x1UL << SDMMC_DCTRL_RWMOD_Pos)
17879#define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk
17880#define SDMMC_DCTRL_SDIOEN_Pos (11U)
17881#define SDMMC_DCTRL_SDIOEN_Msk (0x1UL << SDMMC_DCTRL_SDIOEN_Pos)
17882#define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk
17883#define SDMMC_DCTRL_BOOTACKEN_Pos (12U)
17884#define SDMMC_DCTRL_BOOTACKEN_Msk (0x1UL << SDMMC_DCTRL_BOOTACKEN_Pos)
17885#define SDMMC_DCTRL_BOOTACKEN SDMMC_DCTRL_BOOTACKEN_Msk
17886#define SDMMC_DCTRL_FIFORST_Pos (13U)
17887#define SDMMC_DCTRL_FIFORST_Msk (0x1UL << SDMMC_DCTRL_FIFORST_Pos)
17888#define SDMMC_DCTRL_FIFORST SDMMC_DCTRL_FIFORST_Msk
17890/****************** Bit definition for SDMMC_DCOUNT register *****************/
17891#define SDMMC_DCOUNT_DATACOUNT_Pos (0U)
17892#define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos)
17893#define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk
17895/****************** Bit definition for SDMMC_STA register ********************/
17896#define SDMMC_STA_CCRCFAIL_Pos (0U)
17897#define SDMMC_STA_CCRCFAIL_Msk (0x1UL << SDMMC_STA_CCRCFAIL_Pos)
17898#define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk
17899#define SDMMC_STA_DCRCFAIL_Pos (1U)
17900#define SDMMC_STA_DCRCFAIL_Msk (0x1UL << SDMMC_STA_DCRCFAIL_Pos)
17901#define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk
17902#define SDMMC_STA_CTIMEOUT_Pos (2U)
17903#define SDMMC_STA_CTIMEOUT_Msk (0x1UL << SDMMC_STA_CTIMEOUT_Pos)
17904#define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk
17905#define SDMMC_STA_DTIMEOUT_Pos (3U)
17906#define SDMMC_STA_DTIMEOUT_Msk (0x1UL << SDMMC_STA_DTIMEOUT_Pos)
17907#define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk
17908#define SDMMC_STA_TXUNDERR_Pos (4U)
17909#define SDMMC_STA_TXUNDERR_Msk (0x1UL << SDMMC_STA_TXUNDERR_Pos)
17910#define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk
17911#define SDMMC_STA_RXOVERR_Pos (5U)
17912#define SDMMC_STA_RXOVERR_Msk (0x1UL << SDMMC_STA_RXOVERR_Pos)
17913#define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk
17914#define SDMMC_STA_CMDREND_Pos (6U)
17915#define SDMMC_STA_CMDREND_Msk (0x1UL << SDMMC_STA_CMDREND_Pos)
17916#define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk
17917#define SDMMC_STA_CMDSENT_Pos (7U)
17918#define SDMMC_STA_CMDSENT_Msk (0x1UL << SDMMC_STA_CMDSENT_Pos)
17919#define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk
17920#define SDMMC_STA_DATAEND_Pos (8U)
17921#define SDMMC_STA_DATAEND_Msk (0x1UL << SDMMC_STA_DATAEND_Pos)
17922#define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk
17923#define SDMMC_STA_DHOLD_Pos (9U)
17924#define SDMMC_STA_DHOLD_Msk (0x1UL << SDMMC_STA_DHOLD_Pos)
17925#define SDMMC_STA_DHOLD SDMMC_STA_DHOLD_Msk
17926#define SDMMC_STA_DBCKEND_Pos (10U)
17927#define SDMMC_STA_DBCKEND_Msk (0x1UL << SDMMC_STA_DBCKEND_Pos)
17928#define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk
17929#define SDMMC_STA_DABORT_Pos (11U)
17930#define SDMMC_STA_DABORT_Msk (0x1UL << SDMMC_STA_DABORT_Pos)
17931#define SDMMC_STA_DABORT SDMMC_STA_DABORT_Msk
17932#define SDMMC_STA_DPSMACT_Pos (12U)
17933#define SDMMC_STA_DPSMACT_Msk (0x1UL << SDMMC_STA_DPSMACT_Pos)
17934#define SDMMC_STA_DPSMACT SDMMC_STA_DPSMACT_Msk
17935#define SDMMC_STA_CPSMACT_Pos (13U)
17936#define SDMMC_STA_CPSMACT_Msk (0x1UL << SDMMC_STA_CPSMACT_Pos)
17937#define SDMMC_STA_CPSMACT SDMMC_STA_CPSMACT_Msk
17938#define SDMMC_STA_TXFIFOHE_Pos (14U)
17939#define SDMMC_STA_TXFIFOHE_Msk (0x1UL << SDMMC_STA_TXFIFOHE_Pos)
17940#define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk
17941#define SDMMC_STA_RXFIFOHF_Pos (15U)
17942#define SDMMC_STA_RXFIFOHF_Msk (0x1UL << SDMMC_STA_RXFIFOHF_Pos)
17943#define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk
17944#define SDMMC_STA_TXFIFOF_Pos (16U)
17945#define SDMMC_STA_TXFIFOF_Msk (0x1UL << SDMMC_STA_TXFIFOF_Pos)
17946#define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk
17947#define SDMMC_STA_RXFIFOF_Pos (17U)
17948#define SDMMC_STA_RXFIFOF_Msk (0x1UL << SDMMC_STA_RXFIFOF_Pos)
17949#define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk
17950#define SDMMC_STA_TXFIFOE_Pos (18U)
17951#define SDMMC_STA_TXFIFOE_Msk (0x1UL << SDMMC_STA_TXFIFOE_Pos)
17952#define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk
17953#define SDMMC_STA_RXFIFOE_Pos (19U)
17954#define SDMMC_STA_RXFIFOE_Msk (0x1UL << SDMMC_STA_RXFIFOE_Pos)
17955#define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk
17956#define SDMMC_STA_BUSYD0_Pos (20U)
17957#define SDMMC_STA_BUSYD0_Msk (0x1UL << SDMMC_STA_BUSYD0_Pos)
17958#define SDMMC_STA_BUSYD0 SDMMC_STA_BUSYD0_Msk
17959#define SDMMC_STA_BUSYD0END_Pos (21U)
17960#define SDMMC_STA_BUSYD0END_Msk (0x1UL << SDMMC_STA_BUSYD0END_Pos)
17961#define SDMMC_STA_BUSYD0END SDMMC_STA_BUSYD0END_Msk
17962#define SDMMC_STA_SDIOIT_Pos (22U)
17963#define SDMMC_STA_SDIOIT_Msk (0x1UL << SDMMC_STA_SDIOIT_Pos)
17964#define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk
17965#define SDMMC_STA_ACKFAIL_Pos (23U)
17966#define SDMMC_STA_ACKFAIL_Msk (0x1UL << SDMMC_STA_ACKFAIL_Pos)
17967#define SDMMC_STA_ACKFAIL SDMMC_STA_ACKFAIL_Msk
17968#define SDMMC_STA_ACKTIMEOUT_Pos (24U)
17969#define SDMMC_STA_ACKTIMEOUT_Msk (0x1UL << SDMMC_STA_ACKTIMEOUT_Pos)
17970#define SDMMC_STA_ACKTIMEOUT SDMMC_STA_ACKTIMEOUT_Msk
17971#define SDMMC_STA_VSWEND_Pos (25U)
17972#define SDMMC_STA_VSWEND_Msk (0x1UL << SDMMC_STA_VSWEND_Pos)
17973#define SDMMC_STA_VSWEND SDMMC_STA_VSWEND_Msk
17974#define SDMMC_STA_CKSTOP_Pos (26U)
17975#define SDMMC_STA_CKSTOP_Msk (0x1UL << SDMMC_STA_CKSTOP_Pos)
17976#define SDMMC_STA_CKSTOP SDMMC_STA_CKSTOP_Msk
17977#define SDMMC_STA_IDMATE_Pos (27U)
17978#define SDMMC_STA_IDMATE_Msk (0x1UL << SDMMC_STA_IDMATE_Pos)
17979#define SDMMC_STA_IDMATE SDMMC_STA_IDMATE_Msk
17980#define SDMMC_STA_IDMABTC_Pos (28U)
17981#define SDMMC_STA_IDMABTC_Msk (0x1UL << SDMMC_STA_IDMABTC_Pos)
17982#define SDMMC_STA_IDMABTC SDMMC_STA_IDMABTC_Msk
17984/******************* Bit definition for SDMMC_ICR register *******************/
17985#define SDMMC_ICR_CCRCFAILC_Pos (0U)
17986#define SDMMC_ICR_CCRCFAILC_Msk (0x1UL << SDMMC_ICR_CCRCFAILC_Pos)
17987#define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk
17988#define SDMMC_ICR_DCRCFAILC_Pos (1U)
17989#define SDMMC_ICR_DCRCFAILC_Msk (0x1UL << SDMMC_ICR_DCRCFAILC_Pos)
17990#define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk
17991#define SDMMC_ICR_CTIMEOUTC_Pos (2U)
17992#define SDMMC_ICR_CTIMEOUTC_Msk (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos)
17993#define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk
17994#define SDMMC_ICR_DTIMEOUTC_Pos (3U)
17995#define SDMMC_ICR_DTIMEOUTC_Msk (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos)
17996#define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk
17997#define SDMMC_ICR_TXUNDERRC_Pos (4U)
17998#define SDMMC_ICR_TXUNDERRC_Msk (0x1UL << SDMMC_ICR_TXUNDERRC_Pos)
17999#define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk
18000#define SDMMC_ICR_RXOVERRC_Pos (5U)
18001#define SDMMC_ICR_RXOVERRC_Msk (0x1UL << SDMMC_ICR_RXOVERRC_Pos)
18002#define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk
18003#define SDMMC_ICR_CMDRENDC_Pos (6U)
18004#define SDMMC_ICR_CMDRENDC_Msk (0x1UL << SDMMC_ICR_CMDRENDC_Pos)
18005#define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk
18006#define SDMMC_ICR_CMDSENTC_Pos (7U)
18007#define SDMMC_ICR_CMDSENTC_Msk (0x1UL << SDMMC_ICR_CMDSENTC_Pos)
18008#define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk
18009#define SDMMC_ICR_DATAENDC_Pos (8U)
18010#define SDMMC_ICR_DATAENDC_Msk (0x1UL << SDMMC_ICR_DATAENDC_Pos)
18011#define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk
18012#define SDMMC_ICR_DHOLDC_Pos (9U)
18013#define SDMMC_ICR_DHOLDC_Msk (0x1UL << SDMMC_ICR_DHOLDC_Pos)
18014#define SDMMC_ICR_DHOLDC SDMMC_ICR_DHOLDC_Msk
18015#define SDMMC_ICR_DBCKENDC_Pos (10U)
18016#define SDMMC_ICR_DBCKENDC_Msk (0x1UL << SDMMC_ICR_DBCKENDC_Pos)
18017#define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk
18018#define SDMMC_ICR_DABORTC_Pos (11U)
18019#define SDMMC_ICR_DABORTC_Msk (0x1UL << SDMMC_ICR_DABORTC_Pos)
18020#define SDMMC_ICR_DABORTC SDMMC_ICR_DABORTC_Msk
18021#define SDMMC_ICR_BUSYD0ENDC_Pos (21U)
18022#define SDMMC_ICR_BUSYD0ENDC_Msk (0x1UL << SDMMC_ICR_BUSYD0ENDC_Pos)
18023#define SDMMC_ICR_BUSYD0ENDC SDMMC_ICR_BUSYD0ENDC_Msk
18024#define SDMMC_ICR_SDIOITC_Pos (22U)
18025#define SDMMC_ICR_SDIOITC_Msk (0x1UL << SDMMC_ICR_SDIOITC_Pos)
18026#define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk
18027#define SDMMC_ICR_ACKFAILC_Pos (23U)
18028#define SDMMC_ICR_ACKFAILC_Msk (0x1UL << SDMMC_ICR_ACKFAILC_Pos)
18029#define SDMMC_ICR_ACKFAILC SDMMC_ICR_ACKFAILC_Msk
18030#define SDMMC_ICR_ACKTIMEOUTC_Pos (24U)
18031#define SDMMC_ICR_ACKTIMEOUTC_Msk (0x1UL << SDMMC_ICR_ACKTIMEOUTC_Pos)
18032#define SDMMC_ICR_ACKTIMEOUTC SDMMC_ICR_ACKTIMEOUTC_Msk
18033#define SDMMC_ICR_VSWENDC_Pos (25U)
18034#define SDMMC_ICR_VSWENDC_Msk (0x1UL << SDMMC_ICR_VSWENDC_Pos)
18035#define SDMMC_ICR_VSWENDC SDMMC_ICR_VSWENDC_Msk
18036#define SDMMC_ICR_CKSTOPC_Pos (26U)
18037#define SDMMC_ICR_CKSTOPC_Msk (0x1UL << SDMMC_ICR_CKSTOPC_Pos)
18038#define SDMMC_ICR_CKSTOPC SDMMC_ICR_CKSTOPC_Msk
18039#define SDMMC_ICR_IDMATEC_Pos (27U)
18040#define SDMMC_ICR_IDMATEC_Msk (0x1UL << SDMMC_ICR_IDMATEC_Pos)
18041#define SDMMC_ICR_IDMATEC SDMMC_ICR_IDMATEC_Msk
18042#define SDMMC_ICR_IDMABTCC_Pos (28U)
18043#define SDMMC_ICR_IDMABTCC_Msk (0x1UL << SDMMC_ICR_IDMABTCC_Pos)
18044#define SDMMC_ICR_IDMABTCC SDMMC_ICR_IDMABTCC_Msk
18046/****************** Bit definition for SDMMC_MASK register *******************/
18047#define SDMMC_MASK_CCRCFAILIE_Pos (0U)
18048#define SDMMC_MASK_CCRCFAILIE_Msk (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos)
18049#define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk
18050#define SDMMC_MASK_DCRCFAILIE_Pos (1U)
18051#define SDMMC_MASK_DCRCFAILIE_Msk (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos)
18052#define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk
18053#define SDMMC_MASK_CTIMEOUTIE_Pos (2U)
18054#define SDMMC_MASK_CTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos)
18055#define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk
18056#define SDMMC_MASK_DTIMEOUTIE_Pos (3U)
18057#define SDMMC_MASK_DTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos)
18058#define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk
18059#define SDMMC_MASK_TXUNDERRIE_Pos (4U)
18060#define SDMMC_MASK_TXUNDERRIE_Msk (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos)
18061#define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk
18062#define SDMMC_MASK_RXOVERRIE_Pos (5U)
18063#define SDMMC_MASK_RXOVERRIE_Msk (0x1UL << SDMMC_MASK_RXOVERRIE_Pos)
18064#define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk
18065#define SDMMC_MASK_CMDRENDIE_Pos (6U)
18066#define SDMMC_MASK_CMDRENDIE_Msk (0x1UL << SDMMC_MASK_CMDRENDIE_Pos)
18067#define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk
18068#define SDMMC_MASK_CMDSENTIE_Pos (7U)
18069#define SDMMC_MASK_CMDSENTIE_Msk (0x1UL << SDMMC_MASK_CMDSENTIE_Pos)
18070#define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk
18071#define SDMMC_MASK_DATAENDIE_Pos (8U)
18072#define SDMMC_MASK_DATAENDIE_Msk (0x1UL << SDMMC_MASK_DATAENDIE_Pos)
18073#define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk
18074#define SDMMC_MASK_DHOLDIE_Pos (9U)
18075#define SDMMC_MASK_DHOLDIE_Msk (0x1UL << SDMMC_MASK_DHOLDIE_Pos)
18076#define SDMMC_MASK_DHOLDIE SDMMC_MASK_DHOLDIE_Msk
18077#define SDMMC_MASK_DBCKENDIE_Pos (10U)
18078#define SDMMC_MASK_DBCKENDIE_Msk (0x1UL << SDMMC_MASK_DBCKENDIE_Pos)
18079#define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk
18080#define SDMMC_MASK_DABORTIE_Pos (11U)
18081#define SDMMC_MASK_DABORTIE_Msk (0x1UL << SDMMC_MASK_DABORTIE_Pos)
18082#define SDMMC_MASK_DABORTIE SDMMC_MASK_DABORTIE_Msk
18084#define SDMMC_MASK_TXFIFOHEIE_Pos (14U)
18085#define SDMMC_MASK_TXFIFOHEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos)
18086#define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk
18087#define SDMMC_MASK_RXFIFOHFIE_Pos (15U)
18088#define SDMMC_MASK_RXFIFOHFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos)
18089#define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk
18091#define SDMMC_MASK_RXFIFOFIE_Pos (17U)
18092#define SDMMC_MASK_RXFIFOFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos)
18093#define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk
18094#define SDMMC_MASK_TXFIFOEIE_Pos (18U)
18095#define SDMMC_MASK_TXFIFOEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos)
18096#define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk
18098#define SDMMC_MASK_BUSYD0ENDIE_Pos (21U)
18099#define SDMMC_MASK_BUSYD0ENDIE_Msk (0x1UL << SDMMC_MASK_BUSYD0ENDIE_Pos)
18100#define SDMMC_MASK_BUSYD0ENDIE SDMMC_MASK_BUSYD0ENDIE_Msk
18101#define SDMMC_MASK_SDIOITIE_Pos (22U)
18102#define SDMMC_MASK_SDIOITIE_Msk (0x1UL << SDMMC_MASK_SDIOITIE_Pos)
18103#define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk
18104#define SDMMC_MASK_ACKFAILIE_Pos (23U)
18105#define SDMMC_MASK_ACKFAILIE_Msk (0x1UL << SDMMC_MASK_ACKFAILIE_Pos)
18106#define SDMMC_MASK_ACKFAILIE SDMMC_MASK_ACKFAILIE_Msk
18107#define SDMMC_MASK_ACKTIMEOUTIE_Pos (24U)
18108#define SDMMC_MASK_ACKTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_ACKTIMEOUTIE_Pos)
18109#define SDMMC_MASK_ACKTIMEOUTIE SDMMC_MASK_ACKTIMEOUTIE_Msk
18110#define SDMMC_MASK_VSWENDIE_Pos (25U)
18111#define SDMMC_MASK_VSWENDIE_Msk (0x1UL << SDMMC_MASK_VSWENDIE_Pos)
18112#define SDMMC_MASK_VSWENDIE SDMMC_MASK_VSWENDIE_Msk
18113#define SDMMC_MASK_CKSTOPIE_Pos (26U)
18114#define SDMMC_MASK_CKSTOPIE_Msk (0x1UL << SDMMC_MASK_CKSTOPIE_Pos)
18115#define SDMMC_MASK_CKSTOPIE SDMMC_MASK_CKSTOPIE_Msk
18116#define SDMMC_MASK_IDMABTCIE_Pos (28U)
18117#define SDMMC_MASK_IDMABTCIE_Msk (0x1UL << SDMMC_MASK_IDMABTCIE_Pos)
18118#define SDMMC_MASK_IDMABTCIE SDMMC_MASK_IDMABTCIE_Msk
18120/***************** Bit definition for SDMMC_ACKTIME register *****************/
18121#define SDMMC_ACKTIME_ACKTIME_Pos (0U)
18122#define SDMMC_ACKTIME_ACKTIME_Msk (0x1FFFFFFUL << SDMMC_ACKTIME_ACKTIME_Pos)
18123#define SDMMC_ACKTIME_ACKTIME SDMMC_ACKTIME_ACKTIME_Msk
18125/****************** Bit definition for SDMMC_FIFO register *******************/
18126#define SDMMC_FIFO_FIFODATA_Pos (0U)
18127#define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos)
18128#define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk
18130/****************** Bit definition for SDMMC_IDMACTRL register ****************/
18131#define SDMMC_IDMA_IDMAEN_Pos (0U)
18132#define SDMMC_IDMA_IDMAEN_Msk (0x1UL << SDMMC_IDMA_IDMAEN_Pos)
18133#define SDMMC_IDMA_IDMAEN SDMMC_IDMA_IDMAEN_Msk
18134#define SDMMC_IDMA_IDMABMODE_Pos (1U)
18135#define SDMMC_IDMA_IDMABMODE_Msk (0x1UL << SDMMC_IDMA_IDMABMODE_Pos)
18136#define SDMMC_IDMA_IDMABMODE SDMMC_IDMA_IDMABMODE_Msk
18137#define SDMMC_IDMA_IDMABACT_Pos (2U)
18138#define SDMMC_IDMA_IDMABACT_Msk (0x1UL << SDMMC_IDMA_IDMABACT_Pos)
18139#define SDMMC_IDMA_IDMABACT SDMMC_IDMA_IDMABACT_Msk
18141/***************** Bit definition for SDMMC_IDMABSIZE register ***************/
18142#define SDMMC_IDMABSIZE_IDMABNDT_Pos (5U)
18143#define SDMMC_IDMABSIZE_IDMABNDT_Msk (0xFFUL << SDMMC_IDMABSIZE_IDMABNDT_Pos)
18144#define SDMMC_IDMABSIZE_IDMABNDT SDMMC_IDMABSIZE_IDMABNDT_Msk
18146/***************** Bit definition for SDMMC_IDMABASE0 register ***************/
18147#define SDMMC_IDMABASE0_IDMABASE0 (0xFFFFFFFFU)
18149/***************** Bit definition for SDMMC_IDMABASE1 register ***************/
18150#define SDMMC_IDMABASE1_IDMABASE1 (0xFFFFFFFFU)
18152/******************************************************************************/
18153/* */
18154/* Delay Block Interface (DLYB) */
18155/* */
18156/******************************************************************************/
18157/******************* Bit definition for DLYB_CR register ********************/
18158#define DLYB_CR_DEN_Pos (0U)
18159#define DLYB_CR_DEN_Msk (0x1UL << DLYB_CR_DEN_Pos)
18160#define DLYB_CR_DEN DLYB_CR_DEN_Msk
18161#define DLYB_CR_SEN_Pos (1U)
18162#define DLYB_CR_SEN_Msk (0x1UL << DLYB_CR_SEN_Pos)
18163#define DLYB_CR_SEN DLYB_CR_SEN_Msk
18166/******************* Bit definition for DLYB_CFGR register ********************/
18167#define DLYB_CFGR_SEL_Pos (0U)
18168#define DLYB_CFGR_SEL_Msk (0xFUL << DLYB_CFGR_SEL_Pos)
18169#define DLYB_CFGR_SEL DLYB_CFGR_SEL_Msk
18170#define DLYB_CFGR_SEL_0 (0x1UL << DLYB_CFGR_SEL_Pos)
18171#define DLYB_CFGR_SEL_1 (0x2UL << DLYB_CFGR_SEL_Pos)
18172#define DLYB_CFGR_SEL_2 (0x3UL << DLYB_CFGR_SEL_Pos)
18173#define DLYB_CFGR_SEL_3 (0x8UL << DLYB_CFGR_SEL_Pos)
18175#define DLYB_CFGR_UNIT_Pos (8U)
18176#define DLYB_CFGR_UNIT_Msk (0x7FUL << DLYB_CFGR_UNIT_Pos)
18177#define DLYB_CFGR_UNIT DLYB_CFGR_UNIT_Msk
18178#define DLYB_CFGR_UNIT_0 (0x01UL << DLYB_CFGR_UNIT_Pos)
18179#define DLYB_CFGR_UNIT_1 (0x02UL << DLYB_CFGR_UNIT_Pos)
18180#define DLYB_CFGR_UNIT_2 (0x04UL << DLYB_CFGR_UNIT_Pos)
18181#define DLYB_CFGR_UNIT_3 (0x08UL << DLYB_CFGR_UNIT_Pos)
18182#define DLYB_CFGR_UNIT_4 (0x10UL << DLYB_CFGR_UNIT_Pos)
18183#define DLYB_CFGR_UNIT_5 (0x20UL << DLYB_CFGR_UNIT_Pos)
18184#define DLYB_CFGR_UNIT_6 (0x40UL << DLYB_CFGR_UNIT_Pos)
18186#define DLYB_CFGR_LNG_Pos (16U)
18187#define DLYB_CFGR_LNG_Msk (0xFFFUL << DLYB_CFGR_LNG_Pos)
18188#define DLYB_CFGR_LNG DLYB_CFGR_LNG_Msk
18189#define DLYB_CFGR_LNG_0 (0x001UL << DLYB_CFGR_LNG_Pos)
18190#define DLYB_CFGR_LNG_1 (0x002UL << DLYB_CFGR_LNG_Pos)
18191#define DLYB_CFGR_LNG_2 (0x004UL << DLYB_CFGR_LNG_Pos)
18192#define DLYB_CFGR_LNG_3 (0x008UL << DLYB_CFGR_LNG_Pos)
18193#define DLYB_CFGR_LNG_4 (0x010UL << DLYB_CFGR_LNG_Pos)
18194#define DLYB_CFGR_LNG_5 (0x020UL << DLYB_CFGR_LNG_Pos)
18195#define DLYB_CFGR_LNG_6 (0x040UL << DLYB_CFGR_LNG_Pos)
18196#define DLYB_CFGR_LNG_7 (0x080UL << DLYB_CFGR_LNG_Pos)
18197#define DLYB_CFGR_LNG_8 (0x100UL << DLYB_CFGR_LNG_Pos)
18198#define DLYB_CFGR_LNG_9 (0x200UL << DLYB_CFGR_LNG_Pos)
18199#define DLYB_CFGR_LNG_10 (0x400UL << DLYB_CFGR_LNG_Pos)
18200#define DLYB_CFGR_LNG_11 (0x800UL << DLYB_CFGR_LNG_Pos)
18202#define DLYB_CFGR_LNGF_Pos (31U)
18203#define DLYB_CFGR_LNGF_Msk (0x1UL << DLYB_CFGR_LNGF_Pos)
18204#define DLYB_CFGR_LNGF DLYB_CFGR_LNGF_Msk
18206/******************************************************************************/
18207/* */
18208/* Serial Peripheral Interface (SPI/I2S) */
18209/* */
18210/******************************************************************************/
18211#define SPI_SPI6I2S_SUPPORT
18212/******************* Bit definition for SPI_CR1 register ********************/
18213#define SPI_CR1_SPE_Pos (0U)
18214#define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos)
18215#define SPI_CR1_SPE SPI_CR1_SPE_Msk
18216#define SPI_CR1_MASRX_Pos (8U)
18217#define SPI_CR1_MASRX_Msk (0x1UL << SPI_CR1_MASRX_Pos)
18218#define SPI_CR1_MASRX SPI_CR1_MASRX_Msk
18219#define SPI_CR1_CSTART_Pos (9U)
18220#define SPI_CR1_CSTART_Msk (0x1UL << SPI_CR1_CSTART_Pos)
18221#define SPI_CR1_CSTART SPI_CR1_CSTART_Msk
18222#define SPI_CR1_CSUSP_Pos (10U)
18223#define SPI_CR1_CSUSP_Msk (0x1UL << SPI_CR1_CSUSP_Pos)
18224#define SPI_CR1_CSUSP SPI_CR1_CSUSP_Msk
18225#define SPI_CR1_HDDIR_Pos (11U)
18226#define SPI_CR1_HDDIR_Msk (0x1UL << SPI_CR1_HDDIR_Pos)
18227#define SPI_CR1_HDDIR SPI_CR1_HDDIR_Msk
18228#define SPI_CR1_SSI_Pos (12U)
18229#define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos)
18230#define SPI_CR1_SSI SPI_CR1_SSI_Msk
18231#define SPI_CR1_CRC33_17_Pos (13U)
18232#define SPI_CR1_CRC33_17_Msk (0x1UL << SPI_CR1_CRC33_17_Pos)
18233#define SPI_CR1_CRC33_17 SPI_CR1_CRC33_17_Msk
18234#define SPI_CR1_RCRCINI_Pos (14U)
18235#define SPI_CR1_RCRCINI_Msk (0x1UL << SPI_CR1_RCRCINI_Pos)
18236#define SPI_CR1_RCRCINI SPI_CR1_RCRCINI_Msk
18237#define SPI_CR1_TCRCINI_Pos (15U)
18238#define SPI_CR1_TCRCINI_Msk (0x1UL << SPI_CR1_TCRCINI_Pos)
18239#define SPI_CR1_TCRCINI SPI_CR1_TCRCINI_Msk
18240#define SPI_CR1_IOLOCK_Pos (16U)
18241#define SPI_CR1_IOLOCK_Msk (0x1UL << SPI_CR1_IOLOCK_Pos)
18242#define SPI_CR1_IOLOCK SPI_CR1_IOLOCK_Msk
18244/******************* Bit definition for SPI_CR2 register ********************/
18245#define SPI_CR2_TSER_Pos (16U)
18246#define SPI_CR2_TSER_Msk (0xFFFFUL << SPI_CR2_TSER_Pos)
18247#define SPI_CR2_TSER SPI_CR2_TSER_Msk
18248#define SPI_CR2_TSIZE_Pos (0U)
18249#define SPI_CR2_TSIZE_Msk (0xFFFFUL << SPI_CR2_TSIZE_Pos)
18250#define SPI_CR2_TSIZE SPI_CR2_TSIZE_Msk
18252/******************* Bit definition for SPI_CFG1 register ********************/
18253#define SPI_CFG1_DSIZE_Pos (0U)
18254#define SPI_CFG1_DSIZE_Msk (0x1FUL << SPI_CFG1_DSIZE_Pos)
18255#define SPI_CFG1_DSIZE SPI_CFG1_DSIZE_Msk
18256#define SPI_CFG1_DSIZE_0 (0x01UL << SPI_CFG1_DSIZE_Pos)
18257#define SPI_CFG1_DSIZE_1 (0x02UL << SPI_CFG1_DSIZE_Pos)
18258#define SPI_CFG1_DSIZE_2 (0x04UL << SPI_CFG1_DSIZE_Pos)
18259#define SPI_CFG1_DSIZE_3 (0x08UL << SPI_CFG1_DSIZE_Pos)
18260#define SPI_CFG1_DSIZE_4 (0x10UL << SPI_CFG1_DSIZE_Pos)
18262#define SPI_CFG1_FTHLV_Pos (5U)
18263#define SPI_CFG1_FTHLV_Msk (0xFUL << SPI_CFG1_FTHLV_Pos)
18264#define SPI_CFG1_FTHLV SPI_CFG1_FTHLV_Msk
18265#define SPI_CFG1_FTHLV_0 (0x1UL << SPI_CFG1_FTHLV_Pos)
18266#define SPI_CFG1_FTHLV_1 (0x2UL << SPI_CFG1_FTHLV_Pos)
18267#define SPI_CFG1_FTHLV_2 (0x4UL << SPI_CFG1_FTHLV_Pos)
18268#define SPI_CFG1_FTHLV_3 (0x8UL << SPI_CFG1_FTHLV_Pos)
18270#define SPI_CFG1_UDRCFG_Pos (9U)
18271#define SPI_CFG1_UDRCFG_Msk (0x3UL << SPI_CFG1_UDRCFG_Pos)
18272#define SPI_CFG1_UDRCFG SPI_CFG1_UDRCFG_Msk
18273#define SPI_CFG1_UDRCFG_0 (0x1UL << SPI_CFG1_UDRCFG_Pos)
18274#define SPI_CFG1_UDRCFG_1 (0x2UL << SPI_CFG1_UDRCFG_Pos)
18277#define SPI_CFG1_UDRDET_Pos (11U)
18278#define SPI_CFG1_UDRDET_Msk (0x3UL << SPI_CFG1_UDRDET_Pos)
18279#define SPI_CFG1_UDRDET SPI_CFG1_UDRDET_Msk
18280#define SPI_CFG1_UDRDET_0 (0x1UL << SPI_CFG1_UDRDET_Pos)
18281#define SPI_CFG1_UDRDET_1 (0x2UL << SPI_CFG1_UDRDET_Pos)
18283#define SPI_CFG1_RXDMAEN_Pos (14U)
18284#define SPI_CFG1_RXDMAEN_Msk (0x1UL << SPI_CFG1_RXDMAEN_Pos)
18285#define SPI_CFG1_RXDMAEN SPI_CFG1_RXDMAEN_Msk
18286#define SPI_CFG1_TXDMAEN_Pos (15U)
18287#define SPI_CFG1_TXDMAEN_Msk (0x1UL << SPI_CFG1_TXDMAEN_Pos)
18288#define SPI_CFG1_TXDMAEN SPI_CFG1_TXDMAEN_Msk
18290#define SPI_CFG1_CRCSIZE_Pos (16U)
18291#define SPI_CFG1_CRCSIZE_Msk (0x1FUL << SPI_CFG1_CRCSIZE_Pos)
18292#define SPI_CFG1_CRCSIZE SPI_CFG1_CRCSIZE_Msk
18293#define SPI_CFG1_CRCSIZE_0 (0x01UL << SPI_CFG1_CRCSIZE_Pos)
18294#define SPI_CFG1_CRCSIZE_1 (0x02UL << SPI_CFG1_CRCSIZE_Pos)
18295#define SPI_CFG1_CRCSIZE_2 (0x04UL << SPI_CFG1_CRCSIZE_Pos)
18296#define SPI_CFG1_CRCSIZE_3 (0x08UL << SPI_CFG1_CRCSIZE_Pos)
18297#define SPI_CFG1_CRCSIZE_4 (0x10UL << SPI_CFG1_CRCSIZE_Pos)
18299#define SPI_CFG1_CRCEN_Pos (22U)
18300#define SPI_CFG1_CRCEN_Msk (0x1UL << SPI_CFG1_CRCEN_Pos)
18301#define SPI_CFG1_CRCEN SPI_CFG1_CRCEN_Msk
18303#define SPI_CFG1_MBR_Pos (28U)
18304#define SPI_CFG1_MBR_Msk (0x7UL << SPI_CFG1_MBR_Pos)
18305#define SPI_CFG1_MBR SPI_CFG1_MBR_Msk
18306#define SPI_CFG1_MBR_0 (0x1UL << SPI_CFG1_MBR_Pos)
18307#define SPI_CFG1_MBR_1 (0x2UL << SPI_CFG1_MBR_Pos)
18308#define SPI_CFG1_MBR_2 (0x4UL << SPI_CFG1_MBR_Pos)
18310/******************* Bit definition for SPI_CFG2 register ********************/
18311#define SPI_CFG2_MSSI_Pos (0U)
18312#define SPI_CFG2_MSSI_Msk (0xFUL << SPI_CFG2_MSSI_Pos)
18313#define SPI_CFG2_MSSI SPI_CFG2_MSSI_Msk
18314#define SPI_CFG2_MSSI_0 (0x1UL << SPI_CFG2_MSSI_Pos)
18315#define SPI_CFG2_MSSI_1 (0x2UL << SPI_CFG2_MSSI_Pos)
18316#define SPI_CFG2_MSSI_2 (0x4UL << SPI_CFG2_MSSI_Pos)
18317#define SPI_CFG2_MSSI_3 (0x8UL << SPI_CFG2_MSSI_Pos)
18319#define SPI_CFG2_MIDI_Pos (4U)
18320#define SPI_CFG2_MIDI_Msk (0xFUL << SPI_CFG2_MIDI_Pos)
18321#define SPI_CFG2_MIDI SPI_CFG2_MIDI_Msk
18322#define SPI_CFG2_MIDI_0 (0x1UL << SPI_CFG2_MIDI_Pos)
18323#define SPI_CFG2_MIDI_1 (0x2UL << SPI_CFG2_MIDI_Pos)
18324#define SPI_CFG2_MIDI_2 (0x4UL << SPI_CFG2_MIDI_Pos)
18325#define SPI_CFG2_MIDI_3 (0x8UL << SPI_CFG2_MIDI_Pos)
18327#define SPI_CFG2_IOSWP_Pos (15U)
18328#define SPI_CFG2_IOSWP_Msk (0x1UL << SPI_CFG2_IOSWP_Pos)
18329#define SPI_CFG2_IOSWP SPI_CFG2_IOSWP_Msk
18331#define SPI_CFG2_COMM_Pos (17U)
18332#define SPI_CFG2_COMM_Msk (0x3UL << SPI_CFG2_COMM_Pos)
18333#define SPI_CFG2_COMM SPI_CFG2_COMM_Msk
18334#define SPI_CFG2_COMM_0 (0x1UL << SPI_CFG2_COMM_Pos)
18335#define SPI_CFG2_COMM_1 (0x2UL << SPI_CFG2_COMM_Pos)
18337#define SPI_CFG2_SP_Pos (19U)
18338#define SPI_CFG2_SP_Msk (0x7UL << SPI_CFG2_SP_Pos)
18339#define SPI_CFG2_SP SPI_CFG2_SP_Msk
18340#define SPI_CFG2_SP_0 (0x1UL << SPI_CFG2_SP_Pos)
18341#define SPI_CFG2_SP_1 (0x2UL << SPI_CFG2_SP_Pos)
18342#define SPI_CFG2_SP_2 (0x4UL << SPI_CFG2_SP_Pos)
18344#define SPI_CFG2_MASTER_Pos (22U)
18345#define SPI_CFG2_MASTER_Msk (0x1UL << SPI_CFG2_MASTER_Pos)
18346#define SPI_CFG2_MASTER SPI_CFG2_MASTER_Msk
18347#define SPI_CFG2_LSBFRST_Pos (23U)
18348#define SPI_CFG2_LSBFRST_Msk (0x1UL << SPI_CFG2_LSBFRST_Pos)
18349#define SPI_CFG2_LSBFRST SPI_CFG2_LSBFRST_Msk
18350#define SPI_CFG2_CPHA_Pos (24U)
18351#define SPI_CFG2_CPHA_Msk (0x1UL << SPI_CFG2_CPHA_Pos)
18352#define SPI_CFG2_CPHA SPI_CFG2_CPHA_Msk
18353#define SPI_CFG2_CPOL_Pos (25U)
18354#define SPI_CFG2_CPOL_Msk (0x1UL << SPI_CFG2_CPOL_Pos)
18355#define SPI_CFG2_CPOL SPI_CFG2_CPOL_Msk
18356#define SPI_CFG2_SSM_Pos (26U)
18357#define SPI_CFG2_SSM_Msk (0x1UL << SPI_CFG2_SSM_Pos)
18358#define SPI_CFG2_SSM SPI_CFG2_SSM_Msk
18360#define SPI_CFG2_SSIOP_Pos (28U)
18361#define SPI_CFG2_SSIOP_Msk (0x1UL << SPI_CFG2_SSIOP_Pos)
18362#define SPI_CFG2_SSIOP SPI_CFG2_SSIOP_Msk
18363#define SPI_CFG2_SSOE_Pos (29U)
18364#define SPI_CFG2_SSOE_Msk (0x1UL << SPI_CFG2_SSOE_Pos)
18365#define SPI_CFG2_SSOE SPI_CFG2_SSOE_Msk
18366#define SPI_CFG2_SSOM_Pos (30U)
18367#define SPI_CFG2_SSOM_Msk (0x1UL << SPI_CFG2_SSOM_Pos)
18368#define SPI_CFG2_SSOM SPI_CFG2_SSOM_Msk
18370#define SPI_CFG2_AFCNTR_Pos (31U)
18371#define SPI_CFG2_AFCNTR_Msk (0x1UL << SPI_CFG2_AFCNTR_Pos)
18372#define SPI_CFG2_AFCNTR SPI_CFG2_AFCNTR_Msk
18374/******************* Bit definition for SPI_IER register ********************/
18375#define SPI_IER_RXPIE_Pos (0U)
18376#define SPI_IER_RXPIE_Msk (0x1UL << SPI_IER_RXPIE_Pos)
18377#define SPI_IER_RXPIE SPI_IER_RXPIE_Msk
18378#define SPI_IER_TXPIE_Pos (1U)
18379#define SPI_IER_TXPIE_Msk (0x1UL << SPI_IER_TXPIE_Pos)
18380#define SPI_IER_TXPIE SPI_IER_TXPIE_Msk
18381#define SPI_IER_DXPIE_Pos (2U)
18382#define SPI_IER_DXPIE_Msk (0x1UL << SPI_IER_DXPIE_Pos)
18383#define SPI_IER_DXPIE SPI_IER_DXPIE_Msk
18384#define SPI_IER_EOTIE_Pos (3U)
18385#define SPI_IER_EOTIE_Msk (0x1UL << SPI_IER_EOTIE_Pos)
18386#define SPI_IER_EOTIE SPI_IER_EOTIE_Msk
18387#define SPI_IER_TXTFIE_Pos (4U)
18388#define SPI_IER_TXTFIE_Msk (0x1UL << SPI_IER_TXTFIE_Pos)
18389#define SPI_IER_TXTFIE SPI_IER_TXTFIE_Msk
18390#define SPI_IER_UDRIE_Pos (5U)
18391#define SPI_IER_UDRIE_Msk (0x1UL << SPI_IER_UDRIE_Pos)
18392#define SPI_IER_UDRIE SPI_IER_UDRIE_Msk
18393#define SPI_IER_OVRIE_Pos (6U)
18394#define SPI_IER_OVRIE_Msk (0x1UL << SPI_IER_OVRIE_Pos)
18395#define SPI_IER_OVRIE SPI_IER_OVRIE_Msk
18396#define SPI_IER_CRCEIE_Pos (7U)
18397#define SPI_IER_CRCEIE_Msk (0x1UL << SPI_IER_CRCEIE_Pos)
18398#define SPI_IER_CRCEIE SPI_IER_CRCEIE_Msk
18399#define SPI_IER_TIFREIE_Pos (8U)
18400#define SPI_IER_TIFREIE_Msk (0x1UL << SPI_IER_TIFREIE_Pos)
18401#define SPI_IER_TIFREIE SPI_IER_TIFREIE_Msk
18402#define SPI_IER_MODFIE_Pos (9U)
18403#define SPI_IER_MODFIE_Msk (0x1UL << SPI_IER_MODFIE_Pos)
18404#define SPI_IER_MODFIE SPI_IER_MODFIE_Msk
18405#define SPI_IER_TSERFIE_Pos (10U)
18406#define SPI_IER_TSERFIE_Msk (0x1UL << SPI_IER_TSERFIE_Pos)
18407#define SPI_IER_TSERFIE SPI_IER_TSERFIE_Msk
18409/******************* Bit definition for SPI_SR register ********************/
18410#define SPI_SR_RXP_Pos (0U)
18411#define SPI_SR_RXP_Msk (0x1UL << SPI_SR_RXP_Pos)
18412#define SPI_SR_RXP SPI_SR_RXP_Msk
18413#define SPI_SR_TXP_Pos (1U)
18414#define SPI_SR_TXP_Msk (0x1UL << SPI_SR_TXP_Pos)
18415#define SPI_SR_TXP SPI_SR_TXP_Msk
18416#define SPI_SR_DXP_Pos (2U)
18417#define SPI_SR_DXP_Msk (0x1UL << SPI_SR_DXP_Pos)
18418#define SPI_SR_DXP SPI_SR_DXP_Msk
18419#define SPI_SR_EOT_Pos (3U)
18420#define SPI_SR_EOT_Msk (0x1UL << SPI_SR_EOT_Pos)
18421#define SPI_SR_EOT SPI_SR_EOT_Msk
18422#define SPI_SR_TXTF_Pos (4U)
18423#define SPI_SR_TXTF_Msk (0x1UL << SPI_SR_TXTF_Pos)
18424#define SPI_SR_TXTF SPI_SR_TXTF_Msk
18425#define SPI_SR_UDR_Pos (5U)
18426#define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos)
18427#define SPI_SR_UDR SPI_SR_UDR_Msk
18428#define SPI_SR_OVR_Pos (6U)
18429#define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos)
18430#define SPI_SR_OVR SPI_SR_OVR_Msk
18431#define SPI_SR_CRCE_Pos (7U)
18432#define SPI_SR_CRCE_Msk (0x1UL << SPI_SR_CRCE_Pos)
18433#define SPI_SR_CRCE SPI_SR_CRCE_Msk
18434#define SPI_SR_TIFRE_Pos (8U)
18435#define SPI_SR_TIFRE_Msk (0x1UL << SPI_SR_TIFRE_Pos)
18436#define SPI_SR_TIFRE SPI_SR_TIFRE_Msk
18437#define SPI_SR_MODF_Pos (9U)
18438#define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos)
18439#define SPI_SR_MODF SPI_SR_MODF_Msk
18440#define SPI_SR_TSERF_Pos (10U)
18441#define SPI_SR_TSERF_Msk (0x1UL << SPI_SR_TSERF_Pos)
18442#define SPI_SR_TSERF SPI_SR_TSERF_Msk
18443#define SPI_SR_SUSP_Pos (11U)
18444#define SPI_SR_SUSP_Msk (0x1UL << SPI_SR_SUSP_Pos)
18445#define SPI_SR_SUSP SPI_SR_SUSP_Msk
18446#define SPI_SR_TXC_Pos (12U)
18447#define SPI_SR_TXC_Msk (0x1UL << SPI_SR_TXC_Pos)
18448#define SPI_SR_TXC SPI_SR_TXC_Msk
18449#define SPI_SR_RXPLVL_Pos (13U)
18450#define SPI_SR_RXPLVL_Msk (0x3UL << SPI_SR_RXPLVL_Pos)
18451#define SPI_SR_RXPLVL SPI_SR_RXPLVL_Msk
18452#define SPI_SR_RXPLVL_0 (0x1UL << SPI_SR_RXPLVL_Pos)
18453#define SPI_SR_RXPLVL_1 (0x2UL << SPI_SR_RXPLVL_Pos)
18454#define SPI_SR_RXWNE_Pos (15U)
18455#define SPI_SR_RXWNE_Msk (0x1UL << SPI_SR_RXWNE_Pos)
18456#define SPI_SR_RXWNE SPI_SR_RXWNE_Msk
18457#define SPI_SR_CTSIZE_Pos (16U)
18458#define SPI_SR_CTSIZE_Msk (0xFFFFUL << SPI_SR_CTSIZE_Pos)
18459#define SPI_SR_CTSIZE SPI_SR_CTSIZE_Msk
18461/******************* Bit definition for SPI_IFCR register ********************/
18462#define SPI_IFCR_EOTC_Pos (3U)
18463#define SPI_IFCR_EOTC_Msk (0x1UL << SPI_IFCR_EOTC_Pos)
18464#define SPI_IFCR_EOTC SPI_IFCR_EOTC_Msk
18465#define SPI_IFCR_TXTFC_Pos (4U)
18466#define SPI_IFCR_TXTFC_Msk (0x1UL << SPI_IFCR_TXTFC_Pos)
18467#define SPI_IFCR_TXTFC SPI_IFCR_TXTFC_Msk
18468#define SPI_IFCR_UDRC_Pos (5U)
18469#define SPI_IFCR_UDRC_Msk (0x1UL << SPI_IFCR_UDRC_Pos)
18470#define SPI_IFCR_UDRC SPI_IFCR_UDRC_Msk
18471#define SPI_IFCR_OVRC_Pos (6U)
18472#define SPI_IFCR_OVRC_Msk (0x1UL << SPI_IFCR_OVRC_Pos)
18473#define SPI_IFCR_OVRC SPI_IFCR_OVRC_Msk
18474#define SPI_IFCR_CRCEC_Pos (7U)
18475#define SPI_IFCR_CRCEC_Msk (0x1UL << SPI_IFCR_CRCEC_Pos)
18476#define SPI_IFCR_CRCEC SPI_IFCR_CRCEC_Msk
18477#define SPI_IFCR_TIFREC_Pos (8U)
18478#define SPI_IFCR_TIFREC_Msk (0x1UL << SPI_IFCR_TIFREC_Pos)
18479#define SPI_IFCR_TIFREC SPI_IFCR_TIFREC_Msk
18480#define SPI_IFCR_MODFC_Pos (9U)
18481#define SPI_IFCR_MODFC_Msk (0x1UL << SPI_IFCR_MODFC_Pos)
18482#define SPI_IFCR_MODFC SPI_IFCR_MODFC_Msk
18483#define SPI_IFCR_TSERFC_Pos (10U)
18484#define SPI_IFCR_TSERFC_Msk (0x1UL << SPI_IFCR_TSERFC_Pos)
18485#define SPI_IFCR_TSERFC SPI_IFCR_TSERFC_Msk
18486#define SPI_IFCR_SUSPC_Pos (11U)
18487#define SPI_IFCR_SUSPC_Msk (0x1UL << SPI_IFCR_SUSPC_Pos)
18488#define SPI_IFCR_SUSPC SPI_IFCR_SUSPC_Msk
18490/******************* Bit definition for SPI_TXDR register ********************/
18491#define SPI_TXDR_TXDR_Pos (0U)
18492#define SPI_TXDR_TXDR_Msk (0xFFFFFFFFUL << SPI_TXDR_TXDR_Pos)
18493#define SPI_TXDR_TXDR SPI_TXDR_TXDR_Msk /* Transmit Data Register */
18494
18495/******************* Bit definition for SPI_RXDR register ********************/
18496#define SPI_RXDR_RXDR_Pos (0U)
18497#define SPI_RXDR_RXDR_Msk (0xFFFFFFFFUL << SPI_RXDR_RXDR_Pos)
18498#define SPI_RXDR_RXDR SPI_RXDR_RXDR_Msk /* Receive Data Register */
18499
18500/******************* Bit definition for SPI_CRCPOLY register ********************/
18501#define SPI_CRCPOLY_CRCPOLY_Pos (0U)
18502#define SPI_CRCPOLY_CRCPOLY_Msk (0xFFFFFFFFUL << SPI_CRCPOLY_CRCPOLY_Pos)
18503#define SPI_CRCPOLY_CRCPOLY SPI_CRCPOLY_CRCPOLY_Msk /* CRC Polynomial register */
18504
18505/******************* Bit definition for SPI_TXCRC register ********************/
18506#define SPI_TXCRC_TXCRC_Pos (0U)
18507#define SPI_TXCRC_TXCRC_Msk (0xFFFFFFFFUL << SPI_TXCRC_TXCRC_Pos)
18508#define SPI_TXCRC_TXCRC SPI_TXCRC_TXCRC_Msk /* CRCRegister for transmitter */
18509
18510/******************* Bit definition for SPI_RXCRC register ********************/
18511#define SPI_RXCRC_RXCRC_Pos (0U)
18512#define SPI_RXCRC_RXCRC_Msk (0xFFFFFFFFUL << SPI_RXCRC_RXCRC_Pos)
18513#define SPI_RXCRC_RXCRC SPI_RXCRC_RXCRC_Msk /* CRCRegister for receiver */
18514
18515/******************* Bit definition for SPI_UDRDR register ********************/
18516#define SPI_UDRDR_UDRDR_Pos (0U)
18517#define SPI_UDRDR_UDRDR_Msk (0xFFFFFFFFUL << SPI_UDRDR_UDRDR_Pos)
18518#define SPI_UDRDR_UDRDR SPI_UDRDR_UDRDR_Msk /* Data at slave underrun condition */
18519
18520/****************** Bit definition for SPI_I2SCFGR register *****************/
18521#define SPI_I2SCFGR_I2SMOD_Pos (0U)
18522#define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)
18523#define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk
18524#define SPI_I2SCFGR_I2SCFG_Pos (1U)
18525#define SPI_I2SCFGR_I2SCFG_Msk (0x7UL << SPI_I2SCFGR_I2SCFG_Pos)
18526#define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk
18527#define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)
18528#define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)
18529#define SPI_I2SCFGR_I2SCFG_2 (0x4UL << SPI_I2SCFGR_I2SCFG_Pos)
18530#define SPI_I2SCFGR_I2SSTD_Pos (4U)
18531#define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)
18532#define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk
18533#define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)
18534#define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)
18535#define SPI_I2SCFGR_PCMSYNC_Pos (7U)
18536#define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)
18537#define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk
18538#define SPI_I2SCFGR_DATLEN_Pos (8U)
18539#define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos)
18540#define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk
18541#define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos)
18542#define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos)
18543#define SPI_I2SCFGR_CHLEN_Pos (10U)
18544#define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos)
18545#define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk
18546#define SPI_I2SCFGR_CKPOL_Pos (11U)
18547#define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos)
18548#define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk
18549#define SPI_I2SCFGR_FIXCH_Pos (12U)
18550#define SPI_I2SCFGR_FIXCH_Msk (0x1UL << SPI_I2SCFGR_FIXCH_Pos)
18551#define SPI_I2SCFGR_FIXCH SPI_I2SCFGR_FIXCH_Msk
18552#define SPI_I2SCFGR_WSINV_Pos (13U)
18553#define SPI_I2SCFGR_WSINV_Msk (0x1UL << SPI_I2SCFGR_WSINV_Pos)
18554#define SPI_I2SCFGR_WSINV SPI_I2SCFGR_WSINV_Msk
18555#define SPI_I2SCFGR_DATFMT_Pos (14U)
18556#define SPI_I2SCFGR_DATFMT_Msk (0x1UL << SPI_I2SCFGR_DATFMT_Pos)
18557#define SPI_I2SCFGR_DATFMT SPI_I2SCFGR_DATFMT_Msk
18558#define SPI_I2SCFGR_I2SDIV_Pos (16U)
18559#define SPI_I2SCFGR_I2SDIV_Msk (0xFFUL << SPI_I2SCFGR_I2SDIV_Pos)
18560#define SPI_I2SCFGR_I2SDIV SPI_I2SCFGR_I2SDIV_Msk
18561#define SPI_I2SCFGR_ODD_Pos (24U)
18562#define SPI_I2SCFGR_ODD_Msk (0x1UL << SPI_I2SCFGR_ODD_Pos)
18563#define SPI_I2SCFGR_ODD SPI_I2SCFGR_ODD_Msk
18564#define SPI_I2SCFGR_MCKOE_Pos (25U)
18565#define SPI_I2SCFGR_MCKOE_Msk (0x1UL << SPI_I2SCFGR_MCKOE_Pos)
18566#define SPI_I2SCFGR_MCKOE SPI_I2SCFGR_MCKOE_Msk
18570/******************************************************************************/
18571/* */
18572/* SYSCFG */
18573/* */
18574/******************************************************************************/
18575
18576/****************** Bit definition for SYSCFG_PMCR register ******************/
18577#define SYSCFG_PMCR_I2C1_FMP_Pos (0U)
18578#define SYSCFG_PMCR_I2C1_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C1_FMP_Pos)
18579#define SYSCFG_PMCR_I2C1_FMP SYSCFG_PMCR_I2C1_FMP_Msk
18580#define SYSCFG_PMCR_I2C2_FMP_Pos (1U)
18581#define SYSCFG_PMCR_I2C2_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C2_FMP_Pos)
18582#define SYSCFG_PMCR_I2C2_FMP SYSCFG_PMCR_I2C2_FMP_Msk
18583#define SYSCFG_PMCR_I2C3_FMP_Pos (2U)
18584#define SYSCFG_PMCR_I2C3_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C3_FMP_Pos)
18585#define SYSCFG_PMCR_I2C3_FMP SYSCFG_PMCR_I2C3_FMP_Msk
18586#define SYSCFG_PMCR_I2C4_FMP_Pos (3U)
18587#define SYSCFG_PMCR_I2C4_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C4_FMP_Pos)
18588#define SYSCFG_PMCR_I2C4_FMP SYSCFG_PMCR_I2C4_FMP_Msk
18589#define SYSCFG_PMCR_I2C_PB6_FMP_Pos (4U)
18590#define SYSCFG_PMCR_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB6_FMP_Pos)
18591#define SYSCFG_PMCR_I2C_PB6_FMP SYSCFG_PMCR_I2C_PB6_FMP_Msk
18592#define SYSCFG_PMCR_I2C_PB7_FMP_Pos (5U)
18593#define SYSCFG_PMCR_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB7_FMP_Pos)
18594#define SYSCFG_PMCR_I2C_PB7_FMP SYSCFG_PMCR_I2C_PB7_FMP_Msk
18595#define SYSCFG_PMCR_I2C_PB8_FMP_Pos (6U)
18596#define SYSCFG_PMCR_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB8_FMP_Pos)
18597#define SYSCFG_PMCR_I2C_PB8_FMP SYSCFG_PMCR_I2C_PB8_FMP_Msk
18598#define SYSCFG_PMCR_I2C_PB9_FMP_Pos (7U)
18599#define SYSCFG_PMCR_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB9_FMP_Pos)
18600#define SYSCFG_PMCR_I2C_PB9_FMP SYSCFG_PMCR_I2C_PB9_FMP_Msk
18601#define SYSCFG_PMCR_BOOSTEN_Pos (8U)
18602#define SYSCFG_PMCR_BOOSTEN_Msk (0x1UL << SYSCFG_PMCR_BOOSTEN_Pos)
18603#define SYSCFG_PMCR_BOOSTEN SYSCFG_PMCR_BOOSTEN_Msk
18605#define SYSCFG_PMCR_BOOSTVDDSEL_Pos (9U)
18606#define SYSCFG_PMCR_BOOSTVDDSEL_Msk (0x1UL << SYSCFG_PMCR_BOOSTVDDSEL_Pos)
18607#define SYSCFG_PMCR_BOOSTVDDSEL SYSCFG_PMCR_BOOSTVDDSEL_Msk
18609#define SYSCFG_PMCR_I2C5_FMP_Pos (10U)
18610#define SYSCFG_PMCR_I2C5_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C5_FMP_Pos)
18611#define SYSCFG_PMCR_I2C5_FMP SYSCFG_PMCR_I2C5_FMP_Msk
18613#define SYSCFG_PMCR_EPIS_SEL_Pos (21U)
18614#define SYSCFG_PMCR_EPIS_SEL_Msk (0x7UL << SYSCFG_PMCR_EPIS_SEL_Pos)
18615#define SYSCFG_PMCR_EPIS_SEL SYSCFG_PMCR_EPIS_SEL_Msk
18616#define SYSCFG_PMCR_EPIS_SEL_0 (0x1UL << SYSCFG_PMCR_EPIS_SEL_Pos)
18617#define SYSCFG_PMCR_EPIS_SEL_1 (0x2UL << SYSCFG_PMCR_EPIS_SEL_Pos)
18618#define SYSCFG_PMCR_EPIS_SEL_2 (0x4UL << SYSCFG_PMCR_EPIS_SEL_Pos)
18619#define SYSCFG_PMCR_PA0SO_Pos (24U)
18620#define SYSCFG_PMCR_PA0SO_Msk (0x1UL << SYSCFG_PMCR_PA0SO_Pos)
18621#define SYSCFG_PMCR_PA0SO SYSCFG_PMCR_PA0SO_Msk
18622#define SYSCFG_PMCR_PA1SO_Pos (25U)
18623#define SYSCFG_PMCR_PA1SO_Msk (0x1UL << SYSCFG_PMCR_PA1SO_Pos)
18624#define SYSCFG_PMCR_PA1SO SYSCFG_PMCR_PA1SO_Msk
18625#define SYSCFG_PMCR_PC2SO_Pos (26U)
18626#define SYSCFG_PMCR_PC2SO_Msk (0x1UL << SYSCFG_PMCR_PC2SO_Pos)
18627#define SYSCFG_PMCR_PC2SO SYSCFG_PMCR_PC2SO_Msk
18628#define SYSCFG_PMCR_PC3SO_Pos (27U)
18629#define SYSCFG_PMCR_PC3SO_Msk (0x1UL << SYSCFG_PMCR_PC3SO_Pos)
18630#define SYSCFG_PMCR_PC3SO SYSCFG_PMCR_PC3SO_Msk
18632/***************** Bit definition for SYSCFG_EXTICR1 register ***************/
18633#define SYSCFG_EXTICR1_EXTI0_Pos (0U)
18634#define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos)
18635#define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk
18636#define SYSCFG_EXTICR1_EXTI1_Pos (4U)
18637#define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos)
18638#define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk
18639#define SYSCFG_EXTICR1_EXTI2_Pos (8U)
18640#define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos)
18641#define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk
18642#define SYSCFG_EXTICR1_EXTI3_Pos (12U)
18643#define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos)
18644#define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk
18648#define SYSCFG_EXTICR1_EXTI0_PA (0U)
18649#define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U)
18650#define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U)
18651#define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U)
18652#define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U)
18653#define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U)
18654#define SYSCFG_EXTICR1_EXTI0_PG (0x00000006U)
18655#define SYSCFG_EXTICR1_EXTI0_PH (0x00000007U)
18656#define SYSCFG_EXTICR1_EXTI0_PJ (0x00000009U)
18657#define SYSCFG_EXTICR1_EXTI0_PK (0x0000000AU)
18662#define SYSCFG_EXTICR1_EXTI1_PA (0U)
18663#define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U)
18664#define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U)
18665#define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U)
18666#define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U)
18667#define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U)
18668#define SYSCFG_EXTICR1_EXTI1_PG (0x00000060U)
18669#define SYSCFG_EXTICR1_EXTI1_PH (0x00000070U)
18670#define SYSCFG_EXTICR1_EXTI1_PJ (0x00000090U)
18671#define SYSCFG_EXTICR1_EXTI1_PK (0x000000A0U)
18675#define SYSCFG_EXTICR1_EXTI2_PA (0U)
18676#define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U)
18677#define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U)
18678#define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U)
18679#define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U)
18680#define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U)
18681#define SYSCFG_EXTICR1_EXTI2_PG (0x00000600U)
18682#define SYSCFG_EXTICR1_EXTI2_PH (0x00000700U)
18683#define SYSCFG_EXTICR1_EXTI2_PJ (0x00000900U)
18684#define SYSCFG_EXTICR1_EXTI2_PK (0x00000A00U)
18689#define SYSCFG_EXTICR1_EXTI3_PA (0U)
18690#define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U)
18691#define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U)
18692#define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U)
18693#define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U)
18694#define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U)
18695#define SYSCFG_EXTICR1_EXTI3_PG (0x00006000U)
18696#define SYSCFG_EXTICR1_EXTI3_PH (0x00007000U)
18697#define SYSCFG_EXTICR1_EXTI3_PJ (0x00009000U)
18698#define SYSCFG_EXTICR1_EXTI3_PK (0x0000A000U)
18700/***************** Bit definition for SYSCFG_EXTICR2 register ***************/
18701#define SYSCFG_EXTICR2_EXTI4_Pos (0U)
18702#define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos)
18703#define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk
18704#define SYSCFG_EXTICR2_EXTI5_Pos (4U)
18705#define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos)
18706#define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk
18707#define SYSCFG_EXTICR2_EXTI6_Pos (8U)
18708#define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos)
18709#define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk
18710#define SYSCFG_EXTICR2_EXTI7_Pos (12U)
18711#define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos)
18712#define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk
18716#define SYSCFG_EXTICR2_EXTI4_PA (0U)
18717#define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U)
18718#define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U)
18719#define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U)
18720#define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U)
18721#define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U)
18722#define SYSCFG_EXTICR2_EXTI4_PG (0x00000006U)
18723#define SYSCFG_EXTICR2_EXTI4_PH (0x00000007U)
18724#define SYSCFG_EXTICR2_EXTI4_PJ (0x00000009U)
18725#define SYSCFG_EXTICR2_EXTI4_PK (0x0000000AU)
18729#define SYSCFG_EXTICR2_EXTI5_PA (0U)
18730#define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U)
18731#define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U)
18732#define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U)
18733#define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U)
18734#define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U)
18735#define SYSCFG_EXTICR2_EXTI5_PG (0x00000060U)
18736#define SYSCFG_EXTICR2_EXTI5_PH (0x00000070U)
18737#define SYSCFG_EXTICR2_EXTI5_PJ (0x00000090U)
18738#define SYSCFG_EXTICR2_EXTI5_PK (0x000000A0U)
18742#define SYSCFG_EXTICR2_EXTI6_PA (0U)
18743#define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U)
18744#define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U)
18745#define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U)
18746#define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U)
18747#define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U)
18748#define SYSCFG_EXTICR2_EXTI6_PG (0x00000600U)
18749#define SYSCFG_EXTICR2_EXTI6_PH (0x00000700U)
18750#define SYSCFG_EXTICR2_EXTI6_PJ (0x00000900U)
18751#define SYSCFG_EXTICR2_EXTI6_PK (0x00000A00U)
18756#define SYSCFG_EXTICR2_EXTI7_PA (0U)
18757#define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U)
18758#define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U)
18759#define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U)
18760#define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U)
18761#define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U)
18762#define SYSCFG_EXTICR2_EXTI7_PG (0x00006000U)
18763#define SYSCFG_EXTICR2_EXTI7_PH (0x00007000U)
18764#define SYSCFG_EXTICR2_EXTI7_PJ (0x00009000U)
18765#define SYSCFG_EXTICR2_EXTI7_PK (0x0000A000U)
18767/***************** Bit definition for SYSCFG_EXTICR3 register ***************/
18768#define SYSCFG_EXTICR3_EXTI8_Pos (0U)
18769#define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos)
18770#define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk
18771#define SYSCFG_EXTICR3_EXTI9_Pos (4U)
18772#define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos)
18773#define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk
18774#define SYSCFG_EXTICR3_EXTI10_Pos (8U)
18775#define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos)
18776#define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk
18777#define SYSCFG_EXTICR3_EXTI11_Pos (12U)
18778#define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos)
18779#define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk
18784#define SYSCFG_EXTICR3_EXTI8_PA (0U)
18785#define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U)
18786#define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U)
18787#define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U)
18788#define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U)
18789#define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U)
18790#define SYSCFG_EXTICR3_EXTI8_PG (0x00000006U)
18791#define SYSCFG_EXTICR3_EXTI8_PH (0x00000007U)
18792#define SYSCFG_EXTICR3_EXTI8_PJ (0x00000009U)
18793#define SYSCFG_EXTICR3_EXTI8_PK (0x0000000AU)
18798#define SYSCFG_EXTICR3_EXTI9_PA (0U)
18799#define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U)
18800#define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U)
18801#define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U)
18802#define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U)
18803#define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U)
18804#define SYSCFG_EXTICR3_EXTI9_PG (0x00000060U)
18805#define SYSCFG_EXTICR3_EXTI9_PH (0x00000070U)
18806#define SYSCFG_EXTICR3_EXTI9_PJ (0x00000090U)
18807#define SYSCFG_EXTICR3_EXTI9_PK (0x000000A0U)
18812#define SYSCFG_EXTICR3_EXTI10_PA (0U)
18813#define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U)
18814#define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U)
18815#define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U)
18816#define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U)
18817#define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U)
18818#define SYSCFG_EXTICR3_EXTI10_PG (0x00000600U)
18819#define SYSCFG_EXTICR3_EXTI10_PH (0x00000700U)
18820#define SYSCFG_EXTICR3_EXTI10_PJ (0x00000900U)
18821#define SYSCFG_EXTICR3_EXTI10_PK (0x00000A00U)
18826#define SYSCFG_EXTICR3_EXTI11_PA (0U)
18827#define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U)
18828#define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U)
18829#define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U)
18830#define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U)
18831#define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U)
18832#define SYSCFG_EXTICR3_EXTI11_PG (0x00006000U)
18833#define SYSCFG_EXTICR3_EXTI11_PH (0x00007000U)
18834#define SYSCFG_EXTICR3_EXTI11_PJ (0x00009000U)
18835#define SYSCFG_EXTICR3_EXTI11_PK (0x0000A000U)
18837/***************** Bit definition for SYSCFG_EXTICR4 register ***************/
18838#define SYSCFG_EXTICR4_EXTI12_Pos (0U)
18839#define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos)
18840#define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk
18841#define SYSCFG_EXTICR4_EXTI13_Pos (4U)
18842#define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos)
18843#define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk
18844#define SYSCFG_EXTICR4_EXTI14_Pos (8U)
18845#define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos)
18846#define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk
18847#define SYSCFG_EXTICR4_EXTI15_Pos (12U)
18848#define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos)
18849#define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk
18853#define SYSCFG_EXTICR4_EXTI12_PA (0U)
18854#define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U)
18855#define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U)
18856#define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U)
18857#define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U)
18858#define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U)
18859#define SYSCFG_EXTICR4_EXTI12_PG (0x00000006U)
18860#define SYSCFG_EXTICR4_EXTI12_PH (0x00000007U)
18861#define SYSCFG_EXTICR4_EXTI12_PJ (0x00000009U)
18862#define SYSCFG_EXTICR4_EXTI12_PK (0x0000000AU)
18866#define SYSCFG_EXTICR4_EXTI13_PA (0U)
18867#define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U)
18868#define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U)
18869#define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U)
18870#define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U)
18871#define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U)
18872#define SYSCFG_EXTICR4_EXTI13_PG (0x00000060U)
18873#define SYSCFG_EXTICR4_EXTI13_PH (0x00000070U)
18874#define SYSCFG_EXTICR4_EXTI13_PJ (0x00000090U)
18875#define SYSCFG_EXTICR4_EXTI13_PK (0x000000A0U)
18879#define SYSCFG_EXTICR4_EXTI14_PA (0U)
18880#define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U)
18881#define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U)
18882#define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U)
18883#define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U)
18884#define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U)
18885#define SYSCFG_EXTICR4_EXTI14_PG (0x00000600U)
18886#define SYSCFG_EXTICR4_EXTI14_PH (0x00000700U)
18887#define SYSCFG_EXTICR4_EXTI14_PJ (0x00000900U)
18888#define SYSCFG_EXTICR4_EXTI14_PK (0x00000A00U)
18892#define SYSCFG_EXTICR4_EXTI15_PA (0U)
18893#define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U)
18894#define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U)
18895#define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U)
18896#define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U)
18897#define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U)
18898#define SYSCFG_EXTICR4_EXTI15_PG (0x00006000U)
18899#define SYSCFG_EXTICR4_EXTI15_PH (0x00007000U)
18900#define SYSCFG_EXTICR4_EXTI15_PJ (0x00009000U)
18901#define SYSCFG_EXTICR4_EXTI15_PK (0x0000A000U)
18903/****************** Bit definition for SYSCFG_CFGR register ******************/
18904#define SYSCFG_CFGR_PVDL_Pos (2U)
18905#define SYSCFG_CFGR_PVDL_Msk (0x1UL << SYSCFG_CFGR_PVDL_Pos)
18906#define SYSCFG_CFGR_PVDL SYSCFG_CFGR_PVDL_Msk
18907#define SYSCFG_CFGR_FLASHL_Pos (3U)
18908#define SYSCFG_CFGR_FLASHL_Msk (0x1UL << SYSCFG_CFGR_FLASHL_Pos)
18909#define SYSCFG_CFGR_FLASHL SYSCFG_CFGR_FLASHL_Msk
18910#define SYSCFG_CFGR_CM7L_Pos (6U)
18911#define SYSCFG_CFGR_CM7L_Msk (0x1UL << SYSCFG_CFGR_CM7L_Pos)
18912#define SYSCFG_CFGR_CM7L SYSCFG_CFGR_CM7L_Msk
18913#define SYSCFG_CFGR_BKRAML_Pos (7U)
18914#define SYSCFG_CFGR_BKRAML_Msk (0x1UL << SYSCFG_CFGR_BKRAML_Pos)
18915#define SYSCFG_CFGR_BKRAML SYSCFG_CFGR_BKRAML_Msk
18916#define SYSCFG_CFGR_SRAM4L_Pos (9U)
18917#define SYSCFG_CFGR_SRAM4L_Msk (0x1UL << SYSCFG_CFGR_SRAM4L_Pos)
18918#define SYSCFG_CFGR_SRAM4L SYSCFG_CFGR_SRAM4L_Msk
18919#define SYSCFG_CFGR_SRAM2L_Pos (11U)
18920#define SYSCFG_CFGR_SRAM2L_Msk (0x1UL << SYSCFG_CFGR_SRAM2L_Pos)
18921#define SYSCFG_CFGR_SRAM2L SYSCFG_CFGR_SRAM2L_Msk
18922#define SYSCFG_CFGR_SRAM1L_Pos (12U)
18923#define SYSCFG_CFGR_SRAM1L_Msk (0x1UL << SYSCFG_CFGR_SRAM1L_Pos)
18924#define SYSCFG_CFGR_SRAM1L SYSCFG_CFGR_SRAM1L_Msk
18925#define SYSCFG_CFGR_DTCML_Pos (13U)
18926#define SYSCFG_CFGR_DTCML_Msk (0x1UL << SYSCFG_CFGR_DTCML_Pos)
18927#define SYSCFG_CFGR_DTCML SYSCFG_CFGR_DTCML_Msk
18928#define SYSCFG_CFGR_ITCML_Pos (14U)
18929#define SYSCFG_CFGR_ITCML_Msk (0x1UL << SYSCFG_CFGR_ITCML_Pos)
18930#define SYSCFG_CFGR_ITCML SYSCFG_CFGR_ITCML_Msk
18931#define SYSCFG_CFGR_AXISRAML_Pos (15U)
18932#define SYSCFG_CFGR_AXISRAML_Msk (0x1UL << SYSCFG_CFGR_AXISRAML_Pos)
18933#define SYSCFG_CFGR_AXISRAML SYSCFG_CFGR_AXISRAML_Msk
18935/****************** Bit definition for SYSCFG_CCCSR register ******************/
18936#define SYSCFG_CCCSR_EN_Pos (0U)
18937#define SYSCFG_CCCSR_EN_Msk (0x1UL << SYSCFG_CCCSR_EN_Pos)
18938#define SYSCFG_CCCSR_EN SYSCFG_CCCSR_EN_Msk
18939#define SYSCFG_CCCSR_CS_Pos (1U)
18940#define SYSCFG_CCCSR_CS_Msk (0x1UL << SYSCFG_CCCSR_CS_Pos)
18941#define SYSCFG_CCCSR_CS SYSCFG_CCCSR_CS_Msk
18942#define SYSCFG_CCCSR_READY_Pos (8U)
18943#define SYSCFG_CCCSR_READY_Msk (0x1UL << SYSCFG_CCCSR_READY_Pos)
18944#define SYSCFG_CCCSR_READY SYSCFG_CCCSR_READY_Msk
18945#define SYSCFG_CCCSR_HSLV_Pos (16U)
18946#define SYSCFG_CCCSR_HSLV_Msk (0x1UL << SYSCFG_CCCSR_HSLV_Pos)
18947#define SYSCFG_CCCSR_HSLV SYSCFG_CCCSR_HSLV_Msk
18949/****************** Bit definition for SYSCFG_CCVR register *******************/
18950#define SYSCFG_CCVR_NCV_Pos (0U)
18951#define SYSCFG_CCVR_NCV_Msk (0xFUL << SYSCFG_CCVR_NCV_Pos)
18952#define SYSCFG_CCVR_NCV SYSCFG_CCVR_NCV_Msk
18953#define SYSCFG_CCVR_PCV_Pos (4U)
18954#define SYSCFG_CCVR_PCV_Msk (0xFUL << SYSCFG_CCVR_PCV_Pos)
18955#define SYSCFG_CCVR_PCV SYSCFG_CCVR_PCV_Msk
18957/****************** Bit definition for SYSCFG_CCCR register *******************/
18958#define SYSCFG_CCCR_NCC_Pos (0U)
18959#define SYSCFG_CCCR_NCC_Msk (0xFUL << SYSCFG_CCCR_NCC_Pos)
18960#define SYSCFG_CCCR_NCC SYSCFG_CCCR_NCC_Msk
18961#define SYSCFG_CCCR_PCC_Pos (4U)
18962#define SYSCFG_CCCR_PCC_Msk (0xFUL << SYSCFG_CCCR_PCC_Pos)
18963#define SYSCFG_CCCR_PCC SYSCFG_CCCR_PCC_Msk
18964/****************** Bit definition for SYSCFG_ADC2ALT register *******************/
18965#define SYSCFG_ADC2ALT_ADC2_ROUT0_Pos (0U)
18966#define SYSCFG_ADC2ALT_ADC2_ROUT0_Msk (0x1UL << SYSCFG_ADC2ALT_ADC2_ROUT0_Pos)
18967#define SYSCFG_ADC2ALT_ADC2_ROUT0 SYSCFG_ADC2ALT_ADC2_ROUT0_Msk
18968#define SYSCFG_ADC2ALT_ADC2_ROUT1_Pos (1U)
18969#define SYSCFG_ADC2ALT_ADC2_ROUT1_Msk (0x1UL << SYSCFG_ADC2ALT_ADC2_ROUT1_Pos)
18970#define SYSCFG_ADC2ALT_ADC2_ROUT1 SYSCFG_ADC2ALT_ADC2_ROUT1_Msk
18972/****************** Bit definition for SYSCFG_PKGR register *******************/
18973#define SYSCFG_PKGR_PKG_Pos (0U)
18974#define SYSCFG_PKGR_PKG_Msk (0xFUL << SYSCFG_PKGR_PKG_Pos)
18975#define SYSCFG_PKGR_PKG SYSCFG_PKGR_PKG_Msk
18977/****************** Bit definition for SYSCFG_UR0 register *******************/
18978#define SYSCFG_UR0_RDP_Pos (16U)
18979#define SYSCFG_UR0_RDP_Msk (0xFFUL << SYSCFG_UR0_RDP_Pos)
18980#define SYSCFG_UR0_RDP SYSCFG_UR0_RDP_Msk
18982/****************** Bit definition for SYSCFG_UR2 register *******************/
18983#define SYSCFG_UR2_BORH_Pos (0U)
18984#define SYSCFG_UR2_BORH_Msk (0x3UL << SYSCFG_UR2_BORH_Pos)
18985#define SYSCFG_UR2_BORH SYSCFG_UR2_BORH_Msk
18986#define SYSCFG_UR2_BORH_0 (0x1UL << SYSCFG_UR2_BORH_Pos)
18987#define SYSCFG_UR2_BORH_1 (0x2UL << SYSCFG_UR2_BORH_Pos)
18988#define SYSCFG_UR2_BOOT_ADD0_Pos (16U)
18989#define SYSCFG_UR2_BOOT_ADD0_Msk (0xFFFFUL << SYSCFG_UR2_BOOT_ADD0_Pos)
18990#define SYSCFG_UR2_BOOT_ADD0 SYSCFG_UR2_BOOT_ADD0_Msk
18991/****************** Bit definition for SYSCFG_UR3 register *******************/
18992#define SYSCFG_UR3_BOOT_ADD1_Pos (0U)
18993#define SYSCFG_UR3_BOOT_ADD1_Msk (0xFFFFUL << SYSCFG_UR3_BOOT_ADD1_Pos)
18994#define SYSCFG_UR3_BOOT_ADD1 SYSCFG_UR3_BOOT_ADD1_Msk
18996 /****************** Bit definition for SYSCFG_UR4 register *******************/
18997
18998#define SYSCFG_UR4_MEPAD_BANK1_Pos (16U)
18999#define SYSCFG_UR4_MEPAD_BANK1_Msk (0x1UL << SYSCFG_UR4_MEPAD_BANK1_Pos)
19000#define SYSCFG_UR4_MEPAD_BANK1 SYSCFG_UR4_MEPAD_BANK1_Msk
19002/****************** Bit definition for SYSCFG_UR5 register *******************/
19003#define SYSCFG_UR5_MESAD_BANK1_Pos (0U)
19004#define SYSCFG_UR5_MESAD_BANK1_Msk (0x1UL << SYSCFG_UR5_MESAD_BANK1_Pos)
19005#define SYSCFG_UR5_MESAD_BANK1 SYSCFG_UR5_MESAD_BANK1_Msk
19006#define SYSCFG_UR5_WRPN_BANK1_Pos (16U)
19007#define SYSCFG_UR5_WRPN_BANK1_Msk (0xFFUL << SYSCFG_UR5_WRPN_BANK1_Pos)
19008#define SYSCFG_UR5_WRPN_BANK1 SYSCFG_UR5_WRPN_BANK1_Msk
19010/****************** Bit definition for SYSCFG_UR6 register *******************/
19011#define SYSCFG_UR6_PABEG_BANK1_Pos (0U)
19012#define SYSCFG_UR6_PABEG_BANK1_Msk (0xFFFUL << SYSCFG_UR6_PABEG_BANK1_Pos)
19013#define SYSCFG_UR6_PABEG_BANK1 SYSCFG_UR6_PABEG_BANK1_Msk
19014#define SYSCFG_UR6_PAEND_BANK1_Pos (16U)
19015#define SYSCFG_UR6_PAEND_BANK1_Msk (0xFFFUL << SYSCFG_UR6_PAEND_BANK1_Pos)
19016#define SYSCFG_UR6_PAEND_BANK1 SYSCFG_UR6_PAEND_BANK1_Msk
19018/****************** Bit definition for SYSCFG_UR7 register *******************/
19019#define SYSCFG_UR7_SABEG_BANK1_Pos (0U)
19020#define SYSCFG_UR7_SABEG_BANK1_Msk (0xFFFUL << SYSCFG_UR7_SABEG_BANK1_Pos)
19021#define SYSCFG_UR7_SABEG_BANK1 SYSCFG_UR7_SABEG_BANK1_Msk
19022#define SYSCFG_UR7_SAEND_BANK1_Pos (16U)
19023#define SYSCFG_UR7_SAEND_BANK1_Msk (0xFFFUL << SYSCFG_UR7_SAEND_BANK1_Pos)
19024#define SYSCFG_UR7_SAEND_BANK1 SYSCFG_UR7_SAEND_BANK1_Msk
19027/****************** Bit definition for SYSCFG_UR11 register *******************/
19028#define SYSCFG_UR11_IWDG1M_Pos (16U)
19029#define SYSCFG_UR11_IWDG1M_Msk (0x1UL << SYSCFG_UR11_IWDG1M_Pos)
19030#define SYSCFG_UR11_IWDG1M SYSCFG_UR11_IWDG1M_Msk
19032/****************** Bit definition for SYSCFG_UR12 register *******************/
19033
19034#define SYSCFG_UR12_SECURE_Pos (16U)
19035#define SYSCFG_UR12_SECURE_Msk (0x1UL << SYSCFG_UR12_SECURE_Pos)
19036#define SYSCFG_UR12_SECURE SYSCFG_UR12_SECURE_Msk
19038/****************** Bit definition for SYSCFG_UR13 register *******************/
19039#define SYSCFG_UR13_SDRS_Pos (0U)
19040#define SYSCFG_UR13_SDRS_Msk (0x3UL << SYSCFG_UR13_SDRS_Pos)
19041#define SYSCFG_UR13_SDRS SYSCFG_UR13_SDRS_Msk
19042#define SYSCFG_UR13_D1SBRST_Pos (16U)
19043#define SYSCFG_UR13_D1SBRST_Msk (0x1UL << SYSCFG_UR13_D1SBRST_Pos)
19044#define SYSCFG_UR13_D1SBRST SYSCFG_UR13_D1SBRST_Msk
19046/****************** Bit definition for SYSCFG_UR14 register *******************/
19047#define SYSCFG_UR14_D1STPRST_Pos (0U)
19048#define SYSCFG_UR14_D1STPRST_Msk (0x1UL << SYSCFG_UR14_D1STPRST_Pos)
19049#define SYSCFG_UR14_D1STPRST SYSCFG_UR14_D1STPRST_Msk
19051/****************** Bit definition for SYSCFG_UR15 register *******************/
19052#define SYSCFG_UR15_FZIWDGSTB_Pos (16U)
19053#define SYSCFG_UR15_FZIWDGSTB_Msk (0x1UL << SYSCFG_UR15_FZIWDGSTB_Pos)
19054#define SYSCFG_UR15_FZIWDGSTB SYSCFG_UR15_FZIWDGSTB_Msk
19056/****************** Bit definition for SYSCFG_UR16 register *******************/
19057#define SYSCFG_UR16_FZIWDGSTP_Pos (0U)
19058#define SYSCFG_UR16_FZIWDGSTP_Msk (0x1UL << SYSCFG_UR16_FZIWDGSTP_Pos)
19059#define SYSCFG_UR16_FZIWDGSTP SYSCFG_UR16_FZIWDGSTP_Msk
19060#define SYSCFG_UR16_PKP_Pos (16U)
19061#define SYSCFG_UR16_PKP_Msk (0x1UL << SYSCFG_UR16_PKP_Pos)
19062#define SYSCFG_UR16_PKP SYSCFG_UR16_PKP_Msk
19064/****************** Bit definition for SYSCFG_UR17 register *******************/
19065#define SYSCFG_UR17_IOHSLV_Pos (0U)
19066#define SYSCFG_UR17_IOHSLV_Msk (0x1UL << SYSCFG_UR17_IOHSLV_Pos)
19067#define SYSCFG_UR17_IOHSLV SYSCFG_UR17_IOHSLV_Msk
19068#define SYSCFG_UR17_TCM_AXI_CFG_Pos (16U)
19069#define SYSCFG_UR17_TCM_AXI_CFG_Msk (0x3UL << SYSCFG_UR17_TCM_AXI_CFG_Pos)
19070#define SYSCFG_UR17_TCM_AXI_CFG SYSCFG_UR17_TCM_AXI_CFG_Msk
19072/****************** Bit definition for SYSCFG_UR18 register *******************/
19073#define SYSCFG_UR18_CPU_FREQ_BOOST_Pos (0U)
19074#define SYSCFG_UR18_CPU_FREQ_BOOST_Msk (0x1UL << SYSCFG_UR18_CPU_FREQ_BOOST_Pos)
19075#define SYSCFG_UR18_CPU_FREQ_BOOST SYSCFG_UR18_CPU_FREQ_BOOST_Msk
19077/******************************************************************************/
19078/* */
19079/* Digital Temperature Sensor (DTS) */
19080/* */
19081/******************************************************************************/
19082
19083/****************** Bit definition for DTS_CFGR1 register ******************/
19084#define DTS_CFGR1_TS1_EN_Pos (0U)
19085#define DTS_CFGR1_TS1_EN_Msk (0x1UL << DTS_CFGR1_TS1_EN_Pos)
19086#define DTS_CFGR1_TS1_EN DTS_CFGR1_TS1_EN_Msk
19087#define DTS_CFGR1_TS1_START_Pos (4U)
19088#define DTS_CFGR1_TS1_START_Msk (0x1UL << DTS_CFGR1_TS1_START_Pos)
19089#define DTS_CFGR1_TS1_START DTS_CFGR1_TS1_START_Msk
19090#define DTS_CFGR1_TS1_INTRIG_SEL_Pos (8U)
19091#define DTS_CFGR1_TS1_INTRIG_SEL_Msk (0xFUL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
19092#define DTS_CFGR1_TS1_INTRIG_SEL DTS_CFGR1_TS1_INTRIG_SEL_Msk
19093#define DTS_CFGR1_TS1_INTRIG_SEL_0 (0x1UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
19094#define DTS_CFGR1_TS1_INTRIG_SEL_1 (0x2UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
19095#define DTS_CFGR1_TS1_INTRIG_SEL_2 (0x4UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
19096#define DTS_CFGR1_TS1_INTRIG_SEL_3 (0x8UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos)
19097#define DTS_CFGR1_TS1_SMP_TIME_Pos (16U)
19098#define DTS_CFGR1_TS1_SMP_TIME_Msk (0xFUL << DTS_CFGR1_TS1_SMP_TIME_Pos)
19099#define DTS_CFGR1_TS1_SMP_TIME DTS_CFGR1_TS1_SMP_TIME_Msk
19100#define DTS_CFGR1_TS1_SMP_TIME_0 (0x1UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
19101#define DTS_CFGR1_TS1_SMP_TIME_1 (0x2UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
19102#define DTS_CFGR1_TS1_SMP_TIME_2 (0x4UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
19103#define DTS_CFGR1_TS1_SMP_TIME_3 (0x8UL << DTS_CFGR1_TS1_SMP_TIME_Pos)
19104#define DTS_CFGR1_REFCLK_SEL_Pos (20U)
19105#define DTS_CFGR1_REFCLK_SEL_Msk (0x1UL << DTS_CFGR1_REFCLK_SEL_Pos)
19106#define DTS_CFGR1_REFCLK_SEL DTS_CFGR1_REFCLK_SEL_Msk
19107#define DTS_CFGR1_Q_MEAS_OPT_Pos (21U)
19108#define DTS_CFGR1_Q_MEAS_OPT_Msk (0x1UL << DTS_CFGR1_Q_MEAS_OPT_Pos)
19109#define DTS_CFGR1_Q_MEAS_OPT DTS_CFGR1_Q_MEAS_OPT_Msk
19110#define DTS_CFGR1_HSREF_CLK_DIV_Pos (24U)
19111#define DTS_CFGR1_HSREF_CLK_DIV_Msk (0x7FUL << DTS_CFGR1_HSREF_CLK_DIV_Pos)
19112#define DTS_CFGR1_HSREF_CLK_DIV DTS_CFGR1_HSREF_CLK_DIV_Msk
19114/****************** Bit definition for DTS_T0VALR1 register ******************/
19115#define DTS_T0VALR1_TS1_FMT0_Pos (0U)
19116#define DTS_T0VALR1_TS1_FMT0_Msk (0xFFFFUL << DTS_T0VALR1_TS1_FMT0_Pos)
19117#define DTS_T0VALR1_TS1_FMT0 DTS_T0VALR1_TS1_FMT0_Msk
19118#define DTS_T0VALR1_TS1_T0_Pos (16U)
19119#define DTS_T0VALR1_TS1_T0_Msk (0x3UL << DTS_T0VALR1_TS1_T0_Pos)
19120#define DTS_T0VALR1_TS1_T0 DTS_T0VALR1_TS1_T0_Msk
19122/****************** Bit definition for DTS_RAMPVALR register ******************/
19123#define DTS_RAMPVALR_TS1_RAMP_COEFF_Pos (0U)
19124#define DTS_RAMPVALR_TS1_RAMP_COEFF_Msk (0xFFFFUL << DTS_RAMPVALR_TS1_RAMP_COEFF_Pos)
19125#define DTS_RAMPVALR_TS1_RAMP_COEFF DTS_RAMPVALR_TS1_RAMP_COEFF_Msk
19127/****************** Bit definition for DTS_ITR1 register ******************/
19128#define DTS_ITR1_TS1_LITTHD_Pos (0U)
19129#define DTS_ITR1_TS1_LITTHD_Msk (0xFFFFUL << DTS_ITR1_TS1_LITTHD_Pos)
19130#define DTS_ITR1_TS1_LITTHD DTS_ITR1_TS1_LITTHD_Msk
19131#define DTS_ITR1_TS1_HITTHD_Pos (16U)
19132#define DTS_ITR1_TS1_HITTHD_Msk (0xFFFFUL << DTS_ITR1_TS1_HITTHD_Pos)
19133#define DTS_ITR1_TS1_HITTHD DTS_ITR1_TS1_HITTHD_Msk
19135/****************** Bit definition for DTS_DR register ******************/
19136#define DTS_DR_TS1_MFREQ_Pos (0U)
19137#define DTS_DR_TS1_MFREQ_Msk (0xFFFFUL << DTS_DR_TS1_MFREQ_Pos)
19138#define DTS_DR_TS1_MFREQ DTS_DR_TS1_MFREQ_Msk
19140/****************** Bit definition for DTS_SR register ******************/
19141#define DTS_SR_TS1_ITEF_Pos (0U)
19142#define DTS_SR_TS1_ITEF_Msk (0x1UL << DTS_SR_TS1_ITEF_Pos)
19143#define DTS_SR_TS1_ITEF DTS_SR_TS1_ITEF_Msk
19144#define DTS_SR_TS1_ITLF_Pos (1U)
19145#define DTS_SR_TS1_ITLF_Msk (0x1UL << DTS_SR_TS1_ITLF_Pos)
19146#define DTS_SR_TS1_ITLF DTS_SR_TS1_ITLF_Msk
19147#define DTS_SR_TS1_ITHF_Pos (2U)
19148#define DTS_SR_TS1_ITHF_Msk (0x1UL << DTS_SR_TS1_ITHF_Pos)
19149#define DTS_SR_TS1_ITHF DTS_SR_TS1_ITHF_Msk
19150#define DTS_SR_TS1_AITEF_Pos (4U)
19151#define DTS_SR_TS1_AITEF_Msk (0x1UL << DTS_SR_TS1_AITEF_Pos)
19152#define DTS_SR_TS1_AITEF DTS_SR_TS1_AITEF_Msk
19153#define DTS_SR_TS1_AITLF_Pos (5U)
19154#define DTS_SR_TS1_AITLF_Msk (0x1UL << DTS_SR_TS1_AITLF_Pos)
19155#define DTS_SR_TS1_AITLF DTS_SR_TS1_AITLF_Msk
19156#define DTS_SR_TS1_AITHF_Pos (6U)
19157#define DTS_SR_TS1_AITHF_Msk (0x1UL << DTS_SR_TS1_AITHF_Pos)
19158#define DTS_SR_TS1_AITHF DTS_SR_TS1_AITHF_Msk
19159#define DTS_SR_TS1_RDY_Pos (15U)
19160#define DTS_SR_TS1_RDY_Msk (0x1UL << DTS_SR_TS1_RDY_Pos)
19161#define DTS_SR_TS1_RDY DTS_SR_TS1_RDY_Msk
19163/****************** Bit definition for DTS_ITENR register ******************/
19164#define DTS_ITENR_TS1_ITEEN_Pos (0U)
19165#define DTS_ITENR_TS1_ITEEN_Msk (0x1UL << DTS_ITENR_TS1_ITEEN_Pos)
19166#define DTS_ITENR_TS1_ITEEN DTS_ITENR_TS1_ITEEN_Msk
19167#define DTS_ITENR_TS1_ITLEN_Pos (1U)
19168#define DTS_ITENR_TS1_ITLEN_Msk (0x1UL << DTS_ITENR_TS1_ITLEN_Pos)
19169#define DTS_ITENR_TS1_ITLEN DTS_ITENR_TS1_ITLEN_Msk
19170#define DTS_ITENR_TS1_ITHEN_Pos (2U)
19171#define DTS_ITENR_TS1_ITHEN_Msk (0x1UL << DTS_ITENR_TS1_ITHEN_Pos)
19172#define DTS_ITENR_TS1_ITHEN DTS_ITENR_TS1_ITHEN_Msk
19173#define DTS_ITENR_TS1_AITEEN_Pos (4U)
19174#define DTS_ITENR_TS1_AITEEN_Msk (0x1UL << DTS_ITENR_TS1_AITEEN_Pos)
19175#define DTS_ITENR_TS1_AITEEN DTS_ITENR_TS1_AITEEN_Msk
19176#define DTS_ITENR_TS1_AITLEN_Pos (5U)
19177#define DTS_ITENR_TS1_AITLEN_Msk (0x1UL << DTS_ITENR_TS1_AITLEN_Pos)
19178#define DTS_ITENR_TS1_AITLEN DTS_ITENR_TS1_AITLEN_Msk
19179#define DTS_ITENR_TS1_AITHEN_Pos (6U)
19180#define DTS_ITENR_TS1_AITHEN_Msk (0x1UL << DTS_ITENR_TS1_AITHEN_Pos)
19181#define DTS_ITENR_TS1_AITHEN DTS_ITENR_TS1_AITHEN_Msk
19183/****************** Bit definition for DTS_ICIFR register ******************/
19184#define DTS_ICIFR_TS1_CITEF_Pos (0U)
19185#define DTS_ICIFR_TS1_CITEF_Msk (0x1UL << DTS_ICIFR_TS1_CITEF_Pos)
19186#define DTS_ICIFR_TS1_CITEF DTS_ICIFR_TS1_CITEF_Msk
19187#define DTS_ICIFR_TS1_CITLF_Pos (1U)
19188#define DTS_ICIFR_TS1_CITLF_Msk (0x1UL << DTS_ICIFR_TS1_CITLF_Pos)
19189#define DTS_ICIFR_TS1_CITLF DTS_ICIFR_TS1_CITLF_Msk
19190#define DTS_ICIFR_TS1_CITHF_Pos (2U)
19191#define DTS_ICIFR_TS1_CITHF_Msk (0x1UL << DTS_ICIFR_TS1_CITHF_Pos)
19192#define DTS_ICIFR_TS1_CITHF DTS_ICIFR_TS1_CITHF_Msk
19193#define DTS_ICIFR_TS1_CAITEF_Pos (4U)
19194#define DTS_ICIFR_TS1_CAITEF_Msk (0x1UL << DTS_ICIFR_TS1_CAITEF_Pos)
19195#define DTS_ICIFR_TS1_CAITEF DTS_ICIFR_TS1_CAITEF_Msk
19196#define DTS_ICIFR_TS1_CAITLF_Pos (5U)
19197#define DTS_ICIFR_TS1_CAITLF_Msk (0x1UL << DTS_ICIFR_TS1_CAITLF_Pos)
19198#define DTS_ICIFR_TS1_CAITLF DTS_ICIFR_TS1_CAITLF_Msk
19199#define DTS_ICIFR_TS1_CAITHF_Pos (6U)
19200#define DTS_ICIFR_TS1_CAITHF_Msk (0x1UL << DTS_ICIFR_TS1_CAITHF_Pos)
19201#define DTS_ICIFR_TS1_CAITHF DTS_ICIFR_TS1_CAITHF_Msk
19204/******************************************************************************/
19205/* */
19206/* TIM */
19207/* */
19208/******************************************************************************/
19209#define TIM_BREAK_INPUT_SUPPORT
19211/******************* Bit definition for TIM_CR1 register ********************/
19212#define TIM_CR1_CEN_Pos (0U)
19213#define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos)
19214#define TIM_CR1_CEN TIM_CR1_CEN_Msk
19215#define TIM_CR1_UDIS_Pos (1U)
19216#define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos)
19217#define TIM_CR1_UDIS TIM_CR1_UDIS_Msk
19218#define TIM_CR1_URS_Pos (2U)
19219#define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos)
19220#define TIM_CR1_URS TIM_CR1_URS_Msk
19221#define TIM_CR1_OPM_Pos (3U)
19222#define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos)
19223#define TIM_CR1_OPM TIM_CR1_OPM_Msk
19224#define TIM_CR1_DIR_Pos (4U)
19225#define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos)
19226#define TIM_CR1_DIR TIM_CR1_DIR_Msk
19228#define TIM_CR1_CMS_Pos (5U)
19229#define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos)
19230#define TIM_CR1_CMS TIM_CR1_CMS_Msk
19231#define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos)
19232#define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos)
19234#define TIM_CR1_ARPE_Pos (7U)
19235#define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos)
19236#define TIM_CR1_ARPE TIM_CR1_ARPE_Msk
19238#define TIM_CR1_CKD_Pos (8U)
19239#define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos)
19240#define TIM_CR1_CKD TIM_CR1_CKD_Msk
19241#define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos)
19242#define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos)
19244#define TIM_CR1_UIFREMAP_Pos (11U)
19245#define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos)
19246#define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk
19248/******************* Bit definition for TIM_CR2 register ********************/
19249#define TIM_CR2_CCPC_Pos (0U)
19250#define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos)
19251#define TIM_CR2_CCPC TIM_CR2_CCPC_Msk
19252#define TIM_CR2_CCUS_Pos (2U)
19253#define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos)
19254#define TIM_CR2_CCUS TIM_CR2_CCUS_Msk
19255#define TIM_CR2_CCDS_Pos (3U)
19256#define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos)
19257#define TIM_CR2_CCDS TIM_CR2_CCDS_Msk
19259#define TIM_CR2_MMS_Pos (4U)
19260#define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos)
19261#define TIM_CR2_MMS TIM_CR2_MMS_Msk
19262#define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos)
19263#define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos)
19264#define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos)
19266#define TIM_CR2_TI1S_Pos (7U)
19267#define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos)
19268#define TIM_CR2_TI1S TIM_CR2_TI1S_Msk
19269#define TIM_CR2_OIS1_Pos (8U)
19270#define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos)
19271#define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk
19272#define TIM_CR2_OIS1N_Pos (9U)
19273#define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos)
19274#define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk
19275#define TIM_CR2_OIS2_Pos (10U)
19276#define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos)
19277#define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk
19278#define TIM_CR2_OIS2N_Pos (11U)
19279#define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos)
19280#define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk
19281#define TIM_CR2_OIS3_Pos (12U)
19282#define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos)
19283#define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk
19284#define TIM_CR2_OIS3N_Pos (13U)
19285#define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos)
19286#define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk
19287#define TIM_CR2_OIS4_Pos (14U)
19288#define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos)
19289#define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk
19290#define TIM_CR2_OIS5_Pos (16U)
19291#define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos)
19292#define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk
19293#define TIM_CR2_OIS6_Pos (18U)
19294#define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos)
19295#define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk
19297#define TIM_CR2_MMS2_Pos (20U)
19298#define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos)
19299#define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk
19300#define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos)
19301#define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos)
19302#define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos)
19303#define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos)
19305/******************* Bit definition for TIM_SMCR register *******************/
19306#define TIM_SMCR_SMS_Pos (0U)
19307#define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos)
19308#define TIM_SMCR_SMS TIM_SMCR_SMS_Msk
19309#define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos)
19310#define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos)
19311#define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos)
19312#define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos)
19314#define TIM_SMCR_TS_Pos (4U)
19315#define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos)
19316#define TIM_SMCR_TS TIM_SMCR_TS_Msk
19317#define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos)
19318#define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos)
19319#define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos)
19320#define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos)
19321#define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos)
19323#define TIM_SMCR_MSM_Pos (7U)
19324#define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos)
19325#define TIM_SMCR_MSM TIM_SMCR_MSM_Msk
19327#define TIM_SMCR_ETF_Pos (8U)
19328#define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos)
19329#define TIM_SMCR_ETF TIM_SMCR_ETF_Msk
19330#define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos)
19331#define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos)
19332#define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos)
19333#define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos)
19335#define TIM_SMCR_ETPS_Pos (12U)
19336#define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos)
19337#define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk
19338#define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos)
19339#define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos)
19341#define TIM_SMCR_ECE_Pos (14U)
19342#define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos)
19343#define TIM_SMCR_ECE TIM_SMCR_ECE_Msk
19344#define TIM_SMCR_ETP_Pos (15U)
19345#define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos)
19346#define TIM_SMCR_ETP TIM_SMCR_ETP_Msk
19348/******************* Bit definition for TIM_DIER register *******************/
19349#define TIM_DIER_UIE_Pos (0U)
19350#define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos)
19351#define TIM_DIER_UIE TIM_DIER_UIE_Msk
19352#define TIM_DIER_CC1IE_Pos (1U)
19353#define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos)
19354#define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk
19355#define TIM_DIER_CC2IE_Pos (2U)
19356#define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos)
19357#define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk
19358#define TIM_DIER_CC3IE_Pos (3U)
19359#define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos)
19360#define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk
19361#define TIM_DIER_CC4IE_Pos (4U)
19362#define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos)
19363#define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk
19364#define TIM_DIER_COMIE_Pos (5U)
19365#define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos)
19366#define TIM_DIER_COMIE TIM_DIER_COMIE_Msk
19367#define TIM_DIER_TIE_Pos (6U)
19368#define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos)
19369#define TIM_DIER_TIE TIM_DIER_TIE_Msk
19370#define TIM_DIER_BIE_Pos (7U)
19371#define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos)
19372#define TIM_DIER_BIE TIM_DIER_BIE_Msk
19373#define TIM_DIER_UDE_Pos (8U)
19374#define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos)
19375#define TIM_DIER_UDE TIM_DIER_UDE_Msk
19376#define TIM_DIER_CC1DE_Pos (9U)
19377#define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos)
19378#define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk
19379#define TIM_DIER_CC2DE_Pos (10U)
19380#define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos)
19381#define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk
19382#define TIM_DIER_CC3DE_Pos (11U)
19383#define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos)
19384#define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk
19385#define TIM_DIER_CC4DE_Pos (12U)
19386#define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos)
19387#define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk
19388#define TIM_DIER_COMDE_Pos (13U)
19389#define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos)
19390#define TIM_DIER_COMDE TIM_DIER_COMDE_Msk
19391#define TIM_DIER_TDE_Pos (14U)
19392#define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos)
19393#define TIM_DIER_TDE TIM_DIER_TDE_Msk
19395/******************** Bit definition for TIM_SR register ********************/
19396#define TIM_SR_UIF_Pos (0U)
19397#define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos)
19398#define TIM_SR_UIF TIM_SR_UIF_Msk
19399#define TIM_SR_CC1IF_Pos (1U)
19400#define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos)
19401#define TIM_SR_CC1IF TIM_SR_CC1IF_Msk
19402#define TIM_SR_CC2IF_Pos (2U)
19403#define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos)
19404#define TIM_SR_CC2IF TIM_SR_CC2IF_Msk
19405#define TIM_SR_CC3IF_Pos (3U)
19406#define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos)
19407#define TIM_SR_CC3IF TIM_SR_CC3IF_Msk
19408#define TIM_SR_CC4IF_Pos (4U)
19409#define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos)
19410#define TIM_SR_CC4IF TIM_SR_CC4IF_Msk
19411#define TIM_SR_COMIF_Pos (5U)
19412#define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos)
19413#define TIM_SR_COMIF TIM_SR_COMIF_Msk
19414#define TIM_SR_TIF_Pos (6U)
19415#define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos)
19416#define TIM_SR_TIF TIM_SR_TIF_Msk
19417#define TIM_SR_BIF_Pos (7U)
19418#define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos)
19419#define TIM_SR_BIF TIM_SR_BIF_Msk
19420#define TIM_SR_B2IF_Pos (8U)
19421#define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos)
19422#define TIM_SR_B2IF TIM_SR_B2IF_Msk
19423#define TIM_SR_CC1OF_Pos (9U)
19424#define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos)
19425#define TIM_SR_CC1OF TIM_SR_CC1OF_Msk
19426#define TIM_SR_CC2OF_Pos (10U)
19427#define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos)
19428#define TIM_SR_CC2OF TIM_SR_CC2OF_Msk
19429#define TIM_SR_CC3OF_Pos (11U)
19430#define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos)
19431#define TIM_SR_CC3OF TIM_SR_CC3OF_Msk
19432#define TIM_SR_CC4OF_Pos (12U)
19433#define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos)
19434#define TIM_SR_CC4OF TIM_SR_CC4OF_Msk
19435#define TIM_SR_CC5IF_Pos (16U)
19436#define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos)
19437#define TIM_SR_CC5IF TIM_SR_CC5IF_Msk
19438#define TIM_SR_CC6IF_Pos (17U)
19439#define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos)
19440#define TIM_SR_CC6IF TIM_SR_CC6IF_Msk
19441#define TIM_SR_SBIF_Pos (13U)
19442#define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos)
19443#define TIM_SR_SBIF TIM_SR_SBIF_Msk
19445/******************* Bit definition for TIM_EGR register ********************/
19446#define TIM_EGR_UG_Pos (0U)
19447#define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos)
19448#define TIM_EGR_UG TIM_EGR_UG_Msk
19449#define TIM_EGR_CC1G_Pos (1U)
19450#define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos)
19451#define TIM_EGR_CC1G TIM_EGR_CC1G_Msk
19452#define TIM_EGR_CC2G_Pos (2U)
19453#define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos)
19454#define TIM_EGR_CC2G TIM_EGR_CC2G_Msk
19455#define TIM_EGR_CC3G_Pos (3U)
19456#define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos)
19457#define TIM_EGR_CC3G TIM_EGR_CC3G_Msk
19458#define TIM_EGR_CC4G_Pos (4U)
19459#define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos)
19460#define TIM_EGR_CC4G TIM_EGR_CC4G_Msk
19461#define TIM_EGR_COMG_Pos (5U)
19462#define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos)
19463#define TIM_EGR_COMG TIM_EGR_COMG_Msk
19464#define TIM_EGR_TG_Pos (6U)
19465#define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos)
19466#define TIM_EGR_TG TIM_EGR_TG_Msk
19467#define TIM_EGR_BG_Pos (7U)
19468#define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos)
19469#define TIM_EGR_BG TIM_EGR_BG_Msk
19470#define TIM_EGR_B2G_Pos (8U)
19471#define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos)
19472#define TIM_EGR_B2G TIM_EGR_B2G_Msk
19475/****************** Bit definition for TIM_CCMR1 register *******************/
19476#define TIM_CCMR1_CC1S_Pos (0U)
19477#define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos)
19478#define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk
19479#define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos)
19480#define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos)
19482#define TIM_CCMR1_OC1FE_Pos (2U)
19483#define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos)
19484#define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk
19485#define TIM_CCMR1_OC1PE_Pos (3U)
19486#define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos)
19487#define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk
19489#define TIM_CCMR1_OC1M_Pos (4U)
19490#define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos)
19491#define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk
19492#define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos)
19493#define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos)
19494#define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos)
19495#define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos)
19497#define TIM_CCMR1_OC1CE_Pos (7U)
19498#define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos)
19499#define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk
19501#define TIM_CCMR1_CC2S_Pos (8U)
19502#define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos)
19503#define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk
19504#define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos)
19505#define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos)
19507#define TIM_CCMR1_OC2FE_Pos (10U)
19508#define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos)
19509#define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk
19510#define TIM_CCMR1_OC2PE_Pos (11U)
19511#define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos)
19512#define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk
19514#define TIM_CCMR1_OC2M_Pos (12U)
19515#define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos)
19516#define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk
19517#define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos)
19518#define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos)
19519#define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos)
19520#define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos)
19522#define TIM_CCMR1_OC2CE_Pos (15U)
19523#define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos)
19524#define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk
19526/*----------------------------------------------------------------------------*/
19527
19528#define TIM_CCMR1_IC1PSC_Pos (2U)
19529#define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos)
19530#define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk
19531#define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos)
19532#define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos)
19534#define TIM_CCMR1_IC1F_Pos (4U)
19535#define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos)
19536#define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk
19537#define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos)
19538#define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos)
19539#define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos)
19540#define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos)
19542#define TIM_CCMR1_IC2PSC_Pos (10U)
19543#define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos)
19544#define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk
19545#define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos)
19546#define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos)
19548#define TIM_CCMR1_IC2F_Pos (12U)
19549#define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos)
19550#define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk
19551#define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos)
19552#define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos)
19553#define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos)
19554#define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos)
19556/****************** Bit definition for TIM_CCMR2 register *******************/
19557#define TIM_CCMR2_CC3S_Pos (0U)
19558#define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos)
19559#define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk
19560#define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos)
19561#define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos)
19563#define TIM_CCMR2_OC3FE_Pos (2U)
19564#define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos)
19565#define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk
19566#define TIM_CCMR2_OC3PE_Pos (3U)
19567#define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos)
19568#define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk
19570#define TIM_CCMR2_OC3M_Pos (4U)
19571#define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos)
19572#define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk
19573#define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos)
19574#define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos)
19575#define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos)
19576#define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos)
19578#define TIM_CCMR2_OC3CE_Pos (7U)
19579#define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos)
19580#define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk
19582#define TIM_CCMR2_CC4S_Pos (8U)
19583#define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos)
19584#define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk
19585#define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos)
19586#define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos)
19588#define TIM_CCMR2_OC4FE_Pos (10U)
19589#define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos)
19590#define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk
19591#define TIM_CCMR2_OC4PE_Pos (11U)
19592#define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos)
19593#define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk
19595#define TIM_CCMR2_OC4M_Pos (12U)
19596#define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos)
19597#define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk
19598#define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos)
19599#define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos)
19600#define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos)
19601#define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos)
19603#define TIM_CCMR2_OC4CE_Pos (15U)
19604#define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos)
19605#define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk
19607/*----------------------------------------------------------------------------*/
19608
19609#define TIM_CCMR2_IC3PSC_Pos (2U)
19610#define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos)
19611#define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk
19612#define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos)
19613#define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos)
19615#define TIM_CCMR2_IC3F_Pos (4U)
19616#define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos)
19617#define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk
19618#define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos)
19619#define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos)
19620#define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos)
19621#define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos)
19623#define TIM_CCMR2_IC4PSC_Pos (10U)
19624#define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos)
19625#define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk
19626#define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos)
19627#define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos)
19629#define TIM_CCMR2_IC4F_Pos (12U)
19630#define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos)
19631#define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk
19632#define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos)
19633#define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos)
19634#define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos)
19635#define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos)
19637/******************* Bit definition for TIM_CCER register *******************/
19638#define TIM_CCER_CC1E_Pos (0U)
19639#define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos)
19640#define TIM_CCER_CC1E TIM_CCER_CC1E_Msk
19641#define TIM_CCER_CC1P_Pos (1U)
19642#define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos)
19643#define TIM_CCER_CC1P TIM_CCER_CC1P_Msk
19644#define TIM_CCER_CC1NE_Pos (2U)
19645#define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos)
19646#define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk
19647#define TIM_CCER_CC1NP_Pos (3U)
19648#define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos)
19649#define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk
19650#define TIM_CCER_CC2E_Pos (4U)
19651#define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos)
19652#define TIM_CCER_CC2E TIM_CCER_CC2E_Msk
19653#define TIM_CCER_CC2P_Pos (5U)
19654#define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos)
19655#define TIM_CCER_CC2P TIM_CCER_CC2P_Msk
19656#define TIM_CCER_CC2NE_Pos (6U)
19657#define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos)
19658#define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk
19659#define TIM_CCER_CC2NP_Pos (7U)
19660#define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos)
19661#define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk
19662#define TIM_CCER_CC3E_Pos (8U)
19663#define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos)
19664#define TIM_CCER_CC3E TIM_CCER_CC3E_Msk
19665#define TIM_CCER_CC3P_Pos (9U)
19666#define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos)
19667#define TIM_CCER_CC3P TIM_CCER_CC3P_Msk
19668#define TIM_CCER_CC3NE_Pos (10U)
19669#define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos)
19670#define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk
19671#define TIM_CCER_CC3NP_Pos (11U)
19672#define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos)
19673#define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk
19674#define TIM_CCER_CC4E_Pos (12U)
19675#define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos)
19676#define TIM_CCER_CC4E TIM_CCER_CC4E_Msk
19677#define TIM_CCER_CC4P_Pos (13U)
19678#define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos)
19679#define TIM_CCER_CC4P TIM_CCER_CC4P_Msk
19680#define TIM_CCER_CC4NP_Pos (15U)
19681#define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos)
19682#define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk
19683#define TIM_CCER_CC5E_Pos (16U)
19684#define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos)
19685#define TIM_CCER_CC5E TIM_CCER_CC5E_Msk
19686#define TIM_CCER_CC5P_Pos (17U)
19687#define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos)
19688#define TIM_CCER_CC5P TIM_CCER_CC5P_Msk
19689#define TIM_CCER_CC6E_Pos (20U)
19690#define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos)
19691#define TIM_CCER_CC6E TIM_CCER_CC6E_Msk
19692#define TIM_CCER_CC6P_Pos (21U)
19693#define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos)
19694#define TIM_CCER_CC6P TIM_CCER_CC6P_Msk
19695/******************* Bit definition for TIM_CNT register ********************/
19696#define TIM_CNT_CNT_Pos (0U)
19697#define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)
19698#define TIM_CNT_CNT TIM_CNT_CNT_Msk
19699#define TIM_CNT_UIFCPY_Pos (31U)
19700#define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos)
19701#define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk
19702/******************* Bit definition for TIM_PSC register ********************/
19703#define TIM_PSC_PSC_Pos (0U)
19704#define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos)
19705#define TIM_PSC_PSC TIM_PSC_PSC_Msk
19707/******************* Bit definition for TIM_ARR register ********************/
19708#define TIM_ARR_ARR_Pos (0U)
19709#define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)
19710#define TIM_ARR_ARR TIM_ARR_ARR_Msk
19712/******************* Bit definition for TIM_RCR register ********************/
19713#define TIM_RCR_REP_Pos (0U)
19714#define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos)
19715#define TIM_RCR_REP TIM_RCR_REP_Msk
19717/******************* Bit definition for TIM_CCR1 register *******************/
19718#define TIM_CCR1_CCR1_Pos (0U)
19719#define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos)
19720#define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk
19722/******************* Bit definition for TIM_CCR2 register *******************/
19723#define TIM_CCR2_CCR2_Pos (0U)
19724#define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos)
19725#define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk
19727/******************* Bit definition for TIM_CCR3 register *******************/
19728#define TIM_CCR3_CCR3_Pos (0U)
19729#define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos)
19730#define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk
19732/******************* Bit definition for TIM_CCR4 register *******************/
19733#define TIM_CCR4_CCR4_Pos (0U)
19734#define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos)
19735#define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk
19737/******************* Bit definition for TIM_CCR5 register *******************/
19738#define TIM_CCR5_CCR5_Pos (0U)
19739#define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos)
19740#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk
19741#define TIM_CCR5_GC5C1_Pos (29U)
19742#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos)
19743#define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk
19744#define TIM_CCR5_GC5C2_Pos (30U)
19745#define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos)
19746#define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk
19747#define TIM_CCR5_GC5C3_Pos (31U)
19748#define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos)
19749#define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk
19751/******************* Bit definition for TIM_CCR6 register *******************/
19752#define TIM_CCR6_CCR6_Pos (0U)
19753#define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos)
19754#define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk
19756/******************* Bit definition for TIM_BDTR register *******************/
19757#define TIM_BDTR_DTG_Pos (0U)
19758#define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos)
19759#define TIM_BDTR_DTG TIM_BDTR_DTG_Msk
19760#define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos)
19761#define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos)
19762#define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos)
19763#define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos)
19764#define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos)
19765#define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos)
19766#define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos)
19767#define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos)
19769#define TIM_BDTR_LOCK_Pos (8U)
19770#define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos)
19771#define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk
19772#define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos)
19773#define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos)
19775#define TIM_BDTR_OSSI_Pos (10U)
19776#define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos)
19777#define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk
19778#define TIM_BDTR_OSSR_Pos (11U)
19779#define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos)
19780#define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk
19781#define TIM_BDTR_BKE_Pos (12U)
19782#define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos)
19783#define TIM_BDTR_BKE TIM_BDTR_BKE_Msk
19784#define TIM_BDTR_BKP_Pos (13U)
19785#define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos)
19786#define TIM_BDTR_BKP TIM_BDTR_BKP_Msk
19787#define TIM_BDTR_AOE_Pos (14U)
19788#define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos)
19789#define TIM_BDTR_AOE TIM_BDTR_AOE_Msk
19790#define TIM_BDTR_MOE_Pos (15U)
19791#define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos)
19792#define TIM_BDTR_MOE TIM_BDTR_MOE_Msk
19794#define TIM_BDTR_BKF_Pos (16U)
19795#define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos)
19796#define TIM_BDTR_BKF TIM_BDTR_BKF_Msk
19797#define TIM_BDTR_BK2F_Pos (20U)
19798#define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos)
19799#define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk
19801#define TIM_BDTR_BK2E_Pos (24U)
19802#define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos)
19803#define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk
19804#define TIM_BDTR_BK2P_Pos (25U)
19805#define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos)
19806#define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk
19807#define TIM_BDTR_BKDSRM_Pos (26U)
19808#define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos)
19809#define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk
19810#define TIM_BDTR_BK2DSRM_Pos (27U)
19811#define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos)
19812#define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk
19813#define TIM_BDTR_BKBID_Pos (28U)
19814#define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos)
19815#define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk
19816#define TIM_BDTR_BK2BID_Pos (29U)
19817#define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos)
19818#define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk
19820/******************* Bit definition for TIM_DCR register ********************/
19821#define TIM_DCR_DBA_Pos (0U)
19822#define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos)
19823#define TIM_DCR_DBA TIM_DCR_DBA_Msk
19824#define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos)
19825#define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos)
19826#define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos)
19827#define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos)
19828#define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos)
19830#define TIM_DCR_DBL_Pos (8U)
19831#define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos)
19832#define TIM_DCR_DBL TIM_DCR_DBL_Msk
19833#define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos)
19834#define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos)
19835#define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos)
19836#define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos)
19837#define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos)
19839/******************* Bit definition for TIM_DMAR register *******************/
19840#define TIM_DMAR_DMAB_Pos (0U)
19841#define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos)
19842#define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk
19844/****************** Bit definition for TIM_CCMR3 register *******************/
19845#define TIM_CCMR3_OC5FE_Pos (2U)
19846#define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos)
19847#define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk
19848#define TIM_CCMR3_OC5PE_Pos (3U)
19849#define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos)
19850#define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk
19852#define TIM_CCMR3_OC5M_Pos (4U)
19853#define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos)
19854#define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk
19855#define TIM_CCMR3_OC5M_0 (0x1UL << TIM_CCMR3_OC5M_Pos)
19856#define TIM_CCMR3_OC5M_1 (0x2UL << TIM_CCMR3_OC5M_Pos)
19857#define TIM_CCMR3_OC5M_2 (0x4UL << TIM_CCMR3_OC5M_Pos)
19858#define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos)
19860#define TIM_CCMR3_OC5CE_Pos (7U)
19861#define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos)
19862#define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk
19864#define TIM_CCMR3_OC6FE_Pos (10U)
19865#define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos)
19866#define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk
19867#define TIM_CCMR3_OC6PE_Pos (11U)
19868#define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos)
19869#define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk
19871#define TIM_CCMR3_OC6M_Pos (12U)
19872#define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos)
19873#define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk
19874#define TIM_CCMR3_OC6M_0 (0x1UL << TIM_CCMR3_OC6M_Pos)
19875#define TIM_CCMR3_OC6M_1 (0x2UL << TIM_CCMR3_OC6M_Pos)
19876#define TIM_CCMR3_OC6M_2 (0x4UL << TIM_CCMR3_OC6M_Pos)
19877#define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos)
19879#define TIM_CCMR3_OC6CE_Pos (15U)
19880#define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos)
19881#define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk
19882/******************* Bit definition for TIM1_AF1 register *********************/
19883#define TIM1_AF1_BKINE_Pos (0U)
19884#define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos)
19885#define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk
19886#define TIM1_AF1_BKCMP1E_Pos (1U)
19887#define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos)
19888#define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk
19889#define TIM1_AF1_BKCMP2E_Pos (2U)
19890#define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos)
19891#define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk
19892#define TIM1_AF1_BKDF1BK0E_Pos (8U)
19893#define TIM1_AF1_BKDF1BK0E_Msk (0x1UL << TIM1_AF1_BKDF1BK0E_Pos)
19894#define TIM1_AF1_BKDF1BK0E TIM1_AF1_BKDF1BK0E_Msk
19895#define TIM1_AF1_BKINP_Pos (9U)
19896#define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos)
19897#define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk
19898#define TIM1_AF1_BKCMP1P_Pos (10U)
19899#define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos)
19900#define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk
19901#define TIM1_AF1_BKCMP2P_Pos (11U)
19902#define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos)
19903#define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk
19905#define TIM1_AF1_ETRSEL_Pos (14U)
19906#define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos)
19907#define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk
19908#define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos)
19909#define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos)
19910#define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos)
19911#define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos)
19913/******************* Bit definition for TIM1_AF2 register *********************/
19914#define TIM1_AF2_BK2INE_Pos (0U)
19915#define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos)
19916#define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk
19917#define TIM1_AF2_BK2CMP1E_Pos (1U)
19918#define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos)
19919#define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk
19920#define TIM1_AF2_BK2CMP2E_Pos (2U)
19921#define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos)
19922#define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk
19923#define TIM1_AF2_BK2DFBK1E_Pos (8U)
19924#define TIM1_AF2_BK2DFBK1E_Msk (0x1UL << TIM1_AF2_BK2DFBK1E_Pos)
19925#define TIM1_AF2_BK2DFBK1E TIM1_AF2_BK2DFBK1E_Msk
19926#define TIM1_AF2_BK2INP_Pos (9U)
19927#define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos)
19928#define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk
19929#define TIM1_AF2_BK2CMP1P_Pos (10U)
19930#define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos)
19931#define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk
19932#define TIM1_AF2_BK2CMP2P_Pos (11U)
19933#define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos)
19934#define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk
19936/******************* Bit definition for TIM_TISEL register *********************/
19937#define TIM_TISEL_TI1SEL_Pos (0U)
19938#define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos)
19939#define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk
19940#define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos)
19941#define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos)
19942#define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos)
19943#define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos)
19945#define TIM_TISEL_TI2SEL_Pos (8U)
19946#define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos)
19947#define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk
19948#define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos)
19949#define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos)
19950#define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos)
19951#define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos)
19953#define TIM_TISEL_TI3SEL_Pos (16U)
19954#define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos)
19955#define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk
19956#define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos)
19957#define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos)
19958#define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos)
19959#define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos)
19961#define TIM_TISEL_TI4SEL_Pos (24U)
19962#define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos)
19963#define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk
19964#define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos)
19965#define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos)
19966#define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos)
19967#define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos)
19969/******************* Bit definition for TIM8_AF1 register *********************/
19970#define TIM8_AF1_BKINE_Pos (0U)
19971#define TIM8_AF1_BKINE_Msk (0x1UL << TIM8_AF1_BKINE_Pos)
19972#define TIM8_AF1_BKINE TIM8_AF1_BKINE_Msk
19973#define TIM8_AF1_BKCMP1E_Pos (1U)
19974#define TIM8_AF1_BKCMP1E_Msk (0x1UL << TIM8_AF1_BKCMP1E_Pos)
19975#define TIM8_AF1_BKCMP1E TIM8_AF1_BKCMP1E_Msk
19976#define TIM8_AF1_BKCMP2E_Pos (2U)
19977#define TIM8_AF1_BKCMP2E_Msk (0x1UL << TIM8_AF1_BKCMP2E_Pos)
19978#define TIM8_AF1_BKCMP2E TIM8_AF1_BKCMP2E_Msk
19979#define TIM8_AF1_BKDFBK2E_Pos (8U)
19980#define TIM8_AF1_BKDFBK2E_Msk (0x1UL << TIM8_AF1_BKDFBK2E_Pos)
19981#define TIM8_AF1_BKDFBK2E TIM8_AF1_BKDFBK2E_Msk
19982#define TIM8_AF1_BKINP_Pos (9U)
19983#define TIM8_AF1_BKINP_Msk (0x1UL << TIM8_AF1_BKINP_Pos)
19984#define TIM8_AF1_BKINP TIM8_AF1_BKINP_Msk
19985#define TIM8_AF1_BKCMP1P_Pos (10U)
19986#define TIM8_AF1_BKCMP1P_Msk (0x1UL << TIM8_AF1_BKCMP1P_Pos)
19987#define TIM8_AF1_BKCMP1P TIM8_AF1_BKCMP1P_Msk
19988#define TIM8_AF1_BKCMP2P_Pos (11U)
19989#define TIM8_AF1_BKCMP2P_Msk (0x1UL << TIM8_AF1_BKCMP2P_Pos)
19990#define TIM8_AF1_BKCMP2P TIM8_AF1_BKCMP2P_Msk
19992#define TIM8_AF1_ETRSEL_Pos (14U)
19993#define TIM8_AF1_ETRSEL_Msk (0xFUL << TIM8_AF1_ETRSEL_Pos)
19994#define TIM8_AF1_ETRSEL TIM8_AF1_ETRSEL_Msk
19995#define TIM8_AF1_ETRSEL_0 (0x1UL << TIM8_AF1_ETRSEL_Pos)
19996#define TIM8_AF1_ETRSEL_1 (0x2UL << TIM8_AF1_ETRSEL_Pos)
19997#define TIM8_AF1_ETRSEL_2 (0x4UL << TIM8_AF1_ETRSEL_Pos)
19998#define TIM8_AF1_ETRSEL_3 (0x8UL << TIM8_AF1_ETRSEL_Pos)
19999/******************* Bit definition for TIM8_AF2 register *********************/
20000#define TIM8_AF2_BK2INE_Pos (0U)
20001#define TIM8_AF2_BK2INE_Msk (0x1UL << TIM8_AF2_BK2INE_Pos)
20002#define TIM8_AF2_BK2INE TIM8_AF2_BK2INE_Msk
20003#define TIM8_AF2_BK2CMP1E_Pos (1U)
20004#define TIM8_AF2_BK2CMP1E_Msk (0x1UL << TIM8_AF2_BK2CMP1E_Pos)
20005#define TIM8_AF2_BK2CMP1E TIM8_AF2_BK2CMP1E_Msk
20006#define TIM8_AF2_BK2CMP2E_Pos (2U)
20007#define TIM8_AF2_BK2CMP2E_Msk (0x1UL << TIM8_AF2_BK2CMP2E_Pos)
20008#define TIM8_AF2_BK2CMP2E TIM8_AF2_BK2CMP2E_Msk
20009#define TIM8_AF2_BK2DFBK3E_Pos (8U)
20010#define TIM8_AF2_BK2DFBK3E_Msk (0x1UL << TIM8_AF2_BK2DFBK3E_Pos)
20011#define TIM8_AF2_BK2DFBK3E TIM8_AF2_BK2DFBK3E_Msk
20012#define TIM8_AF2_BK2INP_Pos (9U)
20013#define TIM8_AF2_BK2INP_Msk (0x1UL << TIM8_AF2_BK2INP_Pos)
20014#define TIM8_AF2_BK2INP TIM8_AF2_BK2INP_Msk
20015#define TIM8_AF2_BK2CMP1P_Pos (10U)
20016#define TIM8_AF2_BK2CMP1P_Msk (0x1UL << TIM8_AF2_BK2CMP1P_Pos)
20017#define TIM8_AF2_BK2CMP1P TIM8_AF2_BK2CMP1P_Msk
20018#define TIM8_AF2_BK2CMP2P_Pos (11U)
20019#define TIM8_AF2_BK2CMP2P_Msk (0x1UL << TIM8_AF2_BK2CMP2P_Pos)
20020#define TIM8_AF2_BK2CMP2P TIM8_AF2_BK2CMP2P_Msk
20022/******************* Bit definition for TIM2_AF1 register *********************/
20023#define TIM2_AF1_ETRSEL_Pos (14U)
20024#define TIM2_AF1_ETRSEL_Msk (0xFUL << TIM2_AF1_ETRSEL_Pos)
20025#define TIM2_AF1_ETRSEL TIM2_AF1_ETRSEL_Msk
20026#define TIM2_AF1_ETRSEL_0 (0x1UL << TIM2_AF1_ETRSEL_Pos)
20027#define TIM2_AF1_ETRSEL_1 (0x2UL << TIM2_AF1_ETRSEL_Pos)
20028#define TIM2_AF1_ETRSEL_2 (0x4UL << TIM2_AF1_ETRSEL_Pos)
20029#define TIM2_AF1_ETRSEL_3 (0x8UL << TIM2_AF1_ETRSEL_Pos)
20031/******************* Bit definition for TIM3_AF1 register *********************/
20032#define TIM3_AF1_ETRSEL_Pos (14U)
20033#define TIM3_AF1_ETRSEL_Msk (0xFUL << TIM3_AF1_ETRSEL_Pos)
20034#define TIM3_AF1_ETRSEL TIM3_AF1_ETRSEL_Msk
20035#define TIM3_AF1_ETRSEL_0 (0x1UL << TIM3_AF1_ETRSEL_Pos)
20036#define TIM3_AF1_ETRSEL_1 (0x2UL << TIM3_AF1_ETRSEL_Pos)
20037#define TIM3_AF1_ETRSEL_2 (0x4UL << TIM3_AF1_ETRSEL_Pos)
20038#define TIM3_AF1_ETRSEL_3 (0x8UL << TIM3_AF1_ETRSEL_Pos)
20040/******************* Bit definition for TIM5_AF1 register *********************/
20041#define TIM5_AF1_ETRSEL_Pos (14U)
20042#define TIM5_AF1_ETRSEL_Msk (0xFUL << TIM5_AF1_ETRSEL_Pos)
20043#define TIM5_AF1_ETRSEL TIM5_AF1_ETRSEL_Msk
20044#define TIM5_AF1_ETRSEL_0 (0x1UL << TIM5_AF1_ETRSEL_Pos)
20045#define TIM5_AF1_ETRSEL_1 (0x2UL << TIM5_AF1_ETRSEL_Pos)
20046#define TIM5_AF1_ETRSEL_2 (0x4UL << TIM5_AF1_ETRSEL_Pos)
20047#define TIM5_AF1_ETRSEL_3 (0x8UL << TIM5_AF1_ETRSEL_Pos)
20049/******************* Bit definition for TIM15_AF1 register *********************/
20050#define TIM15_AF1_BKINE_Pos (0U)
20051#define TIM15_AF1_BKINE_Msk (0x1UL << TIM15_AF1_BKINE_Pos)
20052#define TIM15_AF1_BKINE TIM15_AF1_BKINE_Msk
20053#define TIM15_AF1_BKCMP1E_Pos (1U)
20054#define TIM15_AF1_BKCMP1E_Msk (0x1UL << TIM15_AF1_BKCMP1E_Pos)
20055#define TIM15_AF1_BKCMP1E TIM15_AF1_BKCMP1E_Msk
20056#define TIM15_AF1_BKCMP2E_Pos (2U)
20057#define TIM15_AF1_BKCMP2E_Msk (0x1UL << TIM15_AF1_BKCMP2E_Pos)
20058#define TIM15_AF1_BKCMP2E TIM15_AF1_BKCMP2E_Msk
20059#define TIM15_AF1_BKDF1BK2E_Pos (8U)
20060#define TIM15_AF1_BKDF1BK2E_Msk (0x1UL << TIM15_AF1_BKDF1BK2E_Pos)
20061#define TIM15_AF1_BKDF1BK2E TIM15_AF1_BKDF1BK2E_Msk
20062#define TIM15_AF1_BKINP_Pos (9U)
20063#define TIM15_AF1_BKINP_Msk (0x1UL << TIM15_AF1_BKINP_Pos)
20064#define TIM15_AF1_BKINP TIM15_AF1_BKINP_Msk
20065#define TIM15_AF1_BKCMP1P_Pos (10U)
20066#define TIM15_AF1_BKCMP1P_Msk (0x1UL << TIM15_AF1_BKCMP1P_Pos)
20067#define TIM15_AF1_BKCMP1P TIM15_AF1_BKCMP1P_Msk
20068#define TIM15_AF1_BKCMP2P_Pos (11U)
20069#define TIM15_AF1_BKCMP2P_Msk (0x1UL << TIM15_AF1_BKCMP2P_Pos)
20070#define TIM15_AF1_BKCMP2P TIM15_AF1_BKCMP2P_Msk
20072/******************* Bit definition for TIM16_ register *********************/
20073#define TIM16_AF1_BKINE_Pos (0U)
20074#define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos)
20075#define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk
20076#define TIM16_AF1_BKCMP1E_Pos (1U)
20077#define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos)
20078#define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk
20079#define TIM16_AF1_BKCMP2E_Pos (2U)
20080#define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos)
20081#define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk
20082#define TIM16_AF1_BKDF1BK2E_Pos (8U)
20083#define TIM16_AF1_BKDF1BK2E_Msk (0x1UL << TIM16_AF1_BKDF1BK2E_Pos)
20084#define TIM16_AF1_BKDF1BK2E TIM16_AF1_BKDF1BK2E_Msk
20085#define TIM16_AF1_BKINP_Pos (9U)
20086#define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos)
20087#define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk
20088#define TIM16_AF1_BKCMP1P_Pos (10U)
20089#define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos)
20090#define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk
20091#define TIM16_AF1_BKCMP2P_Pos (11U)
20092#define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos)
20093#define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk
20095/******************* Bit definition for TIM17_AF1 register *********************/
20096#define TIM17_AF1_BKINE_Pos (0U)
20097#define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos)
20098#define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk
20099#define TIM17_AF1_BKCMP1E_Pos (1U)
20100#define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos)
20101#define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk
20102#define TIM17_AF1_BKCMP2E_Pos (2U)
20103#define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos)
20104#define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk
20105#define TIM17_AF1_BKDF1BK2E_Pos (8U)
20106#define TIM17_AF1_BKDF1BK2E_Msk (0x1UL << TIM17_AF1_BKDF1BK2E_Pos)
20107#define TIM17_AF1_BKDF1BK2E TIM17_AF1_BKDF1BK2E_Msk
20108#define TIM17_AF1_BKINP_Pos (9U)
20109#define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos)
20110#define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk
20111#define TIM17_AF1_BKCMP1P_Pos (10U)
20112#define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos)
20113#define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk
20114#define TIM17_AF1_BKCMP2P_Pos (11U)
20115#define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos)
20116#define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk
20118/******************************************************************************/
20119/* */
20120/* Low Power Timer (LPTTIM) */
20121/* */
20122/******************************************************************************/
20123/****************** Bit definition for LPTIM_ISR register *******************/
20124#define LPTIM_ISR_CMPM_Pos (0U)
20125#define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos)
20126#define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk
20127#define LPTIM_ISR_ARRM_Pos (1U)
20128#define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos)
20129#define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk
20130#define LPTIM_ISR_EXTTRIG_Pos (2U)
20131#define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos)
20132#define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk
20133#define LPTIM_ISR_CMPOK_Pos (3U)
20134#define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos)
20135#define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk
20136#define LPTIM_ISR_ARROK_Pos (4U)
20137#define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos)
20138#define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk
20139#define LPTIM_ISR_UP_Pos (5U)
20140#define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos)
20141#define LPTIM_ISR_UP LPTIM_ISR_UP_Msk
20142#define LPTIM_ISR_DOWN_Pos (6U)
20143#define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos)
20144#define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk
20146/****************** Bit definition for LPTIM_ICR register *******************/
20147#define LPTIM_ICR_CMPMCF_Pos (0U)
20148#define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos)
20149#define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk
20150#define LPTIM_ICR_ARRMCF_Pos (1U)
20151#define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos)
20152#define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk
20153#define LPTIM_ICR_EXTTRIGCF_Pos (2U)
20154#define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)
20155#define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk
20156#define LPTIM_ICR_CMPOKCF_Pos (3U)
20157#define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos)
20158#define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk
20159#define LPTIM_ICR_ARROKCF_Pos (4U)
20160#define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos)
20161#define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk
20162#define LPTIM_ICR_UPCF_Pos (5U)
20163#define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos)
20164#define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk
20165#define LPTIM_ICR_DOWNCF_Pos (6U)
20166#define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos)
20167#define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk
20169/****************** Bit definition for LPTIM_IER register ********************/
20170#define LPTIM_IER_CMPMIE_Pos (0U)
20171#define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos)
20172#define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk
20173#define LPTIM_IER_ARRMIE_Pos (1U)
20174#define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos)
20175#define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk
20176#define LPTIM_IER_EXTTRIGIE_Pos (2U)
20177#define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos)
20178#define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk
20179#define LPTIM_IER_CMPOKIE_Pos (3U)
20180#define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos)
20181#define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk
20182#define LPTIM_IER_ARROKIE_Pos (4U)
20183#define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos)
20184#define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk
20185#define LPTIM_IER_UPIE_Pos (5U)
20186#define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos)
20187#define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk
20188#define LPTIM_IER_DOWNIE_Pos (6U)
20189#define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos)
20190#define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk
20192/****************** Bit definition for LPTIM_CFGR register *******************/
20193#define LPTIM_CFGR_CKSEL_Pos (0U)
20194#define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos)
20195#define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk
20197#define LPTIM_CFGR_CKPOL_Pos (1U)
20198#define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos)
20199#define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk
20200#define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos)
20201#define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos)
20203#define LPTIM_CFGR_CKFLT_Pos (3U)
20204#define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos)
20205#define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk
20206#define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos)
20207#define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos)
20209#define LPTIM_CFGR_TRGFLT_Pos (6U)
20210#define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos)
20211#define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk
20212#define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos)
20213#define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos)
20215#define LPTIM_CFGR_PRESC_Pos (9U)
20216#define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos)
20217#define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk
20218#define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos)
20219#define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos)
20220#define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos)
20222#define LPTIM_CFGR_TRIGSEL_Pos (13U)
20223#define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos)
20224#define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk
20225#define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos)
20226#define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos)
20227#define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos)
20229#define LPTIM_CFGR_TRIGEN_Pos (17U)
20230#define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos)
20231#define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk
20232#define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos)
20233#define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos)
20235#define LPTIM_CFGR_TIMOUT_Pos (19U)
20236#define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos)
20237#define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk
20238#define LPTIM_CFGR_WAVE_Pos (20U)
20239#define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos)
20240#define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk
20241#define LPTIM_CFGR_WAVPOL_Pos (21U)
20242#define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos)
20243#define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk
20244#define LPTIM_CFGR_PRELOAD_Pos (22U)
20245#define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos)
20246#define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk
20247#define LPTIM_CFGR_COUNTMODE_Pos (23U)
20248#define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)
20249#define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk
20250#define LPTIM_CFGR_ENC_Pos (24U)
20251#define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos)
20252#define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk
20254/****************** Bit definition for LPTIM_CR register ********************/
20255#define LPTIM_CR_ENABLE_Pos (0U)
20256#define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos)
20257#define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk
20258#define LPTIM_CR_SNGSTRT_Pos (1U)
20259#define LPTIM_CR_SNGSTRT_Msk (0x40001UL << LPTIM_CR_SNGSTRT_Pos)
20260#define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk
20261#define LPTIM_CR_CNTSTRT_Pos (2U)
20262#define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos)
20263#define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk
20264#define LPTIM_CR_COUNTRST_Pos (3U)
20265#define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos)
20266#define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk
20267#define LPTIM_CR_RSTARE_Pos (4U)
20268#define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos)
20269#define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk
20272/****************** Bit definition for LPTIM_CMP register *******************/
20273#define LPTIM_CMP_CMP_Pos (0U)
20274#define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos)
20275#define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk
20277/****************** Bit definition for LPTIM_ARR register *******************/
20278#define LPTIM_ARR_ARR_Pos (0U)
20279#define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos)
20280#define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk
20282/****************** Bit definition for LPTIM_CNT register *******************/
20283#define LPTIM_CNT_CNT_Pos (0U)
20284#define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos)
20285#define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk
20287/****************** Bit definition for LPTIM_CFGR2 register *****************/
20288#define LPTIM_CFGR2_IN1SEL_Pos (0U)
20289#define LPTIM_CFGR2_IN1SEL_Msk (0x3UL << LPTIM_CFGR2_IN1SEL_Pos)
20290#define LPTIM_CFGR2_IN1SEL LPTIM_CFGR2_IN1SEL_Msk
20291#define LPTIM_CFGR2_IN1SEL_0 (0x1UL << LPTIM_CFGR2_IN1SEL_Pos)
20292#define LPTIM_CFGR2_IN1SEL_1 (0x2UL << LPTIM_CFGR2_IN1SEL_Pos)
20293#define LPTIM_CFGR2_IN2SEL_Pos (4U)
20294#define LPTIM_CFGR2_IN2SEL_Msk (0x3UL << LPTIM_CFGR2_IN2SEL_Pos)
20295#define LPTIM_CFGR2_IN2SEL LPTIM_CFGR2_IN2SEL_Msk
20296#define LPTIM_CFGR2_IN2SEL_0 (0x1UL << LPTIM_CFGR2_IN2SEL_Pos)
20297#define LPTIM_CFGR2_IN2SEL_1 (0x2UL << LPTIM_CFGR2_IN2SEL_Pos)
20299/******************************************************************************/
20300/* */
20301/* OCTOSPI */
20302/* */
20303/******************************************************************************/
20304/***************** Bit definition for OCTOSPI_CR register *******************/
20305#define OCTOSPI_CR_EN_Pos (0U)
20306#define OCTOSPI_CR_EN_Msk (0x1UL << OCTOSPI_CR_EN_Pos)
20307#define OCTOSPI_CR_EN OCTOSPI_CR_EN_Msk
20308#define OCTOSPI_CR_ABORT_Pos (1U)
20309#define OCTOSPI_CR_ABORT_Msk (0x1UL << OCTOSPI_CR_ABORT_Pos)
20310#define OCTOSPI_CR_ABORT OCTOSPI_CR_ABORT_Msk
20311#define OCTOSPI_CR_DMAEN_Pos (2U)
20312#define OCTOSPI_CR_DMAEN_Msk (0x1UL << OCTOSPI_CR_DMAEN_Pos)
20313#define OCTOSPI_CR_DMAEN OCTOSPI_CR_DMAEN_Msk
20314#define OCTOSPI_CR_TCEN_Pos (3U)
20315#define OCTOSPI_CR_TCEN_Msk (0x1UL << OCTOSPI_CR_TCEN_Pos)
20316#define OCTOSPI_CR_TCEN OCTOSPI_CR_TCEN_Msk
20317#define OCTOSPI_CR_DQM_Pos (6U)
20318#define OCTOSPI_CR_DQM_Msk (0x1UL << OCTOSPI_CR_DQM_Pos)
20319#define OCTOSPI_CR_DQM OCTOSPI_CR_DQM_Msk
20320#define OCTOSPI_CR_FSEL_Pos (7U)
20321#define OCTOSPI_CR_FSEL_Msk (0x1UL << OCTOSPI_CR_FSEL_Pos)
20322#define OCTOSPI_CR_FSEL OCTOSPI_CR_FSEL_Msk
20323#define OCTOSPI_CR_FTHRES_Pos (8U)
20324#define OCTOSPI_CR_FTHRES_Msk (0x1FUL << OCTOSPI_CR_FTHRES_Pos)
20325#define OCTOSPI_CR_FTHRES OCTOSPI_CR_FTHRES_Msk
20326#define OCTOSPI_CR_TEIE_Pos (16U)
20327#define OCTOSPI_CR_TEIE_Msk (0x1UL << OCTOSPI_CR_TEIE_Pos)
20328#define OCTOSPI_CR_TEIE OCTOSPI_CR_TEIE_Msk
20329#define OCTOSPI_CR_TCIE_Pos (17U)
20330#define OCTOSPI_CR_TCIE_Msk (0x1UL << OCTOSPI_CR_TCIE_Pos)
20331#define OCTOSPI_CR_TCIE OCTOSPI_CR_TCIE_Msk
20332#define OCTOSPI_CR_FTIE_Pos (18U)
20333#define OCTOSPI_CR_FTIE_Msk (0x1UL << OCTOSPI_CR_FTIE_Pos)
20334#define OCTOSPI_CR_FTIE OCTOSPI_CR_FTIE_Msk
20335#define OCTOSPI_CR_SMIE_Pos (19U)
20336#define OCTOSPI_CR_SMIE_Msk (0x1UL << OCTOSPI_CR_SMIE_Pos)
20337#define OCTOSPI_CR_SMIE OCTOSPI_CR_SMIE_Msk
20338#define OCTOSPI_CR_TOIE_Pos (20U)
20339#define OCTOSPI_CR_TOIE_Msk (0x1UL << OCTOSPI_CR_TOIE_Pos)
20340#define OCTOSPI_CR_TOIE OCTOSPI_CR_TOIE_Msk
20341#define OCTOSPI_CR_APMS_Pos (22U)
20342#define OCTOSPI_CR_APMS_Msk (0x1UL << OCTOSPI_CR_APMS_Pos)
20343#define OCTOSPI_CR_APMS OCTOSPI_CR_APMS_Msk
20344#define OCTOSPI_CR_PMM_Pos (23U)
20345#define OCTOSPI_CR_PMM_Msk (0x1UL << OCTOSPI_CR_PMM_Pos)
20346#define OCTOSPI_CR_PMM OCTOSPI_CR_PMM_Msk
20347#define OCTOSPI_CR_FMODE_Pos (28U)
20348#define OCTOSPI_CR_FMODE_Msk (0x3UL << OCTOSPI_CR_FMODE_Pos)
20349#define OCTOSPI_CR_FMODE OCTOSPI_CR_FMODE_Msk
20350#define OCTOSPI_CR_FMODE_0 (0x1UL << OCTOSPI_CR_FMODE_Pos)
20351#define OCTOSPI_CR_FMODE_1 (0x2UL << OCTOSPI_CR_FMODE_Pos)
20353/**************** Bit definition for OCTOSPI_DCR1 register ******************/
20354#define OCTOSPI_DCR1_CKMODE_Pos (0U)
20355#define OCTOSPI_DCR1_CKMODE_Msk (0x1UL << OCTOSPI_DCR1_CKMODE_Pos)
20356#define OCTOSPI_DCR1_CKMODE OCTOSPI_DCR1_CKMODE_Msk
20357#define OCTOSPI_DCR1_FRCK_Pos (1U)
20358#define OCTOSPI_DCR1_FRCK_Msk (0x1UL << OCTOSPI_DCR1_FRCK_Pos)
20359#define OCTOSPI_DCR1_FRCK OCTOSPI_DCR1_FRCK_Msk
20360#define OCTOSPI_DCR1_DLYBYP_Pos (3U)
20361#define OCTOSPI_DCR1_DLYBYP_Msk (0x1UL << OCTOSPI_DCR1_DLYBYP_Pos)
20362#define OCTOSPI_DCR1_DLYBYP OCTOSPI_DCR1_DLYBYP_Msk
20363#define OCTOSPI_DCR1_CSHT_Pos (8U)
20364#define OCTOSPI_DCR1_CSHT_Msk (0x7UL << OCTOSPI_DCR1_CSHT_Pos)
20365#define OCTOSPI_DCR1_CSHT OCTOSPI_DCR1_CSHT_Msk
20366#define OCTOSPI_DCR1_DEVSIZE_Pos (16U)
20367#define OCTOSPI_DCR1_DEVSIZE_Msk (0x1FUL << OCTOSPI_DCR1_DEVSIZE_Pos)
20368#define OCTOSPI_DCR1_DEVSIZE OCTOSPI_DCR1_DEVSIZE_Msk
20369#define OCTOSPI_DCR1_MTYP_Pos (24U)
20370#define OCTOSPI_DCR1_MTYP_Msk (0x7UL << OCTOSPI_DCR1_MTYP_Pos)
20371#define OCTOSPI_DCR1_MTYP OCTOSPI_DCR1_MTYP_Msk
20372#define OCTOSPI_DCR1_MTYP_0 (0x1UL << OCTOSPI_DCR1_MTYP_Pos)
20373#define OCTOSPI_DCR1_MTYP_1 (0x2UL << OCTOSPI_DCR1_MTYP_Pos)
20374#define OCTOSPI_DCR1_MTYP_2 (0x4UL << OCTOSPI_DCR1_MTYP_Pos)
20376/* Legacy define */
20377#define OCTOSPI_DCR1_CKCSHT_Pos (4U)
20378#define OCTOSPI_DCR1_CKCSHT_Msk (0x7UL << OCTOSPI_DCR1_CKCSHT_Pos)
20379#define OCTOSPI_DCR1_CKCSHT OCTOSPI_DCR1_CKCSHT_Msk
20381/**************** Bit definition for OCTOSPI_DCR2 register ******************/
20382#define OCTOSPI_DCR2_PRESCALER_Pos (0U)
20383#define OCTOSPI_DCR2_PRESCALER_Msk (0xFFUL << OCTOSPI_DCR2_PRESCALER_Pos)
20384#define OCTOSPI_DCR2_PRESCALER OCTOSPI_DCR2_PRESCALER_Msk
20385#define OCTOSPI_DCR2_WRAPSIZE_Pos (16U)
20386#define OCTOSPI_DCR2_WRAPSIZE_Msk (0x7UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
20387#define OCTOSPI_DCR2_WRAPSIZE OCTOSPI_DCR2_WRAPSIZE_Msk
20388#define OCTOSPI_DCR2_WRAPSIZE_0 (0x1UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
20389#define OCTOSPI_DCR2_WRAPSIZE_1 (0x2UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
20390#define OCTOSPI_DCR2_WRAPSIZE_2 (0x4UL << OCTOSPI_DCR2_WRAPSIZE_Pos)
20392/**************** Bit definition for OCTOSPI_DCR3 register ******************/
20393#define OCTOSPI_DCR3_MAXTRAN_Pos (0U)
20394#define OCTOSPI_DCR3_MAXTRAN_Msk (0xFFUL << OCTOSPI_DCR3_MAXTRAN_Pos)
20395#define OCTOSPI_DCR3_MAXTRAN OCTOSPI_DCR3_MAXTRAN_Msk
20396#define OCTOSPI_DCR3_CSBOUND_Pos (16U)
20397#define OCTOSPI_DCR3_CSBOUND_Msk (0x1FUL << OCTOSPI_DCR3_CSBOUND_Pos)
20398#define OCTOSPI_DCR3_CSBOUND OCTOSPI_DCR3_CSBOUND_Msk
20400/**************** Bit definition for OCTOSPI_DCR4 register ******************/
20401#define OCTOSPI_DCR4_REFRESH_Pos (0U)
20402#define OCTOSPI_DCR4_REFRESH_Msk (0xFFFFFFFFUL << OCTOSPI_DCR4_REFRESH_Pos)
20403#define OCTOSPI_DCR4_REFRESH OCTOSPI_DCR4_REFRESH_Msk
20405/***************** Bit definition for OCTOSPI_SR register *******************/
20406#define OCTOSPI_SR_TEF_Pos (0U)
20407#define OCTOSPI_SR_TEF_Msk (0x1UL << OCTOSPI_SR_TEF_Pos)
20408#define OCTOSPI_SR_TEF OCTOSPI_SR_TEF_Msk
20409#define OCTOSPI_SR_TCF_Pos (1U)
20410#define OCTOSPI_SR_TCF_Msk (0x1UL << OCTOSPI_SR_TCF_Pos)
20411#define OCTOSPI_SR_TCF OCTOSPI_SR_TCF_Msk
20412#define OCTOSPI_SR_FTF_Pos (2U)
20413#define OCTOSPI_SR_FTF_Msk (0x1UL << OCTOSPI_SR_FTF_Pos)
20414#define OCTOSPI_SR_FTF OCTOSPI_SR_FTF_Msk
20415#define OCTOSPI_SR_SMF_Pos (3U)
20416#define OCTOSPI_SR_SMF_Msk (0x1UL << OCTOSPI_SR_SMF_Pos)
20417#define OCTOSPI_SR_SMF OCTOSPI_SR_SMF_Msk
20418#define OCTOSPI_SR_TOF_Pos (4U)
20419#define OCTOSPI_SR_TOF_Msk (0x1UL << OCTOSPI_SR_TOF_Pos)
20420#define OCTOSPI_SR_TOF OCTOSPI_SR_TOF_Msk
20421#define OCTOSPI_SR_BUSY_Pos (5U)
20422#define OCTOSPI_SR_BUSY_Msk (0x1UL << OCTOSPI_SR_BUSY_Pos)
20423#define OCTOSPI_SR_BUSY OCTOSPI_SR_BUSY_Msk
20424#define OCTOSPI_SR_FLEVEL_Pos (8U)
20425#define OCTOSPI_SR_FLEVEL_Msk (0x3FUL << OCTOSPI_SR_FLEVEL_Pos)
20426#define OCTOSPI_SR_FLEVEL OCTOSPI_SR_FLEVEL_Msk
20428/**************** Bit definition for OCTOSPI_FCR register *******************/
20429#define OCTOSPI_FCR_CTEF_Pos (0U)
20430#define OCTOSPI_FCR_CTEF_Msk (0x1UL << OCTOSPI_FCR_CTEF_Pos)
20431#define OCTOSPI_FCR_CTEF OCTOSPI_FCR_CTEF_Msk
20432#define OCTOSPI_FCR_CTCF_Pos (1U)
20433#define OCTOSPI_FCR_CTCF_Msk (0x1UL << OCTOSPI_FCR_CTCF_Pos)
20434#define OCTOSPI_FCR_CTCF OCTOSPI_FCR_CTCF_Msk
20435#define OCTOSPI_FCR_CSMF_Pos (3U)
20436#define OCTOSPI_FCR_CSMF_Msk (0x1UL << OCTOSPI_FCR_CSMF_Pos)
20437#define OCTOSPI_FCR_CSMF OCTOSPI_FCR_CSMF_Msk
20438#define OCTOSPI_FCR_CTOF_Pos (4U)
20439#define OCTOSPI_FCR_CTOF_Msk (0x1UL << OCTOSPI_FCR_CTOF_Pos)
20440#define OCTOSPI_FCR_CTOF OCTOSPI_FCR_CTOF_Msk
20442/**************** Bit definition for OCTOSPI_DLR register *******************/
20443#define OCTOSPI_DLR_DL_Pos (0U)
20444#define OCTOSPI_DLR_DL_Msk (0xFFFFFFFFUL << OCTOSPI_DLR_DL_Pos)
20445#define OCTOSPI_DLR_DL OCTOSPI_DLR_DL_Msk
20447/***************** Bit definition for OCTOSPI_AR register *******************/
20448#define OCTOSPI_AR_ADDRESS_Pos (0U)
20449#define OCTOSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << OCTOSPI_AR_ADDRESS_Pos)
20450#define OCTOSPI_AR_ADDRESS OCTOSPI_AR_ADDRESS_Msk
20452/***************** Bit definition for OCTOSPI_DR register *******************/
20453#define OCTOSPI_DR_DATA_Pos (0U)
20454#define OCTOSPI_DR_DATA_Msk (0xFFFFFFFFUL << OCTOSPI_DR_DATA_Pos)
20455#define OCTOSPI_DR_DATA OCTOSPI_DR_DATA_Msk
20457/*************** Bit definition for OCTOSPI_PSMKR register ******************/
20458#define OCTOSPI_PSMKR_MASK_Pos (0U)
20459#define OCTOSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << OCTOSPI_PSMKR_MASK_Pos)
20460#define OCTOSPI_PSMKR_MASK OCTOSPI_PSMKR_MASK_Msk
20462/*************** Bit definition for OCTOSPI_PSMAR register ******************/
20463#define OCTOSPI_PSMAR_MATCH_Pos (0U)
20464#define OCTOSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << OCTOSPI_PSMAR_MATCH_Pos)
20465#define OCTOSPI_PSMAR_MATCH OCTOSPI_PSMAR_MATCH_Msk
20467/**************** Bit definition for OCTOSPI_PIR register *******************/
20468#define OCTOSPI_PIR_INTERVAL_Pos (0U)
20469#define OCTOSPI_PIR_INTERVAL_Msk (0xFFFFUL << OCTOSPI_PIR_INTERVAL_Pos)
20470#define OCTOSPI_PIR_INTERVAL OCTOSPI_PIR_INTERVAL_Msk
20472/**************** Bit definition for OCTOSPI_CCR register *******************/
20473#define OCTOSPI_CCR_IMODE_Pos (0U)
20474#define OCTOSPI_CCR_IMODE_Msk (0x7UL << OCTOSPI_CCR_IMODE_Pos)
20475#define OCTOSPI_CCR_IMODE OCTOSPI_CCR_IMODE_Msk
20476#define OCTOSPI_CCR_IMODE_0 (0x1UL << OCTOSPI_CCR_IMODE_Pos)
20477#define OCTOSPI_CCR_IMODE_1 (0x2UL << OCTOSPI_CCR_IMODE_Pos)
20478#define OCTOSPI_CCR_IMODE_2 (0x4UL << OCTOSPI_CCR_IMODE_Pos)
20479#define OCTOSPI_CCR_IDTR_Pos (3U)
20480#define OCTOSPI_CCR_IDTR_Msk (0x1UL << OCTOSPI_CCR_IDTR_Pos)
20481#define OCTOSPI_CCR_IDTR OCTOSPI_CCR_IDTR_Msk
20482#define OCTOSPI_CCR_ISIZE_Pos (4U)
20483#define OCTOSPI_CCR_ISIZE_Msk (0x3UL << OCTOSPI_CCR_ISIZE_Pos)
20484#define OCTOSPI_CCR_ISIZE OCTOSPI_CCR_ISIZE_Msk
20485#define OCTOSPI_CCR_ISIZE_0 (0x1UL << OCTOSPI_CCR_ISIZE_Pos)
20486#define OCTOSPI_CCR_ISIZE_1 (0x2UL << OCTOSPI_CCR_ISIZE_Pos)
20487#define OCTOSPI_CCR_ADMODE_Pos (8U)
20488#define OCTOSPI_CCR_ADMODE_Msk (0x7UL << OCTOSPI_CCR_ADMODE_Pos)
20489#define OCTOSPI_CCR_ADMODE OCTOSPI_CCR_ADMODE_Msk
20490#define OCTOSPI_CCR_ADMODE_0 (0x1UL << OCTOSPI_CCR_ADMODE_Pos)
20491#define OCTOSPI_CCR_ADMODE_1 (0x2UL << OCTOSPI_CCR_ADMODE_Pos)
20492#define OCTOSPI_CCR_ADMODE_2 (0x4UL << OCTOSPI_CCR_ADMODE_Pos)
20493#define OCTOSPI_CCR_ADDTR_Pos (11U)
20494#define OCTOSPI_CCR_ADDTR_Msk (0x1UL << OCTOSPI_CCR_ADDTR_Pos)
20495#define OCTOSPI_CCR_ADDTR OCTOSPI_CCR_ADDTR_Msk
20496#define OCTOSPI_CCR_ADSIZE_Pos (12U)
20497#define OCTOSPI_CCR_ADSIZE_Msk (0x3UL << OCTOSPI_CCR_ADSIZE_Pos)
20498#define OCTOSPI_CCR_ADSIZE OCTOSPI_CCR_ADSIZE_Msk
20499#define OCTOSPI_CCR_ADSIZE_0 (0x1UL << OCTOSPI_CCR_ADSIZE_Pos)
20500#define OCTOSPI_CCR_ADSIZE_1 (0x2UL << OCTOSPI_CCR_ADSIZE_Pos)
20501#define OCTOSPI_CCR_ABMODE_Pos (16U)
20502#define OCTOSPI_CCR_ABMODE_Msk (0x7UL << OCTOSPI_CCR_ABMODE_Pos)
20503#define OCTOSPI_CCR_ABMODE OCTOSPI_CCR_ABMODE_Msk
20504#define OCTOSPI_CCR_ABMODE_0 (0x1UL << OCTOSPI_CCR_ABMODE_Pos)
20505#define OCTOSPI_CCR_ABMODE_1 (0x2UL << OCTOSPI_CCR_ABMODE_Pos)
20506#define OCTOSPI_CCR_ABMODE_2 (0x4UL << OCTOSPI_CCR_ABMODE_Pos)
20507#define OCTOSPI_CCR_ABDTR_Pos (19U)
20508#define OCTOSPI_CCR_ABDTR_Msk (0x1UL << OCTOSPI_CCR_ABDTR_Pos)
20509#define OCTOSPI_CCR_ABDTR OCTOSPI_CCR_ABDTR_Msk
20510#define OCTOSPI_CCR_ABSIZE_Pos (20U)
20511#define OCTOSPI_CCR_ABSIZE_Msk (0x3UL << OCTOSPI_CCR_ABSIZE_Pos)
20512#define OCTOSPI_CCR_ABSIZE OCTOSPI_CCR_ABSIZE_Msk
20513#define OCTOSPI_CCR_ABSIZE_0 (0x1UL << OCTOSPI_CCR_ABSIZE_Pos)
20514#define OCTOSPI_CCR_ABSIZE_1 (0x2UL << OCTOSPI_CCR_ABSIZE_Pos)
20515#define OCTOSPI_CCR_DMODE_Pos (24U)
20516#define OCTOSPI_CCR_DMODE_Msk (0x7UL << OCTOSPI_CCR_DMODE_Pos)
20517#define OCTOSPI_CCR_DMODE OCTOSPI_CCR_DMODE_Msk
20518#define OCTOSPI_CCR_DMODE_0 (0x1UL << OCTOSPI_CCR_DMODE_Pos)
20519#define OCTOSPI_CCR_DMODE_1 (0x2UL << OCTOSPI_CCR_DMODE_Pos)
20520#define OCTOSPI_CCR_DMODE_2 (0x4UL << OCTOSPI_CCR_DMODE_Pos)
20521#define OCTOSPI_CCR_DDTR_Pos (27U)
20522#define OCTOSPI_CCR_DDTR_Msk (0x1UL << OCTOSPI_CCR_DDTR_Pos)
20523#define OCTOSPI_CCR_DDTR OCTOSPI_CCR_DDTR_Msk
20524#define OCTOSPI_CCR_DQSE_Pos (29U)
20525#define OCTOSPI_CCR_DQSE_Msk (0x1UL << OCTOSPI_CCR_DQSE_Pos)
20526#define OCTOSPI_CCR_DQSE OCTOSPI_CCR_DQSE_Msk
20527#define OCTOSPI_CCR_SIOO_Pos (31U)
20528#define OCTOSPI_CCR_SIOO_Msk (0x1UL << OCTOSPI_CCR_SIOO_Pos)
20529#define OCTOSPI_CCR_SIOO OCTOSPI_CCR_SIOO_Msk
20531/**************** Bit definition for OCTOSPI_TCR register *******************/
20532#define OCTOSPI_TCR_DCYC_Pos (0U)
20533#define OCTOSPI_TCR_DCYC_Msk (0x1FUL << OCTOSPI_TCR_DCYC_Pos)
20534#define OCTOSPI_TCR_DCYC OCTOSPI_TCR_DCYC_Msk
20535#define OCTOSPI_TCR_DHQC_Pos (28U)
20536#define OCTOSPI_TCR_DHQC_Msk (0x1UL << OCTOSPI_TCR_DHQC_Pos)
20537#define OCTOSPI_TCR_DHQC OCTOSPI_TCR_DHQC_Msk
20538#define OCTOSPI_TCR_SSHIFT_Pos (30U)
20539#define OCTOSPI_TCR_SSHIFT_Msk (0x1UL << OCTOSPI_TCR_SSHIFT_Pos)
20540#define OCTOSPI_TCR_SSHIFT OCTOSPI_TCR_SSHIFT_Msk
20542/***************** Bit definition for OCTOSPI_IR register *******************/
20543#define OCTOSPI_IR_INSTRUCTION_Pos (0U)
20544#define OCTOSPI_IR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_IR_INSTRUCTION_Pos)
20545#define OCTOSPI_IR_INSTRUCTION OCTOSPI_IR_INSTRUCTION_Msk
20547/**************** Bit definition for OCTOSPI_ABR register *******************/
20548#define OCTOSPI_ABR_ALTERNATE_Pos (0U)
20549#define OCTOSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_ABR_ALTERNATE_Pos)
20550#define OCTOSPI_ABR_ALTERNATE OCTOSPI_ABR_ALTERNATE_Msk
20552/**************** Bit definition for OCTOSPI_LPTR register ******************/
20553#define OCTOSPI_LPTR_TIMEOUT_Pos (0U)
20554#define OCTOSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << OCTOSPI_LPTR_TIMEOUT_Pos)
20555#define OCTOSPI_LPTR_TIMEOUT OCTOSPI_LPTR_TIMEOUT_Msk
20557/**************** Bit definition for OCTOSPI_WPCCR register *******************/
20558#define OCTOSPI_WPCCR_IMODE_Pos (0U)
20559#define OCTOSPI_WPCCR_IMODE_Msk (0x7UL << OCTOSPI_WPCCR_IMODE_Pos)
20560#define OCTOSPI_WPCCR_IMODE OCTOSPI_WPCCR_IMODE_Msk
20561#define OCTOSPI_WPCCR_IMODE_0 (0x1UL << OCTOSPI_WPCCR_IMODE_Pos)
20562#define OCTOSPI_WPCCR_IMODE_1 (0x2UL << OCTOSPI_WPCCR_IMODE_Pos)
20563#define OCTOSPI_WPCCR_IMODE_2 (0x4UL << OCTOSPI_WPCCR_IMODE_Pos)
20564#define OCTOSPI_WPCCR_IDTR_Pos (3U)
20565#define OCTOSPI_WPCCR_IDTR_Msk (0x1UL << OCTOSPI_WPCCR_IDTR_Pos)
20566#define OCTOSPI_WPCCR_IDTR OCTOSPI_WPCCR_IDTR_Msk
20567#define OCTOSPI_WPCCR_ISIZE_Pos (4U)
20568#define OCTOSPI_WPCCR_ISIZE_Msk (0x3UL << OCTOSPI_WPCCR_ISIZE_Pos)
20569#define OCTOSPI_WPCCR_ISIZE OCTOSPI_WPCCR_ISIZE_Msk
20570#define OCTOSPI_WPCCR_ISIZE_0 (0x1UL << OCTOSPI_WPCCR_ISIZE_Pos)
20571#define OCTOSPI_WPCCR_ISIZE_1 (0x2UL << OCTOSPI_WPCCR_ISIZE_Pos)
20572#define OCTOSPI_WPCCR_ADMODE_Pos (8U)
20573#define OCTOSPI_WPCCR_ADMODE_Msk (0x7UL << OCTOSPI_WPCCR_ADMODE_Pos)
20574#define OCTOSPI_WPCCR_ADMODE OCTOSPI_WPCCR_ADMODE_Msk
20575#define OCTOSPI_WPCCR_ADMODE_0 (0x1UL << OCTOSPI_WPCCR_ADMODE_Pos)
20576#define OCTOSPI_WPCCR_ADMODE_1 (0x2UL << OCTOSPI_WPCCR_ADMODE_Pos)
20577#define OCTOSPI_WPCCR_ADMODE_2 (0x4UL << OCTOSPI_WPCCR_ADMODE_Pos)
20578#define OCTOSPI_WPCCR_ADDTR_Pos (11U)
20579#define OCTOSPI_WPCCR_ADDTR_Msk (0x1UL << OCTOSPI_WPCCR_ADDTR_Pos)
20580#define OCTOSPI_WPCCR_ADDTR OCTOSPI_WPCCR_ADDTR_Msk
20581#define OCTOSPI_WPCCR_ADSIZE_Pos (12U)
20582#define OCTOSPI_WPCCR_ADSIZE_Msk (0x3UL << OCTOSPI_WPCCR_ADSIZE_Pos)
20583#define OCTOSPI_WPCCR_ADSIZE OCTOSPI_WPCCR_ADSIZE_Msk
20584#define OCTOSPI_WPCCR_ADSIZE_0 (0x1UL << OCTOSPI_WPCCR_ADSIZE_Pos)
20585#define OCTOSPI_WPCCR_ADSIZE_1 (0x2UL << OCTOSPI_WPCCR_ADSIZE_Pos)
20586#define OCTOSPI_WPCCR_ABMODE_Pos (16U)
20587#define OCTOSPI_WPCCR_ABMODE_Msk (0x7UL << OCTOSPI_WPCCR_ABMODE_Pos)
20588#define OCTOSPI_WPCCR_ABMODE OCTOSPI_WPCCR_ABMODE_Msk
20589#define OCTOSPI_WPCCR_ABMODE_0 (0x1UL << OCTOSPI_WPCCR_ABMODE_Pos)
20590#define OCTOSPI_WPCCR_ABMODE_1 (0x2UL << OCTOSPI_WPCCR_ABMODE_Pos)
20591#define OCTOSPI_WPCCR_ABMODE_2 (0x4UL << OCTOSPI_WPCCR_ABMODE_Pos)
20592#define OCTOSPI_WPCCR_ABDTR_Pos (19U)
20593#define OCTOSPI_WPCCR_ABDTR_Msk (0x1UL << OCTOSPI_WPCCR_ABDTR_Pos)
20594#define OCTOSPI_WPCCR_ABDTR OCTOSPI_WPCCR_ABDTR_Msk
20595#define OCTOSPI_WPCCR_ABSIZE_Pos (20U)
20596#define OCTOSPI_WPCCR_ABSIZE_Msk (0x3UL << OCTOSPI_WPCCR_ABSIZE_Pos)
20597#define OCTOSPI_WPCCR_ABSIZE OCTOSPI_WPCCR_ABSIZE_Msk
20598#define OCTOSPI_WPCCR_ABSIZE_0 (0x1UL << OCTOSPI_WPCCR_ABSIZE_Pos)
20599#define OCTOSPI_WPCCR_ABSIZE_1 (0x2UL << OCTOSPI_WPCCR_ABSIZE_Pos)
20600#define OCTOSPI_WPCCR_DMODE_Pos (24U)
20601#define OCTOSPI_WPCCR_DMODE_Msk (0x7UL << OCTOSPI_WPCCR_DMODE_Pos)
20602#define OCTOSPI_WPCCR_DMODE OCTOSPI_WPCCR_DMODE_Msk
20603#define OCTOSPI_WPCCR_DMODE_0 (0x1UL << OCTOSPI_WPCCR_DMODE_Pos)
20604#define OCTOSPI_WPCCR_DMODE_1 (0x2UL << OCTOSPI_WPCCR_DMODE_Pos)
20605#define OCTOSPI_WPCCR_DMODE_2 (0x4UL << OCTOSPI_WPCCR_DMODE_Pos)
20606#define OCTOSPI_WPCCR_DDTR_Pos (27U)
20607#define OCTOSPI_WPCCR_DDTR_Msk (0x1UL << OCTOSPI_WPCCR_DDTR_Pos)
20608#define OCTOSPI_WPCCR_DDTR OCTOSPI_WPCCR_DDTR_Msk
20609#define OCTOSPI_WPCCR_DQSE_Pos (29U)
20610#define OCTOSPI_WPCCR_DQSE_Msk (0x1UL << OCTOSPI_WPCCR_DQSE_Pos)
20611#define OCTOSPI_WPCCR_DQSE OCTOSPI_WPCCR_DQSE_Msk
20612#define OCTOSPI_WPCCR_SIOO_Pos (31U)
20613#define OCTOSPI_WPCCR_SIOO_Msk (0x1UL << OCTOSPI_WPCCR_SIOO_Pos)
20614#define OCTOSPI_WPCCR_SIOO OCTOSPI_WPCCR_SIOO_Msk
20616/**************** Bit definition for OCTOSPI_WPTCR register *******************/
20617#define OCTOSPI_WPTCR_DCYC_Pos (0U)
20618#define OCTOSPI_WPTCR_DCYC_Msk (0x1FUL << OCTOSPI_WPTCR_DCYC_Pos)
20619#define OCTOSPI_WPTCR_DCYC OCTOSPI_WPTCR_DCYC_Msk
20620#define OCTOSPI_WPTCR_DHQC_Pos (28U)
20621#define OCTOSPI_WPTCR_DHQC_Msk (0x1UL << OCTOSPI_WPTCR_DHQC_Pos)
20622#define OCTOSPI_WPTCR_DHQC OCTOSPI_WPTCR_DHQC_Msk
20623#define OCTOSPI_WPTCR_SSHIFT_Pos (30U)
20624#define OCTOSPI_WPTCR_SSHIFT_Msk (0x1UL << OCTOSPI_WPTCR_SSHIFT_Pos)
20625#define OCTOSPI_WPTCR_SSHIFT OCTOSPI_WPTCR_SSHIFT_Msk
20627/***************** Bit definition for OCTOSPI_WPIR register *******************/
20628#define OCTOSPI_WPIR_INSTRUCTION_Pos (0U)
20629#define OCTOSPI_WPIR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_WPIR_INSTRUCTION_Pos)
20630#define OCTOSPI_WPIR_INSTRUCTION OCTOSPI_WPIR_INSTRUCTION_Msk
20632/**************** Bit definition for OCTOSPI_WPABR register *******************/
20633#define OCTOSPI_WPABR_ALTERNATE_Pos (0U)
20634#define OCTOSPI_WPABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_WPABR_ALTERNATE_Pos)
20635#define OCTOSPI_WPABR_ALTERNATE OCTOSPI_WPABR_ALTERNATE_Msk
20637/**************** Bit definition for OCTOSPI_WCCR register ******************/
20638#define OCTOSPI_WCCR_IMODE_Pos (0U)
20639#define OCTOSPI_WCCR_IMODE_Msk (0x7UL << OCTOSPI_WCCR_IMODE_Pos)
20640#define OCTOSPI_WCCR_IMODE OCTOSPI_WCCR_IMODE_Msk
20641#define OCTOSPI_WCCR_IMODE_0 (0x1UL << OCTOSPI_WCCR_IMODE_Pos)
20642#define OCTOSPI_WCCR_IMODE_1 (0x2UL << OCTOSPI_WCCR_IMODE_Pos)
20643#define OCTOSPI_WCCR_IMODE_2 (0x4UL << OCTOSPI_WCCR_IMODE_Pos)
20644#define OCTOSPI_WCCR_IDTR_Pos (3U)
20645#define OCTOSPI_WCCR_IDTR_Msk (0x1UL << OCTOSPI_WCCR_IDTR_Pos)
20646#define OCTOSPI_WCCR_IDTR OCTOSPI_WCCR_IDTR_Msk
20647#define OCTOSPI_WCCR_ISIZE_Pos (4U)
20648#define OCTOSPI_WCCR_ISIZE_Msk (0x3UL << OCTOSPI_WCCR_ISIZE_Pos)
20649#define OCTOSPI_WCCR_ISIZE OCTOSPI_WCCR_ISIZE_Msk
20650#define OCTOSPI_WCCR_ISIZE_0 (0x1UL << OCTOSPI_WCCR_ISIZE_Pos)
20651#define OCTOSPI_WCCR_ISIZE_1 (0x2UL << OCTOSPI_WCCR_ISIZE_Pos)
20652#define OCTOSPI_WCCR_ADMODE_Pos (8U)
20653#define OCTOSPI_WCCR_ADMODE_Msk (0x7UL << OCTOSPI_WCCR_ADMODE_Pos)
20654#define OCTOSPI_WCCR_ADMODE OCTOSPI_WCCR_ADMODE_Msk
20655#define OCTOSPI_WCCR_ADMODE_0 (0x1UL << OCTOSPI_WCCR_ADMODE_Pos)
20656#define OCTOSPI_WCCR_ADMODE_1 (0x2UL << OCTOSPI_WCCR_ADMODE_Pos)
20657#define OCTOSPI_WCCR_ADMODE_2 (0x4UL << OCTOSPI_WCCR_ADMODE_Pos)
20658#define OCTOSPI_WCCR_ADDTR_Pos (11U)
20659#define OCTOSPI_WCCR_ADDTR_Msk (0x1UL << OCTOSPI_WCCR_ADDTR_Pos)
20660#define OCTOSPI_WCCR_ADDTR OCTOSPI_WCCR_ADDTR_Msk
20661#define OCTOSPI_WCCR_ADSIZE_Pos (12U)
20662#define OCTOSPI_WCCR_ADSIZE_Msk (0x3UL << OCTOSPI_WCCR_ADSIZE_Pos)
20663#define OCTOSPI_WCCR_ADSIZE OCTOSPI_WCCR_ADSIZE_Msk
20664#define OCTOSPI_WCCR_ADSIZE_0 (0x1UL << OCTOSPI_WCCR_ADSIZE_Pos)
20665#define OCTOSPI_WCCR_ADSIZE_1 (0x2UL << OCTOSPI_WCCR_ADSIZE_Pos)
20666#define OCTOSPI_WCCR_ABMODE_Pos (16U)
20667#define OCTOSPI_WCCR_ABMODE_Msk (0x7UL << OCTOSPI_WCCR_ABMODE_Pos)
20668#define OCTOSPI_WCCR_ABMODE OCTOSPI_WCCR_ABMODE_Msk
20669#define OCTOSPI_WCCR_ABMODE_0 (0x1UL << OCTOSPI_WCCR_ABMODE_Pos)
20670#define OCTOSPI_WCCR_ABMODE_1 (0x2UL << OCTOSPI_WCCR_ABMODE_Pos)
20671#define OCTOSPI_WCCR_ABMODE_2 (0x4UL << OCTOSPI_WCCR_ABMODE_Pos)
20672#define OCTOSPI_WCCR_ABDTR_Pos (19U)
20673#define OCTOSPI_WCCR_ABDTR_Msk (0x1UL << OCTOSPI_WCCR_ABDTR_Pos)
20674#define OCTOSPI_WCCR_ABDTR OCTOSPI_WCCR_ABDTR_Msk
20675#define OCTOSPI_WCCR_ABSIZE_Pos (20U)
20676#define OCTOSPI_WCCR_ABSIZE_Msk (0x3UL << OCTOSPI_WCCR_ABSIZE_Pos)
20677#define OCTOSPI_WCCR_ABSIZE OCTOSPI_WCCR_ABSIZE_Msk
20678#define OCTOSPI_WCCR_ABSIZE_0 (0x1UL << OCTOSPI_WCCR_ABSIZE_Pos)
20679#define OCTOSPI_WCCR_ABSIZE_1 (0x2UL << OCTOSPI_WCCR_ABSIZE_Pos)
20680#define OCTOSPI_WCCR_DMODE_Pos (24U)
20681#define OCTOSPI_WCCR_DMODE_Msk (0x7UL << OCTOSPI_WCCR_DMODE_Pos)
20682#define OCTOSPI_WCCR_DMODE OCTOSPI_WCCR_DMODE_Msk
20683#define OCTOSPI_WCCR_DMODE_0 (0x1UL << OCTOSPI_WCCR_DMODE_Pos)
20684#define OCTOSPI_WCCR_DMODE_1 (0x2UL << OCTOSPI_WCCR_DMODE_Pos)
20685#define OCTOSPI_WCCR_DMODE_2 (0x4UL << OCTOSPI_WCCR_DMODE_Pos)
20686#define OCTOSPI_WCCR_DDTR_Pos (27U)
20687#define OCTOSPI_WCCR_DDTR_Msk (0x1UL << OCTOSPI_WCCR_DDTR_Pos)
20688#define OCTOSPI_WCCR_DDTR OCTOSPI_WCCR_DDTR_Msk
20689#define OCTOSPI_WCCR_DQSE_Pos (29U)
20690#define OCTOSPI_WCCR_DQSE_Msk (0x1UL << OCTOSPI_WCCR_DQSE_Pos)
20691#define OCTOSPI_WCCR_DQSE OCTOSPI_WCCR_DQSE_Msk
20692#define OCTOSPI_WCCR_SIOO_Pos (31U)
20693#define OCTOSPI_WCCR_SIOO_Msk (0x1UL << OCTOSPI_WCCR_SIOO_Pos)
20694#define OCTOSPI_WCCR_SIOO OCTOSPI_WCCR_SIOO_Msk
20696/**************** Bit definition for OCTOSPI_WTCR register ******************/
20697#define OCTOSPI_WTCR_DCYC_Pos (0U)
20698#define OCTOSPI_WTCR_DCYC_Msk (0x1FUL << OCTOSPI_WTCR_DCYC_Pos)
20699#define OCTOSPI_WTCR_DCYC OCTOSPI_WTCR_DCYC_Msk
20701/**************** Bit definition for OCTOSPI_WIR register *******************/
20702#define OCTOSPI_WIR_INSTRUCTION_Pos (0U)
20703#define OCTOSPI_WIR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_WIR_INSTRUCTION_Pos)
20704#define OCTOSPI_WIR_INSTRUCTION OCTOSPI_WIR_INSTRUCTION_Msk
20706/**************** Bit definition for OCTOSPI_WABR register ******************/
20707#define OCTOSPI_WABR_ALTERNATE_Pos (0U)
20708#define OCTOSPI_WABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_WABR_ALTERNATE_Pos)
20709#define OCTOSPI_WABR_ALTERNATE OCTOSPI_WABR_ALTERNATE_Msk
20711/**************** Bit definition for OCTOSPI_HLCR register ******************/
20712#define OCTOSPI_HLCR_LM_Pos (0U)
20713#define OCTOSPI_HLCR_LM_Msk (0x1UL << OCTOSPI_HLCR_LM_Pos)
20714#define OCTOSPI_HLCR_LM OCTOSPI_HLCR_LM_Msk
20715#define OCTOSPI_HLCR_WZL_Pos (1U)
20716#define OCTOSPI_HLCR_WZL_Msk (0x1UL << OCTOSPI_HLCR_WZL_Pos)
20717#define OCTOSPI_HLCR_WZL OCTOSPI_HLCR_WZL_Msk
20718#define OCTOSPI_HLCR_TACC_Pos (8U)
20719#define OCTOSPI_HLCR_TACC_Msk (0xFFUL << OCTOSPI_HLCR_TACC_Pos)
20720#define OCTOSPI_HLCR_TACC OCTOSPI_HLCR_TACC_Msk
20721#define OCTOSPI_HLCR_TRWR_Pos (16U)
20722#define OCTOSPI_HLCR_TRWR_Msk (0xFFUL << OCTOSPI_HLCR_TRWR_Pos)
20723#define OCTOSPI_HLCR_TRWR OCTOSPI_HLCR_TRWR_Msk
20725/**************** Bit definition for OCTOSPI_VER register *******************/
20726#define OCTOSPI_VER_VER_Pos (0U)
20727#define OCTOSPI_VER_VER_Msk (0xFFUL << OCTOSPI_VER_VER_Pos)
20728#define OCTOSPI_VER_VER OCTOSPI_VER_VER_Msk
20730/***************** Bit definition for OCTOSPI_ID register *******************/
20731#define OCTOSPI_ID_ID_Pos (0U)
20732#define OCTOSPI_ID_ID_Msk (0xFFFFFFFFUL << OCTOSPI_ID_ID_Pos)
20733#define OCTOSPI_ID_ID OCTOSPI_ID_ID_Msk
20735/**************** Bit definition for OCTOSPI_MID register *******************/
20736#define OCTOSPI_MID_MID_Pos (0U)
20737#define OCTOSPI_MID_MID_Msk (0xFFFFFFFFUL << OCTOSPI_MID_MID_Pos)
20738#define OCTOSPI_MID_MID OCTOSPI_MID_MID_Msk
20740/******************************************************************************/
20741/* */
20742/* OCTOSPIM */
20743/* */
20744/******************************************************************************/
20745
20746/*************** Bit definition for OCTOSPIM_CR register ********************/
20747#define OCTOSPIM_CR_MUXEN_Pos (0U)
20748#define OCTOSPIM_CR_MUXEN_Msk (0x1UL << OCTOSPIM_CR_MUXEN_Pos)
20749#define OCTOSPIM_CR_MUXEN OCTOSPIM_CR_MUXEN_Msk
20750#define OCTOSPIM_CR_REQ2ACK_TIME_Pos (16U)
20751#define OCTOSPIM_CR_REQ2ACK_TIME_Msk (0xFFUL << OCTOSPIM_CR_REQ2ACK_TIME_Pos)
20752#define OCTOSPIM_CR_REQ2ACK_TIME OCTOSPIM_CR_REQ2ACK_TIME_Msk
20754/*************** Bit definition for OCTOSPIM_PCR register *******************/
20755#define OCTOSPIM_PCR_CLKEN_Pos (0U)
20756#define OCTOSPIM_PCR_CLKEN_Msk (0x1UL << OCTOSPIM_PCR_CLKEN_Pos)
20757#define OCTOSPIM_PCR_CLKEN OCTOSPIM_PCR_CLKEN_Msk
20758#define OCTOSPIM_PCR_CLKSRC_Pos (1U)
20759#define OCTOSPIM_PCR_CLKSRC_Msk (0x1UL << OCTOSPIM_PCR_CLKSRC_Pos)
20760#define OCTOSPIM_PCR_CLKSRC OCTOSPIM_PCR_CLKSRC_Msk
20761#define OCTOSPIM_PCR_DQSEN_Pos (4U)
20762#define OCTOSPIM_PCR_DQSEN_Msk (0x1UL << OCTOSPIM_PCR_DQSEN_Pos)
20763#define OCTOSPIM_PCR_DQSEN OCTOSPIM_PCR_DQSEN_Msk
20764#define OCTOSPIM_PCR_DQSSRC_Pos (5U)
20765#define OCTOSPIM_PCR_DQSSRC_Msk (0x1UL << OCTOSPIM_PCR_DQSSRC_Pos)
20766#define OCTOSPIM_PCR_DQSSRC OCTOSPIM_PCR_DQSSRC_Msk
20767#define OCTOSPIM_PCR_NCSEN_Pos (8U)
20768#define OCTOSPIM_PCR_NCSEN_Msk (0x1UL << OCTOSPIM_PCR_NCSEN_Pos)
20769#define OCTOSPIM_PCR_NCSEN OCTOSPIM_PCR_NCSEN_Msk
20770#define OCTOSPIM_PCR_NCSSRC_Pos (9U)
20771#define OCTOSPIM_PCR_NCSSRC_Msk (0x1UL << OCTOSPIM_PCR_NCSSRC_Pos)
20772#define OCTOSPIM_PCR_NCSSRC OCTOSPIM_PCR_NCSSRC_Msk
20773#define OCTOSPIM_PCR_IOLEN_Pos (16U)
20774#define OCTOSPIM_PCR_IOLEN_Msk (0x1UL << OCTOSPIM_PCR_IOLEN_Pos)
20775#define OCTOSPIM_PCR_IOLEN OCTOSPIM_PCR_IOLEN_Msk
20776#define OCTOSPIM_PCR_IOLSRC_Pos (17U)
20777#define OCTOSPIM_PCR_IOLSRC_Msk (0x3UL << OCTOSPIM_PCR_IOLSRC_Pos)
20778#define OCTOSPIM_PCR_IOLSRC OCTOSPIM_PCR_IOLSRC_Msk
20779#define OCTOSPIM_PCR_IOLSRC_0 (0x1UL << OCTOSPIM_PCR_IOLSRC_Pos)
20780#define OCTOSPIM_PCR_IOLSRC_1 (0x2UL << OCTOSPIM_PCR_IOLSRC_Pos)
20781#define OCTOSPIM_PCR_IOHEN_Pos (24U)
20782#define OCTOSPIM_PCR_IOHEN_Msk (0x1UL << OCTOSPIM_PCR_IOHEN_Pos)
20783#define OCTOSPIM_PCR_IOHEN OCTOSPIM_PCR_IOHEN_Msk
20784#define OCTOSPIM_PCR_IOHSRC_Pos (25U)
20785#define OCTOSPIM_PCR_IOHSRC_Msk (0x3UL << OCTOSPIM_PCR_IOHSRC_Pos)
20786#define OCTOSPIM_PCR_IOHSRC OCTOSPIM_PCR_IOHSRC_Msk
20787#define OCTOSPIM_PCR_IOHSRC_0 (0x1UL << OCTOSPIM_PCR_IOHSRC_Pos)
20788#define OCTOSPIM_PCR_IOHSRC_1 (0x2UL << OCTOSPIM_PCR_IOHSRC_Pos)
20789/******************************************************************************/
20790/* */
20791/* Analog Comparators (COMP) */
20792/* */
20793/******************************************************************************/
20794
20795/******************* Bit definition for COMP_SR register ********************/
20796#define COMP_SR_C1VAL_Pos (0U)
20797#define COMP_SR_C1VAL_Msk (0x1UL << COMP_SR_C1VAL_Pos)
20798#define COMP_SR_C1VAL COMP_SR_C1VAL_Msk
20799#define COMP_SR_C2VAL_Pos (1U)
20800#define COMP_SR_C2VAL_Msk (0x1UL << COMP_SR_C2VAL_Pos)
20801#define COMP_SR_C2VAL COMP_SR_C2VAL_Msk
20802#define COMP_SR_C1IF_Pos (16U)
20803#define COMP_SR_C1IF_Msk (0x1UL << COMP_SR_C1IF_Pos)
20804#define COMP_SR_C1IF COMP_SR_C1IF_Msk
20805#define COMP_SR_C2IF_Pos (17U)
20806#define COMP_SR_C2IF_Msk (0x1UL << COMP_SR_C2IF_Pos)
20807#define COMP_SR_C2IF COMP_SR_C2IF_Msk
20808/******************* Bit definition for COMP_ICFR register ********************/
20809#define COMP_ICFR_C1IF_Pos (16U)
20810#define COMP_ICFR_C1IF_Msk (0x1UL << COMP_ICFR_C1IF_Pos)
20811#define COMP_ICFR_C1IF COMP_ICFR_C1IF_Msk
20812#define COMP_ICFR_C2IF_Pos (17U)
20813#define COMP_ICFR_C2IF_Msk (0x1UL << COMP_ICFR_C2IF_Pos)
20814#define COMP_ICFR_C2IF COMP_ICFR_C2IF_Msk
20815/******************* Bit definition for COMP_OR register ********************/
20816#define COMP_OR_AFOPA6_Pos (0U)
20817#define COMP_OR_AFOPA6_Msk (0x1UL << COMP_OR_AFOPA6_Pos)
20818#define COMP_OR_AFOPA6 COMP_OR_AFOPA6_Msk
20819#define COMP_OR_AFOPA8_Pos (1U)
20820#define COMP_OR_AFOPA8_Msk (0x1UL << COMP_OR_AFOPA8_Pos)
20821#define COMP_OR_AFOPA8 COMP_OR_AFOPA8_Msk
20822#define COMP_OR_AFOPB12_Pos (2U)
20823#define COMP_OR_AFOPB12_Msk (0x1UL << COMP_OR_AFOPB12_Pos)
20824#define COMP_OR_AFOPB12 COMP_OR_AFOPB12_Msk
20825#define COMP_OR_AFOPE6_Pos (3U)
20826#define COMP_OR_AFOPE6_Msk (0x1UL << COMP_OR_AFOPE6_Pos)
20827#define COMP_OR_AFOPE6 COMP_OR_AFOPE6_Msk
20828#define COMP_OR_AFOPE15_Pos (4U)
20829#define COMP_OR_AFOPE15_Msk (0x1UL << COMP_OR_AFOPE15_Pos)
20830#define COMP_OR_AFOPE15 COMP_OR_AFOPE15_Msk
20831#define COMP_OR_AFOPG2_Pos (5U)
20832#define COMP_OR_AFOPG2_Msk (0x1UL << COMP_OR_AFOPG2_Pos)
20833#define COMP_OR_AFOPG2 COMP_OR_AFOPG2_Msk
20834#define COMP_OR_AFOPG3_Pos (6U)
20835#define COMP_OR_AFOPG3_Msk (0x1UL << COMP_OR_AFOPG3_Pos)
20836#define COMP_OR_AFOPG3 COMP_OR_AFOPG3_Msk
20837#define COMP_OR_AFOPG4_Pos (7U)
20838#define COMP_OR_AFOPG4_Msk (0x1UL << COMP_OR_AFOPG4_Pos)
20839#define COMP_OR_AFOPG4 COMP_OR_AFOPG4_Msk
20840#define COMP_OR_AFOPI1_Pos (8U)
20841#define COMP_OR_AFOPI1_Msk (0x1UL << COMP_OR_AFOPI1_Pos)
20842#define COMP_OR_AFOPI1 COMP_OR_AFOPI1_Msk
20843#define COMP_OR_AFOPI4_Pos (9U)
20844#define COMP_OR_AFOPI4_Msk (0x1UL << COMP_OR_AFOPI4_Pos)
20845#define COMP_OR_AFOPI4 COMP_OR_AFOPI4_Msk
20846#define COMP_OR_AFOPK2_Pos (10U)
20847#define COMP_OR_AFOPK2_Msk (0x1UL << COMP_OR_AFOPK2_Pos)
20848#define COMP_OR_AFOPK2 COMP_OR_AFOPK2_Msk
20849
20851#define COMP_CFGRx_EN_Pos (0U)
20852#define COMP_CFGRx_EN_Msk (0x1UL << COMP_CFGRx_EN_Pos)
20853#define COMP_CFGRx_EN COMP_CFGRx_EN_Msk
20854#define COMP_CFGRx_BRGEN_Pos (1U)
20855#define COMP_CFGRx_BRGEN_Msk (0x1UL << COMP_CFGRx_BRGEN_Pos)
20856#define COMP_CFGRx_BRGEN COMP_CFGRx_BRGEN_Msk
20857#define COMP_CFGRx_SCALEN_Pos (2U)
20858#define COMP_CFGRx_SCALEN_Msk (0x1UL << COMP_CFGRx_SCALEN_Pos)
20859#define COMP_CFGRx_SCALEN COMP_CFGRx_SCALEN_Msk
20860#define COMP_CFGRx_POLARITY_Pos (3U)
20861#define COMP_CFGRx_POLARITY_Msk (0x1UL << COMP_CFGRx_POLARITY_Pos)
20862#define COMP_CFGRx_POLARITY COMP_CFGRx_POLARITY_Msk
20863#define COMP_CFGRx_WINMODE_Pos (4U)
20864#define COMP_CFGRx_WINMODE_Msk (0x1UL << COMP_CFGRx_WINMODE_Pos)
20865#define COMP_CFGRx_WINMODE COMP_CFGRx_WINMODE_Msk
20866#define COMP_CFGRx_ITEN_Pos (6U)
20867#define COMP_CFGRx_ITEN_Msk (0x1UL << COMP_CFGRx_ITEN_Pos)
20868#define COMP_CFGRx_ITEN COMP_CFGRx_ITEN_Msk
20869#define COMP_CFGRx_HYST_Pos (8U)
20870#define COMP_CFGRx_HYST_Msk (0x3UL << COMP_CFGRx_HYST_Pos)
20871#define COMP_CFGRx_HYST COMP_CFGRx_HYST_Msk
20872#define COMP_CFGRx_HYST_0 (0x1UL << COMP_CFGRx_HYST_Pos)
20873#define COMP_CFGRx_HYST_1 (0x2UL << COMP_CFGRx_HYST_Pos)
20874#define COMP_CFGRx_PWRMODE_Pos (12U)
20875#define COMP_CFGRx_PWRMODE_Msk (0x3UL << COMP_CFGRx_PWRMODE_Pos)
20876#define COMP_CFGRx_PWRMODE COMP_CFGRx_PWRMODE_Msk
20877#define COMP_CFGRx_PWRMODE_0 (0x1UL << COMP_CFGRx_PWRMODE_Pos)
20878#define COMP_CFGRx_PWRMODE_1 (0x2UL << COMP_CFGRx_PWRMODE_Pos)
20879#define COMP_CFGRx_INMSEL_Pos (16U)
20880#define COMP_CFGRx_INMSEL_Msk (0x7UL << COMP_CFGRx_INMSEL_Pos)
20881#define COMP_CFGRx_INMSEL COMP_CFGRx_INMSEL_Msk
20882#define COMP_CFGRx_INMSEL_0 (0x1UL << COMP_CFGRx_INMSEL_Pos)
20883#define COMP_CFGRx_INMSEL_1 (0x2UL << COMP_CFGRx_INMSEL_Pos)
20884#define COMP_CFGRx_INMSEL_2 (0x4UL << COMP_CFGRx_INMSEL_Pos)
20885#define COMP_CFGRx_INPSEL_Pos (20U)
20886#define COMP_CFGRx_INPSEL_Msk (0x1UL << COMP_CFGRx_INPSEL_Pos)
20887#define COMP_CFGRx_INPSEL COMP_CFGRx_INPSEL_Msk
20888#define COMP_CFGRx_BLANKING_Pos (24U)
20889#define COMP_CFGRx_BLANKING_Msk (0xFUL << COMP_CFGRx_BLANKING_Pos)
20890#define COMP_CFGRx_BLANKING COMP_CFGRx_BLANKING_Msk
20891#define COMP_CFGRx_BLANKING_0 (0x1UL << COMP_CFGRx_BLANKING_Pos)
20892#define COMP_CFGRx_BLANKING_1 (0x2UL << COMP_CFGRx_BLANKING_Pos)
20893#define COMP_CFGRx_BLANKING_2 (0x4UL << COMP_CFGRx_BLANKING_Pos)
20894#define COMP_CFGRx_LOCK_Pos (31U)
20895#define COMP_CFGRx_LOCK_Msk (0x1UL << COMP_CFGRx_LOCK_Pos)
20896#define COMP_CFGRx_LOCK COMP_CFGRx_LOCK_Msk
20899/******************************************************************************/
20900/* */
20901/* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
20902/* */
20903/******************************************************************************/
20904/****************** Bit definition for USART_CR1 register *******************/
20905#define USART_CR1_UE_Pos (0U)
20906#define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos)
20907#define USART_CR1_UE USART_CR1_UE_Msk
20908#define USART_CR1_UESM_Pos (1U)
20909#define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos)
20910#define USART_CR1_UESM USART_CR1_UESM_Msk
20911#define USART_CR1_RE_Pos (2U)
20912#define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos)
20913#define USART_CR1_RE USART_CR1_RE_Msk
20914#define USART_CR1_TE_Pos (3U)
20915#define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos)
20916#define USART_CR1_TE USART_CR1_TE_Msk
20917#define USART_CR1_IDLEIE_Pos (4U)
20918#define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos)
20919#define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk
20920#define USART_CR1_RXNEIE_RXFNEIE_Pos (5U)
20921#define USART_CR1_RXNEIE_RXFNEIE_Msk (0x1UL << USART_CR1_RXNEIE_RXFNEIE_Pos)
20922#define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_RXFNEIE_Msk
20923#define USART_CR1_TCIE_Pos (6U)
20924#define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos)
20925#define USART_CR1_TCIE USART_CR1_TCIE_Msk
20926#define USART_CR1_TXEIE_TXFNFIE_Pos (7U)
20927#define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_TXFNFIE_Pos)
20928#define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_TXFNFIE_Msk
20929#define USART_CR1_PEIE_Pos (8U)
20930#define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos)
20931#define USART_CR1_PEIE USART_CR1_PEIE_Msk
20932#define USART_CR1_PS_Pos (9U)
20933#define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos)
20934#define USART_CR1_PS USART_CR1_PS_Msk
20935#define USART_CR1_PCE_Pos (10U)
20936#define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos)
20937#define USART_CR1_PCE USART_CR1_PCE_Msk
20938#define USART_CR1_WAKE_Pos (11U)
20939#define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos)
20940#define USART_CR1_WAKE USART_CR1_WAKE_Msk
20941#define USART_CR1_M_Pos (12U)
20942#define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos)
20943#define USART_CR1_M USART_CR1_M_Msk
20944#define USART_CR1_M0_Pos (12U)
20945#define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos)
20946#define USART_CR1_M0 USART_CR1_M0_Msk
20947#define USART_CR1_MME_Pos (13U)
20948#define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos)
20949#define USART_CR1_MME USART_CR1_MME_Msk
20950#define USART_CR1_CMIE_Pos (14U)
20951#define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos)
20952#define USART_CR1_CMIE USART_CR1_CMIE_Msk
20953#define USART_CR1_OVER8_Pos (15U)
20954#define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos)
20955#define USART_CR1_OVER8 USART_CR1_OVER8_Msk
20956#define USART_CR1_DEDT_Pos (16U)
20957#define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos)
20958#define USART_CR1_DEDT USART_CR1_DEDT_Msk
20959#define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos)
20960#define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos)
20961#define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos)
20962#define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos)
20963#define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos)
20964#define USART_CR1_DEAT_Pos (21U)
20965#define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos)
20966#define USART_CR1_DEAT USART_CR1_DEAT_Msk
20967#define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos)
20968#define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos)
20969#define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos)
20970#define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos)
20971#define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos)
20972#define USART_CR1_RTOIE_Pos (26U)
20973#define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos)
20974#define USART_CR1_RTOIE USART_CR1_RTOIE_Msk
20975#define USART_CR1_EOBIE_Pos (27U)
20976#define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos)
20977#define USART_CR1_EOBIE USART_CR1_EOBIE_Msk
20978#define USART_CR1_M1_Pos (28U)
20979#define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos)
20980#define USART_CR1_M1 USART_CR1_M1_Msk
20981#define USART_CR1_FIFOEN_Pos (29U)
20982#define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos)
20983#define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk
20984#define USART_CR1_TXFEIE_Pos (30U)
20985#define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos)
20986#define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk
20987#define USART_CR1_RXFFIE_Pos (31U)
20988#define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos)
20989#define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk
20991/* Legacy define */
20992#define USART_CR1_RXNEIE USART_CR1_RXNEIE_RXFNEIE
20993#define USART_CR1_TXEIE USART_CR1_TXEIE_TXFNFIE
20994
20995/****************** Bit definition for USART_CR2 register *******************/
20996#define USART_CR2_SLVEN_Pos (0U)
20997#define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos)
20998#define USART_CR2_SLVEN USART_CR2_SLVEN_Msk
20999#define USART_CR2_DIS_NSS_Pos (3U)
21000#define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos)
21001#define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk
21002#define USART_CR2_ADDM7_Pos (4U)
21003#define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos)
21004#define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk
21005#define USART_CR2_LBDL_Pos (5U)
21006#define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos)
21007#define USART_CR2_LBDL USART_CR2_LBDL_Msk
21008#define USART_CR2_LBDIE_Pos (6U)
21009#define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos)
21010#define USART_CR2_LBDIE USART_CR2_LBDIE_Msk
21011#define USART_CR2_LBCL_Pos (8U)
21012#define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos)
21013#define USART_CR2_LBCL USART_CR2_LBCL_Msk
21014#define USART_CR2_CPHA_Pos (9U)
21015#define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos)
21016#define USART_CR2_CPHA USART_CR2_CPHA_Msk
21017#define USART_CR2_CPOL_Pos (10U)
21018#define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos)
21019#define USART_CR2_CPOL USART_CR2_CPOL_Msk
21020#define USART_CR2_CLKEN_Pos (11U)
21021#define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos)
21022#define USART_CR2_CLKEN USART_CR2_CLKEN_Msk
21023#define USART_CR2_STOP_Pos (12U)
21024#define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos)
21025#define USART_CR2_STOP USART_CR2_STOP_Msk
21026#define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos)
21027#define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos)
21028#define USART_CR2_LINEN_Pos (14U)
21029#define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos)
21030#define USART_CR2_LINEN USART_CR2_LINEN_Msk
21031#define USART_CR2_SWAP_Pos (15U)
21032#define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos)
21033#define USART_CR2_SWAP USART_CR2_SWAP_Msk
21034#define USART_CR2_RXINV_Pos (16U)
21035#define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos)
21036#define USART_CR2_RXINV USART_CR2_RXINV_Msk
21037#define USART_CR2_TXINV_Pos (17U)
21038#define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos)
21039#define USART_CR2_TXINV USART_CR2_TXINV_Msk
21040#define USART_CR2_DATAINV_Pos (18U)
21041#define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos)
21042#define USART_CR2_DATAINV USART_CR2_DATAINV_Msk
21043#define USART_CR2_MSBFIRST_Pos (19U)
21044#define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos)
21045#define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk
21046#define USART_CR2_ABREN_Pos (20U)
21047#define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos)
21048#define USART_CR2_ABREN USART_CR2_ABREN_Msk
21049#define USART_CR2_ABRMODE_Pos (21U)
21050#define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos)
21051#define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk
21052#define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos)
21053#define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos)
21054#define USART_CR2_RTOEN_Pos (23U)
21055#define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos)
21056#define USART_CR2_RTOEN USART_CR2_RTOEN_Msk
21057#define USART_CR2_ADD_Pos (24U)
21058#define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos)
21059#define USART_CR2_ADD USART_CR2_ADD_Msk
21061/****************** Bit definition for USART_CR3 register *******************/
21062#define USART_CR3_EIE_Pos (0U)
21063#define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos)
21064#define USART_CR3_EIE USART_CR3_EIE_Msk
21065#define USART_CR3_IREN_Pos (1U)
21066#define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos)
21067#define USART_CR3_IREN USART_CR3_IREN_Msk
21068#define USART_CR3_IRLP_Pos (2U)
21069#define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos)
21070#define USART_CR3_IRLP USART_CR3_IRLP_Msk
21071#define USART_CR3_HDSEL_Pos (3U)
21072#define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos)
21073#define USART_CR3_HDSEL USART_CR3_HDSEL_Msk
21074#define USART_CR3_NACK_Pos (4U)
21075#define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos)
21076#define USART_CR3_NACK USART_CR3_NACK_Msk
21077#define USART_CR3_SCEN_Pos (5U)
21078#define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos)
21079#define USART_CR3_SCEN USART_CR3_SCEN_Msk
21080#define USART_CR3_DMAR_Pos (6U)
21081#define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos)
21082#define USART_CR3_DMAR USART_CR3_DMAR_Msk
21083#define USART_CR3_DMAT_Pos (7U)
21084#define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos)
21085#define USART_CR3_DMAT USART_CR3_DMAT_Msk
21086#define USART_CR3_RTSE_Pos (8U)
21087#define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos)
21088#define USART_CR3_RTSE USART_CR3_RTSE_Msk
21089#define USART_CR3_CTSE_Pos (9U)
21090#define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos)
21091#define USART_CR3_CTSE USART_CR3_CTSE_Msk
21092#define USART_CR3_CTSIE_Pos (10U)
21093#define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos)
21094#define USART_CR3_CTSIE USART_CR3_CTSIE_Msk
21095#define USART_CR3_ONEBIT_Pos (11U)
21096#define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos)
21097#define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk
21098#define USART_CR3_OVRDIS_Pos (12U)
21099#define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos)
21100#define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk
21101#define USART_CR3_DDRE_Pos (13U)
21102#define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos)
21103#define USART_CR3_DDRE USART_CR3_DDRE_Msk
21104#define USART_CR3_DEM_Pos (14U)
21105#define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos)
21106#define USART_CR3_DEM USART_CR3_DEM_Msk
21107#define USART_CR3_DEP_Pos (15U)
21108#define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos)
21109#define USART_CR3_DEP USART_CR3_DEP_Msk
21110#define USART_CR3_SCARCNT_Pos (17U)
21111#define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos)
21112#define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk
21113#define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos)
21114#define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos)
21115#define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos)
21116#define USART_CR3_WUS_Pos (20U)
21117#define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos)
21118#define USART_CR3_WUS USART_CR3_WUS_Msk
21119#define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos)
21120#define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos)
21121#define USART_CR3_WUFIE_Pos (22U)
21122#define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos)
21123#define USART_CR3_WUFIE USART_CR3_WUFIE_Msk
21124#define USART_CR3_TXFTIE_Pos (23U)
21125#define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos)
21126#define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk
21127#define USART_CR3_TCBGTIE_Pos (24U)
21128#define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos)
21129#define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk
21130#define USART_CR3_RXFTCFG_Pos (25U)
21131#define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos)
21132#define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk
21133#define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos)
21134#define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos)
21135#define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos)
21136#define USART_CR3_RXFTIE_Pos (28U)
21137#define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos)
21138#define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk
21139#define USART_CR3_TXFTCFG_Pos (29U)
21140#define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos)
21141#define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk
21142#define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos)
21143#define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos)
21144#define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos)
21146/****************** Bit definition for USART_BRR register *******************/
21147#define USART_BRR_DIV_FRACTION_Pos (0U)
21148#define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos)
21149#define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk
21150#define USART_BRR_DIV_MANTISSA_Pos (4U)
21151#define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos)
21152#define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk
21154/****************** Bit definition for USART_GTPR register ******************/
21155#define USART_GTPR_PSC_Pos (0U)
21156#define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos)
21157#define USART_GTPR_PSC USART_GTPR_PSC_Msk
21158#define USART_GTPR_GT_Pos (8U)
21159#define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos)
21160#define USART_GTPR_GT USART_GTPR_GT_Msk
21162/******************* Bit definition for USART_RTOR register *****************/
21163#define USART_RTOR_RTO_Pos (0U)
21164#define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos)
21165#define USART_RTOR_RTO USART_RTOR_RTO_Msk
21166#define USART_RTOR_BLEN_Pos (24U)
21167#define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos)
21168#define USART_RTOR_BLEN USART_RTOR_BLEN_Msk
21170/******************* Bit definition for USART_RQR register ******************/
21171#define USART_RQR_ABRRQ_Pos (0U)
21172#define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos)
21173#define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk
21174#define USART_RQR_SBKRQ_Pos (1U)
21175#define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos)
21176#define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk
21177#define USART_RQR_MMRQ_Pos (2U)
21178#define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos)
21179#define USART_RQR_MMRQ USART_RQR_MMRQ_Msk
21180#define USART_RQR_RXFRQ_Pos (3U)
21181#define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos)
21182#define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk
21183#define USART_RQR_TXFRQ_Pos (4U)
21184#define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos)
21185#define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk
21187/******************* Bit definition for USART_ISR register ******************/
21188#define USART_ISR_PE_Pos (0U)
21189#define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos)
21190#define USART_ISR_PE USART_ISR_PE_Msk
21191#define USART_ISR_FE_Pos (1U)
21192#define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos)
21193#define USART_ISR_FE USART_ISR_FE_Msk
21194#define USART_ISR_NE_Pos (2U)
21195#define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos)
21196#define USART_ISR_NE USART_ISR_NE_Msk
21197#define USART_ISR_ORE_Pos (3U)
21198#define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos)
21199#define USART_ISR_ORE USART_ISR_ORE_Msk
21200#define USART_ISR_IDLE_Pos (4U)
21201#define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos)
21202#define USART_ISR_IDLE USART_ISR_IDLE_Msk
21203#define USART_ISR_RXNE_RXFNE_Pos (5U)
21204#define USART_ISR_RXNE_RXFNE_Msk (0x1UL << USART_ISR_RXNE_RXFNE_Pos)
21205#define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_RXFNE_Msk
21206#define USART_ISR_TC_Pos (6U)
21207#define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos)
21208#define USART_ISR_TC USART_ISR_TC_Msk
21209#define USART_ISR_TXE_TXFNF_Pos (7U)
21210#define USART_ISR_TXE_TXFNF_Msk (0x1UL << USART_ISR_TXE_TXFNF_Pos)
21211#define USART_ISR_TXE_TXFNF USART_ISR_TXE_TXFNF_Msk
21212#define USART_ISR_LBDF_Pos (8U)
21213#define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos)
21214#define USART_ISR_LBDF USART_ISR_LBDF_Msk
21215#define USART_ISR_CTSIF_Pos (9U)
21216#define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos)
21217#define USART_ISR_CTSIF USART_ISR_CTSIF_Msk
21218#define USART_ISR_CTS_Pos (10U)
21219#define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos)
21220#define USART_ISR_CTS USART_ISR_CTS_Msk
21221#define USART_ISR_RTOF_Pos (11U)
21222#define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos)
21223#define USART_ISR_RTOF USART_ISR_RTOF_Msk
21224#define USART_ISR_EOBF_Pos (12U)
21225#define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos)
21226#define USART_ISR_EOBF USART_ISR_EOBF_Msk
21227#define USART_ISR_UDR_Pos (13U)
21228#define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos)
21229#define USART_ISR_UDR USART_ISR_UDR_Msk
21230#define USART_ISR_ABRE_Pos (14U)
21231#define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos)
21232#define USART_ISR_ABRE USART_ISR_ABRE_Msk
21233#define USART_ISR_ABRF_Pos (15U)
21234#define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos)
21235#define USART_ISR_ABRF USART_ISR_ABRF_Msk
21236#define USART_ISR_BUSY_Pos (16U)
21237#define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos)
21238#define USART_ISR_BUSY USART_ISR_BUSY_Msk
21239#define USART_ISR_CMF_Pos (17U)
21240#define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos)
21241#define USART_ISR_CMF USART_ISR_CMF_Msk
21242#define USART_ISR_SBKF_Pos (18U)
21243#define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos)
21244#define USART_ISR_SBKF USART_ISR_SBKF_Msk
21245#define USART_ISR_RWU_Pos (19U)
21246#define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos)
21247#define USART_ISR_RWU USART_ISR_RWU_Msk
21248#define USART_ISR_WUF_Pos (20U)
21249#define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos)
21250#define USART_ISR_WUF USART_ISR_WUF_Msk
21251#define USART_ISR_TEACK_Pos (21U)
21252#define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos)
21253#define USART_ISR_TEACK USART_ISR_TEACK_Msk
21254#define USART_ISR_REACK_Pos (22U)
21255#define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos)
21256#define USART_ISR_REACK USART_ISR_REACK_Msk
21257#define USART_ISR_TXFE_Pos (23U)
21258#define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos)
21259#define USART_ISR_TXFE USART_ISR_TXFE_Msk
21260#define USART_ISR_RXFF_Pos (24U)
21261#define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos)
21262#define USART_ISR_RXFF USART_ISR_RXFF_Msk
21263#define USART_ISR_TCBGT_Pos (25U)
21264#define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos)
21265#define USART_ISR_TCBGT USART_ISR_TCBGT_Msk
21266#define USART_ISR_RXFT_Pos (26U)
21267#define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos)
21268#define USART_ISR_RXFT USART_ISR_RXFT_Msk
21269#define USART_ISR_TXFT_Pos (27U)
21270#define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos)
21271#define USART_ISR_TXFT USART_ISR_TXFT_Msk
21273/******************* Bit definition for USART_ICR register ******************/
21274#define USART_ICR_PECF_Pos (0U)
21275#define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos)
21276#define USART_ICR_PECF USART_ICR_PECF_Msk
21277#define USART_ICR_FECF_Pos (1U)
21278#define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos)
21279#define USART_ICR_FECF USART_ICR_FECF_Msk
21280#define USART_ICR_NECF_Pos (2U)
21281#define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos)
21282#define USART_ICR_NECF USART_ICR_NECF_Msk
21283#define USART_ICR_ORECF_Pos (3U)
21284#define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos)
21285#define USART_ICR_ORECF USART_ICR_ORECF_Msk
21286#define USART_ICR_IDLECF_Pos (4U)
21287#define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos)
21288#define USART_ICR_IDLECF USART_ICR_IDLECF_Msk
21289#define USART_ICR_TXFECF_Pos (5U)
21290#define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos)
21291#define USART_ICR_TXFECF USART_ICR_TXFECF_Msk
21292#define USART_ICR_TCCF_Pos (6U)
21293#define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos)
21294#define USART_ICR_TCCF USART_ICR_TCCF_Msk
21295#define USART_ICR_TCBGTCF_Pos (7U)
21296#define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos)
21297#define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk
21298#define USART_ICR_LBDCF_Pos (8U)
21299#define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos)
21300#define USART_ICR_LBDCF USART_ICR_LBDCF_Msk
21301#define USART_ICR_CTSCF_Pos (9U)
21302#define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos)
21303#define USART_ICR_CTSCF USART_ICR_CTSCF_Msk
21304#define USART_ICR_RTOCF_Pos (11U)
21305#define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos)
21306#define USART_ICR_RTOCF USART_ICR_RTOCF_Msk
21307#define USART_ICR_EOBCF_Pos (12U)
21308#define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos)
21309#define USART_ICR_EOBCF USART_ICR_EOBCF_Msk
21310#define USART_ICR_UDRCF_Pos (13U)
21311#define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos)
21312#define USART_ICR_UDRCF USART_ICR_UDRCF_Msk
21313#define USART_ICR_CMCF_Pos (17U)
21314#define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos)
21315#define USART_ICR_CMCF USART_ICR_CMCF_Msk
21316#define USART_ICR_WUCF_Pos (20U)
21317#define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos)
21318#define USART_ICR_WUCF USART_ICR_WUCF_Msk
21320/******************* Bit definition for USART_RDR register ******************/
21321#define USART_RDR_RDR_Pos (0U)
21322#define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos)
21323#define USART_RDR_RDR USART_RDR_RDR_Msk
21325/******************* Bit definition for USART_TDR register ******************/
21326#define USART_TDR_TDR_Pos (0U)
21327#define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos)
21328#define USART_TDR_TDR USART_TDR_TDR_Msk
21330/******************* Bit definition for USART_PRESC register ******************/
21331#define USART_PRESC_PRESCALER_Pos (0U)
21332#define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos)
21333#define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk
21334#define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos)
21335#define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos)
21336#define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos)
21337#define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos)
21339/******************************************************************************/
21340/* */
21341/* Single Wire Protocol Master Interface (SWPMI) */
21342/* */
21343/******************************************************************************/
21344
21345/******************* Bit definition for SWPMI_CR register ********************/
21346#define SWPMI_CR_RXDMA_Pos (0U)
21347#define SWPMI_CR_RXDMA_Msk (0x1UL << SWPMI_CR_RXDMA_Pos)
21348#define SWPMI_CR_RXDMA SWPMI_CR_RXDMA_Msk
21349#define SWPMI_CR_TXDMA_Pos (1U)
21350#define SWPMI_CR_TXDMA_Msk (0x1UL << SWPMI_CR_TXDMA_Pos)
21351#define SWPMI_CR_TXDMA SWPMI_CR_TXDMA_Msk
21352#define SWPMI_CR_RXMODE_Pos (2U)
21353#define SWPMI_CR_RXMODE_Msk (0x1UL << SWPMI_CR_RXMODE_Pos)
21354#define SWPMI_CR_RXMODE SWPMI_CR_RXMODE_Msk
21355#define SWPMI_CR_TXMODE_Pos (3U)
21356#define SWPMI_CR_TXMODE_Msk (0x1UL << SWPMI_CR_TXMODE_Pos)
21357#define SWPMI_CR_TXMODE SWPMI_CR_TXMODE_Msk
21358#define SWPMI_CR_LPBK_Pos (4U)
21359#define SWPMI_CR_LPBK_Msk (0x1UL << SWPMI_CR_LPBK_Pos)
21360#define SWPMI_CR_LPBK SWPMI_CR_LPBK_Msk
21361#define SWPMI_CR_SWPACT_Pos (5U)
21362#define SWPMI_CR_SWPACT_Msk (0x1UL << SWPMI_CR_SWPACT_Pos)
21363#define SWPMI_CR_SWPACT SWPMI_CR_SWPACT_Msk
21364#define SWPMI_CR_DEACT_Pos (10U)
21365#define SWPMI_CR_DEACT_Msk (0x1UL << SWPMI_CR_DEACT_Pos)
21366#define SWPMI_CR_DEACT SWPMI_CR_DEACT_Msk
21367#define SWPMI_CR_SWPEN_Pos (11U)
21368#define SWPMI_CR_SWPEN_Msk (0x1UL << SWPMI_CR_SWPEN_Pos)
21369#define SWPMI_CR_SWPEN SWPMI_CR_SWPEN_Msk
21371/******************* Bit definition for SWPMI_BRR register ********************/
21372#define SWPMI_BRR_BR_Pos (0U)
21373#define SWPMI_BRR_BR_Msk (0xFFUL << SWPMI_BRR_BR_Pos)
21374#define SWPMI_BRR_BR SWPMI_BRR_BR_Msk
21376/******************* Bit definition for SWPMI_ISR register ********************/
21377#define SWPMI_ISR_RXBFF_Pos (0U)
21378#define SWPMI_ISR_RXBFF_Msk (0x1UL << SWPMI_ISR_RXBFF_Pos)
21379#define SWPMI_ISR_RXBFF SWPMI_ISR_RXBFF_Msk
21380#define SWPMI_ISR_TXBEF_Pos (1U)
21381#define SWPMI_ISR_TXBEF_Msk (0x1UL << SWPMI_ISR_TXBEF_Pos)
21382#define SWPMI_ISR_TXBEF SWPMI_ISR_TXBEF_Msk
21383#define SWPMI_ISR_RXBERF_Pos (2U)
21384#define SWPMI_ISR_RXBERF_Msk (0x1UL << SWPMI_ISR_RXBERF_Pos)
21385#define SWPMI_ISR_RXBERF SWPMI_ISR_RXBERF_Msk
21386#define SWPMI_ISR_RXOVRF_Pos (3U)
21387#define SWPMI_ISR_RXOVRF_Msk (0x1UL << SWPMI_ISR_RXOVRF_Pos)
21388#define SWPMI_ISR_RXOVRF SWPMI_ISR_RXOVRF_Msk
21389#define SWPMI_ISR_TXUNRF_Pos (4U)
21390#define SWPMI_ISR_TXUNRF_Msk (0x1UL << SWPMI_ISR_TXUNRF_Pos)
21391#define SWPMI_ISR_TXUNRF SWPMI_ISR_TXUNRF_Msk
21392#define SWPMI_ISR_RXNE_Pos (5U)
21393#define SWPMI_ISR_RXNE_Msk (0x1UL << SWPMI_ISR_RXNE_Pos)
21394#define SWPMI_ISR_RXNE SWPMI_ISR_RXNE_Msk
21395#define SWPMI_ISR_TXE_Pos (6U)
21396#define SWPMI_ISR_TXE_Msk (0x1UL << SWPMI_ISR_TXE_Pos)
21397#define SWPMI_ISR_TXE SWPMI_ISR_TXE_Msk
21398#define SWPMI_ISR_TCF_Pos (7U)
21399#define SWPMI_ISR_TCF_Msk (0x1UL << SWPMI_ISR_TCF_Pos)
21400#define SWPMI_ISR_TCF SWPMI_ISR_TCF_Msk
21401#define SWPMI_ISR_SRF_Pos (8U)
21402#define SWPMI_ISR_SRF_Msk (0x1UL << SWPMI_ISR_SRF_Pos)
21403#define SWPMI_ISR_SRF SWPMI_ISR_SRF_Msk
21404#define SWPMI_ISR_SUSP_Pos (9U)
21405#define SWPMI_ISR_SUSP_Msk (0x1UL << SWPMI_ISR_SUSP_Pos)
21406#define SWPMI_ISR_SUSP SWPMI_ISR_SUSP_Msk
21407#define SWPMI_ISR_DEACTF_Pos (10U)
21408#define SWPMI_ISR_DEACTF_Msk (0x1UL << SWPMI_ISR_DEACTF_Pos)
21409#define SWPMI_ISR_DEACTF SWPMI_ISR_DEACTF_Msk
21410#define SWPMI_ISR_RDYF_Pos (11U)
21411#define SWPMI_ISR_RDYF_Msk (0x1UL << SWPMI_ISR_RDYF_Pos)
21412#define SWPMI_ISR_RDYF SWPMI_ISR_RDYF_Msk
21414/******************* Bit definition for SWPMI_ICR register ********************/
21415#define SWPMI_ICR_CRXBFF_Pos (0U)
21416#define SWPMI_ICR_CRXBFF_Msk (0x1UL << SWPMI_ICR_CRXBFF_Pos)
21417#define SWPMI_ICR_CRXBFF SWPMI_ICR_CRXBFF_Msk
21418#define SWPMI_ICR_CTXBEF_Pos (1U)
21419#define SWPMI_ICR_CTXBEF_Msk (0x1UL << SWPMI_ICR_CTXBEF_Pos)
21420#define SWPMI_ICR_CTXBEF SWPMI_ICR_CTXBEF_Msk
21421#define SWPMI_ICR_CRXBERF_Pos (2U)
21422#define SWPMI_ICR_CRXBERF_Msk (0x1UL << SWPMI_ICR_CRXBERF_Pos)
21423#define SWPMI_ICR_CRXBERF SWPMI_ICR_CRXBERF_Msk
21424#define SWPMI_ICR_CRXOVRF_Pos (3U)
21425#define SWPMI_ICR_CRXOVRF_Msk (0x1UL << SWPMI_ICR_CRXOVRF_Pos)
21426#define SWPMI_ICR_CRXOVRF SWPMI_ICR_CRXOVRF_Msk
21427#define SWPMI_ICR_CTXUNRF_Pos (4U)
21428#define SWPMI_ICR_CTXUNRF_Msk (0x1UL << SWPMI_ICR_CTXUNRF_Pos)
21429#define SWPMI_ICR_CTXUNRF SWPMI_ICR_CTXUNRF_Msk
21430#define SWPMI_ICR_CTCF_Pos (7U)
21431#define SWPMI_ICR_CTCF_Msk (0x1UL << SWPMI_ICR_CTCF_Pos)
21432#define SWPMI_ICR_CTCF SWPMI_ICR_CTCF_Msk
21433#define SWPMI_ICR_CSRF_Pos (8U)
21434#define SWPMI_ICR_CSRF_Msk (0x1UL << SWPMI_ICR_CSRF_Pos)
21435#define SWPMI_ICR_CSRF SWPMI_ICR_CSRF_Msk
21436#define SWPMI_ICR_CRDYF_Pos (11U)
21437#define SWPMI_ICR_CRDYF_Msk (0x1UL << SWPMI_ICR_CRDYF_Pos)
21438#define SWPMI_ICR_CRDYF SWPMI_ICR_CRDYF_Msk
21440/******************* Bit definition for SWPMI_IER register ********************/
21441#define SWPMI_IER_RXBFIE_Pos (0U)
21442#define SWPMI_IER_RXBFIE_Msk (0x1UL << SWPMI_IER_RXBFIE_Pos)
21443#define SWPMI_IER_RXBFIE SWPMI_IER_RXBFIE_Msk
21444#define SWPMI_IER_TXBEIE_Pos (1U)
21445#define SWPMI_IER_TXBEIE_Msk (0x1UL << SWPMI_IER_TXBEIE_Pos)
21446#define SWPMI_IER_TXBEIE SWPMI_IER_TXBEIE_Msk
21447#define SWPMI_IER_RXBERIE_Pos (2U)
21448#define SWPMI_IER_RXBERIE_Msk (0x1UL << SWPMI_IER_RXBERIE_Pos)
21449#define SWPMI_IER_RXBERIE SWPMI_IER_RXBERIE_Msk
21450#define SWPMI_IER_RXOVRIE_Pos (3U)
21451#define SWPMI_IER_RXOVRIE_Msk (0x1UL << SWPMI_IER_RXOVRIE_Pos)
21452#define SWPMI_IER_RXOVRIE SWPMI_IER_RXOVRIE_Msk
21453#define SWPMI_IER_TXUNRIE_Pos (4U)
21454#define SWPMI_IER_TXUNRIE_Msk (0x1UL << SWPMI_IER_TXUNRIE_Pos)
21455#define SWPMI_IER_TXUNRIE SWPMI_IER_TXUNRIE_Msk
21456#define SWPMI_IER_RIE_Pos (5U)
21457#define SWPMI_IER_RIE_Msk (0x1UL << SWPMI_IER_RIE_Pos)
21458#define SWPMI_IER_RIE SWPMI_IER_RIE_Msk
21459#define SWPMI_IER_TIE_Pos (6U)
21460#define SWPMI_IER_TIE_Msk (0x1UL << SWPMI_IER_TIE_Pos)
21461#define SWPMI_IER_TIE SWPMI_IER_TIE_Msk
21462#define SWPMI_IER_TCIE_Pos (7U)
21463#define SWPMI_IER_TCIE_Msk (0x1UL << SWPMI_IER_TCIE_Pos)
21464#define SWPMI_IER_TCIE SWPMI_IER_TCIE_Msk
21465#define SWPMI_IER_SRIE_Pos (8U)
21466#define SWPMI_IER_SRIE_Msk (0x1UL << SWPMI_IER_SRIE_Pos)
21467#define SWPMI_IER_SRIE SWPMI_IER_SRIE_Msk
21468#define SWPMI_IER_RDYIE_Pos (11U)
21469#define SWPMI_IER_RDYIE_Msk (0x1UL << SWPMI_IER_RDYIE_Pos)
21470#define SWPMI_IER_RDYIE SWPMI_IER_RDYIE_Msk
21472/******************* Bit definition for SWPMI_RFL register ********************/
21473#define SWPMI_RFL_RFL_Pos (0U)
21474#define SWPMI_RFL_RFL_Msk (0x1FUL << SWPMI_RFL_RFL_Pos)
21475#define SWPMI_RFL_RFL SWPMI_RFL_RFL_Msk
21476#define SWPMI_RFL_RFL_0_1 (0x00000003U)
21478/******************* Bit definition for SWPMI_TDR register ********************/
21479#define SWPMI_TDR_TD_Pos (0U)
21480#define SWPMI_TDR_TD_Msk (0xFFFFFFFFUL << SWPMI_TDR_TD_Pos)
21481#define SWPMI_TDR_TD SWPMI_TDR_TD_Msk
21483/******************* Bit definition for SWPMI_RDR register ********************/
21484#define SWPMI_RDR_RD_Pos (0U)
21485#define SWPMI_RDR_RD_Msk (0xFFFFFFFFUL << SWPMI_RDR_RD_Pos)
21486#define SWPMI_RDR_RD SWPMI_RDR_RD_Msk
21489/******************* Bit definition for SWPMI_OR register ********************/
21490#define SWPMI_OR_TBYP_Pos (0U)
21491#define SWPMI_OR_TBYP_Msk (0x1UL << SWPMI_OR_TBYP_Pos)
21492#define SWPMI_OR_TBYP SWPMI_OR_TBYP_Msk
21493#define SWPMI_OR_CLASS_Pos (1U)
21494#define SWPMI_OR_CLASS_Msk (0x1UL << SWPMI_OR_CLASS_Pos)
21495#define SWPMI_OR_CLASS SWPMI_OR_CLASS_Msk
21497/******************************************************************************/
21498/* */
21499/* Window WATCHDOG */
21500/* */
21501/******************************************************************************/
21502/******************* Bit definition for WWDG_CR register ********************/
21503#define WWDG_CR_T_Pos (0U)
21504#define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos)
21505#define WWDG_CR_T WWDG_CR_T_Msk
21506#define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos)
21507#define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos)
21508#define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos)
21509#define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos)
21510#define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos)
21511#define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos)
21512#define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos)
21514#define WWDG_CR_WDGA_Pos (7U)
21515#define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos)
21516#define WWDG_CR_WDGA WWDG_CR_WDGA_Msk
21518/******************* Bit definition for WWDG_CFR register *******************/
21519#define WWDG_CFR_W_Pos (0U)
21520#define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos)
21521#define WWDG_CFR_W WWDG_CFR_W_Msk
21522#define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos)
21523#define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos)
21524#define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos)
21525#define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos)
21526#define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos)
21527#define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos)
21528#define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos)
21530#define WWDG_CFR_EWI_Pos (9U)
21531#define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos)
21532#define WWDG_CFR_EWI WWDG_CFR_EWI_Msk
21534#define WWDG_CFR_WDGTB_Pos (11U)
21535#define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos)
21536#define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk
21537#define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos)
21538#define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos)
21539#define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos)
21541/******************* Bit definition for WWDG_SR register ********************/
21542#define WWDG_SR_EWIF_Pos (0U)
21543#define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos)
21544#define WWDG_SR_EWIF WWDG_SR_EWIF_Msk
21547/******************************************************************************/
21548/* */
21549/* DBG */
21550/* */
21551/******************************************************************************/
21552/********************************* DEVICE ID ********************************/
21553#define STM32H7_DEV_ID 0x483UL
21554
21555/******************** Bit definition for DBGMCU_IDCODE register *************/
21556#define DBGMCU_IDCODE_DEV_ID_Pos (0U)
21557#define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)
21558#define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
21559#define DBGMCU_IDCODE_REV_ID_Pos (16U)
21560#define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)
21561#define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
21562
21563/******************** Bit definition for DBGMCU_CR register *****************/
21564#define DBGMCU_CR_DBG_SLEEPD1_Pos (0U)
21565#define DBGMCU_CR_DBG_SLEEPD1_Msk (0x1UL << DBGMCU_CR_DBG_SLEEPD1_Pos)
21566#define DBGMCU_CR_DBG_SLEEPD1 DBGMCU_CR_DBG_SLEEPD1_Msk
21567#define DBGMCU_CR_DBG_STOPD1_Pos (1U)
21568#define DBGMCU_CR_DBG_STOPD1_Msk (0x1UL << DBGMCU_CR_DBG_STOPD1_Pos)
21569#define DBGMCU_CR_DBG_STOPD1 DBGMCU_CR_DBG_STOPD1_Msk
21570#define DBGMCU_CR_DBG_STANDBYD1_Pos (2U)
21571#define DBGMCU_CR_DBG_STANDBYD1_Msk (0x1UL << DBGMCU_CR_DBG_STANDBYD1_Pos)
21572#define DBGMCU_CR_DBG_STANDBYD1 DBGMCU_CR_DBG_STANDBYD1_Msk
21573#define DBGMCU_CR_DBG_STOPD3_Pos (7U)
21574#define DBGMCU_CR_DBG_STOPD3_Msk (0x1UL << DBGMCU_CR_DBG_STOPD3_Pos)
21575#define DBGMCU_CR_DBG_STOPD3 DBGMCU_CR_DBG_STOPD3_Msk
21576#define DBGMCU_CR_DBG_STANDBYD3_Pos (8U)
21577#define DBGMCU_CR_DBG_STANDBYD3_Msk (0x1UL << DBGMCU_CR_DBG_STANDBYD3_Pos)
21578#define DBGMCU_CR_DBG_STANDBYD3 DBGMCU_CR_DBG_STANDBYD3_Msk
21579#define DBGMCU_CR_DBG_TRACECKEN_Pos (20U)
21580#define DBGMCU_CR_DBG_TRACECKEN_Msk (0x1UL << DBGMCU_CR_DBG_TRACECKEN_Pos)
21581#define DBGMCU_CR_DBG_TRACECKEN DBGMCU_CR_DBG_TRACECKEN_Msk
21582#define DBGMCU_CR_DBG_CKD1EN_Pos (21U)
21583#define DBGMCU_CR_DBG_CKD1EN_Msk (0x1UL << DBGMCU_CR_DBG_CKD1EN_Pos)
21584#define DBGMCU_CR_DBG_CKD1EN DBGMCU_CR_DBG_CKD1EN_Msk
21585#define DBGMCU_CR_DBG_CKD3EN_Pos (22U)
21586#define DBGMCU_CR_DBG_CKD3EN_Msk (0x1UL << DBGMCU_CR_DBG_CKD3EN_Pos)
21587#define DBGMCU_CR_DBG_CKD3EN DBGMCU_CR_DBG_CKD3EN_Msk
21588#define DBGMCU_CR_DBG_TRGOEN_Pos (28U)
21589#define DBGMCU_CR_DBG_TRGOEN_Msk (0x1UL << DBGMCU_CR_DBG_TRGOEN_Pos)
21590#define DBGMCU_CR_DBG_TRGOEN DBGMCU_CR_DBG_TRGOEN_Msk
21591
21592/******************** Bit definition for APB3FZ1 register ************/
21593#define DBGMCU_APB3FZ1_DBG_WWDG1_Pos (6U)
21594#define DBGMCU_APB3FZ1_DBG_WWDG1_Msk (0x1UL << DBGMCU_APB3FZ1_DBG_WWDG1_Pos)
21595#define DBGMCU_APB3FZ1_DBG_WWDG1 DBGMCU_APB3FZ1_DBG_WWDG1_Msk
21596/******************** Bit definition for APB1LFZ1 register ************/
21597#define DBGMCU_APB1LFZ1_DBG_TIM2_Pos (0U)
21598#define DBGMCU_APB1LFZ1_DBG_TIM2_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM2_Pos)
21599#define DBGMCU_APB1LFZ1_DBG_TIM2 DBGMCU_APB1LFZ1_DBG_TIM2_Msk
21600#define DBGMCU_APB1LFZ1_DBG_TIM3_Pos (1U)
21601#define DBGMCU_APB1LFZ1_DBG_TIM3_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM3_Pos)
21602#define DBGMCU_APB1LFZ1_DBG_TIM3 DBGMCU_APB1LFZ1_DBG_TIM3_Msk
21603#define DBGMCU_APB1LFZ1_DBG_TIM4_Pos (2U)
21604#define DBGMCU_APB1LFZ1_DBG_TIM4_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM4_Pos)
21605#define DBGMCU_APB1LFZ1_DBG_TIM4 DBGMCU_APB1LFZ1_DBG_TIM4_Msk
21606#define DBGMCU_APB1LFZ1_DBG_TIM5_Pos (3U)
21607#define DBGMCU_APB1LFZ1_DBG_TIM5_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM5_Pos)
21608#define DBGMCU_APB1LFZ1_DBG_TIM5 DBGMCU_APB1LFZ1_DBG_TIM5_Msk
21609#define DBGMCU_APB1LFZ1_DBG_TIM6_Pos (4U)
21610#define DBGMCU_APB1LFZ1_DBG_TIM6_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM6_Pos)
21611#define DBGMCU_APB1LFZ1_DBG_TIM6 DBGMCU_APB1LFZ1_DBG_TIM6_Msk
21612#define DBGMCU_APB1LFZ1_DBG_TIM7_Pos (5U)
21613#define DBGMCU_APB1LFZ1_DBG_TIM7_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM7_Pos)
21614#define DBGMCU_APB1LFZ1_DBG_TIM7 DBGMCU_APB1LFZ1_DBG_TIM7_Msk
21615#define DBGMCU_APB1LFZ1_DBG_TIM12_Pos (6U)
21616#define DBGMCU_APB1LFZ1_DBG_TIM12_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM12_Pos)
21617#define DBGMCU_APB1LFZ1_DBG_TIM12 DBGMCU_APB1LFZ1_DBG_TIM12_Msk
21618#define DBGMCU_APB1LFZ1_DBG_TIM13_Pos (7U)
21619#define DBGMCU_APB1LFZ1_DBG_TIM13_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM13_Pos)
21620#define DBGMCU_APB1LFZ1_DBG_TIM13 DBGMCU_APB1LFZ1_DBG_TIM13_Msk
21621#define DBGMCU_APB1LFZ1_DBG_TIM14_Pos (8U)
21622#define DBGMCU_APB1LFZ1_DBG_TIM14_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM14_Pos)
21623#define DBGMCU_APB1LFZ1_DBG_TIM14 DBGMCU_APB1LFZ1_DBG_TIM14_Msk
21624#define DBGMCU_APB1LFZ1_DBG_LPTIM1_Pos (9U)
21625#define DBGMCU_APB1LFZ1_DBG_LPTIM1_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_LPTIM1_Pos)
21626#define DBGMCU_APB1LFZ1_DBG_LPTIM1 DBGMCU_APB1LFZ1_DBG_LPTIM1_Msk
21627#define DBGMCU_APB1LFZ1_DBG_I2C1_Pos (21U)
21628#define DBGMCU_APB1LFZ1_DBG_I2C1_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C1_Pos)
21629#define DBGMCU_APB1LFZ1_DBG_I2C1 DBGMCU_APB1LFZ1_DBG_I2C1_Msk
21630#define DBGMCU_APB1LFZ1_DBG_I2C2_Pos (22U)
21631#define DBGMCU_APB1LFZ1_DBG_I2C2_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C2_Pos)
21632#define DBGMCU_APB1LFZ1_DBG_I2C2 DBGMCU_APB1LFZ1_DBG_I2C2_Msk
21633#define DBGMCU_APB1LFZ1_DBG_I2C3_Pos (23U)
21634#define DBGMCU_APB1LFZ1_DBG_I2C3_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C3_Pos)
21635#define DBGMCU_APB1LFZ1_DBG_I2C3 DBGMCU_APB1LFZ1_DBG_I2C3_Msk
21636#define DBGMCU_APB1LFZ1_DBG_I2C5_Pos (25U)
21637#define DBGMCU_APB1LFZ1_DBG_I2C5_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C5_Pos)
21638#define DBGMCU_APB1LFZ1_DBG_I2C5 DBGMCU_APB1LFZ1_DBG_I2C5_Msk
21639
21640/******************** Bit definition for APB1HFZ1 register ************/
21641#define DBGMCU_APB1HFZ1_DBG_TIM23_Pos (24U)
21642#define DBGMCU_APB1HFZ1_DBG_TIM23_Msk (0x1UL << DBGMCU_APB1HFZ1_DBG_TIM23_Pos)
21643#define DBGMCU_APB1HFZ1_DBG_TIM23 DBGMCU_APB1HFZ1_DBG_TIM23_Msk
21644#define DBGMCU_APB1HFZ1_DBG_TIM24_Pos (24U)
21645#define DBGMCU_APB1HFZ1_DBG_TIM24_Msk (0x1UL << DBGMCU_APB1HFZ1_DBG_TIM24_Pos)
21646#define DBGMCU_APB1HFZ1_DBG_TIM24 DBGMCU_APB1HFZ1_DBG_TIM24_Msk
21647/******************** Bit definition for APB2FZ1 register ************/
21648#define DBGMCU_APB2FZ1_DBG_TIM1_Pos (0U)
21649#define DBGMCU_APB2FZ1_DBG_TIM1_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM1_Pos)
21650#define DBGMCU_APB2FZ1_DBG_TIM1 DBGMCU_APB2FZ1_DBG_TIM1_Msk
21651#define DBGMCU_APB2FZ1_DBG_TIM8_Pos (1U)
21652#define DBGMCU_APB2FZ1_DBG_TIM8_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM8_Pos)
21653#define DBGMCU_APB2FZ1_DBG_TIM8 DBGMCU_APB2FZ1_DBG_TIM8_Msk
21654#define DBGMCU_APB2FZ1_DBG_TIM15_Pos (16U)
21655#define DBGMCU_APB2FZ1_DBG_TIM15_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM15_Pos)
21656#define DBGMCU_APB2FZ1_DBG_TIM15 DBGMCU_APB2FZ1_DBG_TIM15_Msk
21657#define DBGMCU_APB2FZ1_DBG_TIM16_Pos (17U)
21658#define DBGMCU_APB2FZ1_DBG_TIM16_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM16_Pos)
21659#define DBGMCU_APB2FZ1_DBG_TIM16 DBGMCU_APB2FZ1_DBG_TIM16_Msk
21660#define DBGMCU_APB2FZ1_DBG_TIM17_Pos (18U)
21661#define DBGMCU_APB2FZ1_DBG_TIM17_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM17_Pos)
21662#define DBGMCU_APB2FZ1_DBG_TIM17 DBGMCU_APB2FZ1_DBG_TIM17_Msk
21663/******************** Bit definition for APB4FZ1 register ************/
21664#define DBGMCU_APB4FZ1_DBG_I2C4_Pos (7U)
21665#define DBGMCU_APB4FZ1_DBG_I2C4_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_I2C4_Pos)
21666#define DBGMCU_APB4FZ1_DBG_I2C4 DBGMCU_APB4FZ1_DBG_I2C4_Msk
21667#define DBGMCU_APB4FZ1_DBG_LPTIM2_Pos (9U)
21668#define DBGMCU_APB4FZ1_DBG_LPTIM2_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM2_Pos)
21669#define DBGMCU_APB4FZ1_DBG_LPTIM2 DBGMCU_APB4FZ1_DBG_LPTIM2_Msk
21670#define DBGMCU_APB4FZ1_DBG_LPTIM3_Pos (10U)
21671#define DBGMCU_APB4FZ1_DBG_LPTIM3_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM3_Pos)
21672#define DBGMCU_APB4FZ1_DBG_LPTIM3 DBGMCU_APB4FZ1_DBG_LPTIM3_Msk
21673#define DBGMCU_APB4FZ1_DBG_LPTIM4_Pos (11U)
21674#define DBGMCU_APB4FZ1_DBG_LPTIM4_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM4_Pos)
21675#define DBGMCU_APB4FZ1_DBG_LPTIM4 DBGMCU_APB4FZ1_DBG_LPTIM4_Msk
21676#define DBGMCU_APB4FZ1_DBG_LPTIM5_Pos (12U)
21677#define DBGMCU_APB4FZ1_DBG_LPTIM5_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM5_Pos)
21678#define DBGMCU_APB4FZ1_DBG_LPTIM5 DBGMCU_APB4FZ1_DBG_LPTIM5_Msk
21679#define DBGMCU_APB4FZ1_DBG_RTC_Pos (16U)
21680#define DBGMCU_APB4FZ1_DBG_RTC_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_RTC_Pos)
21681#define DBGMCU_APB4FZ1_DBG_RTC DBGMCU_APB4FZ1_DBG_RTC_Msk
21682#define DBGMCU_APB4FZ1_DBG_IWDG1_Pos (18U)
21683#define DBGMCU_APB4FZ1_DBG_IWDG1_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_IWDG1_Pos)
21684#define DBGMCU_APB4FZ1_DBG_IWDG1 DBGMCU_APB4FZ1_DBG_IWDG1_Msk
21685/******************** Bit definition for DBGMCU_PIDR4 register ************/
21686#define DBGMCU_PIDR4_JEP106CON_Pos (0U)
21687#define DBGMCU_PIDR4_JEP106CON_Msk (0xFUL << DBGMCU_PIDR4_JEP106CON_Pos)
21688#define DBGMCU_PIDR4_JEP106CON DBGMCU_PIDR4_JEP106CON_Msk
21689#define DBGMCU_PIDR4_4KCOUNT_Pos (4U)
21690#define DBGMCU_PIDR4_4KCOUNT_Msk (0xFUL << DBGMCU_PIDR4_4KCOUNT_Pos)
21691#define DBGMCU_PIDR4_4KCOUNT DBGMCU_PIDR4_4KCOUNT_Msk
21692/******************** Bit definition for DBGMCU_PIDR0 register ************/
21693#define DBGMCU_PIDR0_PARTNUM_Pos (0U)
21694#define DBGMCU_PIDR0_PARTNUM_Msk (0xFFUL << DBGMCU_PIDR0_PARTNUM_Pos)
21695#define DBGMCU_PIDR0_PARTNUM DBGMCU_PIDR0_PARTNUM_Msk
21696/******************** Bit definition for DBGMCU_PIDR1 register ************/
21697#define DBGMCU_PIDR1_PARTNUM_Pos (0U)
21698#define DBGMCU_PIDR1_PARTNUM_Msk (0xFUL << DBGMCU_PIDR1_PARTNUM_Pos)
21699#define DBGMCU_PIDR1_PARTNUM DBGMCU_PIDR1_PARTNUM_Msk
21700#define DBGMCU_PIDR1_JEP106ID_Pos (4U)
21701#define DBGMCU_PIDR1_JEP106ID_Msk (0xFUL << DBGMCU_PIDR1_JEP106ID_Pos)
21702#define DBGMCU_PIDR1_JEP106ID DBGMCU_PIDR1_JEP106ID_Msk
21703/******************** Bit definition for DBGMCU_PIDR2 register ************/
21704#define DBGMCU_PIDR2_JEP106ID_Pos (0U)
21705#define DBGMCU_PIDR2_JEP106ID_Msk (0x7UL << DBGMCU_PIDR2_JEP106ID_Pos)
21706#define DBGMCU_PIDR2_JEP106ID DBGMCU_PIDR2_JEP106ID_Msk
21707#define DBGMCU_PIDR2_JEDEC_Pos (3U)
21708#define DBGMCU_PIDR2_JEDEC_Msk (0x1UL << DBGMCU_PIDR2_JEDEC_Pos)
21709#define DBGMCU_PIDR2_JEDEC DBGMCU_PIDR2_JEDEC_Msk
21710#define DBGMCU_PIDR2_REVISION_Pos (4U)
21711#define DBGMCU_PIDR2_REVISION_Msk (0xFUL << DBGMCU_PIDR2_REVISION_Pos)
21712#define DBGMCU_PIDR2_REVISION DBGMCU_PIDR2_REVISION_Msk
21713/******************** Bit definition for DBGMCU_PIDR3 register ************/
21714#define DBGMCU_PIDR3_CMOD_Pos (0U)
21715#define DBGMCU_PIDR3_CMOD_Msk (0xFUL << DBGMCU_PIDR3_CMOD_Pos)
21716#define DBGMCU_PIDR3_CMOD DBGMCU_PIDR3_CMOD_Msk
21717#define DBGMCU_PIDR3_REVAND_Pos (4U)
21718#define DBGMCU_PIDR3_REVAND_Msk (0xFUL << DBGMCU_PIDR3_REVAND_Pos)
21719#define DBGMCU_PIDR3_REVAND DBGMCU_PIDR3_REVAND_Msk
21720/******************** Bit definition for DBGMCU_CIDR0 register ************/
21721#define DBGMCU_CIR0_PREAMBLE_Pos (0U)
21722#define DBGMCU_CIR0_PREAMBLE_Msk (0xFFUL << DBGMCU_CIR0_PREAMBLE_Pos)
21723#define DBGMCU_CIR0_PREAMBLE DBGMCU_CIR0_PREAMBLE_Msk
21724/******************** Bit definition for DBGMCU_CIDR1 register ************/
21725#define DBGMCU_CIR1_PREAMBLE_Pos (0U)
21726#define DBGMCU_CIR1_PREAMBLE_Msk (0xFUL << DBGMCU_CIR1_PREAMBLE_Pos)
21727#define DBGMCU_CIR1_PREAMBLE DBGMCU_CIR1_PREAMBLE_Msk
21728#define DBGMCU_CIR1_CLASS_Pos (4U)
21729#define DBGMCU_CIR1_CLASS_Msk (0xFUL << DBGMCU_CIR1_CLASS_Pos)
21730#define DBGMCU_CIR1_CLASS DBGMCU_CIR1_CLASS_Msk
21731/******************** Bit definition for DBGMCU_CIDR2 register ************/
21732#define DBGMCU_CIR2_PREAMBLE_Pos (0U)
21733#define DBGMCU_CIR2_PREAMBLE_Msk (0xFFUL << DBGMCU_CIR2_PREAMBLE_Pos)
21734#define DBGMCU_CIR2_PREAMBLE DBGMCU_CIR2_PREAMBLE_Msk
21735/******************** Bit definition for DBGMCU_CIDR3 register ************/
21736#define DBGMCU_CIR3_PREAMBLE_Pos (0U)
21737#define DBGMCU_CIR3_PREAMBLE_Msk (0xFFUL << DBGMCU_CIR3_PREAMBLE_Pos)
21738#define DBGMCU_CIR3_PREAMBLE DBGMCU_CIR3_PREAMBLE_Msk
21739/******************************************************************************/
21740/* */
21741/* RAM ECC monitoring */
21742/* */
21743/******************************************************************************/
21744/****************** Bit definition for RAMECC_IER register ******************/
21745#define RAMECC_IER_GECCDEBWIE_Pos (3U)
21746#define RAMECC_IER_GECCDEBWIE_Msk (0x1UL << RAMECC_IER_GECCDEBWIE_Pos)
21747#define RAMECC_IER_GECCDEBWIE RAMECC_IER_GECCDEBWIE_Msk
21748#define RAMECC_IER_GECCDEIE_Pos (2U)
21749#define RAMECC_IER_GECCDEIE_Msk (0x1UL << RAMECC_IER_GECCDEIE_Pos)
21750#define RAMECC_IER_GECCDEIE RAMECC_IER_GECCDEIE_Msk
21751#define RAMECC_IER_GECCSEIE_Pos (1U)
21752#define RAMECC_IER_GECCSEIE_Msk (0x1UL << RAMECC_IER_GECCSEIE_Pos)
21753#define RAMECC_IER_GECCSEIE RAMECC_IER_GECCSEIE_Msk
21754#define RAMECC_IER_GIE_Pos (0U)
21755#define RAMECC_IER_GIE_Msk (0x1UL << RAMECC_IER_GIE_Pos)
21756#define RAMECC_IER_GIE RAMECC_IER_GIE_Msk
21758/******************* Bit definition for RAMECC_CR register ******************/
21759#define RAMECC_CR_ECCELEN_Pos (5U)
21760#define RAMECC_CR_ECCELEN_Msk (0x1UL << RAMECC_CR_ECCELEN_Pos)
21761#define RAMECC_CR_ECCELEN RAMECC_CR_ECCELEN_Msk
21762#define RAMECC_CR_ECCDEBWIE_Pos (4U)
21763#define RAMECC_CR_ECCDEBWIE_Msk (0x1UL << RAMECC_CR_ECCDEBWIE_Pos)
21764#define RAMECC_CR_ECCDEBWIE RAMECC_CR_ECCDEBWIE_Msk
21765#define RAMECC_CR_ECCDEIE_Pos (3U)
21766#define RAMECC_CR_ECCDEIE_Msk (0x1UL << RAMECC_CR_ECCDEIE_Pos)
21767#define RAMECC_CR_ECCDEIE RAMECC_CR_ECCDEIE_Msk
21768#define RAMECC_CR_ECCSEIE_Pos (2U)
21769#define RAMECC_CR_ECCSEIE_Msk (0x1UL << RAMECC_CR_ECCSEIE_Pos)
21770#define RAMECC_CR_ECCSEIE RAMECC_CR_ECCSEIE_Msk
21772/******************* Bit definition for RAMECC_SR register ******************/
21773#define RAMECC_SR_DEBWDF_Pos (2U)
21774#define RAMECC_SR_DEBWDF_Msk (0x1UL << RAMECC_SR_DEBWDF_Pos)
21775#define RAMECC_SR_DEBWDF RAMECC_SR_DEBWDF_Msk
21776#define RAMECC_SR_DEDF_Pos (1U)
21777#define RAMECC_SR_DEDF_Msk (0x1UL << RAMECC_SR_DEDF_Pos)
21778#define RAMECC_SR_DEDF RAMECC_SR_DEDF_Msk
21779#define RAMECC_SR_SEDCF_Pos (0U)
21780#define RAMECC_SR_SEDCF_Msk (0x1UL << RAMECC_SR_SEDCF_Pos)
21781#define RAMECC_SR_SEDCF RAMECC_SR_SEDCF_Msk
21783/****************** Bit definition for RAMECC_FAR register ******************/
21784#define RAMECC_FAR_FADD_Pos (0U)
21785#define RAMECC_FAR_FADD_Msk (0xFFFFFFFFUL << RAMECC_FAR_FADD_Pos)
21786#define RAMECC_FAR_FADD RAMECC_FAR_FADD_Msk
21788/****************** Bit definition for RAMECC_FDRL register *****************/
21789#define RAMECC_FAR_FDATAL_Pos (0U)
21790#define RAMECC_FAR_FDATAL_Msk (0xFFFFFFFFUL << RAMECC_FAR_FDATAL_Pos)
21791#define RAMECC_FAR_FDATAL RAMECC_FAR_FDATAL_Msk
21793/****************** Bit definition for RAMECC_FDRH register *****************/
21794#define RAMECC_FAR_FDATAH_Pos (0U)
21795#define RAMECC_FAR_FDATAH_Msk (0xFFFFFFFFUL << RAMECC_FAR_FDATAH_Pos)
21796#define RAMECC_FAR_FDATAH RAMECC_FAR_FDATAH_Msk /* Failing data high (64-bit memory) */
21797
21798/***************** Bit definition for RAMECC_FECR register ******************/
21799#define RAMECC_FECR_FEC_Pos (0U)
21800#define RAMECC_FECR_FEC_Msk (0xFFFFFFFFUL << RAMECC_FECR_FEC_Pos)
21801#define RAMECC_FECR_FEC RAMECC_FECR_FEC_Msk
21803/******************************************************************************/
21804/* */
21805/* MDIOS */
21806/* */
21807/******************************************************************************/
21808/******************** Bit definition for MDIOS_CR register *******************/
21809#define MDIOS_CR_EN_Pos (0U)
21810#define MDIOS_CR_EN_Msk (0x1UL << MDIOS_CR_EN_Pos)
21811#define MDIOS_CR_EN MDIOS_CR_EN_Msk
21812#define MDIOS_CR_WRIE_Pos (1U)
21813#define MDIOS_CR_WRIE_Msk (0x1UL << MDIOS_CR_WRIE_Pos)
21814#define MDIOS_CR_WRIE MDIOS_CR_WRIE_Msk
21815#define MDIOS_CR_RDIE_Pos (2U)
21816#define MDIOS_CR_RDIE_Msk (0x1UL << MDIOS_CR_RDIE_Pos)
21817#define MDIOS_CR_RDIE MDIOS_CR_RDIE_Msk
21818#define MDIOS_CR_EIE_Pos (3U)
21819#define MDIOS_CR_EIE_Msk (0x1UL << MDIOS_CR_EIE_Pos)
21820#define MDIOS_CR_EIE MDIOS_CR_EIE_Msk
21821#define MDIOS_CR_DPC_Pos (7U)
21822#define MDIOS_CR_DPC_Msk (0x1UL << MDIOS_CR_DPC_Pos)
21823#define MDIOS_CR_DPC MDIOS_CR_DPC_Msk
21824#define MDIOS_CR_PORT_ADDRESS_Pos (8U)
21825#define MDIOS_CR_PORT_ADDRESS_Msk (0x1FUL << MDIOS_CR_PORT_ADDRESS_Pos)
21826#define MDIOS_CR_PORT_ADDRESS MDIOS_CR_PORT_ADDRESS_Msk
21827#define MDIOS_CR_PORT_ADDRESS_0 (0x01UL << MDIOS_CR_PORT_ADDRESS_Pos)
21828#define MDIOS_CR_PORT_ADDRESS_1 (0x02UL << MDIOS_CR_PORT_ADDRESS_Pos)
21829#define MDIOS_CR_PORT_ADDRESS_2 (0x04UL << MDIOS_CR_PORT_ADDRESS_Pos)
21830#define MDIOS_CR_PORT_ADDRESS_3 (0x08UL << MDIOS_CR_PORT_ADDRESS_Pos)
21831#define MDIOS_CR_PORT_ADDRESS_4 (0x10UL << MDIOS_CR_PORT_ADDRESS_Pos)
21833/******************** Bit definition for MDIOS_SR register *******************/
21834#define MDIOS_SR_PERF_Pos (0U)
21835#define MDIOS_SR_PERF_Msk (0x1UL << MDIOS_SR_PERF_Pos)
21836#define MDIOS_SR_PERF MDIOS_SR_PERF_Msk
21837#define MDIOS_SR_SERF_Pos (1U)
21838#define MDIOS_SR_SERF_Msk (0x1UL << MDIOS_SR_SERF_Pos)
21839#define MDIOS_SR_SERF MDIOS_SR_SERF_Msk
21840#define MDIOS_SR_TERF_Pos (2U)
21841#define MDIOS_SR_TERF_Msk (0x1UL << MDIOS_SR_TERF_Pos)
21842#define MDIOS_SR_TERF MDIOS_SR_TERF_Msk
21844/******************** Bit definition for MDIOS_CLRFR register *******************/
21845#define MDIOS_SR_CPERF_Pos (0U)
21846#define MDIOS_SR_CPERF_Msk (0x1UL << MDIOS_SR_CPERF_Pos)
21847#define MDIOS_SR_CPERF MDIOS_SR_CPERF_Msk
21848#define MDIOS_SR_CSERF_Pos (1U)
21849#define MDIOS_SR_CSERF_Msk (0x1UL << MDIOS_SR_CSERF_Pos)
21850#define MDIOS_SR_CSERF MDIOS_SR_CSERF_Msk
21851#define MDIOS_SR_CTERF_Pos (2U)
21852#define MDIOS_SR_CTERF_Msk (0x1UL << MDIOS_SR_CTERF_Pos)
21853#define MDIOS_SR_CTERF MDIOS_SR_CTERF_Msk
21855/******************************************************************************/
21856/* */
21857/* USB_OTG */
21858/* */
21859/******************************************************************************/
21860/******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
21861#define USB_OTG_GOTGCTL_SRQSCS_Pos (0U)
21862#define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos)
21863#define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk
21864#define USB_OTG_GOTGCTL_SRQ_Pos (1U)
21865#define USB_OTG_GOTGCTL_SRQ_Msk (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos)
21866#define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk
21867#define USB_OTG_GOTGCTL_VBVALOEN_Pos (2U)
21868#define USB_OTG_GOTGCTL_VBVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOEN_Pos)
21869#define USB_OTG_GOTGCTL_VBVALOEN USB_OTG_GOTGCTL_VBVALOEN_Msk
21870#define USB_OTG_GOTGCTL_VBVALOVAL_Pos (3U)
21871#define USB_OTG_GOTGCTL_VBVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOVAL_Pos)
21872#define USB_OTG_GOTGCTL_VBVALOVAL USB_OTG_GOTGCTL_VBVALOVAL_Msk
21873#define USB_OTG_GOTGCTL_AVALOEN_Pos (4U)
21874#define USB_OTG_GOTGCTL_AVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOEN_Pos)
21875#define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk
21876#define USB_OTG_GOTGCTL_AVALOVAL_Pos (5U)
21877#define USB_OTG_GOTGCTL_AVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOVAL_Pos)
21878#define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk
21879#define USB_OTG_GOTGCTL_BVALOEN_Pos (6U)
21880#define USB_OTG_GOTGCTL_BVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOEN_Pos)
21881#define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk
21882#define USB_OTG_GOTGCTL_BVALOVAL_Pos (7U)
21883#define USB_OTG_GOTGCTL_BVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOVAL_Pos)
21884#define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk
21885#define USB_OTG_GOTGCTL_HNGSCS_Pos (8U)
21886#define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1UL << USB_OTG_GOTGCTL_HNGSCS_Pos)
21887#define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk
21888#define USB_OTG_GOTGCTL_HNPRQ_Pos (9U)
21889#define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1UL << USB_OTG_GOTGCTL_HNPRQ_Pos)
21890#define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk
21891#define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U)
21892#define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_HSHNPEN_Pos)
21893#define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk
21894#define USB_OTG_GOTGCTL_DHNPEN_Pos (11U)
21895#define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_DHNPEN_Pos)
21896#define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk
21897#define USB_OTG_GOTGCTL_EHEN_Pos (12U)
21898#define USB_OTG_GOTGCTL_EHEN_Msk (0x1UL << USB_OTG_GOTGCTL_EHEN_Pos)
21899#define USB_OTG_GOTGCTL_EHEN USB_OTG_GOTGCTL_EHEN_Msk
21900#define USB_OTG_GOTGCTL_CIDSTS_Pos (16U)
21901#define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1UL << USB_OTG_GOTGCTL_CIDSTS_Pos)
21902#define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk
21903#define USB_OTG_GOTGCTL_DBCT_Pos (17U)
21904#define USB_OTG_GOTGCTL_DBCT_Msk (0x1UL << USB_OTG_GOTGCTL_DBCT_Pos)
21905#define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk
21906#define USB_OTG_GOTGCTL_ASVLD_Pos (18U)
21907#define USB_OTG_GOTGCTL_ASVLD_Msk (0x1UL << USB_OTG_GOTGCTL_ASVLD_Pos)
21908#define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk
21909#define USB_OTG_GOTGCTL_BSESVLD_Pos (19U)
21910#define USB_OTG_GOTGCTL_BSESVLD_Msk (0x1UL << USB_OTG_GOTGCTL_BSESVLD_Pos)
21911#define USB_OTG_GOTGCTL_BSESVLD USB_OTG_GOTGCTL_BSESVLD_Msk
21912#define USB_OTG_GOTGCTL_OTGVER_Pos (20U)
21913#define USB_OTG_GOTGCTL_OTGVER_Msk (0x1UL << USB_OTG_GOTGCTL_OTGVER_Pos)
21914#define USB_OTG_GOTGCTL_OTGVER USB_OTG_GOTGCTL_OTGVER_Msk
21915#define USB_OTG_GOTGCTL_CURMOD_Pos (21U)
21916#define USB_OTG_GOTGCTL_CURMOD_Msk (0x1UL << USB_OTG_GOTGCTL_CURMOD_Pos)
21917#define USB_OTG_GOTGCTL_CURMOD USB_OTG_GOTGCTL_CURMOD_Msk
21919/******************** Bit definition forUSB_OTG_HCFG register ********************/
21920
21921#define USB_OTG_HCFG_FSLSPCS_Pos (0U)
21922#define USB_OTG_HCFG_FSLSPCS_Msk (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos)
21923#define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk
21924#define USB_OTG_HCFG_FSLSPCS_0 (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos)
21925#define USB_OTG_HCFG_FSLSPCS_1 (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos)
21926#define USB_OTG_HCFG_FSLSS_Pos (2U)
21927#define USB_OTG_HCFG_FSLSS_Msk (0x1UL << USB_OTG_HCFG_FSLSS_Pos)
21928#define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk
21930/******************** Bit definition forUSB_OTG_DCFG register ********************/
21931
21932#define USB_OTG_DCFG_DSPD_Pos (0U)
21933#define USB_OTG_DCFG_DSPD_Msk (0x3UL << USB_OTG_DCFG_DSPD_Pos)
21934#define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk
21935#define USB_OTG_DCFG_DSPD_0 (0x1UL << USB_OTG_DCFG_DSPD_Pos)
21936#define USB_OTG_DCFG_DSPD_1 (0x2UL << USB_OTG_DCFG_DSPD_Pos)
21937#define USB_OTG_DCFG_NZLSOHSK_Pos (2U)
21938#define USB_OTG_DCFG_NZLSOHSK_Msk (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos)
21939#define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk
21941#define USB_OTG_DCFG_DAD_Pos (4U)
21942#define USB_OTG_DCFG_DAD_Msk (0x7FUL << USB_OTG_DCFG_DAD_Pos)
21943#define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk
21944#define USB_OTG_DCFG_DAD_0 (0x01UL << USB_OTG_DCFG_DAD_Pos)
21945#define USB_OTG_DCFG_DAD_1 (0x02UL << USB_OTG_DCFG_DAD_Pos)
21946#define USB_OTG_DCFG_DAD_2 (0x04UL << USB_OTG_DCFG_DAD_Pos)
21947#define USB_OTG_DCFG_DAD_3 (0x08UL << USB_OTG_DCFG_DAD_Pos)
21948#define USB_OTG_DCFG_DAD_4 (0x10UL << USB_OTG_DCFG_DAD_Pos)
21949#define USB_OTG_DCFG_DAD_5 (0x20UL << USB_OTG_DCFG_DAD_Pos)
21950#define USB_OTG_DCFG_DAD_6 (0x40UL << USB_OTG_DCFG_DAD_Pos)
21952#define USB_OTG_DCFG_PFIVL_Pos (11U)
21953#define USB_OTG_DCFG_PFIVL_Msk (0x3UL << USB_OTG_DCFG_PFIVL_Pos)
21954#define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk
21955#define USB_OTG_DCFG_PFIVL_0 (0x1UL << USB_OTG_DCFG_PFIVL_Pos)
21956#define USB_OTG_DCFG_PFIVL_1 (0x2UL << USB_OTG_DCFG_PFIVL_Pos)
21958#define USB_OTG_DCFG_XCVRDLY_Pos (14U)
21959#define USB_OTG_DCFG_XCVRDLY_Msk (0x1UL << USB_OTG_DCFG_XCVRDLY_Pos)
21960#define USB_OTG_DCFG_XCVRDLY USB_OTG_DCFG_XCVRDLY_Msk
21962#define USB_OTG_DCFG_ERRATIM_Pos (15U)
21963#define USB_OTG_DCFG_ERRATIM_Msk (0x1UL << USB_OTG_DCFG_ERRATIM_Pos)
21964#define USB_OTG_DCFG_ERRATIM USB_OTG_DCFG_ERRATIM_Msk
21966#define USB_OTG_DCFG_PERSCHIVL_Pos (24U)
21967#define USB_OTG_DCFG_PERSCHIVL_Msk (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos)
21968#define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk
21969#define USB_OTG_DCFG_PERSCHIVL_0 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos)
21970#define USB_OTG_DCFG_PERSCHIVL_1 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos)
21972/******************** Bit definition forUSB_OTG_PCGCR register ********************/
21973#define USB_OTG_PCGCR_STPPCLK_Pos (0U)
21974#define USB_OTG_PCGCR_STPPCLK_Msk (0x1UL << USB_OTG_PCGCR_STPPCLK_Pos)
21975#define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk
21976#define USB_OTG_PCGCR_GATEHCLK_Pos (1U)
21977#define USB_OTG_PCGCR_GATEHCLK_Msk (0x1UL << USB_OTG_PCGCR_GATEHCLK_Pos)
21978#define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk
21979#define USB_OTG_PCGCR_PHYSUSP_Pos (4U)
21980#define USB_OTG_PCGCR_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCR_PHYSUSP_Pos)
21981#define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk
21983/******************** Bit definition forUSB_OTG_GOTGINT register ********************/
21984#define USB_OTG_GOTGINT_SEDET_Pos (2U)
21985#define USB_OTG_GOTGINT_SEDET_Msk (0x1UL << USB_OTG_GOTGINT_SEDET_Pos)
21986#define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk
21987#define USB_OTG_GOTGINT_SRSSCHG_Pos (8U)
21988#define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos)
21989#define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk
21990#define USB_OTG_GOTGINT_HNSSCHG_Pos (9U)
21991#define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos)
21992#define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk
21993#define USB_OTG_GOTGINT_HNGDET_Pos (17U)
21994#define USB_OTG_GOTGINT_HNGDET_Msk (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos)
21995#define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk
21996#define USB_OTG_GOTGINT_ADTOCHG_Pos (18U)
21997#define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos)
21998#define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk
21999#define USB_OTG_GOTGINT_DBCDNE_Pos (19U)
22000#define USB_OTG_GOTGINT_DBCDNE_Msk (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos)
22001#define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk
22003/******************** Bit definition forUSB_OTG_DCTL register ********************/
22004#define USB_OTG_DCTL_RWUSIG_Pos (0U)
22005#define USB_OTG_DCTL_RWUSIG_Msk (0x1UL << USB_OTG_DCTL_RWUSIG_Pos)
22006#define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk
22007#define USB_OTG_DCTL_SDIS_Pos (1U)
22008#define USB_OTG_DCTL_SDIS_Msk (0x1UL << USB_OTG_DCTL_SDIS_Pos)
22009#define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk
22010#define USB_OTG_DCTL_GINSTS_Pos (2U)
22011#define USB_OTG_DCTL_GINSTS_Msk (0x1UL << USB_OTG_DCTL_GINSTS_Pos)
22012#define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk
22013#define USB_OTG_DCTL_GONSTS_Pos (3U)
22014#define USB_OTG_DCTL_GONSTS_Msk (0x1UL << USB_OTG_DCTL_GONSTS_Pos)
22015#define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk
22017#define USB_OTG_DCTL_TCTL_Pos (4U)
22018#define USB_OTG_DCTL_TCTL_Msk (0x7UL << USB_OTG_DCTL_TCTL_Pos)
22019#define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk
22020#define USB_OTG_DCTL_TCTL_0 (0x1UL << USB_OTG_DCTL_TCTL_Pos)
22021#define USB_OTG_DCTL_TCTL_1 (0x2UL << USB_OTG_DCTL_TCTL_Pos)
22022#define USB_OTG_DCTL_TCTL_2 (0x4UL << USB_OTG_DCTL_TCTL_Pos)
22023#define USB_OTG_DCTL_SGINAK_Pos (7U)
22024#define USB_OTG_DCTL_SGINAK_Msk (0x1UL << USB_OTG_DCTL_SGINAK_Pos)
22025#define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk
22026#define USB_OTG_DCTL_CGINAK_Pos (8U)
22027#define USB_OTG_DCTL_CGINAK_Msk (0x1UL << USB_OTG_DCTL_CGINAK_Pos)
22028#define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk
22029#define USB_OTG_DCTL_SGONAK_Pos (9U)
22030#define USB_OTG_DCTL_SGONAK_Msk (0x1UL << USB_OTG_DCTL_SGONAK_Pos)
22031#define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk
22032#define USB_OTG_DCTL_CGONAK_Pos (10U)
22033#define USB_OTG_DCTL_CGONAK_Msk (0x1UL << USB_OTG_DCTL_CGONAK_Pos)
22034#define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk
22035#define USB_OTG_DCTL_POPRGDNE_Pos (11U)
22036#define USB_OTG_DCTL_POPRGDNE_Msk (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos)
22037#define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk
22038#define USB_OTG_DCTL_ENCONTONBNA_Pos (17U)
22039#define USB_OTG_DCTL_ENCONTONBNA_Msk (0x1UL << USB_OTG_DCTL_ENCONTONBNA_Pos)
22040#define USB_OTG_DCTL_ENCONTONBNA USB_OTG_DCTL_ENCONTONBNA_Msk
22041#define USB_OTG_DCTL_DSBESLRJCT_Pos (18U)
22042#define USB_OTG_DCTL_DSBESLRJCT_Msk (0x1UL << USB_OTG_DCTL_DSBESLRJCT_Pos)
22043#define USB_OTG_DCTL_DSBESLRJCT USB_OTG_DCTL_DSBESLRJCT_Msk
22045/******************** Bit definition forUSB_OTG_HFIR register ********************/
22046#define USB_OTG_HFIR_FRIVL_Pos (0U)
22047#define USB_OTG_HFIR_FRIVL_Msk (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos)
22048#define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk
22050/******************** Bit definition forUSB_OTG_HFNUM register ********************/
22051#define USB_OTG_HFNUM_FRNUM_Pos (0U)
22052#define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos)
22053#define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk
22054#define USB_OTG_HFNUM_FTREM_Pos (16U)
22055#define USB_OTG_HFNUM_FTREM_Msk (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos)
22056#define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk
22058/******************** Bit definition forUSB_OTG_DSTS register ********************/
22059#define USB_OTG_DSTS_SUSPSTS_Pos (0U)
22060#define USB_OTG_DSTS_SUSPSTS_Msk (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos)
22061#define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk
22063#define USB_OTG_DSTS_ENUMSPD_Pos (1U)
22064#define USB_OTG_DSTS_ENUMSPD_Msk (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos)
22065#define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk
22066#define USB_OTG_DSTS_ENUMSPD_0 (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos)
22067#define USB_OTG_DSTS_ENUMSPD_1 (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos)
22068#define USB_OTG_DSTS_EERR_Pos (3U)
22069#define USB_OTG_DSTS_EERR_Msk (0x1UL << USB_OTG_DSTS_EERR_Pos)
22070#define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk
22071#define USB_OTG_DSTS_FNSOF_Pos (8U)
22072#define USB_OTG_DSTS_FNSOF_Msk (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos)
22073#define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk
22075/******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
22076#define USB_OTG_GAHBCFG_GINT_Pos (0U)
22077#define USB_OTG_GAHBCFG_GINT_Msk (0x1UL << USB_OTG_GAHBCFG_GINT_Pos)
22078#define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk
22080#define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U)
22081#define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
22082#define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk
22083#define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
22084#define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
22085#define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
22086#define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
22087#define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7UL << USB_OTG_GAHBCFG_HBSTLEN_Pos)
22088#define USB_OTG_GAHBCFG_DMAEN_Pos (5U)
22089#define USB_OTG_GAHBCFG_DMAEN_Msk (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos)
22090#define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk
22091#define USB_OTG_GAHBCFG_TXFELVL_Pos (7U)
22092#define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos)
22093#define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk
22094#define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U)
22095#define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos)
22096#define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk
22098/******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
22099
22100#define USB_OTG_GUSBCFG_TOCAL_Pos (0U)
22101#define USB_OTG_GUSBCFG_TOCAL_Msk (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos)
22102#define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk
22103#define USB_OTG_GUSBCFG_TOCAL_0 (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos)
22104#define USB_OTG_GUSBCFG_TOCAL_1 (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos)
22105#define USB_OTG_GUSBCFG_TOCAL_2 (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos)
22106#define USB_OTG_GUSBCFG_PHYSEL_Pos (6U)
22107#define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos)
22108#define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk
22109#define USB_OTG_GUSBCFG_SRPCAP_Pos (8U)
22110#define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos)
22111#define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk
22112#define USB_OTG_GUSBCFG_HNPCAP_Pos (9U)
22113#define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos)
22114#define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk
22116#define USB_OTG_GUSBCFG_TRDT_Pos (10U)
22117#define USB_OTG_GUSBCFG_TRDT_Msk (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos)
22118#define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk
22119#define USB_OTG_GUSBCFG_TRDT_0 (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos)
22120#define USB_OTG_GUSBCFG_TRDT_1 (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos)
22121#define USB_OTG_GUSBCFG_TRDT_2 (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos)
22122#define USB_OTG_GUSBCFG_TRDT_3 (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos)
22123#define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U)
22124#define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos)
22125#define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk
22126#define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U)
22127#define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos)
22128#define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk
22129#define USB_OTG_GUSBCFG_ULPIAR_Pos (18U)
22130#define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos)
22131#define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk
22132#define USB_OTG_GUSBCFG_ULPICSM_Pos (19U)
22133#define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos)
22134#define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk
22135#define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U)
22136#define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos)
22137#define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk
22138#define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U)
22139#define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos)
22140#define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk
22141#define USB_OTG_GUSBCFG_TSDPS_Pos (22U)
22142#define USB_OTG_GUSBCFG_TSDPS_Msk (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos)
22143#define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk
22144#define USB_OTG_GUSBCFG_PCCI_Pos (23U)
22145#define USB_OTG_GUSBCFG_PCCI_Msk (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos)
22146#define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk
22147#define USB_OTG_GUSBCFG_PTCI_Pos (24U)
22148#define USB_OTG_GUSBCFG_PTCI_Msk (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos)
22149#define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk
22150#define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U)
22151#define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos)
22152#define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk
22153#define USB_OTG_GUSBCFG_FHMOD_Pos (29U)
22154#define USB_OTG_GUSBCFG_FHMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos)
22155#define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk
22156#define USB_OTG_GUSBCFG_FDMOD_Pos (30U)
22157#define USB_OTG_GUSBCFG_FDMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos)
22158#define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk
22159#define USB_OTG_GUSBCFG_CTXPKT_Pos (31U)
22160#define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos)
22161#define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk
22163/******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
22164#define USB_OTG_GRSTCTL_CSRST_Pos (0U)
22165#define USB_OTG_GRSTCTL_CSRST_Msk (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos)
22166#define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk
22167#define USB_OTG_GRSTCTL_HSRST_Pos (1U)
22168#define USB_OTG_GRSTCTL_HSRST_Msk (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos)
22169#define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk
22170#define USB_OTG_GRSTCTL_FCRST_Pos (2U)
22171#define USB_OTG_GRSTCTL_FCRST_Msk (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos)
22172#define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk
22173#define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U)
22174#define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos)
22175#define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk
22176#define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U)
22177#define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos)
22178#define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk
22180#define USB_OTG_GRSTCTL_TXFNUM_Pos (6U)
22181#define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos)
22182#define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk
22183#define USB_OTG_GRSTCTL_TXFNUM_0 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
22184#define USB_OTG_GRSTCTL_TXFNUM_1 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
22185#define USB_OTG_GRSTCTL_TXFNUM_2 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
22186#define USB_OTG_GRSTCTL_TXFNUM_3 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
22187#define USB_OTG_GRSTCTL_TXFNUM_4 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos)
22188#define USB_OTG_GRSTCTL_DMAREQ_Pos (30U)
22189#define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos)
22190#define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk
22191#define USB_OTG_GRSTCTL_AHBIDL_Pos (31U)
22192#define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos)
22193#define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk
22195/******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
22196#define USB_OTG_DIEPMSK_XFRCM_Pos (0U)
22197#define USB_OTG_DIEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos)
22198#define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk
22199#define USB_OTG_DIEPMSK_EPDM_Pos (1U)
22200#define USB_OTG_DIEPMSK_EPDM_Msk (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos)
22201#define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk
22202#define USB_OTG_DIEPMSK_TOM_Pos (3U)
22203#define USB_OTG_DIEPMSK_TOM_Msk (0x1UL << USB_OTG_DIEPMSK_TOM_Pos)
22204#define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk
22205#define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U)
22206#define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos)
22207#define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk
22208#define USB_OTG_DIEPMSK_INEPNMM_Pos (5U)
22209#define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos)
22210#define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk
22211#define USB_OTG_DIEPMSK_INEPNEM_Pos (6U)
22212#define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos)
22213#define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk
22214#define USB_OTG_DIEPMSK_TXFURM_Pos (8U)
22215#define USB_OTG_DIEPMSK_TXFURM_Msk (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos)
22216#define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk
22217#define USB_OTG_DIEPMSK_BIM_Pos (9U)
22218#define USB_OTG_DIEPMSK_BIM_Msk (0x1UL << USB_OTG_DIEPMSK_BIM_Pos)
22219#define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk
22221/******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
22222#define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U)
22223#define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos)
22224#define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk
22226#define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U)
22227#define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22228#define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk
22229#define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22230#define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22231#define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22232#define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22233#define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22234#define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22235#define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22236#define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos)
22238#define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U)
22239#define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22240#define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk
22241#define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22242#define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22243#define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22244#define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22245#define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22246#define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22247#define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22248#define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos)
22250/******************** Bit definition forUSB_OTG_HAINT register ********************/
22251#define USB_OTG_HAINT_HAINT_Pos (0U)
22252#define USB_OTG_HAINT_HAINT_Msk (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos)
22253#define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk
22255/******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
22256#define USB_OTG_DOEPMSK_XFRCM_Pos (0U)
22257#define USB_OTG_DOEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos)
22258#define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk
22259#define USB_OTG_DOEPMSK_EPDM_Pos (1U)
22260#define USB_OTG_DOEPMSK_EPDM_Msk (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos)
22261#define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk
22262#define USB_OTG_DOEPMSK_AHBERRM_Pos (2U)
22263#define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1UL << USB_OTG_DOEPMSK_AHBERRM_Pos)
22264#define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk
22265#define USB_OTG_DOEPMSK_STUPM_Pos (3U)
22266#define USB_OTG_DOEPMSK_STUPM_Msk (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos)
22267#define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk
22268#define USB_OTG_DOEPMSK_OTEPDM_Pos (4U)
22269#define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos)
22270#define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk
22271#define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U)
22272#define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPSPRM_Pos)
22273#define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk
22274#define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U)
22275#define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos)
22276#define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk
22277#define USB_OTG_DOEPMSK_OPEM_Pos (8U)
22278#define USB_OTG_DOEPMSK_OPEM_Msk (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos)
22279#define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk
22280#define USB_OTG_DOEPMSK_BOIM_Pos (9U)
22281#define USB_OTG_DOEPMSK_BOIM_Msk (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos)
22282#define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk
22283#define USB_OTG_DOEPMSK_BERRM_Pos (12U)
22284#define USB_OTG_DOEPMSK_BERRM_Msk (0x1UL << USB_OTG_DOEPMSK_BERRM_Pos)
22285#define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk
22286#define USB_OTG_DOEPMSK_NAKM_Pos (13U)
22287#define USB_OTG_DOEPMSK_NAKM_Msk (0x1UL << USB_OTG_DOEPMSK_NAKM_Pos)
22288#define USB_OTG_DOEPMSK_NAKM USB_OTG_DOEPMSK_NAKM_Msk
22289#define USB_OTG_DOEPMSK_NYETM_Pos (14U)
22290#define USB_OTG_DOEPMSK_NYETM_Msk (0x1UL << USB_OTG_DOEPMSK_NYETM_Pos)
22291#define USB_OTG_DOEPMSK_NYETM USB_OTG_DOEPMSK_NYETM_Msk
22293/******************** Bit definition forUSB_OTG_GINTSTS register ********************/
22294#define USB_OTG_GINTSTS_CMOD_Pos (0U)
22295#define USB_OTG_GINTSTS_CMOD_Msk (0x1UL << USB_OTG_GINTSTS_CMOD_Pos)
22296#define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk
22297#define USB_OTG_GINTSTS_MMIS_Pos (1U)
22298#define USB_OTG_GINTSTS_MMIS_Msk (0x1UL << USB_OTG_GINTSTS_MMIS_Pos)
22299#define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk
22300#define USB_OTG_GINTSTS_OTGINT_Pos (2U)
22301#define USB_OTG_GINTSTS_OTGINT_Msk (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos)
22302#define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk
22303#define USB_OTG_GINTSTS_SOF_Pos (3U)
22304#define USB_OTG_GINTSTS_SOF_Msk (0x1UL << USB_OTG_GINTSTS_SOF_Pos)
22305#define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk
22306#define USB_OTG_GINTSTS_RXFLVL_Pos (4U)
22307#define USB_OTG_GINTSTS_RXFLVL_Msk (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos)
22308#define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk
22309#define USB_OTG_GINTSTS_NPTXFE_Pos (5U)
22310#define USB_OTG_GINTSTS_NPTXFE_Msk (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos)
22311#define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk
22312#define USB_OTG_GINTSTS_GINAKEFF_Pos (6U)
22313#define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos)
22314#define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk
22315#define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U)
22316#define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos)
22317#define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk
22318#define USB_OTG_GINTSTS_ESUSP_Pos (10U)
22319#define USB_OTG_GINTSTS_ESUSP_Msk (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos)
22320#define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk
22321#define USB_OTG_GINTSTS_USBSUSP_Pos (11U)
22322#define USB_OTG_GINTSTS_USBSUSP_Msk (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos)
22323#define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk
22324#define USB_OTG_GINTSTS_USBRST_Pos (12U)
22325#define USB_OTG_GINTSTS_USBRST_Msk (0x1UL << USB_OTG_GINTSTS_USBRST_Pos)
22326#define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk
22327#define USB_OTG_GINTSTS_ENUMDNE_Pos (13U)
22328#define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos)
22329#define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk
22330#define USB_OTG_GINTSTS_ISOODRP_Pos (14U)
22331#define USB_OTG_GINTSTS_ISOODRP_Msk (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos)
22332#define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk
22333#define USB_OTG_GINTSTS_EOPF_Pos (15U)
22334#define USB_OTG_GINTSTS_EOPF_Msk (0x1UL << USB_OTG_GINTSTS_EOPF_Pos)
22335#define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk
22336#define USB_OTG_GINTSTS_IEPINT_Pos (18U)
22337#define USB_OTG_GINTSTS_IEPINT_Msk (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos)
22338#define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk
22339#define USB_OTG_GINTSTS_OEPINT_Pos (19U)
22340#define USB_OTG_GINTSTS_OEPINT_Msk (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos)
22341#define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk
22342#define USB_OTG_GINTSTS_IISOIXFR_Pos (20U)
22343#define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos)
22344#define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk
22345#define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U)
22346#define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos)
22347#define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk
22348#define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U)
22349#define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos)
22350#define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk
22351#define USB_OTG_GINTSTS_RSTDET_Pos (23U)
22352#define USB_OTG_GINTSTS_RSTDET_Msk (0x1UL << USB_OTG_GINTSTS_RSTDET_Pos)
22353#define USB_OTG_GINTSTS_RSTDET USB_OTG_GINTSTS_RSTDET_Msk
22354#define USB_OTG_GINTSTS_HPRTINT_Pos (24U)
22355#define USB_OTG_GINTSTS_HPRTINT_Msk (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos)
22356#define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk
22357#define USB_OTG_GINTSTS_HCINT_Pos (25U)
22358#define USB_OTG_GINTSTS_HCINT_Msk (0x1UL << USB_OTG_GINTSTS_HCINT_Pos)
22359#define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk
22360#define USB_OTG_GINTSTS_PTXFE_Pos (26U)
22361#define USB_OTG_GINTSTS_PTXFE_Msk (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos)
22362#define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk
22363#define USB_OTG_GINTSTS_LPMINT_Pos (27U)
22364#define USB_OTG_GINTSTS_LPMINT_Msk (0x1UL << USB_OTG_GINTSTS_LPMINT_Pos)
22365#define USB_OTG_GINTSTS_LPMINT USB_OTG_GINTSTS_LPMINT_Msk
22366#define USB_OTG_GINTSTS_CIDSCHG_Pos (28U)
22367#define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos)
22368#define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk
22369#define USB_OTG_GINTSTS_DISCINT_Pos (29U)
22370#define USB_OTG_GINTSTS_DISCINT_Msk (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos)
22371#define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk
22372#define USB_OTG_GINTSTS_SRQINT_Pos (30U)
22373#define USB_OTG_GINTSTS_SRQINT_Msk (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos)
22374#define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk
22375#define USB_OTG_GINTSTS_WKUINT_Pos (31U)
22376#define USB_OTG_GINTSTS_WKUINT_Msk (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos)
22377#define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk
22379/******************** Bit definition forUSB_OTG_GINTMSK register ********************/
22380#define USB_OTG_GINTMSK_MMISM_Pos (1U)
22381#define USB_OTG_GINTMSK_MMISM_Msk (0x1UL << USB_OTG_GINTMSK_MMISM_Pos)
22382#define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk
22383#define USB_OTG_GINTMSK_OTGINT_Pos (2U)
22384#define USB_OTG_GINTMSK_OTGINT_Msk (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos)
22385#define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk
22386#define USB_OTG_GINTMSK_SOFM_Pos (3U)
22387#define USB_OTG_GINTMSK_SOFM_Msk (0x1UL << USB_OTG_GINTMSK_SOFM_Pos)
22388#define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk
22389#define USB_OTG_GINTMSK_RXFLVLM_Pos (4U)
22390#define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos)
22391#define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk
22392#define USB_OTG_GINTMSK_NPTXFEM_Pos (5U)
22393#define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos)
22394#define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk
22395#define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U)
22396#define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos)
22397#define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk
22398#define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U)
22399#define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos)
22400#define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk
22401#define USB_OTG_GINTMSK_ESUSPM_Pos (10U)
22402#define USB_OTG_GINTMSK_ESUSPM_Msk (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos)
22403#define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk
22404#define USB_OTG_GINTMSK_USBSUSPM_Pos (11U)
22405#define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos)
22406#define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk
22407#define USB_OTG_GINTMSK_USBRST_Pos (12U)
22408#define USB_OTG_GINTMSK_USBRST_Msk (0x1UL << USB_OTG_GINTMSK_USBRST_Pos)
22409#define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk
22410#define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U)
22411#define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos)
22412#define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk
22413#define USB_OTG_GINTMSK_ISOODRPM_Pos (14U)
22414#define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos)
22415#define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk
22416#define USB_OTG_GINTMSK_EOPFM_Pos (15U)
22417#define USB_OTG_GINTMSK_EOPFM_Msk (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos)
22418#define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk
22419#define USB_OTG_GINTMSK_EPMISM_Pos (17U)
22420#define USB_OTG_GINTMSK_EPMISM_Msk (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos)
22421#define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk
22422#define USB_OTG_GINTMSK_IEPINT_Pos (18U)
22423#define USB_OTG_GINTMSK_IEPINT_Msk (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos)
22424#define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk
22425#define USB_OTG_GINTMSK_OEPINT_Pos (19U)
22426#define USB_OTG_GINTMSK_OEPINT_Msk (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos)
22427#define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk
22428#define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U)
22429#define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos)
22430#define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk
22431#define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U)
22432#define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos)
22433#define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk
22434#define USB_OTG_GINTMSK_FSUSPM_Pos (22U)
22435#define USB_OTG_GINTMSK_FSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos)
22436#define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk
22437#define USB_OTG_GINTMSK_RSTDEM_Pos (23U)
22438#define USB_OTG_GINTMSK_RSTDEM_Msk (0x1UL << USB_OTG_GINTMSK_RSTDEM_Pos)
22439#define USB_OTG_GINTMSK_RSTDEM USB_OTG_GINTMSK_RSTDEM_Msk
22440#define USB_OTG_GINTMSK_PRTIM_Pos (24U)
22441#define USB_OTG_GINTMSK_PRTIM_Msk (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos)
22442#define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk
22443#define USB_OTG_GINTMSK_HCIM_Pos (25U)
22444#define USB_OTG_GINTMSK_HCIM_Msk (0x1UL << USB_OTG_GINTMSK_HCIM_Pos)
22445#define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk
22446#define USB_OTG_GINTMSK_PTXFEM_Pos (26U)
22447#define USB_OTG_GINTMSK_PTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos)
22448#define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk
22449#define USB_OTG_GINTMSK_LPMINTM_Pos (27U)
22450#define USB_OTG_GINTMSK_LPMINTM_Msk (0x1UL << USB_OTG_GINTMSK_LPMINTM_Pos)
22451#define USB_OTG_GINTMSK_LPMINTM USB_OTG_GINTMSK_LPMINTM_Msk
22452#define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U)
22453#define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos)
22454#define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk
22455#define USB_OTG_GINTMSK_DISCINT_Pos (29U)
22456#define USB_OTG_GINTMSK_DISCINT_Msk (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos)
22457#define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk
22458#define USB_OTG_GINTMSK_SRQIM_Pos (30U)
22459#define USB_OTG_GINTMSK_SRQIM_Msk (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos)
22460#define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk
22461#define USB_OTG_GINTMSK_WUIM_Pos (31U)
22462#define USB_OTG_GINTMSK_WUIM_Msk (0x1UL << USB_OTG_GINTMSK_WUIM_Pos)
22463#define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk
22465/******************** Bit definition forUSB_OTG_DAINT register ********************/
22466#define USB_OTG_DAINT_IEPINT_Pos (0U)
22467#define USB_OTG_DAINT_IEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos)
22468#define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk
22469#define USB_OTG_DAINT_OEPINT_Pos (16U)
22470#define USB_OTG_DAINT_OEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos)
22471#define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk
22473/******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
22474#define USB_OTG_HAINTMSK_HAINTM_Pos (0U)
22475#define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos)
22476#define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk
22478/******************** Bit definition for USB_OTG_GRXSTSP register ********************/
22479#define USB_OTG_GRXSTSP_EPNUM_Pos (0U)
22480#define USB_OTG_GRXSTSP_EPNUM_Msk (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos)
22481#define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk
22482#define USB_OTG_GRXSTSP_BCNT_Pos (4U)
22483#define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos)
22484#define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk
22485#define USB_OTG_GRXSTSP_DPID_Pos (15U)
22486#define USB_OTG_GRXSTSP_DPID_Msk (0x3UL << USB_OTG_GRXSTSP_DPID_Pos)
22487#define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk
22488#define USB_OTG_GRXSTSP_PKTSTS_Pos (17U)
22489#define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos)
22490#define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk
22492/******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
22493#define USB_OTG_DAINTMSK_IEPM_Pos (0U)
22494#define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos)
22495#define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk
22496#define USB_OTG_DAINTMSK_OEPM_Pos (16U)
22497#define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos)
22498#define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk
22500/******************** Bit definition for OTG register ********************/
22501
22502#define USB_OTG_CHNUM_Pos (0U)
22503#define USB_OTG_CHNUM_Msk (0xFUL << USB_OTG_CHNUM_Pos)
22504#define USB_OTG_CHNUM USB_OTG_CHNUM_Msk
22505#define USB_OTG_CHNUM_0 (0x1UL << USB_OTG_CHNUM_Pos)
22506#define USB_OTG_CHNUM_1 (0x2UL << USB_OTG_CHNUM_Pos)
22507#define USB_OTG_CHNUM_2 (0x4UL << USB_OTG_CHNUM_Pos)
22508#define USB_OTG_CHNUM_3 (0x8UL << USB_OTG_CHNUM_Pos)
22509#define USB_OTG_BCNT_Pos (4U)
22510#define USB_OTG_BCNT_Msk (0x7FFUL << USB_OTG_BCNT_Pos)
22511#define USB_OTG_BCNT USB_OTG_BCNT_Msk
22513#define USB_OTG_DPID_Pos (15U)
22514#define USB_OTG_DPID_Msk (0x3UL << USB_OTG_DPID_Pos)
22515#define USB_OTG_DPID USB_OTG_DPID_Msk
22516#define USB_OTG_DPID_0 (0x1UL << USB_OTG_DPID_Pos)
22517#define USB_OTG_DPID_1 (0x2UL << USB_OTG_DPID_Pos)
22519#define USB_OTG_PKTSTS_Pos (17U)
22520#define USB_OTG_PKTSTS_Msk (0xFUL << USB_OTG_PKTSTS_Pos)
22521#define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk
22522#define USB_OTG_PKTSTS_0 (0x1UL << USB_OTG_PKTSTS_Pos)
22523#define USB_OTG_PKTSTS_1 (0x2UL << USB_OTG_PKTSTS_Pos)
22524#define USB_OTG_PKTSTS_2 (0x4UL << USB_OTG_PKTSTS_Pos)
22525#define USB_OTG_PKTSTS_3 (0x8UL << USB_OTG_PKTSTS_Pos)
22527#define USB_OTG_EPNUM_Pos (0U)
22528#define USB_OTG_EPNUM_Msk (0xFUL << USB_OTG_EPNUM_Pos)
22529#define USB_OTG_EPNUM USB_OTG_EPNUM_Msk
22530#define USB_OTG_EPNUM_0 (0x1UL << USB_OTG_EPNUM_Pos)
22531#define USB_OTG_EPNUM_1 (0x2UL << USB_OTG_EPNUM_Pos)
22532#define USB_OTG_EPNUM_2 (0x4UL << USB_OTG_EPNUM_Pos)
22533#define USB_OTG_EPNUM_3 (0x8UL << USB_OTG_EPNUM_Pos)
22535#define USB_OTG_FRMNUM_Pos (21U)
22536#define USB_OTG_FRMNUM_Msk (0xFUL << USB_OTG_FRMNUM_Pos)
22537#define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk
22538#define USB_OTG_FRMNUM_0 (0x1UL << USB_OTG_FRMNUM_Pos)
22539#define USB_OTG_FRMNUM_1 (0x2UL << USB_OTG_FRMNUM_Pos)
22540#define USB_OTG_FRMNUM_2 (0x4UL << USB_OTG_FRMNUM_Pos)
22541#define USB_OTG_FRMNUM_3 (0x8UL << USB_OTG_FRMNUM_Pos)
22543/******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
22544#define USB_OTG_GRXFSIZ_RXFD_Pos (0U)
22545#define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos)
22546#define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk
22548/******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
22549#define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U)
22550#define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos)
22551#define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk
22553/******************** Bit definition for OTG register ********************/
22554#define USB_OTG_NPTXFSA_Pos (0U)
22555#define USB_OTG_NPTXFSA_Msk (0xFFFFUL << USB_OTG_NPTXFSA_Pos)
22556#define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk
22557#define USB_OTG_NPTXFD_Pos (16U)
22558#define USB_OTG_NPTXFD_Msk (0xFFFFUL << USB_OTG_NPTXFD_Pos)
22559#define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk
22560#define USB_OTG_TX0FSA_Pos (0U)
22561#define USB_OTG_TX0FSA_Msk (0xFFFFUL << USB_OTG_TX0FSA_Pos)
22562#define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk
22563#define USB_OTG_TX0FD_Pos (16U)
22564#define USB_OTG_TX0FD_Msk (0xFFFFUL << USB_OTG_TX0FD_Pos)
22565#define USB_OTG_TX0FD USB_OTG_TX0FD_Msk
22567/******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
22568#define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U)
22569#define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos)
22570#define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk
22572/******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
22573#define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U)
22574#define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos)
22575#define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk
22577#define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U)
22578#define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22579#define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk
22580#define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22581#define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22582#define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22583#define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22584#define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22585#define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22586#define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22587#define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)
22589#define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U)
22590#define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22591#define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk
22592#define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22593#define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22594#define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22595#define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22596#define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22597#define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22598#define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)
22600/******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
22601#define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U)
22602#define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos)
22603#define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk
22604#define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U)
22605#define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos)
22606#define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk
22608#define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U)
22609#define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22610#define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk
22611#define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22612#define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22613#define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22614#define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22615#define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22616#define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22617#define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22618#define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22619#define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos)
22620#define USB_OTG_DTHRCTL_RXTHREN_Pos (16U)
22621#define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos)
22622#define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk
22624#define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U)
22625#define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22626#define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk
22627#define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22628#define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22629#define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22630#define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22631#define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22632#define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22633#define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22634#define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22635#define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos)
22636#define USB_OTG_DTHRCTL_ARPEN_Pos (27U)
22637#define USB_OTG_DTHRCTL_ARPEN_Msk (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos)
22638#define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk
22640/******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
22641#define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U)
22642#define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos)
22643#define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk
22645/******************** Bit definition forUSB_OTG_DEACHINT register ********************/
22646#define USB_OTG_DEACHINT_IEP1INT_Pos (1U)
22647#define USB_OTG_DEACHINT_IEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos)
22648#define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk
22649#define USB_OTG_DEACHINT_OEP1INT_Pos (17U)
22650#define USB_OTG_DEACHINT_OEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos)
22651#define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk
22653/******************** Bit definition forUSB_OTG_GCCFG register ********************/
22654#define USB_OTG_GCCFG_DCDET_Pos (0U)
22655#define USB_OTG_GCCFG_DCDET_Msk (0x1UL << USB_OTG_GCCFG_DCDET_Pos)
22656#define USB_OTG_GCCFG_DCDET USB_OTG_GCCFG_DCDET_Msk
22657#define USB_OTG_GCCFG_PDET_Pos (1U)
22658#define USB_OTG_GCCFG_PDET_Msk (0x1UL << USB_OTG_GCCFG_PDET_Pos)
22659#define USB_OTG_GCCFG_PDET USB_OTG_GCCFG_PDET_Msk
22660#define USB_OTG_GCCFG_SDET_Pos (2U)
22661#define USB_OTG_GCCFG_SDET_Msk (0x1UL << USB_OTG_GCCFG_SDET_Pos)
22662#define USB_OTG_GCCFG_SDET USB_OTG_GCCFG_SDET_Msk
22663#define USB_OTG_GCCFG_PS2DET_Pos (3U)
22664#define USB_OTG_GCCFG_PS2DET_Msk (0x1UL << USB_OTG_GCCFG_PS2DET_Pos)
22665#define USB_OTG_GCCFG_PS2DET USB_OTG_GCCFG_PS2DET_Msk
22666#define USB_OTG_GCCFG_PWRDWN_Pos (16U)
22667#define USB_OTG_GCCFG_PWRDWN_Msk (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos)
22668#define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk
22669#define USB_OTG_GCCFG_BCDEN_Pos (17U)
22670#define USB_OTG_GCCFG_BCDEN_Msk (0x1UL << USB_OTG_GCCFG_BCDEN_Pos)
22671#define USB_OTG_GCCFG_BCDEN USB_OTG_GCCFG_BCDEN_Msk
22672#define USB_OTG_GCCFG_DCDEN_Pos (18U)
22673#define USB_OTG_GCCFG_DCDEN_Msk (0x1UL << USB_OTG_GCCFG_DCDEN_Pos)
22674#define USB_OTG_GCCFG_DCDEN USB_OTG_GCCFG_DCDEN_Msk
22675#define USB_OTG_GCCFG_PDEN_Pos (19U)
22676#define USB_OTG_GCCFG_PDEN_Msk (0x1UL << USB_OTG_GCCFG_PDEN_Pos)
22677#define USB_OTG_GCCFG_PDEN USB_OTG_GCCFG_PDEN_Msk
22678#define USB_OTG_GCCFG_SDEN_Pos (20U)
22679#define USB_OTG_GCCFG_SDEN_Msk (0x1UL << USB_OTG_GCCFG_SDEN_Pos)
22680#define USB_OTG_GCCFG_SDEN USB_OTG_GCCFG_SDEN_Msk
22681#define USB_OTG_GCCFG_VBDEN_Pos (21U)
22682#define USB_OTG_GCCFG_VBDEN_Msk (0x1UL << USB_OTG_GCCFG_VBDEN_Pos)
22683#define USB_OTG_GCCFG_VBDEN USB_OTG_GCCFG_VBDEN_Msk
22685/******************** Bit definition forUSB_OTG_GPWRDN) register ********************/
22686#define USB_OTG_GPWRDN_ADPMEN_Pos (0U)
22687#define USB_OTG_GPWRDN_ADPMEN_Msk (0x1UL << USB_OTG_GPWRDN_ADPMEN_Pos)
22688#define USB_OTG_GPWRDN_ADPMEN USB_OTG_GPWRDN_ADPMEN_Msk
22689#define USB_OTG_GPWRDN_ADPIF_Pos (23U)
22690#define USB_OTG_GPWRDN_ADPIF_Msk (0x1UL << USB_OTG_GPWRDN_ADPIF_Pos)
22691#define USB_OTG_GPWRDN_ADPIF USB_OTG_GPWRDN_ADPIF_Msk
22693/******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
22694#define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U)
22695#define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos)
22696#define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk
22697#define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U)
22698#define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos)
22699#define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk
22701/******************** Bit definition forUSB_OTG_CID register ********************/
22702#define USB_OTG_CID_PRODUCT_ID_Pos (0U)
22703#define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos)
22704#define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk
22706/******************** Bit definition for USB_OTG_GLPMCFG register ********************/
22707#define USB_OTG_GLPMCFG_LPMEN_Pos (0U)
22708#define USB_OTG_GLPMCFG_LPMEN_Msk (0x1UL << USB_OTG_GLPMCFG_LPMEN_Pos)
22709#define USB_OTG_GLPMCFG_LPMEN USB_OTG_GLPMCFG_LPMEN_Msk
22710#define USB_OTG_GLPMCFG_LPMACK_Pos (1U)
22711#define USB_OTG_GLPMCFG_LPMACK_Msk (0x1UL << USB_OTG_GLPMCFG_LPMACK_Pos)
22712#define USB_OTG_GLPMCFG_LPMACK USB_OTG_GLPMCFG_LPMACK_Msk
22713#define USB_OTG_GLPMCFG_BESL_Pos (2U)
22714#define USB_OTG_GLPMCFG_BESL_Msk (0xFUL << USB_OTG_GLPMCFG_BESL_Pos)
22715#define USB_OTG_GLPMCFG_BESL USB_OTG_GLPMCFG_BESL_Msk
22716#define USB_OTG_GLPMCFG_REMWAKE_Pos (6U)
22717#define USB_OTG_GLPMCFG_REMWAKE_Msk (0x1UL << USB_OTG_GLPMCFG_REMWAKE_Pos)
22718#define USB_OTG_GLPMCFG_REMWAKE USB_OTG_GLPMCFG_REMWAKE_Msk
22719#define USB_OTG_GLPMCFG_L1SSEN_Pos (7U)
22720#define USB_OTG_GLPMCFG_L1SSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1SSEN_Pos)
22721#define USB_OTG_GLPMCFG_L1SSEN USB_OTG_GLPMCFG_L1SSEN_Msk
22722#define USB_OTG_GLPMCFG_BESLTHRS_Pos (8U)
22723#define USB_OTG_GLPMCFG_BESLTHRS_Msk (0xFUL << USB_OTG_GLPMCFG_BESLTHRS_Pos)
22724#define USB_OTG_GLPMCFG_BESLTHRS USB_OTG_GLPMCFG_BESLTHRS_Msk
22725#define USB_OTG_GLPMCFG_L1DSEN_Pos (12U)
22726#define USB_OTG_GLPMCFG_L1DSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1DSEN_Pos)
22727#define USB_OTG_GLPMCFG_L1DSEN USB_OTG_GLPMCFG_L1DSEN_Msk
22728#define USB_OTG_GLPMCFG_LPMRSP_Pos (13U)
22729#define USB_OTG_GLPMCFG_LPMRSP_Msk (0x3UL << USB_OTG_GLPMCFG_LPMRSP_Pos)
22730#define USB_OTG_GLPMCFG_LPMRSP USB_OTG_GLPMCFG_LPMRSP_Msk
22731#define USB_OTG_GLPMCFG_SLPSTS_Pos (15U)
22732#define USB_OTG_GLPMCFG_SLPSTS_Msk (0x1UL << USB_OTG_GLPMCFG_SLPSTS_Pos)
22733#define USB_OTG_GLPMCFG_SLPSTS USB_OTG_GLPMCFG_SLPSTS_Msk
22734#define USB_OTG_GLPMCFG_L1RSMOK_Pos (16U)
22735#define USB_OTG_GLPMCFG_L1RSMOK_Msk (0x1UL << USB_OTG_GLPMCFG_L1RSMOK_Pos)
22736#define USB_OTG_GLPMCFG_L1RSMOK USB_OTG_GLPMCFG_L1RSMOK_Msk
22737#define USB_OTG_GLPMCFG_LPMCHIDX_Pos (17U)
22738#define USB_OTG_GLPMCFG_LPMCHIDX_Msk (0xFUL << USB_OTG_GLPMCFG_LPMCHIDX_Pos)
22739#define USB_OTG_GLPMCFG_LPMCHIDX USB_OTG_GLPMCFG_LPMCHIDX_Msk
22740#define USB_OTG_GLPMCFG_LPMRCNT_Pos (21U)
22741#define USB_OTG_GLPMCFG_LPMRCNT_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNT_Pos)
22742#define USB_OTG_GLPMCFG_LPMRCNT USB_OTG_GLPMCFG_LPMRCNT_Msk
22743#define USB_OTG_GLPMCFG_SNDLPM_Pos (24U)
22744#define USB_OTG_GLPMCFG_SNDLPM_Msk (0x1UL << USB_OTG_GLPMCFG_SNDLPM_Pos)
22745#define USB_OTG_GLPMCFG_SNDLPM USB_OTG_GLPMCFG_SNDLPM_Msk
22746#define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos (25U)
22747#define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos)
22748#define USB_OTG_GLPMCFG_LPMRCNTSTS USB_OTG_GLPMCFG_LPMRCNTSTS_Msk
22749#define USB_OTG_GLPMCFG_ENBESL_Pos (28U)
22750#define USB_OTG_GLPMCFG_ENBESL_Msk (0x1UL << USB_OTG_GLPMCFG_ENBESL_Pos)
22751#define USB_OTG_GLPMCFG_ENBESL USB_OTG_GLPMCFG_ENBESL_Msk
22753/******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
22754#define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U)
22755#define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_XFRCM_Pos)
22756#define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk
22757#define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U)
22758#define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_EPDM_Pos)
22759#define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk
22760#define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U)
22761#define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TOM_Pos)
22762#define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk
22763#define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U)
22764#define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos)
22765#define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk
22766#define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U)
22767#define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos)
22768#define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk
22769#define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U)
22770#define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos)
22771#define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk
22772#define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U)
22773#define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TXFURM_Pos)
22774#define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk
22775#define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U)
22776#define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_BIM_Pos)
22777#define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk
22778#define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U)
22779#define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos)
22780#define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk
22782/******************** Bit definition forUSB_OTG_HPRT register ********************/
22783#define USB_OTG_HPRT_PCSTS_Pos (0U)
22784#define USB_OTG_HPRT_PCSTS_Msk (0x1UL << USB_OTG_HPRT_PCSTS_Pos)
22785#define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk
22786#define USB_OTG_HPRT_PCDET_Pos (1U)
22787#define USB_OTG_HPRT_PCDET_Msk (0x1UL << USB_OTG_HPRT_PCDET_Pos)
22788#define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk
22789#define USB_OTG_HPRT_PENA_Pos (2U)
22790#define USB_OTG_HPRT_PENA_Msk (0x1UL << USB_OTG_HPRT_PENA_Pos)
22791#define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk
22792#define USB_OTG_HPRT_PENCHNG_Pos (3U)
22793#define USB_OTG_HPRT_PENCHNG_Msk (0x1UL << USB_OTG_HPRT_PENCHNG_Pos)
22794#define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk
22795#define USB_OTG_HPRT_POCA_Pos (4U)
22796#define USB_OTG_HPRT_POCA_Msk (0x1UL << USB_OTG_HPRT_POCA_Pos)
22797#define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk
22798#define USB_OTG_HPRT_POCCHNG_Pos (5U)
22799#define USB_OTG_HPRT_POCCHNG_Msk (0x1UL << USB_OTG_HPRT_POCCHNG_Pos)
22800#define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk
22801#define USB_OTG_HPRT_PRES_Pos (6U)
22802#define USB_OTG_HPRT_PRES_Msk (0x1UL << USB_OTG_HPRT_PRES_Pos)
22803#define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk
22804#define USB_OTG_HPRT_PSUSP_Pos (7U)
22805#define USB_OTG_HPRT_PSUSP_Msk (0x1UL << USB_OTG_HPRT_PSUSP_Pos)
22806#define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk
22807#define USB_OTG_HPRT_PRST_Pos (8U)
22808#define USB_OTG_HPRT_PRST_Msk (0x1UL << USB_OTG_HPRT_PRST_Pos)
22809#define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk
22811#define USB_OTG_HPRT_PLSTS_Pos (10U)
22812#define USB_OTG_HPRT_PLSTS_Msk (0x3UL << USB_OTG_HPRT_PLSTS_Pos)
22813#define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk
22814#define USB_OTG_HPRT_PLSTS_0 (0x1UL << USB_OTG_HPRT_PLSTS_Pos)
22815#define USB_OTG_HPRT_PLSTS_1 (0x2UL << USB_OTG_HPRT_PLSTS_Pos)
22816#define USB_OTG_HPRT_PPWR_Pos (12U)
22817#define USB_OTG_HPRT_PPWR_Msk (0x1UL << USB_OTG_HPRT_PPWR_Pos)
22818#define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk
22820#define USB_OTG_HPRT_PTCTL_Pos (13U)
22821#define USB_OTG_HPRT_PTCTL_Msk (0xFUL << USB_OTG_HPRT_PTCTL_Pos)
22822#define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk
22823#define USB_OTG_HPRT_PTCTL_0 (0x1UL << USB_OTG_HPRT_PTCTL_Pos)
22824#define USB_OTG_HPRT_PTCTL_1 (0x2UL << USB_OTG_HPRT_PTCTL_Pos)
22825#define USB_OTG_HPRT_PTCTL_2 (0x4UL << USB_OTG_HPRT_PTCTL_Pos)
22826#define USB_OTG_HPRT_PTCTL_3 (0x8UL << USB_OTG_HPRT_PTCTL_Pos)
22828#define USB_OTG_HPRT_PSPD_Pos (17U)
22829#define USB_OTG_HPRT_PSPD_Msk (0x3UL << USB_OTG_HPRT_PSPD_Pos)
22830#define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk
22831#define USB_OTG_HPRT_PSPD_0 (0x1UL << USB_OTG_HPRT_PSPD_Pos)
22832#define USB_OTG_HPRT_PSPD_1 (0x2UL << USB_OTG_HPRT_PSPD_Pos)
22834/******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
22835#define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U)
22836#define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_XFRCM_Pos)
22837#define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk
22838#define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U)
22839#define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_EPDM_Pos)
22840#define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk
22841#define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U)
22842#define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TOM_Pos)
22843#define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk
22844#define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U)
22845#define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos)
22846#define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk
22847#define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U)
22848#define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos)
22849#define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk
22850#define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U)
22851#define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos)
22852#define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk
22853#define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U)
22854#define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TXFURM_Pos)
22855#define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk
22856#define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U)
22857#define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BIM_Pos)
22858#define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk
22859#define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U)
22860#define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos)
22861#define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk
22862#define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U)
22863#define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos)
22864#define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk
22865#define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U)
22866#define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos)
22867#define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk
22869/******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
22870#define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U)
22871#define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos)
22872#define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk
22873#define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U)
22874#define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos)
22875#define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk
22877/******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
22878#define USB_OTG_DIEPCTL_MPSIZ_Pos (0U)
22879#define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos)
22880#define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk
22881#define USB_OTG_DIEPCTL_USBAEP_Pos (15U)
22882#define USB_OTG_DIEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos)
22883#define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk
22884#define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U)
22885#define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos)
22886#define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk
22887#define USB_OTG_DIEPCTL_NAKSTS_Pos (17U)
22888#define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos)
22889#define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk
22891#define USB_OTG_DIEPCTL_EPTYP_Pos (18U)
22892#define USB_OTG_DIEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos)
22893#define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk
22894#define USB_OTG_DIEPCTL_EPTYP_0 (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos)
22895#define USB_OTG_DIEPCTL_EPTYP_1 (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos)
22896#define USB_OTG_DIEPCTL_STALL_Pos (21U)
22897#define USB_OTG_DIEPCTL_STALL_Msk (0x1UL << USB_OTG_DIEPCTL_STALL_Pos)
22898#define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk
22900#define USB_OTG_DIEPCTL_TXFNUM_Pos (22U)
22901#define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos)
22902#define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk
22903#define USB_OTG_DIEPCTL_TXFNUM_0 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
22904#define USB_OTG_DIEPCTL_TXFNUM_1 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
22905#define USB_OTG_DIEPCTL_TXFNUM_2 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
22906#define USB_OTG_DIEPCTL_TXFNUM_3 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos)
22907#define USB_OTG_DIEPCTL_CNAK_Pos (26U)
22908#define USB_OTG_DIEPCTL_CNAK_Msk (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos)
22909#define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk
22910#define USB_OTG_DIEPCTL_SNAK_Pos (27U)
22911#define USB_OTG_DIEPCTL_SNAK_Msk (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos)
22912#define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk
22913#define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U)
22914#define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos)
22915#define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk
22916#define USB_OTG_DIEPCTL_SODDFRM_Pos (29U)
22917#define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos)
22918#define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk
22919#define USB_OTG_DIEPCTL_EPDIS_Pos (30U)
22920#define USB_OTG_DIEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos)
22921#define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk
22922#define USB_OTG_DIEPCTL_EPENA_Pos (31U)
22923#define USB_OTG_DIEPCTL_EPENA_Msk (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos)
22924#define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk
22926/******************** Bit definition forUSB_OTG_HCCHAR register ********************/
22927#define USB_OTG_HCCHAR_MPSIZ_Pos (0U)
22928#define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos)
22929#define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk
22931#define USB_OTG_HCCHAR_EPNUM_Pos (11U)
22932#define USB_OTG_HCCHAR_EPNUM_Msk (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos)
22933#define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk
22934#define USB_OTG_HCCHAR_EPNUM_0 (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos)
22935#define USB_OTG_HCCHAR_EPNUM_1 (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos)
22936#define USB_OTG_HCCHAR_EPNUM_2 (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos)
22937#define USB_OTG_HCCHAR_EPNUM_3 (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos)
22938#define USB_OTG_HCCHAR_EPDIR_Pos (15U)
22939#define USB_OTG_HCCHAR_EPDIR_Msk (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos)
22940#define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk
22941#define USB_OTG_HCCHAR_LSDEV_Pos (17U)
22942#define USB_OTG_HCCHAR_LSDEV_Msk (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos)
22943#define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk
22945#define USB_OTG_HCCHAR_EPTYP_Pos (18U)
22946#define USB_OTG_HCCHAR_EPTYP_Msk (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos)
22947#define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk
22948#define USB_OTG_HCCHAR_EPTYP_0 (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos)
22949#define USB_OTG_HCCHAR_EPTYP_1 (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos)
22951#define USB_OTG_HCCHAR_MC_Pos (20U)
22952#define USB_OTG_HCCHAR_MC_Msk (0x3UL << USB_OTG_HCCHAR_MC_Pos)
22953#define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk
22954#define USB_OTG_HCCHAR_MC_0 (0x1UL << USB_OTG_HCCHAR_MC_Pos)
22955#define USB_OTG_HCCHAR_MC_1 (0x2UL << USB_OTG_HCCHAR_MC_Pos)
22957#define USB_OTG_HCCHAR_DAD_Pos (22U)
22958#define USB_OTG_HCCHAR_DAD_Msk (0x7FUL << USB_OTG_HCCHAR_DAD_Pos)
22959#define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk
22960#define USB_OTG_HCCHAR_DAD_0 (0x01UL << USB_OTG_HCCHAR_DAD_Pos)
22961#define USB_OTG_HCCHAR_DAD_1 (0x02UL << USB_OTG_HCCHAR_DAD_Pos)
22962#define USB_OTG_HCCHAR_DAD_2 (0x04UL << USB_OTG_HCCHAR_DAD_Pos)
22963#define USB_OTG_HCCHAR_DAD_3 (0x08UL << USB_OTG_HCCHAR_DAD_Pos)
22964#define USB_OTG_HCCHAR_DAD_4 (0x10UL << USB_OTG_HCCHAR_DAD_Pos)
22965#define USB_OTG_HCCHAR_DAD_5 (0x20UL << USB_OTG_HCCHAR_DAD_Pos)
22966#define USB_OTG_HCCHAR_DAD_6 (0x40UL << USB_OTG_HCCHAR_DAD_Pos)
22967#define USB_OTG_HCCHAR_ODDFRM_Pos (29U)
22968#define USB_OTG_HCCHAR_ODDFRM_Msk (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos)
22969#define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk
22970#define USB_OTG_HCCHAR_CHDIS_Pos (30U)
22971#define USB_OTG_HCCHAR_CHDIS_Msk (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos)
22972#define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk
22973#define USB_OTG_HCCHAR_CHENA_Pos (31U)
22974#define USB_OTG_HCCHAR_CHENA_Msk (0x1UL << USB_OTG_HCCHAR_CHENA_Pos)
22975#define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk
22977/******************** Bit definition forUSB_OTG_HCSPLT register ********************/
22978
22979#define USB_OTG_HCSPLT_PRTADDR_Pos (0U)
22980#define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos)
22981#define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk
22982#define USB_OTG_HCSPLT_PRTADDR_0 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos)
22983#define USB_OTG_HCSPLT_PRTADDR_1 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos)
22984#define USB_OTG_HCSPLT_PRTADDR_2 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos)
22985#define USB_OTG_HCSPLT_PRTADDR_3 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos)
22986#define USB_OTG_HCSPLT_PRTADDR_4 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos)
22987#define USB_OTG_HCSPLT_PRTADDR_5 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos)
22988#define USB_OTG_HCSPLT_PRTADDR_6 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos)
22990#define USB_OTG_HCSPLT_HUBADDR_Pos (7U)
22991#define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos)
22992#define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk
22993#define USB_OTG_HCSPLT_HUBADDR_0 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos)
22994#define USB_OTG_HCSPLT_HUBADDR_1 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos)
22995#define USB_OTG_HCSPLT_HUBADDR_2 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos)
22996#define USB_OTG_HCSPLT_HUBADDR_3 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos)
22997#define USB_OTG_HCSPLT_HUBADDR_4 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos)
22998#define USB_OTG_HCSPLT_HUBADDR_5 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos)
22999#define USB_OTG_HCSPLT_HUBADDR_6 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos)
23001#define USB_OTG_HCSPLT_XACTPOS_Pos (14U)
23002#define USB_OTG_HCSPLT_XACTPOS_Msk (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos)
23003#define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk
23004#define USB_OTG_HCSPLT_XACTPOS_0 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos)
23005#define USB_OTG_HCSPLT_XACTPOS_1 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos)
23006#define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U)
23007#define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos)
23008#define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk
23009#define USB_OTG_HCSPLT_SPLITEN_Pos (31U)
23010#define USB_OTG_HCSPLT_SPLITEN_Msk (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos)
23011#define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk
23013/******************** Bit definition forUSB_OTG_HCINT register ********************/
23014#define USB_OTG_HCINT_XFRC_Pos (0U)
23015#define USB_OTG_HCINT_XFRC_Msk (0x1UL << USB_OTG_HCINT_XFRC_Pos)
23016#define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk
23017#define USB_OTG_HCINT_CHH_Pos (1U)
23018#define USB_OTG_HCINT_CHH_Msk (0x1UL << USB_OTG_HCINT_CHH_Pos)
23019#define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk
23020#define USB_OTG_HCINT_AHBERR_Pos (2U)
23021#define USB_OTG_HCINT_AHBERR_Msk (0x1UL << USB_OTG_HCINT_AHBERR_Pos)
23022#define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk
23023#define USB_OTG_HCINT_STALL_Pos (3U)
23024#define USB_OTG_HCINT_STALL_Msk (0x1UL << USB_OTG_HCINT_STALL_Pos)
23025#define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk
23026#define USB_OTG_HCINT_NAK_Pos (4U)
23027#define USB_OTG_HCINT_NAK_Msk (0x1UL << USB_OTG_HCINT_NAK_Pos)
23028#define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk
23029#define USB_OTG_HCINT_ACK_Pos (5U)
23030#define USB_OTG_HCINT_ACK_Msk (0x1UL << USB_OTG_HCINT_ACK_Pos)
23031#define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk
23032#define USB_OTG_HCINT_NYET_Pos (6U)
23033#define USB_OTG_HCINT_NYET_Msk (0x1UL << USB_OTG_HCINT_NYET_Pos)
23034#define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk
23035#define USB_OTG_HCINT_TXERR_Pos (7U)
23036#define USB_OTG_HCINT_TXERR_Msk (0x1UL << USB_OTG_HCINT_TXERR_Pos)
23037#define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk
23038#define USB_OTG_HCINT_BBERR_Pos (8U)
23039#define USB_OTG_HCINT_BBERR_Msk (0x1UL << USB_OTG_HCINT_BBERR_Pos)
23040#define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk
23041#define USB_OTG_HCINT_FRMOR_Pos (9U)
23042#define USB_OTG_HCINT_FRMOR_Msk (0x1UL << USB_OTG_HCINT_FRMOR_Pos)
23043#define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk
23044#define USB_OTG_HCINT_DTERR_Pos (10U)
23045#define USB_OTG_HCINT_DTERR_Msk (0x1UL << USB_OTG_HCINT_DTERR_Pos)
23046#define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk
23048/******************** Bit definition forUSB_OTG_DIEPINT register ********************/
23049#define USB_OTG_DIEPINT_XFRC_Pos (0U)
23050#define USB_OTG_DIEPINT_XFRC_Msk (0x1UL << USB_OTG_DIEPINT_XFRC_Pos)
23051#define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk
23052#define USB_OTG_DIEPINT_EPDISD_Pos (1U)
23053#define USB_OTG_DIEPINT_EPDISD_Msk (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos)
23054#define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk
23055#define USB_OTG_DIEPINT_AHBERR_Pos (2U)
23056#define USB_OTG_DIEPINT_AHBERR_Msk (0x1UL << USB_OTG_DIEPINT_AHBERR_Pos)
23057#define USB_OTG_DIEPINT_AHBERR USB_OTG_DIEPINT_AHBERR_Msk
23058#define USB_OTG_DIEPINT_TOC_Pos (3U)
23059#define USB_OTG_DIEPINT_TOC_Msk (0x1UL << USB_OTG_DIEPINT_TOC_Pos)
23060#define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk
23061#define USB_OTG_DIEPINT_ITTXFE_Pos (4U)
23062#define USB_OTG_DIEPINT_ITTXFE_Msk (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos)
23063#define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk
23064#define USB_OTG_DIEPINT_INEPNM_Pos (5U)
23065#define USB_OTG_DIEPINT_INEPNM_Msk (0x1UL << USB_OTG_DIEPINT_INEPNM_Pos)
23066#define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk
23067#define USB_OTG_DIEPINT_INEPNE_Pos (6U)
23068#define USB_OTG_DIEPINT_INEPNE_Msk (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos)
23069#define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk
23070#define USB_OTG_DIEPINT_TXFE_Pos (7U)
23071#define USB_OTG_DIEPINT_TXFE_Msk (0x1UL << USB_OTG_DIEPINT_TXFE_Pos)
23072#define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk
23073#define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U)
23074#define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos)
23075#define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk
23076#define USB_OTG_DIEPINT_BNA_Pos (9U)
23077#define USB_OTG_DIEPINT_BNA_Msk (0x1UL << USB_OTG_DIEPINT_BNA_Pos)
23078#define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk
23079#define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U)
23080#define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos)
23081#define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk
23082#define USB_OTG_DIEPINT_BERR_Pos (12U)
23083#define USB_OTG_DIEPINT_BERR_Msk (0x1UL << USB_OTG_DIEPINT_BERR_Pos)
23084#define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk
23085#define USB_OTG_DIEPINT_NAK_Pos (13U)
23086#define USB_OTG_DIEPINT_NAK_Msk (0x1UL << USB_OTG_DIEPINT_NAK_Pos)
23087#define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk
23089/******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
23090#define USB_OTG_HCINTMSK_XFRCM_Pos (0U)
23091#define USB_OTG_HCINTMSK_XFRCM_Msk (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos)
23092#define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk
23093#define USB_OTG_HCINTMSK_CHHM_Pos (1U)
23094#define USB_OTG_HCINTMSK_CHHM_Msk (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos)
23095#define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk
23096#define USB_OTG_HCINTMSK_AHBERR_Pos (2U)
23097#define USB_OTG_HCINTMSK_AHBERR_Msk (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos)
23098#define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk
23099#define USB_OTG_HCINTMSK_STALLM_Pos (3U)
23100#define USB_OTG_HCINTMSK_STALLM_Msk (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos)
23101#define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk
23102#define USB_OTG_HCINTMSK_NAKM_Pos (4U)
23103#define USB_OTG_HCINTMSK_NAKM_Msk (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos)
23104#define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk
23105#define USB_OTG_HCINTMSK_ACKM_Pos (5U)
23106#define USB_OTG_HCINTMSK_ACKM_Msk (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos)
23107#define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk
23108#define USB_OTG_HCINTMSK_NYET_Pos (6U)
23109#define USB_OTG_HCINTMSK_NYET_Msk (0x1UL << USB_OTG_HCINTMSK_NYET_Pos)
23110#define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk
23111#define USB_OTG_HCINTMSK_TXERRM_Pos (7U)
23112#define USB_OTG_HCINTMSK_TXERRM_Msk (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos)
23113#define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk
23114#define USB_OTG_HCINTMSK_BBERRM_Pos (8U)
23115#define USB_OTG_HCINTMSK_BBERRM_Msk (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos)
23116#define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk
23117#define USB_OTG_HCINTMSK_FRMORM_Pos (9U)
23118#define USB_OTG_HCINTMSK_FRMORM_Msk (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos)
23119#define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk
23120#define USB_OTG_HCINTMSK_DTERRM_Pos (10U)
23121#define USB_OTG_HCINTMSK_DTERRM_Msk (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos)
23122#define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk
23124/******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
23125
23126#define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U)
23127#define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos)
23128#define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk
23129#define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U)
23130#define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos)
23131#define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk
23132#define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U)
23133#define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos)
23134#define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk
23135/******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
23136#define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U)
23137#define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos)
23138#define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk
23139#define USB_OTG_HCTSIZ_PKTCNT_Pos (19U)
23140#define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos)
23141#define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk
23142#define USB_OTG_HCTSIZ_DOPING_Pos (31U)
23143#define USB_OTG_HCTSIZ_DOPING_Msk (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos)
23144#define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk
23145#define USB_OTG_HCTSIZ_DPID_Pos (29U)
23146#define USB_OTG_HCTSIZ_DPID_Msk (0x3UL << USB_OTG_HCTSIZ_DPID_Pos)
23147#define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk
23148#define USB_OTG_HCTSIZ_DPID_0 (0x1UL << USB_OTG_HCTSIZ_DPID_Pos)
23149#define USB_OTG_HCTSIZ_DPID_1 (0x2UL << USB_OTG_HCTSIZ_DPID_Pos)
23151/******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
23152#define USB_OTG_DIEPDMA_DMAADDR_Pos (0U)
23153#define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos)
23154#define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk
23156/******************** Bit definition forUSB_OTG_HCDMA register ********************/
23157#define USB_OTG_HCDMA_DMAADDR_Pos (0U)
23158#define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos)
23159#define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk
23161/******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
23162#define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U)
23163#define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos)
23164#define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk
23166/******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
23167#define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U)
23168#define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos)
23169#define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk
23170#define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U)
23171#define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos)
23172#define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk
23174/******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
23175
23176#define USB_OTG_DOEPCTL_MPSIZ_Pos (0U)
23177#define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos)
23178#define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk
23179#define USB_OTG_DOEPCTL_USBAEP_Pos (15U)
23180#define USB_OTG_DOEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos)
23181#define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk
23182#define USB_OTG_DOEPCTL_NAKSTS_Pos (17U)
23183#define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos)
23184#define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk
23185#define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U)
23186#define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos)
23187#define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk
23188#define USB_OTG_DOEPCTL_SODDFRM_Pos (29U)
23189#define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos)
23190#define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk
23191#define USB_OTG_DOEPCTL_EPTYP_Pos (18U)
23192#define USB_OTG_DOEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos)
23193#define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk
23194#define USB_OTG_DOEPCTL_EPTYP_0 (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos)
23195#define USB_OTG_DOEPCTL_EPTYP_1 (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos)
23196#define USB_OTG_DOEPCTL_SNPM_Pos (20U)
23197#define USB_OTG_DOEPCTL_SNPM_Msk (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos)
23198#define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk
23199#define USB_OTG_DOEPCTL_STALL_Pos (21U)
23200#define USB_OTG_DOEPCTL_STALL_Msk (0x1UL << USB_OTG_DOEPCTL_STALL_Pos)
23201#define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk
23202#define USB_OTG_DOEPCTL_CNAK_Pos (26U)
23203#define USB_OTG_DOEPCTL_CNAK_Msk (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos)
23204#define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk
23205#define USB_OTG_DOEPCTL_SNAK_Pos (27U)
23206#define USB_OTG_DOEPCTL_SNAK_Msk (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos)
23207#define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk
23208#define USB_OTG_DOEPCTL_EPDIS_Pos (30U)
23209#define USB_OTG_DOEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos)
23210#define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk
23211#define USB_OTG_DOEPCTL_EPENA_Pos (31U)
23212#define USB_OTG_DOEPCTL_EPENA_Msk (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos)
23213#define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk
23215/******************** Bit definition forUSB_OTG_DOEPINT register ********************/
23216#define USB_OTG_DOEPINT_XFRC_Pos (0U)
23217#define USB_OTG_DOEPINT_XFRC_Msk (0x1UL << USB_OTG_DOEPINT_XFRC_Pos)
23218#define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk
23219#define USB_OTG_DOEPINT_EPDISD_Pos (1U)
23220#define USB_OTG_DOEPINT_EPDISD_Msk (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos)
23221#define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk
23222#define USB_OTG_DOEPINT_AHBERR_Pos (2U)
23223#define USB_OTG_DOEPINT_AHBERR_Msk (0x1UL << USB_OTG_DOEPINT_AHBERR_Pos)
23224#define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk
23225#define USB_OTG_DOEPINT_STUP_Pos (3U)
23226#define USB_OTG_DOEPINT_STUP_Msk (0x1UL << USB_OTG_DOEPINT_STUP_Pos)
23227#define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk
23228#define USB_OTG_DOEPINT_OTEPDIS_Pos (4U)
23229#define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos)
23230#define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk
23231#define USB_OTG_DOEPINT_OTEPSPR_Pos (5U)
23232#define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1UL << USB_OTG_DOEPINT_OTEPSPR_Pos)
23233#define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk
23234#define USB_OTG_DOEPINT_B2BSTUP_Pos (6U)
23235#define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos)
23236#define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk
23237#define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U)
23238#define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1UL << USB_OTG_DOEPINT_OUTPKTERR_Pos)
23239#define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk
23240#define USB_OTG_DOEPINT_BNA_Pos (9U)
23241#define USB_OTG_DOEPINT_BNA_Msk (0x1UL << USB_OTG_DOEPINT_BNA_Pos)
23242#define USB_OTG_DOEPINT_BNA USB_OTG_DOEPINT_BNA_Msk
23243#define USB_OTG_DOEPINT_BERR_Pos (12U)
23244#define USB_OTG_DOEPINT_BERR_Msk (0x1UL << USB_OTG_DOEPINT_BERR_Pos)
23245#define USB_OTG_DOEPINT_BERR USB_OTG_DOEPINT_BERR_Msk
23246#define USB_OTG_DOEPINT_NAK_Pos (13U)
23247#define USB_OTG_DOEPINT_NAK_Msk (0x1UL << USB_OTG_DOEPINT_NAK_Pos)
23248#define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk
23249#define USB_OTG_DOEPINT_NYET_Pos (14U)
23250#define USB_OTG_DOEPINT_NYET_Msk (0x1UL << USB_OTG_DOEPINT_NYET_Pos)
23251#define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk
23252#define USB_OTG_DOEPINT_STPKTRX_Pos (15U)
23253#define USB_OTG_DOEPINT_STPKTRX_Msk (0x1UL << USB_OTG_DOEPINT_STPKTRX_Pos)
23254#define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk
23256/******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
23257
23258#define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U)
23259#define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos)
23260#define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk
23261#define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U)
23262#define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos)
23263#define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk
23265#define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U)
23266#define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos)
23267#define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk
23268#define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos)
23269#define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos)
23271/******************** Bit definition for PCGCCTL register ********************/
23272#define USB_OTG_PCGCCTL_STOPCLK_Pos (0U)
23273#define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1UL << USB_OTG_PCGCCTL_STOPCLK_Pos)
23274#define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk
23275#define USB_OTG_PCGCCTL_GATECLK_Pos (1U)
23276#define USB_OTG_PCGCCTL_GATECLK_Msk (0x1UL << USB_OTG_PCGCCTL_GATECLK_Pos)
23277#define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk
23278#define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U)
23279#define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos)
23280#define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk
23294/******************************* ADC Instances ********************************/
23295#define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
23296 ((INSTANCE) == ADC2) || \
23297 ((INSTANCE) == ADC3))
23298
23299#define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
23300
23301#define IS_ADC_COMMON_INSTANCE(INSTANCE) (((INSTANCE) == ADC12_COMMON) ||\
23302 ((INSTANCE) == ADC3_COMMON))
23303
23304/******************************* CORDIC Instances *****************************/
23305#define IS_CORDIC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CORDIC)
23306
23307/******************************** FMAC Instances ******************************/
23308#define IS_FMAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == FMAC)
23309
23310/******************************** COMP Instances ******************************/
23311#define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
23312 ((INSTANCE) == COMP2))
23313
23314#define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON)
23315/******************** COMP Instances with window mode capability **************/
23316#define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
23317
23318/******************************** DTS Instances ******************************/
23319#define IS_DTS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DTS)
23320
23321/******************************* CRC Instances ********************************/
23322#define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
23323
23324/******************************* DAC Instances ********************************/
23325#define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
23326/******************************* DCMI Instances *******************************/
23327#define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
23328
23329/******************************* DELAYBLOCK Instances *******************************/
23330#define IS_DLYB_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DLYB_SDMMC1) || \
23331 ((INSTANCE) == DLYB_SDMMC2) || \
23332 ((INSTANCE) == DLYB_OCTOSPI1) || \
23333 ((INSTANCE) == DLYB_OCTOSPI2) )
23334/****************************** DFSDM Instances *******************************/
23335#define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
23336 ((INSTANCE) == DFSDM1_Filter1) || \
23337 ((INSTANCE) == DFSDM1_Filter2) || \
23338 ((INSTANCE) == DFSDM1_Filter3))
23339
23340#define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
23341 ((INSTANCE) == DFSDM1_Channel1) || \
23342 ((INSTANCE) == DFSDM1_Channel2) || \
23343 ((INSTANCE) == DFSDM1_Channel3) || \
23344 ((INSTANCE) == DFSDM1_Channel4) || \
23345 ((INSTANCE) == DFSDM1_Channel5) || \
23346 ((INSTANCE) == DFSDM1_Channel6) || \
23347 ((INSTANCE) == DFSDM1_Channel7))
23348/****************************** RAMECC Instances ******************************/
23349#define IS_RAMECC_MONITOR_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RAMECC1_Monitor1) || \
23350 ((INSTANCE) == RAMECC1_Monitor2) || \
23351 ((INSTANCE) == RAMECC1_Monitor3) || \
23352 ((INSTANCE) == RAMECC1_Monitor4) || \
23353 ((INSTANCE) == RAMECC1_Monitor5) || \
23354 ((INSTANCE) == RAMECC1_Monitor6) || \
23355 ((INSTANCE) == RAMECC2_Monitor1) || \
23356 ((INSTANCE) == RAMECC2_Monitor2) || \
23357 ((INSTANCE) == RAMECC2_Monitor3) || \
23358 ((INSTANCE) == RAMECC3_Monitor1) || \
23359 ((INSTANCE) == RAMECC3_Monitor2))
23360
23361/******************************** DMA Instances *******************************/
23362#define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
23363 ((INSTANCE) == DMA1_Stream1) || \
23364 ((INSTANCE) == DMA1_Stream2) || \
23365 ((INSTANCE) == DMA1_Stream3) || \
23366 ((INSTANCE) == DMA1_Stream4) || \
23367 ((INSTANCE) == DMA1_Stream5) || \
23368 ((INSTANCE) == DMA1_Stream6) || \
23369 ((INSTANCE) == DMA1_Stream7) || \
23370 ((INSTANCE) == DMA2_Stream0) || \
23371 ((INSTANCE) == DMA2_Stream1) || \
23372 ((INSTANCE) == DMA2_Stream2) || \
23373 ((INSTANCE) == DMA2_Stream3) || \
23374 ((INSTANCE) == DMA2_Stream4) || \
23375 ((INSTANCE) == DMA2_Stream5) || \
23376 ((INSTANCE) == DMA2_Stream6) || \
23377 ((INSTANCE) == DMA2_Stream7) || \
23378 ((INSTANCE) == BDMA_Channel0) || \
23379 ((INSTANCE) == BDMA_Channel1) || \
23380 ((INSTANCE) == BDMA_Channel2) || \
23381 ((INSTANCE) == BDMA_Channel3) || \
23382 ((INSTANCE) == BDMA_Channel4) || \
23383 ((INSTANCE) == BDMA_Channel5) || \
23384 ((INSTANCE) == BDMA_Channel6) || \
23385 ((INSTANCE) == BDMA_Channel7))
23386
23387/****************************** BDMA CHANNEL Instances ***************************/
23388#define IS_BDMA_CHANNEL_INSTANCE(INSTANCE) (((INSTANCE) == BDMA_Channel0) || \
23389 ((INSTANCE) == BDMA_Channel1) || \
23390 ((INSTANCE) == BDMA_Channel2) || \
23391 ((INSTANCE) == BDMA_Channel3) || \
23392 ((INSTANCE) == BDMA_Channel4) || \
23393 ((INSTANCE) == BDMA_Channel5) || \
23394 ((INSTANCE) == BDMA_Channel6) || \
23395 ((INSTANCE) == BDMA_Channel7))
23396
23397/****************************** DMA DMAMUX ALL Instances ***************************/
23398#define IS_DMA_DMAMUX_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
23399 ((INSTANCE) == DMA1_Stream1) || \
23400 ((INSTANCE) == DMA1_Stream2) || \
23401 ((INSTANCE) == DMA1_Stream3) || \
23402 ((INSTANCE) == DMA1_Stream4) || \
23403 ((INSTANCE) == DMA1_Stream5) || \
23404 ((INSTANCE) == DMA1_Stream6) || \
23405 ((INSTANCE) == DMA1_Stream7) || \
23406 ((INSTANCE) == DMA2_Stream0) || \
23407 ((INSTANCE) == DMA2_Stream1) || \
23408 ((INSTANCE) == DMA2_Stream2) || \
23409 ((INSTANCE) == DMA2_Stream3) || \
23410 ((INSTANCE) == DMA2_Stream4) || \
23411 ((INSTANCE) == DMA2_Stream5) || \
23412 ((INSTANCE) == DMA2_Stream6) || \
23413 ((INSTANCE) == DMA2_Stream7) || \
23414 ((INSTANCE) == BDMA_Channel0) || \
23415 ((INSTANCE) == BDMA_Channel1) || \
23416 ((INSTANCE) == BDMA_Channel2) || \
23417 ((INSTANCE) == BDMA_Channel3) || \
23418 ((INSTANCE) == BDMA_Channel4) || \
23419 ((INSTANCE) == BDMA_Channel5) || \
23420 ((INSTANCE) == BDMA_Channel6) || \
23421 ((INSTANCE) == BDMA_Channel7))
23422
23423/****************************** BDMA DMAMUX Instances ***************************/
23424#define IS_BDMA_CHANNEL_DMAMUX_INSTANCE(INSTANCE) (((INSTANCE) == BDMA_Channel0) || \
23425 ((INSTANCE) == BDMA_Channel1) || \
23426 ((INSTANCE) == BDMA_Channel2) || \
23427 ((INSTANCE) == BDMA_Channel3) || \
23428 ((INSTANCE) == BDMA_Channel4) || \
23429 ((INSTANCE) == BDMA_Channel5) || \
23430 ((INSTANCE) == BDMA_Channel6) || \
23431 ((INSTANCE) == BDMA_Channel7))
23432
23433/****************************** DMA STREAM Instances ***************************/
23434#define IS_DMA_STREAM_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
23435 ((INSTANCE) == DMA1_Stream1) || \
23436 ((INSTANCE) == DMA1_Stream2) || \
23437 ((INSTANCE) == DMA1_Stream3) || \
23438 ((INSTANCE) == DMA1_Stream4) || \
23439 ((INSTANCE) == DMA1_Stream5) || \
23440 ((INSTANCE) == DMA1_Stream6) || \
23441 ((INSTANCE) == DMA1_Stream7) || \
23442 ((INSTANCE) == DMA2_Stream0) || \
23443 ((INSTANCE) == DMA2_Stream1) || \
23444 ((INSTANCE) == DMA2_Stream2) || \
23445 ((INSTANCE) == DMA2_Stream3) || \
23446 ((INSTANCE) == DMA2_Stream4) || \
23447 ((INSTANCE) == DMA2_Stream5) || \
23448 ((INSTANCE) == DMA2_Stream6) || \
23449 ((INSTANCE) == DMA2_Stream7))
23450
23451/****************************** DMA DMAMUX Instances ***************************/
23452#define IS_DMA_STREAM_DMAMUX_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
23453 ((INSTANCE) == DMA1_Stream1) || \
23454 ((INSTANCE) == DMA1_Stream2) || \
23455 ((INSTANCE) == DMA1_Stream3) || \
23456 ((INSTANCE) == DMA1_Stream4) || \
23457 ((INSTANCE) == DMA1_Stream5) || \
23458 ((INSTANCE) == DMA1_Stream6) || \
23459 ((INSTANCE) == DMA1_Stream7) || \
23460 ((INSTANCE) == DMA2_Stream0) || \
23461 ((INSTANCE) == DMA2_Stream1) || \
23462 ((INSTANCE) == DMA2_Stream2) || \
23463 ((INSTANCE) == DMA2_Stream3) || \
23464 ((INSTANCE) == DMA2_Stream4) || \
23465 ((INSTANCE) == DMA2_Stream5) || \
23466 ((INSTANCE) == DMA2_Stream6) || \
23467 ((INSTANCE) == DMA2_Stream7))
23468
23469/******************************** DMA Request Generator Instances **************/
23470#define IS_DMA_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
23471 ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
23472 ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
23473 ((INSTANCE) == DMAMUX1_RequestGenerator3) || \
23474 ((INSTANCE) == DMAMUX1_RequestGenerator4) || \
23475 ((INSTANCE) == DMAMUX1_RequestGenerator5) || \
23476 ((INSTANCE) == DMAMUX1_RequestGenerator6) || \
23477 ((INSTANCE) == DMAMUX1_RequestGenerator7) || \
23478 ((INSTANCE) == DMAMUX2_RequestGenerator0) || \
23479 ((INSTANCE) == DMAMUX2_RequestGenerator1) || \
23480 ((INSTANCE) == DMAMUX2_RequestGenerator2) || \
23481 ((INSTANCE) == DMAMUX2_RequestGenerator3) || \
23482 ((INSTANCE) == DMAMUX2_RequestGenerator4) || \
23483 ((INSTANCE) == DMAMUX2_RequestGenerator5) || \
23484 ((INSTANCE) == DMAMUX2_RequestGenerator6) || \
23485 ((INSTANCE) == DMAMUX2_RequestGenerator7))
23486
23487/******************************* DMA2D Instances *******************************/
23488#define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
23489
23490/****************************** PSSI Instance *********************************/
23491#define IS_PSSI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == PSSI)
23492
23493/******************************** MDMA Request Generator Instances **************/
23494#define IS_MDMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == MDMA_Channel0) || \
23495 ((INSTANCE) == MDMA_Channel1) || \
23496 ((INSTANCE) == MDMA_Channel2) || \
23497 ((INSTANCE) == MDMA_Channel3) || \
23498 ((INSTANCE) == MDMA_Channel4) || \
23499 ((INSTANCE) == MDMA_Channel5) || \
23500 ((INSTANCE) == MDMA_Channel6) || \
23501 ((INSTANCE) == MDMA_Channel7) || \
23502 ((INSTANCE) == MDMA_Channel8) || \
23503 ((INSTANCE) == MDMA_Channel9) || \
23504 ((INSTANCE) == MDMA_Channel10) || \
23505 ((INSTANCE) == MDMA_Channel11) || \
23506 ((INSTANCE) == MDMA_Channel12) || \
23507 ((INSTANCE) == MDMA_Channel13) || \
23508 ((INSTANCE) == MDMA_Channel14) || \
23509 ((INSTANCE) == MDMA_Channel15))
23510
23511
23512/******************************* FDCAN Instances ******************************/
23513#define IS_FDCAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == FDCAN1) || \
23514 ((__INSTANCE__) == FDCAN2) || \
23515 ((__INSTANCE__) == FDCAN3))
23516
23517#define IS_FDCAN_TT_INSTANCE(__INSTANCE__) ((__INSTANCE__) == FDCAN1)
23518
23519/******************************* GPIO Instances *******************************/
23520#define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
23521 ((INSTANCE) == GPIOB) || \
23522 ((INSTANCE) == GPIOC) || \
23523 ((INSTANCE) == GPIOD) || \
23524 ((INSTANCE) == GPIOE) || \
23525 ((INSTANCE) == GPIOF) || \
23526 ((INSTANCE) == GPIOG) || \
23527 ((INSTANCE) == GPIOH) || \
23528 ((INSTANCE) == GPIOJ) || \
23529 ((INSTANCE) == GPIOK))
23530
23531/******************************* GPIO AF Instances ****************************/
23532#define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
23533
23534/**************************** GPIO Lock Instances *****************************/
23535/* On H7, all GPIO Bank support the Lock mechanism */
23536#define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
23537
23538/******************************** HSEM Instances *******************************/
23539#define IS_HSEM_ALL_INSTANCE(INSTANCE) ((INSTANCE) == HSEM)
23540#define HSEM_CPU1_COREID (0x00000003U) /* Semaphore Core CM7 ID */
23541#define HSEM_CR_COREID_CPU1 (HSEM_CPU1_COREID << HSEM_CR_COREID_Pos)
23542#define HSEM_CR_COREID_CURRENT (HSEM_CPU1_COREID << HSEM_CR_COREID_Pos)
23543
23544#define HSEM_SEMID_MIN (0U) /* HSEM ID Min*/
23545#define HSEM_SEMID_MAX (31U) /* HSEM ID Max */
23546
23547#define HSEM_PROCESSID_MIN (0U) /* HSEM Process ID Min */
23548#define HSEM_PROCESSID_MAX (255U) /* HSEM Process ID Max */
23549
23550#define HSEM_CLEAR_KEY_MIN (0U) /* HSEM clear Key Min value */
23551#define HSEM_CLEAR_KEY_MAX (0xFFFFU) /* HSEM clear Key Max value */
23552
23553/******************************** I2C Instances *******************************/
23554#define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
23555 ((INSTANCE) == I2C2) || \
23556 ((INSTANCE) == I2C3) || \
23557 ((INSTANCE) == I2C4) || \
23558 ((INSTANCE) == I2C5))
23559
23560/****************************** SMBUS Instances *******************************/
23561#define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
23562 ((INSTANCE) == I2C2) || \
23563 ((INSTANCE) == I2C3) || \
23564 ((INSTANCE) == I2C4) || \
23565 ((INSTANCE) == I2C5))
23566
23567/************** I2C Instances : wakeup capability from stop modes *************/
23568#define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
23569
23570/******************************** I2S Instances *******************************/
23571#define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
23572 ((INSTANCE) == SPI2) || \
23573 ((INSTANCE) == SPI3))
23574
23575/****************************** LTDC Instances ********************************/
23576#define IS_LTDC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LTDC)
23577
23578/******************************* RNG Instances ********************************/
23579#define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
23580
23581/****************************** RTC Instances *********************************/
23582#define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
23583
23584/****************************** SDMMC Instances *********************************/
23585#define IS_SDMMC_ALL_INSTANCE(_INSTANCE_) (((_INSTANCE_) == SDMMC1) || \
23586 ((_INSTANCE_) == SDMMC2))
23587
23588/******************************** SPI Instances *******************************/
23589#define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
23590 ((INSTANCE) == SPI2) || \
23591 ((INSTANCE) == SPI3) || \
23592 ((INSTANCE) == SPI4) || \
23593 ((INSTANCE) == SPI5) || \
23594 ((INSTANCE) == SPI6))
23595
23596#define IS_SPI_HIGHEND_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
23597 ((INSTANCE) == SPI2) || \
23598 ((INSTANCE) == SPI3))
23599
23600/******************************** SWPMI Instances *****************************/
23601#define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
23602
23603/****************** LPTIM Instances : All supported instances *****************/
23604#define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
23605 ((INSTANCE) == LPTIM2) || \
23606 ((INSTANCE) == LPTIM3) || \
23607 ((INSTANCE) == LPTIM4) || \
23608 ((INSTANCE) == LPTIM5))
23609
23610/****************** LPTIM Instances : supporting encoder interface **************/
23611#define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
23612 ((INSTANCE) == LPTIM2))
23613
23614/****************** TIM Instances : All supported instances *******************/
23615#define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23616 ((INSTANCE) == TIM2) || \
23617 ((INSTANCE) == TIM3) || \
23618 ((INSTANCE) == TIM4) || \
23619 ((INSTANCE) == TIM5) || \
23620 ((INSTANCE) == TIM6) || \
23621 ((INSTANCE) == TIM7) || \
23622 ((INSTANCE) == TIM8) || \
23623 ((INSTANCE) == TIM12) || \
23624 ((INSTANCE) == TIM13) || \
23625 ((INSTANCE) == TIM14) || \
23626 ((INSTANCE) == TIM15) || \
23627 ((INSTANCE) == TIM16) || \
23628 ((INSTANCE) == TIM17) || \
23629 ((INSTANCE) == TIM23) || \
23630 ((INSTANCE) == TIM24))
23631
23632/************* TIM Instances : at least 1 capture/compare channel *************/
23633#define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23634 ((INSTANCE) == TIM2) || \
23635 ((INSTANCE) == TIM3) || \
23636 ((INSTANCE) == TIM4) || \
23637 ((INSTANCE) == TIM5) || \
23638 ((INSTANCE) == TIM8) || \
23639 ((INSTANCE) == TIM12) || \
23640 ((INSTANCE) == TIM13) || \
23641 ((INSTANCE) == TIM14) || \
23642 ((INSTANCE) == TIM15) || \
23643 ((INSTANCE) == TIM16) || \
23644 ((INSTANCE) == TIM17) || \
23645 ((INSTANCE) == TIM23) || \
23646 ((INSTANCE) == TIM24))
23647
23648/************ TIM Instances : at least 2 capture/compare channels *************/
23649#define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23650 ((INSTANCE) == TIM2) || \
23651 ((INSTANCE) == TIM3) || \
23652 ((INSTANCE) == TIM4) || \
23653 ((INSTANCE) == TIM5) || \
23654 ((INSTANCE) == TIM8) || \
23655 ((INSTANCE) == TIM12) || \
23656 ((INSTANCE) == TIM15) || \
23657 ((INSTANCE) == TIM23) || \
23658 ((INSTANCE) == TIM24))
23659
23660/************ TIM Instances : at least 3 capture/compare channels *************/
23661#define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23662 ((INSTANCE) == TIM2) || \
23663 ((INSTANCE) == TIM3) || \
23664 ((INSTANCE) == TIM4) || \
23665 ((INSTANCE) == TIM5) || \
23666 ((INSTANCE) == TIM8) || \
23667 ((INSTANCE) == TIM23) || \
23668 ((INSTANCE) == TIM24))
23669
23670/************ TIM Instances : at least 4 capture/compare channels *************/
23671#define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23672 ((INSTANCE) == TIM2) || \
23673 ((INSTANCE) == TIM3) || \
23674 ((INSTANCE) == TIM4) || \
23675 ((INSTANCE) == TIM5) || \
23676 ((INSTANCE) == TIM8) || \
23677 ((INSTANCE) == TIM23) || \
23678 ((INSTANCE) == TIM24))
23679
23680/************ TIM Instances : at least 5 capture/compare channels *************/
23681#define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23682 ((INSTANCE) == TIM8))
23683/************ TIM Instances : at least 6 capture/compare channels *************/
23684#define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23685 ((INSTANCE) == TIM8))
23686
23687/******************** TIM Instances : Advanced-control timers *****************/
23688#define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
23689 ((__INSTANCE__) == TIM8))
23690
23691/******************** TIM Instances : Advanced-control timers *****************/
23692
23693/******************* TIM Instances : Timer input XOR function *****************/
23694#define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23695 ((INSTANCE) == TIM2) || \
23696 ((INSTANCE) == TIM3) || \
23697 ((INSTANCE) == TIM4) || \
23698 ((INSTANCE) == TIM5) || \
23699 ((INSTANCE) == TIM8) || \
23700 ((INSTANCE) == TIM15) || \
23701 ((INSTANCE) == TIM23) || \
23702 ((INSTANCE) == TIM24))
23703
23704/****************** TIM Instances : DMA requests generation (UDE) *************/
23705#define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23706 ((INSTANCE) == TIM2) || \
23707 ((INSTANCE) == TIM3) || \
23708 ((INSTANCE) == TIM4) || \
23709 ((INSTANCE) == TIM5) || \
23710 ((INSTANCE) == TIM6) || \
23711 ((INSTANCE) == TIM7) || \
23712 ((INSTANCE) == TIM8) || \
23713 ((INSTANCE) == TIM15) || \
23714 ((INSTANCE) == TIM16) || \
23715 ((INSTANCE) == TIM17) || \
23716 ((INSTANCE) == TIM23) || \
23717 ((INSTANCE) == TIM24))
23718
23719/************ TIM Instances : DMA requests generation (CCxDE) *****************/
23720#define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23721 ((INSTANCE) == TIM2) || \
23722 ((INSTANCE) == TIM3) || \
23723 ((INSTANCE) == TIM4) || \
23724 ((INSTANCE) == TIM5) || \
23725 ((INSTANCE) == TIM8) || \
23726 ((INSTANCE) == TIM15) || \
23727 ((INSTANCE) == TIM16) || \
23728 ((INSTANCE) == TIM17) || \
23729 ((INSTANCE) == TIM23) || \
23730 ((INSTANCE) == TIM24))
23731
23732/************ TIM Instances : DMA requests generation (COMDE) *****************/
23733#define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23734 ((INSTANCE) == TIM2) || \
23735 ((INSTANCE) == TIM3) || \
23736 ((INSTANCE) == TIM4) || \
23737 ((INSTANCE) == TIM5) || \
23738 ((INSTANCE) == TIM8) || \
23739 ((INSTANCE) == TIM15))
23740
23741/******************** TIM Instances : DMA burst feature ***********************/
23742#define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23743 ((INSTANCE) == TIM2) || \
23744 ((INSTANCE) == TIM3) || \
23745 ((INSTANCE) == TIM4) || \
23746 ((INSTANCE) == TIM5) || \
23747 ((INSTANCE) == TIM8))
23748
23749/*************** TIM Instances : external trigger reamp input available *******/
23750#define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23751 ((INSTANCE) == TIM2) || \
23752 ((INSTANCE) == TIM3) || \
23753 ((INSTANCE) == TIM4) || \
23754 ((INSTANCE) == TIM5) || \
23755 ((INSTANCE) == TIM8) || \
23756 ((INSTANCE) == TIM23) || \
23757 ((INSTANCE) == TIM24))
23758
23759/****************** TIM Instances : remapping capability **********************/
23760#define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23761 ((INSTANCE) == TIM2) || \
23762 ((INSTANCE) == TIM3) || \
23763 ((INSTANCE) == TIM5) || \
23764 ((INSTANCE) == TIM8) || \
23765 ((INSTANCE) == TIM16) || \
23766 ((INSTANCE) == TIM17) || \
23767 ((INSTANCE) == TIM23) || \
23768 ((INSTANCE) == TIM24))
23769
23770/*************** TIM Instances : external trigger reamp input available *******/
23771#define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23772 ((INSTANCE) == TIM2) || \
23773 ((INSTANCE) == TIM3) || \
23774 ((INSTANCE) == TIM5) || \
23775 ((INSTANCE) == TIM8) || \
23776 ((INSTANCE) == TIM23) || \
23777 ((INSTANCE) == TIM24)))
23778
23779/****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
23780#define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23781 ((INSTANCE) == TIM2) || \
23782 ((INSTANCE) == TIM3) || \
23783 ((INSTANCE) == TIM4) || \
23784 ((INSTANCE) == TIM5) || \
23785 ((INSTANCE) == TIM6) || \
23786 ((INSTANCE) == TIM7) || \
23787 ((INSTANCE) == TIM8) || \
23788 ((INSTANCE) == TIM12) || \
23789 ((INSTANCE) == TIM15) || \
23790 ((INSTANCE) == TIM23) || \
23791 ((INSTANCE) == TIM24))
23792
23793/****** TIM Instances : Salve mode available (TIMx_SMCR.TS available )*********/
23794#define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23795 ((INSTANCE) == TIM2) || \
23796 ((INSTANCE) == TIM3) || \
23797 ((INSTANCE) == TIM4) || \
23798 ((INSTANCE) == TIM5) || \
23799 ((INSTANCE) == TIM8) || \
23800 ((INSTANCE) == TIM12) || \
23801 ((INSTANCE) == TIM15) || \
23802 ((INSTANCE) == TIM23) || \
23803 ((INSTANCE) == TIM24))
23804
23805/****** TIM Instances : TRGO2 available (TIMx_CR2.MMS2 available )*********/
23806#define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23807 ((INSTANCE) == TIM8))
23808
23809/****** TIM Instances : TISEL available (TIMx_TISEL available )*********/
23810#define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23811 ((INSTANCE) == TIM2) || \
23812 ((INSTANCE) == TIM3) || \
23813 ((INSTANCE) == TIM4) || \
23814 ((INSTANCE) == TIM5) || \
23815 ((INSTANCE) == TIM8) || \
23816 ((INSTANCE) == TIM15) || \
23817 ((INSTANCE) == TIM16) || \
23818 ((INSTANCE) == TIM17) || \
23819 ((INSTANCE) == TIM23) || \
23820 ((INSTANCE) == TIM24))
23821
23822/****************** TIM Instances : supporting commutation event *************/
23823#define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23824 ((INSTANCE) == TIM8) || \
23825 ((INSTANCE) == TIM15) || \
23826 ((INSTANCE) == TIM16) || \
23827 ((INSTANCE) == TIM17))
23828
23829/****************** TIM Instances : supporting encoder interface **************/
23830#define IS_TIM_ENCODER_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
23831 ((__INSTANCE__) == TIM2) || \
23832 ((__INSTANCE__) == TIM3) || \
23833 ((__INSTANCE__) == TIM4) || \
23834 ((__INSTANCE__) == TIM5) || \
23835 ((__INSTANCE__) == TIM8) || \
23836 ((__INSTANCE__) == TIM23) || \
23837 ((__INSTANCE__) == TIM24))
23838
23839/****** TIM Instances : TIM_CCR5_GC5C available (TIMx_CCR5.GC5C available )*********/
23840#define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23841 ((INSTANCE) == TIM8))
23842/******************* TIM Instances : output(s) available **********************/
23843#define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
23844 ((((INSTANCE) == TIM1) && \
23845 (((CHANNEL) == TIM_CHANNEL_1) || \
23846 ((CHANNEL) == TIM_CHANNEL_2) || \
23847 ((CHANNEL) == TIM_CHANNEL_3) || \
23848 ((CHANNEL) == TIM_CHANNEL_4) || \
23849 ((CHANNEL) == TIM_CHANNEL_5) || \
23850 ((CHANNEL) == TIM_CHANNEL_6))) \
23851 || \
23852 (((INSTANCE) == TIM2) && \
23853 (((CHANNEL) == TIM_CHANNEL_1) || \
23854 ((CHANNEL) == TIM_CHANNEL_2) || \
23855 ((CHANNEL) == TIM_CHANNEL_3) || \
23856 ((CHANNEL) == TIM_CHANNEL_4))) \
23857 || \
23858 (((INSTANCE) == TIM3) && \
23859 (((CHANNEL) == TIM_CHANNEL_1)|| \
23860 ((CHANNEL) == TIM_CHANNEL_2) || \
23861 ((CHANNEL) == TIM_CHANNEL_3) || \
23862 ((CHANNEL) == TIM_CHANNEL_4))) \
23863 || \
23864 (((INSTANCE) == TIM4) && \
23865 (((CHANNEL) == TIM_CHANNEL_1) || \
23866 ((CHANNEL) == TIM_CHANNEL_2) || \
23867 ((CHANNEL) == TIM_CHANNEL_3) || \
23868 ((CHANNEL) == TIM_CHANNEL_4))) \
23869 || \
23870 (((INSTANCE) == TIM5) && \
23871 (((CHANNEL) == TIM_CHANNEL_1) || \
23872 ((CHANNEL) == TIM_CHANNEL_2) || \
23873 ((CHANNEL) == TIM_CHANNEL_3) || \
23874 ((CHANNEL) == TIM_CHANNEL_4))) \
23875 || \
23876 (((INSTANCE) == TIM8) && \
23877 (((CHANNEL) == TIM_CHANNEL_1) || \
23878 ((CHANNEL) == TIM_CHANNEL_2) || \
23879 ((CHANNEL) == TIM_CHANNEL_3) || \
23880 ((CHANNEL) == TIM_CHANNEL_4) || \
23881 ((CHANNEL) == TIM_CHANNEL_5) || \
23882 ((CHANNEL) == TIM_CHANNEL_6))) \
23883 || \
23884 (((INSTANCE) == TIM12) && \
23885 (((CHANNEL) == TIM_CHANNEL_1) || \
23886 ((CHANNEL) == TIM_CHANNEL_2))) \
23887 || \
23888 (((INSTANCE) == TIM13) && \
23889 (((CHANNEL) == TIM_CHANNEL_1))) \
23890 || \
23891 (((INSTANCE) == TIM14) && \
23892 (((CHANNEL) == TIM_CHANNEL_1))) \
23893 || \
23894 (((INSTANCE) == TIM15) && \
23895 (((CHANNEL) == TIM_CHANNEL_1) || \
23896 ((CHANNEL) == TIM_CHANNEL_2))) \
23897 || \
23898 (((INSTANCE) == TIM16) && \
23899 (((CHANNEL) == TIM_CHANNEL_1))) \
23900 || \
23901 (((INSTANCE) == TIM17) && \
23902 (((CHANNEL) == TIM_CHANNEL_1))) \
23903 || \
23904 (((INSTANCE) == TIM23) && \
23905 (((CHANNEL) == TIM_CHANNEL_1) || \
23906 ((CHANNEL) == TIM_CHANNEL_2) || \
23907 ((CHANNEL) == TIM_CHANNEL_3) || \
23908 ((CHANNEL) == TIM_CHANNEL_4))) \
23909 || \
23910 (((INSTANCE) == TIM24) && \
23911 (((CHANNEL) == TIM_CHANNEL_1) || \
23912 ((CHANNEL) == TIM_CHANNEL_2) || \
23913 ((CHANNEL) == TIM_CHANNEL_3) || \
23914 ((CHANNEL) == TIM_CHANNEL_4))))
23915
23916/****************** TIM Instances : supporting the break function *************/
23917#define IS_TIM_BREAK_INSTANCE(INSTANCE)\
23918 (((INSTANCE) == TIM1) || \
23919 ((INSTANCE) == TIM8) || \
23920 ((INSTANCE) == TIM15) || \
23921 ((INSTANCE) == TIM16) || \
23922 ((INSTANCE) == TIM17))
23923
23924/************** TIM Instances : supporting Break source selection *************/
23925#define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
23926 ((INSTANCE) == TIM8))
23927
23928/****************** TIM Instances : supporting complementary output(s) ********/
23929#define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
23930 ((((INSTANCE) == TIM1) && \
23931 (((CHANNEL) == TIM_CHANNEL_1) || \
23932 ((CHANNEL) == TIM_CHANNEL_2) || \
23933 ((CHANNEL) == TIM_CHANNEL_3))) \
23934 || \
23935 (((INSTANCE) == TIM8) && \
23936 (((CHANNEL) == TIM_CHANNEL_1) || \
23937 ((CHANNEL) == TIM_CHANNEL_2) || \
23938 ((CHANNEL) == TIM_CHANNEL_3))) \
23939 || \
23940 (((INSTANCE) == TIM15) && \
23941 ((CHANNEL) == TIM_CHANNEL_1)) \
23942 || \
23943 (((INSTANCE) == TIM16) && \
23944 ((CHANNEL) == TIM_CHANNEL_1)) \
23945 || \
23946 (((INSTANCE) == TIM17) && \
23947 ((CHANNEL) == TIM_CHANNEL_1)))
23948
23949/****************** TIM Instances : supporting counting mode selection ********/
23950#define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
23951 (((INSTANCE) == TIM1) || \
23952 ((INSTANCE) == TIM2) || \
23953 ((INSTANCE) == TIM3) || \
23954 ((INSTANCE) == TIM4) || \
23955 ((INSTANCE) == TIM5) || \
23956 ((INSTANCE) == TIM8))
23957
23958/****************** TIM Instances : supporting repetition counter *************/
23959#define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
23960 (((INSTANCE) == TIM1) || \
23961 ((INSTANCE) == TIM8) || \
23962 ((INSTANCE) == TIM15) || \
23963 ((INSTANCE) == TIM16) || \
23964 ((INSTANCE) == TIM17))
23965
23966/****************** TIM Instances : supporting synchronization ****************/
23967#define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
23968 (((__INSTANCE__) == TIM1) || \
23969 ((__INSTANCE__) == TIM2) || \
23970 ((__INSTANCE__) == TIM3) || \
23971 ((__INSTANCE__) == TIM4) || \
23972 ((__INSTANCE__) == TIM5) || \
23973 ((__INSTANCE__) == TIM6) || \
23974 ((__INSTANCE__) == TIM8) || \
23975 ((__INSTANCE__) == TIM12) || \
23976 ((__INSTANCE__) == TIM15) || \
23977 ((__INSTANCE__) == TIM23) || \
23978 ((__INSTANCE__) == TIM24))
23979
23980/****************** TIM Instances : supporting clock division *****************/
23981#define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
23982 (((INSTANCE) == TIM1) || \
23983 ((INSTANCE) == TIM2) || \
23984 ((INSTANCE) == TIM3) || \
23985 ((INSTANCE) == TIM4) || \
23986 ((INSTANCE) == TIM5) || \
23987 ((INSTANCE) == TIM8) || \
23988 ((INSTANCE) == TIM15) || \
23989 ((INSTANCE) == TIM16) || \
23990 ((INSTANCE) == TIM17) || \
23991 ((INSTANCE) == TIM23) || \
23992 ((INSTANCE) == TIM24))
23993
23994/****************** TIM Instances : supporting external clock mode 1 for ETRF input */
23995#define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
23996 (((INSTANCE) == TIM1) || \
23997 ((INSTANCE) == TIM2) || \
23998 ((INSTANCE) == TIM3) || \
23999 ((INSTANCE) == TIM4) || \
24000 ((INSTANCE) == TIM5) || \
24001 ((INSTANCE) == TIM8) || \
24002 ((INSTANCE) == TIM23) || \
24003 ((INSTANCE) == TIM24))
24004
24005/****************** TIM Instances : supporting external clock mode 2 **********/
24006#define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
24007 (((INSTANCE) == TIM1) || \
24008 ((INSTANCE) == TIM2) || \
24009 ((INSTANCE) == TIM3) || \
24010 ((INSTANCE) == TIM4) || \
24011 ((INSTANCE) == TIM5) || \
24012 ((INSTANCE) == TIM8) || \
24013 ((INSTANCE) == TIM23) || \
24014 ((INSTANCE) == TIM24))
24015
24016/****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
24017#define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
24018 (((INSTANCE) == TIM1) || \
24019 ((INSTANCE) == TIM2) || \
24020 ((INSTANCE) == TIM3) || \
24021 ((INSTANCE) == TIM4) || \
24022 ((INSTANCE) == TIM5) || \
24023 ((INSTANCE) == TIM8) || \
24024 ((INSTANCE) == TIM12) || \
24025 ((INSTANCE) == TIM15) || \
24026 ((INSTANCE) == TIM23) || \
24027 ((INSTANCE) == TIM24))
24028
24029/****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
24030#define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
24031 (((INSTANCE) == TIM1) || \
24032 ((INSTANCE) == TIM2) || \
24033 ((INSTANCE) == TIM3) || \
24034 ((INSTANCE) == TIM4) || \
24035 ((INSTANCE) == TIM5) || \
24036 ((INSTANCE) == TIM8) || \
24037 ((INSTANCE) == TIM12) || \
24038 ((INSTANCE) == TIM15) || \
24039 ((INSTANCE) == TIM23) || \
24040 ((INSTANCE) == TIM24))
24041
24042/****************** TIM Instances : supporting OCxREF clear *******************/
24043#define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
24044 (((INSTANCE) == TIM1) || \
24045 ((INSTANCE) == TIM2) || \
24046 ((INSTANCE) == TIM3))
24047
24048/****************** TIM Instances : TIM_32B_COUNTER ***************************/
24049#define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\
24050 (((INSTANCE) == TIM2) || \
24051 ((INSTANCE) == TIM5) || \
24052 ((INSTANCE) == TIM23) || \
24053 ((INSTANCE) == TIM24))
24054
24055/****************** TIM Instances : TIM_BKIN2 ***************************/
24056#define IS_TIM_BKIN2_INSTANCE(INSTANCE)\
24057 (((INSTANCE) == TIM1) || \
24058 ((INSTANCE) == TIM8))
24059
24060/****************** TIM Instances : supporting Hall sensor interface **********/
24061#define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
24062 ((__INSTANCE__) == TIM2) || \
24063 ((__INSTANCE__) == TIM3) || \
24064 ((__INSTANCE__) == TIM4) || \
24065 ((__INSTANCE__) == TIM5) || \
24066 ((__INSTANCE__) == TIM15) || \
24067 ((__INSTANCE__) == TIM8) || \
24068 ((__INSTANCE__) == TIM23) || \
24069 ((__INSTANCE__) == TIM24))
24070
24071/******************** USART Instances : Synchronous mode **********************/
24072#define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24073 ((INSTANCE) == USART2) || \
24074 ((INSTANCE) == USART3) || \
24075 ((INSTANCE) == USART6) || \
24076 ((INSTANCE) == USART10))
24077
24078/******************** USART Instances : SPI slave mode ************************/
24079#define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24080 ((INSTANCE) == USART2) || \
24081 ((INSTANCE) == USART3) || \
24082 ((INSTANCE) == USART6) || \
24083 ((INSTANCE) == USART10))
24084
24085/******************** UART Instances : Asynchronous mode **********************/
24086#define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24087 ((INSTANCE) == USART2) || \
24088 ((INSTANCE) == USART3) || \
24089 ((INSTANCE) == UART4) || \
24090 ((INSTANCE) == UART5) || \
24091 ((INSTANCE) == USART6) || \
24092 ((INSTANCE) == UART7) || \
24093 ((INSTANCE) == UART8) || \
24094 ((INSTANCE) == UART9) || \
24095 ((INSTANCE) == USART10))
24096
24097/******************** UART Instances : FIFO mode.******************************/
24098#define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24099 ((INSTANCE) == USART2) || \
24100 ((INSTANCE) == USART3) || \
24101 ((INSTANCE) == UART4) || \
24102 ((INSTANCE) == UART5) || \
24103 ((INSTANCE) == USART6) || \
24104 ((INSTANCE) == UART7) || \
24105 ((INSTANCE) == UART8) || \
24106 ((INSTANCE) == UART9) || \
24107 ((INSTANCE) == USART10)|| \
24108 ((INSTANCE) == LPUART1))
24109
24110/****************** UART Instances : Auto Baud Rate detection *****************/
24111#define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24112 ((INSTANCE) == USART2) || \
24113 ((INSTANCE) == USART3) || \
24114 ((INSTANCE) == UART4) || \
24115 ((INSTANCE) == UART5) || \
24116 ((INSTANCE) == USART6) || \
24117 ((INSTANCE) == UART7) || \
24118 ((INSTANCE) == UART8) || \
24119 ((INSTANCE) == UART9) || \
24120 ((INSTANCE) == USART10))
24121
24122/*********************** UART Instances : Driver Enable ***********************/
24123#define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24124 ((INSTANCE) == USART2) || \
24125 ((INSTANCE) == USART3) || \
24126 ((INSTANCE) == UART4) || \
24127 ((INSTANCE) == UART5) || \
24128 ((INSTANCE) == USART6) || \
24129 ((INSTANCE) == UART7) || \
24130 ((INSTANCE) == UART8) || \
24131 ((INSTANCE) == UART9) || \
24132 ((INSTANCE) == USART10)|| \
24133 ((INSTANCE) == LPUART1))
24134
24135/********************* UART Instances : Half-Duplex mode **********************/
24136#define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24137 ((INSTANCE) == USART2) || \
24138 ((INSTANCE) == USART3) || \
24139 ((INSTANCE) == UART4) || \
24140 ((INSTANCE) == UART5) || \
24141 ((INSTANCE) == USART6) || \
24142 ((INSTANCE) == UART7) || \
24143 ((INSTANCE) == UART8) || \
24144 ((INSTANCE) == UART9) || \
24145 ((INSTANCE) == USART10)|| \
24146 ((INSTANCE) == LPUART1))
24147
24148/******************* UART Instances : Hardware Flow control *******************/
24149#define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24150 ((INSTANCE) == USART2) || \
24151 ((INSTANCE) == USART3) || \
24152 ((INSTANCE) == UART4) || \
24153 ((INSTANCE) == UART5) || \
24154 ((INSTANCE) == USART6) || \
24155 ((INSTANCE) == UART7) || \
24156 ((INSTANCE) == UART8) || \
24157 ((INSTANCE) == UART9) || \
24158 ((INSTANCE) == USART10)|| \
24159 ((INSTANCE) == LPUART1))
24160
24161/************************* UART Instances : LIN mode **************************/
24162#define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24163 ((INSTANCE) == USART2) || \
24164 ((INSTANCE) == USART3) || \
24165 ((INSTANCE) == UART4) || \
24166 ((INSTANCE) == UART5) || \
24167 ((INSTANCE) == USART6) || \
24168 ((INSTANCE) == UART7) || \
24169 ((INSTANCE) == UART8) || \
24170 ((INSTANCE) == UART9) || \
24171 ((INSTANCE) == USART10))
24172
24173/****************** UART Instances : Wake-up from Stop mode *******************/
24174#define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24175 ((INSTANCE) == USART2) || \
24176 ((INSTANCE) == USART3) || \
24177 ((INSTANCE) == UART4) || \
24178 ((INSTANCE) == UART5) || \
24179 ((INSTANCE) == USART6) || \
24180 ((INSTANCE) == UART7) || \
24181 ((INSTANCE) == UART8) || \
24182 ((INSTANCE) == UART9) || \
24183 ((INSTANCE) == USART10)|| \
24184 ((INSTANCE) == LPUART1))
24185
24186/************************* UART Instances : IRDA mode *************************/
24187#define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24188 ((INSTANCE) == USART2) || \
24189 ((INSTANCE) == USART3) || \
24190 ((INSTANCE) == UART4) || \
24191 ((INSTANCE) == UART5) || \
24192 ((INSTANCE) == USART6) || \
24193 ((INSTANCE) == UART7) || \
24194 ((INSTANCE) == UART8) || \
24195 ((INSTANCE) == UART9) || \
24196 ((INSTANCE) == USART10))
24197
24198/********************* USART Instances : Smard card mode **********************/
24199#define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
24200 ((INSTANCE) == USART2) || \
24201 ((INSTANCE) == USART3) || \
24202 ((INSTANCE) == USART6) ||\
24203 ((INSTANCE) == USART10))
24204
24205/****************************** LPUART Instance *******************************/
24206#define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
24207
24208/****************************** IWDG Instances ********************************/
24209#define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG1)
24210/****************************** USB Instances ********************************/
24211#define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
24212
24213/****************************** WWDG Instances ********************************/
24214#define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG1)
24215/****************************** MDIOS Instances ********************************/
24216#define IS_MDIOS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == MDIOS)
24217
24218/****************************** CEC Instances *********************************/
24219#define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
24220
24221/****************************** SAI Instances ********************************/
24222#define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
24223 ((INSTANCE) == SAI1_Block_B) || \
24224 ((INSTANCE) == SAI4_Block_A) || \
24225 ((INSTANCE) == SAI4_Block_B))
24226
24227/****************************** SPDIFRX Instances ********************************/
24228#define IS_SPDIFRX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPDIFRX)
24229
24230/****************************** OPAMP Instances *******************************/
24231#define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
24232 ((INSTANCE) == OPAMP2))
24233
24234#define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP12_COMMON)
24235
24236/*********************** USB OTG PCD Instances ********************************/
24237#define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_HS)
24238
24239/*********************** USB OTG HCD Instances ********************************/
24240#define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_HS)
24241
24242/******************************************************************************/
24243/* For a painless codes migration between the STM32H7xx device product */
24244/* lines, or with STM32F7xx devices the aliases defined below are put */
24245/* in place to overcome the differences in the interrupt handlers and IRQn */
24246/* definitions. No need to update developed interrupt code when moving */
24247/* across product lines within the same STM32H7 Family */
24248/******************************************************************************/
24249
24250/* Aliases for __IRQn */
24251#define HASH_RNG_IRQn RNG_IRQn
24252#define TIM1_BRK_TIM9_IRQn TIM1_BRK_IRQn
24253#define TIM1_UP_TIM10_IRQn TIM1_UP_IRQn
24254#define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_IRQn
24255#define PVD_IRQn PVD_AVD_IRQn
24256
24257
24258/* Aliases for DCMI/PSSI __IRQn */
24259#define DCMI_IRQn DCMI_PSSI_IRQn
24260
24261/* Aliases for __IRQHandler */
24262#define HASH_RNG_IRQHandler RNG_IRQHandler
24263#define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_IRQHandler
24264#define TIM1_UP_TIM9_IRQHandler TIM1_UP_IRQHandler
24265#define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_IRQHandler
24266#define PVD_IRQHandler PVD_AVD_IRQHandler
24267
24268/* Aliases for COMP __IRQHandler */
24269#define COMP_IRQHandler COMP1_IRQHandler
24270
24283#ifdef __cplusplus
24284}
24285#endif /* __cplusplus */
24286
24287#endif /* STM32H723xx_H */
24288
#define __IO
Definition: core_cm4.h:239
#define __I
Definition: core_cm4.h:236
CMSIS Cortex-M7 Core Peripheral Access Layer Header File.
IRQn_Type
STM32H7XX Interrupt Number Definition, according to the selected device in Library_configuration_sect...
Definition: stm32h723xx.h:49
@ CRS_IRQn
Definition: stm32h723xx.h:182
@ FMAC_IRQn
Definition: stm32h723xx.h:188
@ PendSV_IRQn
Definition: stm32h723xx.h:58
@ ETH_WKUP_IRQn
Definition: stm32h723xx.h:122
@ TIM24_IRQn
Definition: stm32h723xx.h:197
@ FDCAN3_IT1_IRQn
Definition: stm32h723xx.h:195
@ EXTI2_IRQn
Definition: stm32h723xx.h:69
@ MDIOS_IRQn
Definition: stm32h723xx.h:162
@ DMA1_Stream2_IRQn
Definition: stm32h723xx.h:74
@ I2C5_EV_IRQn
Definition: stm32h723xx.h:192
@ BDMA_Channel7_IRQn
Definition: stm32h723xx.h:175
@ RTC_WKUP_IRQn
Definition: stm32h723xx.h:64
@ SPDIF_RX_IRQn
Definition: stm32h723xx.h:151
@ OTG_HS_EP1_IN_IRQn
Definition: stm32h723xx.h:131
@ DMA2_Stream0_IRQn
Definition: stm32h723xx.h:116
@ BDMA_Channel3_IRQn
Definition: stm32h723xx.h:171
@ DMA2_Stream6_IRQn
Definition: stm32h723xx.h:125
@ LPTIM3_IRQn
Definition: stm32h723xx.h:178
@ LPTIM4_IRQn
Definition: stm32h723xx.h:179
@ TIM15_IRQn
Definition: stm32h723xx.h:158
@ BDMA_Channel1_IRQn
Definition: stm32h723xx.h:169
@ DTS_IRQn
Definition: stm32h723xx.h:185
@ UART7_IRQn
Definition: stm32h723xx.h:137
@ I2C1_ER_IRQn
Definition: stm32h723xx.h:93
@ UART9_IRQn
Definition: stm32h723xx.h:190
@ I2C2_EV_IRQn
Definition: stm32h723xx.h:94
@ MemoryManagement_IRQn
Definition: stm32h723xx.h:53
@ TIM17_IRQn
Definition: stm32h723xx.h:160
@ SAI1_IRQn
Definition: stm32h723xx.h:142
@ TIM4_IRQn
Definition: stm32h723xx.h:91
@ TIM2_IRQn
Definition: stm32h723xx.h:89
@ LTDC_ER_IRQn
Definition: stm32h723xx.h:144
@ DCMI_PSSI_IRQn
Definition: stm32h723xx.h:134
@ DMA2_Stream7_IRQn
Definition: stm32h723xx.h:126
@ TIM8_BRK_TIM12_IRQn
Definition: stm32h723xx.h:103
@ FDCAN1_IT0_IRQn
Definition: stm32h723xx.h:80
@ USART2_IRQn
Definition: stm32h723xx.h:99
@ DMA2_Stream3_IRQn
Definition: stm32h723xx.h:119
@ BDMA_Channel4_IRQn
Definition: stm32h723xx.h:172
@ SVCall_IRQn
Definition: stm32h723xx.h:56
@ ADC_IRQn
Definition: stm32h723xx.h:79
@ SPI3_IRQn
Definition: stm32h723xx.h:111
@ SPI2_IRQn
Definition: stm32h723xx.h:97
@ TIM1_BRK_IRQn
Definition: stm32h723xx.h:85
@ TIM7_IRQn
Definition: stm32h723xx.h:115
@ UART8_IRQn
Definition: stm32h723xx.h:138
@ FDCAN2_IT0_IRQn
Definition: stm32h723xx.h:81
@ RCC_IRQn
Definition: stm32h723xx.h:66
@ ADC3_IRQn
Definition: stm32h723xx.h:166
@ LPTIM2_IRQn
Definition: stm32h723xx.h:177
@ TIM6_DAC_IRQn
Definition: stm32h723xx.h:114
@ OTG_HS_EP1_OUT_IRQn
Definition: stm32h723xx.h:130
@ I2C2_ER_IRQn
Definition: stm32h723xx.h:95
@ DFSDM1_FLT0_IRQn
Definition: stm32h723xx.h:153
@ TIM8_CC_IRQn
Definition: stm32h723xx.h:106
@ UsageFault_IRQn
Definition: stm32h723xx.h:55
@ DMAMUX2_OVR_IRQn
Definition: stm32h723xx.h:167
@ I2C4_ER_IRQn
Definition: stm32h723xx.h:150
@ SysTick_IRQn
Definition: stm32h723xx.h:59
@ I2C3_ER_IRQn
Definition: stm32h723xx.h:129
@ SAI4_IRQn
Definition: stm32h723xx.h:184
@ DFSDM1_FLT3_IRQn
Definition: stm32h723xx.h:156
@ TIM1_UP_IRQn
Definition: stm32h723xx.h:86
@ I2C3_EV_IRQn
Definition: stm32h723xx.h:128
@ BusFault_IRQn
Definition: stm32h723xx.h:54
@ DMAMUX1_OVR_IRQn
Definition: stm32h723xx.h:152
@ CEC_IRQn
Definition: stm32h723xx.h:148
@ LPTIM5_IRQn
Definition: stm32h723xx.h:180
@ SPI5_IRQn
Definition: stm32h723xx.h:140
@ DebugMonitor_IRQn
Definition: stm32h723xx.h:57
@ RNG_IRQn
Definition: stm32h723xx.h:135
@ FLASH_IRQn
Definition: stm32h723xx.h:65
@ SWPMI1_IRQn
Definition: stm32h723xx.h:157
@ DMA2_Stream5_IRQn
Definition: stm32h723xx.h:124
@ WWDG_IRQn
Definition: stm32h723xx.h:61
@ I2C1_EV_IRQn
Definition: stm32h723xx.h:92
@ TIM3_IRQn
Definition: stm32h723xx.h:90
@ DMA2_Stream1_IRQn
Definition: stm32h723xx.h:117
@ OCTOSPI1_IRQn
Definition: stm32h723xx.h:146
@ OTG_HS_WKUP_IRQn
Definition: stm32h723xx.h:132
@ SDMMC1_IRQn
Definition: stm32h723xx.h:109
@ DMA1_Stream0_IRQn
Definition: stm32h723xx.h:72
@ I2C5_ER_IRQn
Definition: stm32h723xx.h:193
@ EXTI15_10_IRQn
Definition: stm32h723xx.h:101
@ SPI4_IRQn
Definition: stm32h723xx.h:139
@ OCTOSPI2_IRQn
Definition: stm32h723xx.h:187
@ EXTI9_5_IRQn
Definition: stm32h723xx.h:84
@ DMA1_Stream1_IRQn
Definition: stm32h723xx.h:73
@ LPTIM1_IRQn
Definition: stm32h723xx.h:147
@ SPI6_IRQn
Definition: stm32h723xx.h:141
@ FPU_IRQn
Definition: stm32h723xx.h:136
@ TIM8_UP_TIM13_IRQn
Definition: stm32h723xx.h:104
@ USART6_IRQn
Definition: stm32h723xx.h:127
@ SPI1_IRQn
Definition: stm32h723xx.h:96
@ OTG_HS_IRQn
Definition: stm32h723xx.h:133
@ HSEM1_IRQn
Definition: stm32h723xx.h:165
@ DFSDM1_FLT2_IRQn
Definition: stm32h723xx.h:155
@ HardFault_IRQn
Definition: stm32h723xx.h:52
@ BDMA_Channel6_IRQn
Definition: stm32h723xx.h:174
@ FMC_IRQn
Definition: stm32h723xx.h:108
@ EXTI0_IRQn
Definition: stm32h723xx.h:67
@ EXTI4_IRQn
Definition: stm32h723xx.h:71
@ USART10_IRQn
Definition: stm32h723xx.h:191
@ FDCAN_CAL_IRQn
Definition: stm32h723xx.h:123
@ DMA2_Stream2_IRQn
Definition: stm32h723xx.h:118
@ TAMP_STAMP_IRQn
Definition: stm32h723xx.h:63
@ TIM1_TRG_COM_IRQn
Definition: stm32h723xx.h:87
@ UART5_IRQn
Definition: stm32h723xx.h:113
@ DMA1_Stream5_IRQn
Definition: stm32h723xx.h:77
@ DMA2D_IRQn
Definition: stm32h723xx.h:145
@ WAKEUP_PIN_IRQn
Definition: stm32h723xx.h:186
@ I2C4_EV_IRQn
Definition: stm32h723xx.h:149
@ ECC_IRQn
Definition: stm32h723xx.h:183
@ BDMA_Channel5_IRQn
Definition: stm32h723xx.h:173
@ ETH_IRQn
Definition: stm32h723xx.h:121
@ MDIOS_WKUP_IRQn
Definition: stm32h723xx.h:161
@ USART1_IRQn
Definition: stm32h723xx.h:98
@ PVD_AVD_IRQn
Definition: stm32h723xx.h:62
@ COMP_IRQn
Definition: stm32h723xx.h:176
@ MDMA_IRQn
Definition: stm32h723xx.h:163
@ EXTI3_IRQn
Definition: stm32h723xx.h:70
@ BDMA_Channel0_IRQn
Definition: stm32h723xx.h:168
@ NonMaskableInt_IRQn
Definition: stm32h723xx.h:51
@ UART4_IRQn
Definition: stm32h723xx.h:112
@ TIM8_TRG_COM_TIM14_IRQn
Definition: stm32h723xx.h:105
@ EXTI1_IRQn
Definition: stm32h723xx.h:68
@ DMA2_Stream4_IRQn
Definition: stm32h723xx.h:120
@ FDCAN3_IT0_IRQn
Definition: stm32h723xx.h:194
@ TIM5_IRQn
Definition: stm32h723xx.h:110
@ DMA1_Stream7_IRQn
Definition: stm32h723xx.h:107
@ DMA1_Stream4_IRQn
Definition: stm32h723xx.h:76
@ DMA1_Stream6_IRQn
Definition: stm32h723xx.h:78
@ TIM23_IRQn
Definition: stm32h723xx.h:196
@ TIM1_CC_IRQn
Definition: stm32h723xx.h:88
@ LTDC_IRQn
Definition: stm32h723xx.h:143
@ FDCAN1_IT1_IRQn
Definition: stm32h723xx.h:82
@ LPUART1_IRQn
Definition: stm32h723xx.h:181
@ DMA1_Stream3_IRQn
Definition: stm32h723xx.h:75
@ SDMMC2_IRQn
Definition: stm32h723xx.h:164
@ CORDIC_IRQn
Definition: stm32h723xx.h:189
@ BDMA_Channel2_IRQn
Definition: stm32h723xx.h:170
@ USART3_IRQn
Definition: stm32h723xx.h:100
@ RTC_Alarm_IRQn
Definition: stm32h723xx.h:102
@ DFSDM1_FLT1_IRQn
Definition: stm32h723xx.h:154
@ FDCAN2_IT1_IRQn
Definition: stm32h723xx.h:83
@ TIM16_IRQn
Definition: stm32h723xx.h:159
#define AFR
Alternate Function register.
Definition: uart.h:99
Definition: stm32h723xx.h:289
uint32_t RESERVED
Definition: stm32h723xx.h:291
__IO uint32_t CDR
Definition: stm32h723xx.h:293
__IO uint32_t CDR2
Definition: stm32h723xx.h:294
__IO uint32_t CSR
Definition: stm32h723xx.h:290
__IO uint32_t CCR
Definition: stm32h723xx.h:292
Analog to Digital Converter.
Definition: stm32h723xx.h:242
__IO uint32_t HTR1_TR2
Definition: stm32h723xx.h:252
__IO uint32_t SQR1
Definition: stm32h723xx.h:255
__IO uint32_t AWD2CR
Definition: stm32h723xx.h:274
uint32_t RESERVED4
Definition: stm32h723xx.h:261
__IO uint32_t CFGR2
Definition: stm32h723xx.h:247
uint32_t RESERVED8
Definition: stm32h723xx.h:276
__IO uint32_t OFR3
Definition: stm32h723xx.h:266
__IO uint32_t OFR4
Definition: stm32h723xx.h:267
uint32_t RESERVED2
Definition: stm32h723xx.h:254
uint32_t RESERVED9
Definition: stm32h723xx.h:277
__IO uint32_t AWD3CR
Definition: stm32h723xx.h:275
__IO uint32_t JDR3
Definition: stm32h723xx.h:271
__IO uint32_t CFGR
Definition: stm32h723xx.h:246
__IO uint32_t RES1_TR3
Definition: stm32h723xx.h:253
__IO uint32_t SQR3
Definition: stm32h723xx.h:257
__IO uint32_t JSQR
Definition: stm32h723xx.h:262
__IO uint32_t CR
Definition: stm32h723xx.h:245
__IO uint32_t SQR2
Definition: stm32h723xx.h:256
__IO uint32_t SMPR1
Definition: stm32h723xx.h:248
__IO uint32_t IER
Definition: stm32h723xx.h:244
__IO uint32_t HTR2_CALFACT
Definition: stm32h723xx.h:279
__IO uint32_t DR
Definition: stm32h723xx.h:259
__IO uint32_t JDR2
Definition: stm32h723xx.h:270
__IO uint32_t LTR3_RES10
Definition: stm32h723xx.h:280
__IO uint32_t DIFSEL_RES12
Definition: stm32h723xx.h:282
__IO uint32_t OFR1
Definition: stm32h723xx.h:264
__IO uint32_t SMPR2
Definition: stm32h723xx.h:249
__IO uint32_t JDR1
Definition: stm32h723xx.h:269
__IO uint32_t SQR4
Definition: stm32h723xx.h:258
__IO uint32_t JDR4
Definition: stm32h723xx.h:272
__IO uint32_t LTR2_DIFSEL
Definition: stm32h723xx.h:278
__IO uint32_t PCSEL_RES0
Definition: stm32h723xx.h:250
__IO uint32_t CALFACT_RES13
Definition: stm32h723xx.h:283
uint32_t RESERVED3
Definition: stm32h723xx.h:260
__IO uint32_t ISR
Definition: stm32h723xx.h:243
__IO uint32_t CALFACT2_RES14
Definition: stm32h723xx.h:284
__IO uint32_t OFR2
Definition: stm32h723xx.h:265
__IO uint32_t HTR3_RES11
Definition: stm32h723xx.h:281
__IO uint32_t LTR1_TR1
Definition: stm32h723xx.h:251
Definition: stm32h723xx.h:619
__IO uint32_t CPAR
Definition: stm32h723xx.h:622
__IO uint32_t CNDTR
Definition: stm32h723xx.h:621
__IO uint32_t CM0AR
Definition: stm32h723xx.h:623
__IO uint32_t CM1AR
Definition: stm32h723xx.h:624
__IO uint32_t CCR
Definition: stm32h723xx.h:620
Definition: stm32h723xx.h:628
__IO uint32_t ISR
Definition: stm32h723xx.h:629
__IO uint32_t IFCR
Definition: stm32h723xx.h:630
Consumer Electronics Control.
Definition: stm32h723xx.h:418
__IO uint32_t CFGR
Definition: stm32h723xx.h:420
__IO uint32_t CR
Definition: stm32h723xx.h:419
__IO uint32_t TXDR
Definition: stm32h723xx.h:421
__IO uint32_t IER
Definition: stm32h723xx.h:424
__IO uint32_t RXDR
Definition: stm32h723xx.h:422
__IO uint32_t ISR
Definition: stm32h723xx.h:423
Comparator.
Definition: stm32h723xx.h:1576
__IO uint32_t SR
Definition: stm32h723xx.h:1577
__IO uint32_t OR
Definition: stm32h723xx.h:1579
__IO uint32_t ICFR
Definition: stm32h723xx.h:1578
Definition: stm32h723xx.h:1588
__IO uint32_t CFGR
Definition: stm32h723xx.h:1589
Definition: stm32h723xx.h:1583
__IO uint32_t CFGR
Definition: stm32h723xx.h:1584
COordincate Rotation DIgital Computer.
Definition: stm32h723xx.h:431
__IO uint32_t CSR
Definition: stm32h723xx.h:432
__IO uint32_t WDATA
Definition: stm32h723xx.h:433
__IO uint32_t RDATA
Definition: stm32h723xx.h:434
CRC calculation unit.
Definition: stm32h723xx.h:442
__IO uint32_t POL
Definition: stm32h723xx.h:448
__IO uint32_t INIT
Definition: stm32h723xx.h:447
uint32_t RESERVED2
Definition: stm32h723xx.h:446
__IO uint32_t DR
Definition: stm32h723xx.h:443
__IO uint32_t IDR
Definition: stm32h723xx.h:444
__IO uint32_t CR
Definition: stm32h723xx.h:445
Clock Recovery System.
Definition: stm32h723xx.h:456
__IO uint32_t ISR
Definition: stm32h723xx.h:459
__IO uint32_t ICR
Definition: stm32h723xx.h:460
__IO uint32_t CR
Definition: stm32h723xx.h:457
__IO uint32_t CFGR
Definition: stm32h723xx.h:458
Digital to Analog Converter.
Definition: stm32h723xx.h:469
__IO uint32_t DHR8RD
Definition: stm32h723xx.h:480
__IO uint32_t DOR2
Definition: stm32h723xx.h:482
__IO uint32_t SR
Definition: stm32h723xx.h:483
__IO uint32_t CR
Definition: stm32h723xx.h:470
__IO uint32_t DHR8R1
Definition: stm32h723xx.h:474
__IO uint32_t DHR8R2
Definition: stm32h723xx.h:477
__IO uint32_t MCR
Definition: stm32h723xx.h:485
__IO uint32_t SWTRIGR
Definition: stm32h723xx.h:471
__IO uint32_t DOR1
Definition: stm32h723xx.h:481
__IO uint32_t DHR12L1
Definition: stm32h723xx.h:473
__IO uint32_t SHHR
Definition: stm32h723xx.h:488
__IO uint32_t SHSR2
Definition: stm32h723xx.h:487
__IO uint32_t CCR
Definition: stm32h723xx.h:484
__IO uint32_t DHR12L2
Definition: stm32h723xx.h:476
__IO uint32_t SHSR1
Definition: stm32h723xx.h:486
__IO uint32_t DHR12R2
Definition: stm32h723xx.h:475
__IO uint32_t SHRR
Definition: stm32h723xx.h:489
__IO uint32_t DHR12LD
Definition: stm32h723xx.h:479
__IO uint32_t DHR12R1
Definition: stm32h723xx.h:472
__IO uint32_t DHR12RD
Definition: stm32h723xx.h:478
Debug MCU.
Definition: stm32h723xx.h:531
__IO uint32_t PIDR4
Definition: stm32h723xx.h:545
__IO uint32_t IDCODE
Definition: stm32h723xx.h:532
__IO uint32_t APB4FZ1
Definition: stm32h723xx.h:543
uint32_t RESERVED5
Definition: stm32h723xx.h:536
__IO uint32_t CR
Definition: stm32h723xx.h:533
__IO uint32_t APB2FZ1
Definition: stm32h723xx.h:541
uint32_t RESERVED7
Definition: stm32h723xx.h:540
__IO uint32_t CIDR0
Definition: stm32h723xx.h:551
__IO uint32_t APB3FZ1
Definition: stm32h723xx.h:535
__IO uint32_t PIDR2
Definition: stm32h723xx.h:549
__IO uint32_t CIDR2
Definition: stm32h723xx.h:553
__IO uint32_t CIDR1
Definition: stm32h723xx.h:552
__IO uint32_t CIDR3
Definition: stm32h723xx.h:554
__IO uint32_t PIDR1
Definition: stm32h723xx.h:548
uint32_t RESERVED8
Definition: stm32h723xx.h:542
__IO uint32_t APB1LFZ1
Definition: stm32h723xx.h:537
uint32_t RESERVED6
Definition: stm32h723xx.h:538
__IO uint32_t APB1HFZ1
Definition: stm32h723xx.h:539
__IO uint32_t PIDR0
Definition: stm32h723xx.h:547
__IO uint32_t PIDR3
Definition: stm32h723xx.h:550
DCMI.
Definition: stm32h723xx.h:561
__IO uint32_t ICR
Definition: stm32h723xx.h:567
__IO uint32_t CWSIZER
Definition: stm32h723xx.h:571
__IO uint32_t SR
Definition: stm32h723xx.h:563
__IO uint32_t DR
Definition: stm32h723xx.h:572
__IO uint32_t CR
Definition: stm32h723xx.h:562
__IO uint32_t CWSTRTR
Definition: stm32h723xx.h:570
__IO uint32_t ESCR
Definition: stm32h723xx.h:568
__IO uint32_t IER
Definition: stm32h723xx.h:565
__IO uint32_t MISR
Definition: stm32h723xx.h:566
__IO uint32_t RISR
Definition: stm32h723xx.h:564
__IO uint32_t ESUR
Definition: stm32h723xx.h:569
DFSDM channel configuration registers.
Definition: stm32h723xx.h:518
__IO uint32_t CHCFGR2
Definition: stm32h723xx.h:520
__IO uint32_t CHAWSCDR
Definition: stm32h723xx.h:521
__IO uint32_t CHWDATAR
Definition: stm32h723xx.h:523
__IO uint32_t CHDATINR
Definition: stm32h723xx.h:524
__IO uint32_t CHCFGR1
Definition: stm32h723xx.h:519
DFSDM module registers.
Definition: stm32h723xx.h:496
__IO uint32_t FLTEXMAX
Definition: stm32h723xx.h:509
__IO uint32_t FLTAWSR
Definition: stm32h723xx.h:507
__IO uint32_t FLTAWCFR
Definition: stm32h723xx.h:508
__IO uint32_t FLTJDATAR
Definition: stm32h723xx.h:503
__IO uint32_t FLTISR
Definition: stm32h723xx.h:499
__IO uint32_t FLTAWLTR
Definition: stm32h723xx.h:506
__IO uint32_t FLTRDATAR
Definition: stm32h723xx.h:504
__IO uint32_t FLTFCR
Definition: stm32h723xx.h:502
__IO uint32_t FLTJCHGR
Definition: stm32h723xx.h:501
__IO uint32_t FLTEXMIN
Definition: stm32h723xx.h:510
__IO uint32_t FLTCR2
Definition: stm32h723xx.h:498
__IO uint32_t FLTICR
Definition: stm32h723xx.h:500
__IO uint32_t FLTCR1
Definition: stm32h723xx.h:497
__IO uint32_t FLTCNVTIMR
Definition: stm32h723xx.h:511
__IO uint32_t FLTAWHTR
Definition: stm32h723xx.h:505
Delay Block DLYB.
Definition: stm32h723xx.h:1443
__IO uint32_t CR
Definition: stm32h723xx.h:1444
__IO uint32_t CFGR
Definition: stm32h723xx.h:1445
DMA2D Controller.
Definition: stm32h723xx.h:686
__IO uint32_t ISR
Definition: stm32h723xx.h:688
__IO uint32_t OCOLR
Definition: stm32h723xx.h:701
__IO uint32_t OOR
Definition: stm32h723xx.h:703
__IO uint32_t BGPFCCR
Definition: stm32h723xx.h:696
__IO uint32_t OMAR
Definition: stm32h723xx.h:702
__IO uint32_t OPFCCR
Definition: stm32h723xx.h:700
__IO uint32_t AMTCR
Definition: stm32h723xx.h:706
__IO uint32_t BGCMAR
Definition: stm32h723xx.h:699
__IO uint32_t FGCOLR
Definition: stm32h723xx.h:695
__IO uint32_t FGMAR
Definition: stm32h723xx.h:690
__IO uint32_t BGOR
Definition: stm32h723xx.h:693
__IO uint32_t NLR
Definition: stm32h723xx.h:704
__IO uint32_t FGOR
Definition: stm32h723xx.h:691
__IO uint32_t BGMAR
Definition: stm32h723xx.h:692
__IO uint32_t BGCOLR
Definition: stm32h723xx.h:697
__IO uint32_t LWR
Definition: stm32h723xx.h:705
__IO uint32_t FGPFCCR
Definition: stm32h723xx.h:694
__IO uint32_t IFCR
Definition: stm32h723xx.h:689
__IO uint32_t CR
Definition: stm32h723xx.h:687
__IO uint32_t FGCMAR
Definition: stm32h723xx.h:698
Definition: stm32h723xx.h:639
__IO uint32_t CSR
Definition: stm32h723xx.h:640
__IO uint32_t CFR
Definition: stm32h723xx.h:641
Definition: stm32h723xx.h:634
__IO uint32_t CCR
Definition: stm32h723xx.h:635
Definition: stm32h723xx.h:650
__IO uint32_t RGCFR
Definition: stm32h723xx.h:652
__IO uint32_t RGSR
Definition: stm32h723xx.h:651
Definition: stm32h723xx.h:645
__IO uint32_t RGCR
Definition: stm32h723xx.h:646
DMA Controller.
Definition: stm32h723xx.h:601
__IO uint32_t M1AR
Definition: stm32h723xx.h:606
__IO uint32_t NDTR
Definition: stm32h723xx.h:603
__IO uint32_t M0AR
Definition: stm32h723xx.h:605
__IO uint32_t FCR
Definition: stm32h723xx.h:607
__IO uint32_t PAR
Definition: stm32h723xx.h:604
__IO uint32_t CR
Definition: stm32h723xx.h:602
Definition: stm32h723xx.h:611
__IO uint32_t HISR
Definition: stm32h723xx.h:613
__IO uint32_t LIFCR
Definition: stm32h723xx.h:614
__IO uint32_t HIFCR
Definition: stm32h723xx.h:615
__IO uint32_t LISR
Definition: stm32h723xx.h:612
DTS.
Definition: stm32h723xx.h:1504
__IO uint32_t ITENR
Definition: stm32h723xx.h:1514
__IO uint32_t RAMPVALR
Definition: stm32h723xx.h:1509
__IO uint32_t DR
Definition: stm32h723xx.h:1512
__IO uint32_t ITR1
Definition: stm32h723xx.h:1510
uint32_t RESERVED0
Definition: stm32h723xx.h:1506
__IO uint32_t SR
Definition: stm32h723xx.h:1513
uint32_t RESERVED2
Definition: stm32h723xx.h:1511
__IO uint32_t CFGR1
Definition: stm32h723xx.h:1505
uint32_t RESERVED1
Definition: stm32h723xx.h:1508
__IO uint32_t ICIFR
Definition: stm32h723xx.h:1515
__IO uint32_t OR
Definition: stm32h723xx.h:1516
__IO uint32_t T0VALR1
Definition: stm32h723xx.h:1507
Ethernet MAC.
Definition: stm32h723xx.h:717
This structure registers corresponds to EXTI_Typdef CPU1/CPU2 registers subset (IMRx,...
Definition: stm32h723xx.h:936
__IO uint32_t PR2
Definition: stm32h723xx.h:943
__IO uint32_t EMR3
Definition: stm32h723xx.h:946
__IO uint32_t EMR1
Definition: stm32h723xx.h:938
uint32_t RESERVED2
Definition: stm32h723xx.h:944
__IO uint32_t PR3
Definition: stm32h723xx.h:947
__IO uint32_t PR1
Definition: stm32h723xx.h:939
__IO uint32_t IMR1
Definition: stm32h723xx.h:937
uint32_t RESERVED1
Definition: stm32h723xx.h:940
__IO uint32_t IMR2
Definition: stm32h723xx.h:941
__IO uint32_t IMR3
Definition: stm32h723xx.h:945
__IO uint32_t EMR2
Definition: stm32h723xx.h:942
External Interrupt/Event Controller.
Definition: stm32h723xx.h:891
__IO uint32_t IMR2
Definition: stm32h723xx.h:917
__IO uint32_t RTSR3
Definition: stm32h723xx.h:906
uint32_t RESERVED4
Definition: stm32h723xx.h:916
__IO uint32_t D3PMR1
Definition: stm32h723xx.h:895
__IO uint32_t EMR2
Definition: stm32h723xx.h:918
__IO uint32_t D3PCR1H
Definition: stm32h723xx.h:897
__IO uint32_t FTSR1
Definition: stm32h723xx.h:893
__IO uint32_t EMR1
Definition: stm32h723xx.h:914
__IO uint32_t SWIER3
Definition: stm32h723xx.h:908
__IO uint32_t PR1
Definition: stm32h723xx.h:915
__IO uint32_t FTSR2
Definition: stm32h723xx.h:900
__IO uint32_t EMR3
Definition: stm32h723xx.h:922
__IO uint32_t IMR1
Definition: stm32h723xx.h:913
__IO uint32_t IMR3
Definition: stm32h723xx.h:921
__IO uint32_t PR2
Definition: stm32h723xx.h:919
__IO uint32_t RTSR2
Definition: stm32h723xx.h:899
uint32_t RESERVED5
Definition: stm32h723xx.h:920
__IO uint32_t D3PCR2H
Definition: stm32h723xx.h:904
__IO uint32_t PR3
Definition: stm32h723xx.h:923
__IO uint32_t D3PCR2L
Definition: stm32h723xx.h:903
__IO uint32_t D3PCR3L
Definition: stm32h723xx.h:910
__IO uint32_t FTSR3
Definition: stm32h723xx.h:907
__IO uint32_t SWIER2
Definition: stm32h723xx.h:901
__IO uint32_t D3PCR1L
Definition: stm32h723xx.h:896
__IO uint32_t D3PMR2
Definition: stm32h723xx.h:902
__IO uint32_t D3PMR3
Definition: stm32h723xx.h:909
__IO uint32_t SWIER1
Definition: stm32h723xx.h:894
__IO uint32_t RTSR1
Definition: stm32h723xx.h:892
__IO uint32_t D3PCR3H
Definition: stm32h723xx.h:911
FD Controller Area Network.
Definition: stm32h723xx.h:403
__IO uint32_t CREL
Definition: stm32h723xx.h:404
__IO uint32_t IE
Definition: stm32h723xx.h:409
__IO uint32_t IR
Definition: stm32h723xx.h:408
__IO uint32_t CWD
Definition: stm32h723xx.h:407
__IO uint32_t CCFG
Definition: stm32h723xx.h:405
__IO uint32_t CSTAT
Definition: stm32h723xx.h:406
FD Controller Area Network.
Definition: stm32h723xx.h:315
__IO uint32_t IR
Definition: stm32h723xx.h:333
__IO uint32_t RXF1C
Definition: stm32h723xx.h:350
__IO uint32_t RXF0S
Definition: stm32h723xx.h:347
__IO uint32_t RESERVED5
Definition: stm32h723xx.h:341
__IO uint32_t TXFQS
Definition: stm32h723xx.h:355
__IO uint32_t TEST
Definition: stm32h723xx.h:320
__IO uint32_t TXBC
Definition: stm32h723xx.h:354
__IO uint32_t TXBTO
Definition: stm32h723xx.h:360
__IO uint32_t TXBAR
Definition: stm32h723xx.h:358
__IO uint32_t RXBC
Definition: stm32h723xx.h:349
__IO uint32_t SIDFC
Definition: stm32h723xx.h:339
__IO uint32_t RXF0A
Definition: stm32h723xx.h:348
__IO uint32_t CCCR
Definition: stm32h723xx.h:322
__IO uint32_t ILE
Definition: stm32h723xx.h:336
__IO uint32_t TXEFA
Definition: stm32h723xx.h:367
__IO uint32_t TXBRP
Definition: stm32h723xx.h:357
__IO uint32_t TSCC
Definition: stm32h723xx.h:324
__IO uint32_t RESERVED7
Definition: stm32h723xx.h:368
__IO uint32_t RXF1A
Definition: stm32h723xx.h:352
__IO uint32_t HPMS
Definition: stm32h723xx.h:343
__IO uint32_t TXESC
Definition: stm32h723xx.h:356
__IO uint32_t NBTP
Definition: stm32h723xx.h:323
__IO uint32_t ECR
Definition: stm32h723xx.h:329
__IO uint32_t TXEFC
Definition: stm32h723xx.h:365
__IO uint32_t RXF1S
Definition: stm32h723xx.h:351
__IO uint32_t ILS
Definition: stm32h723xx.h:335
__IO uint32_t GFC
Definition: stm32h723xx.h:338
__IO uint32_t TXBTIE
Definition: stm32h723xx.h:362
__IO uint32_t IE
Definition: stm32h723xx.h:334
__IO uint32_t TXEFS
Definition: stm32h723xx.h:366
__IO uint32_t TOCV
Definition: stm32h723xx.h:327
__IO uint32_t RESERVED3
Definition: stm32h723xx.h:332
__IO uint32_t NDAT2
Definition: stm32h723xx.h:345
__IO uint32_t RWD
Definition: stm32h723xx.h:321
__IO uint32_t TSCV
Definition: stm32h723xx.h:325
__IO uint32_t TXBCR
Definition: stm32h723xx.h:359
__IO uint32_t TDCR
Definition: stm32h723xx.h:331
__IO uint32_t ENDN
Definition: stm32h723xx.h:317
__IO uint32_t XIDAM
Definition: stm32h723xx.h:342
__IO uint32_t CREL
Definition: stm32h723xx.h:316
__IO uint32_t RXF0C
Definition: stm32h723xx.h:346
__IO uint32_t PSR
Definition: stm32h723xx.h:330
__IO uint32_t TXBCIE
Definition: stm32h723xx.h:363
__IO uint32_t RXESC
Definition: stm32h723xx.h:353
__IO uint32_t DBTP
Definition: stm32h723xx.h:319
__IO uint32_t RESERVED1
Definition: stm32h723xx.h:318
__IO uint32_t NDAT1
Definition: stm32h723xx.h:344
__IO uint32_t TXBCF
Definition: stm32h723xx.h:361
__IO uint32_t XIDFC
Definition: stm32h723xx.h:340
__IO uint32_t TOCC
Definition: stm32h723xx.h:326
FLASH Registers.
Definition: stm32h723xx.h:956
__IO uint32_t CCR1
Definition: stm32h723xx.h:962
__IO uint32_t WPSN_CUR1
Definition: stm32h723xx.h:971
__IO uint32_t PRAR_PRG1
Definition: stm32h723xx.h:968
__IO uint32_t CRCEADD1
Definition: stm32h723xx.h:978
__IO uint32_t CR1
Definition: stm32h723xx.h:960
__IO uint32_t BOOT_CUR
Definition: stm32h723xx.h:973
__IO uint32_t OPTSR2_PRG
Definition: stm32h723xx.h:983
__IO uint32_t PRAR_CUR1
Definition: stm32h723xx.h:967
__IO uint32_t CRCCR1
Definition: stm32h723xx.h:976
__IO uint32_t BOOT_PRG
Definition: stm32h723xx.h:974
__IO uint32_t SCAR_PRG1
Definition: stm32h723xx.h:970
__IO uint32_t OPTCR
Definition: stm32h723xx.h:963
__IO uint32_t SR1
Definition: stm32h723xx.h:961
__IO uint32_t SCAR_CUR1
Definition: stm32h723xx.h:969
__IO uint32_t OPTKEYR
Definition: stm32h723xx.h:959
__IO uint32_t CRCSADD1
Definition: stm32h723xx.h:977
__IO uint32_t CRCDATA
Definition: stm32h723xx.h:979
__IO uint32_t KEYR1
Definition: stm32h723xx.h:958
__IO uint32_t ACR
Definition: stm32h723xx.h:957
__IO uint32_t WPSN_PRG1
Definition: stm32h723xx.h:972
__IO uint32_t ECC_FA1
Definition: stm32h723xx.h:980
__IO uint32_t OPTSR2_CUR
Definition: stm32h723xx.h:982
__IO uint32_t OPTSR_CUR
Definition: stm32h723xx.h:964
__IO uint32_t OPTSR_PRG
Definition: stm32h723xx.h:965
__IO uint32_t OPTCCR
Definition: stm32h723xx.h:966
Filter and Mathematical ACcelerator.
Definition: stm32h723xx.h:990
__IO uint32_t PARAM
Definition: stm32h723xx.h:994
__IO uint32_t X2BUFCFG
Definition: stm32h723xx.h:992
__IO uint32_t SR
Definition: stm32h723xx.h:996
__IO uint32_t YBUFCFG
Definition: stm32h723xx.h:993
__IO uint32_t RDATA
Definition: stm32h723xx.h:998
__IO uint32_t X1BUFCFG
Definition: stm32h723xx.h:991
__IO uint32_t WDATA
Definition: stm32h723xx.h:997
__IO uint32_t CR
Definition: stm32h723xx.h:995
Flexible Memory Controller Bank1E.
Definition: stm32h723xx.h:1015
Flexible Memory Controller.
Definition: stm32h723xx.h:1006
Flexible Memory Controller Bank2.
Definition: stm32h723xx.h:1024
__IO uint32_t SR2
Definition: stm32h723xx.h:1026
__IO uint32_t ECCR2
Definition: stm32h723xx.h:1030
__IO uint32_t PCR2
Definition: stm32h723xx.h:1025
uint32_t RESERVED0
Definition: stm32h723xx.h:1029
__IO uint32_t PMEM2
Definition: stm32h723xx.h:1027
__IO uint32_t PATT2
Definition: stm32h723xx.h:1028
Flexible Memory Controller Bank3.
Definition: stm32h723xx.h:1038
__IO uint32_t SR
Definition: stm32h723xx.h:1040
__IO uint32_t PATT
Definition: stm32h723xx.h:1042
uint32_t RESERVED
Definition: stm32h723xx.h:1043
__IO uint32_t ECCR
Definition: stm32h723xx.h:1044
__IO uint32_t PCR
Definition: stm32h723xx.h:1039
__IO uint32_t PMEM
Definition: stm32h723xx.h:1041
Flexible Memory Controller Bank5 and 6.
Definition: stm32h723xx.h:1053
__IO uint32_t SDSR
Definition: stm32h723xx.h:1058
__IO uint32_t SDRTR
Definition: stm32h723xx.h:1057
__IO uint32_t SDCMR
Definition: stm32h723xx.h:1056
General Purpose I/O.
Definition: stm32h723xx.h:1066
__IO uint32_t OSPEEDR
Definition: stm32h723xx.h:1069
__IO uint32_t PUPDR
Definition: stm32h723xx.h:1070
__IO uint32_t ODR
Definition: stm32h723xx.h:1072
__IO uint32_t OTYPER
Definition: stm32h723xx.h:1068
__IO uint32_t LCKR
Definition: stm32h723xx.h:1074
__IO uint32_t MODER
Definition: stm32h723xx.h:1067
__IO uint32_t BSRR
Definition: stm32h723xx.h:1073
__IO uint32_t IDR
Definition: stm32h723xx.h:1071
Global Programmer View.
Definition: stm32h723xx.h:1966
__IO uint32_t AXI_TARG7_FN_MOD2
Definition: stm32h723xx.h:2007
uint32_t AXI_PERIPH_ID_6
Definition: stm32h723xx.h:1970
__IO uint32_t AXI_TARG2_FN_MOD_LB
Definition: stm32h723xx.h:1993
__IO uint32_t AXI_INI2_FN_MOD
Definition: stm32h723xx.h:2028
__IO uint32_t AXI_INI5_READ_QOS
Definition: stm32h723xx.h:2041
__IO uint32_t AXI_INI1_READ_QOS
Definition: stm32h723xx.h:2022
__IO uint32_t AXI_TARG1_FN_MOD2
Definition: stm32h723xx.h:1983
__IO uint32_t AXI_INI6_READ_QOS
Definition: stm32h723xx.h:2045
__IO uint32_t AXI_INI3_FN_MOD2
Definition: stm32h723xx.h:2030
__IO uint32_t AXI_INI2_WRITE_QOS
Definition: stm32h723xx.h:2027
uint32_t RESERVED15
Definition: stm32h723xx.h:2008
__IO uint32_t AXI_TARG1_FN_MOD_LB
Definition: stm32h723xx.h:1985
uint32_t RESERVED7
Definition: stm32h723xx.h:1992
__IO uint32_t AXI_PERIPH_ID_4
Definition: stm32h723xx.h:1968
__IO uint32_t AXI_TARG1_FN_MOD
Definition: stm32h723xx.h:1987
__IO uint32_t AXI_COMP_ID_1
Definition: stm32h723xx.h:1977
__IO uint32_t AXI_TARG8_FN_MOD_ISS_BM
Definition: stm32h723xx.h:2013
__IO uint32_t AXI_INI4_FN_MOD
Definition: stm32h723xx.h:2039
__IO uint32_t AXI_PERIPH_ID_3
Definition: stm32h723xx.h:1975
__IO uint32_t AXI_INI1_WRITE_QOS
Definition: stm32h723xx.h:2023
__IO uint32_t AXI_TARG3_FN_MOD_ISS_BM
Definition: stm32h723xx.h:1997
__IO uint32_t AXI_INI2_READ_QOS
Definition: stm32h723xx.h:2026
uint32_t RESERVED3
Definition: stm32h723xx.h:1984
__IO uint32_t AXI_INI6_FN_MOD
Definition: stm32h723xx.h:2047
__IO uint32_t AXI_INI3_READ_QOS
Definition: stm32h723xx.h:2033
__IO uint32_t AXI_TARG7_FN_MOD_LB
Definition: stm32h723xx.h:2009
__IO uint32_t AXI_PERIPH_ID_2
Definition: stm32h723xx.h:1974
__IO uint32_t AXI_INI1_FN_MOD2
Definition: stm32h723xx.h:2019
__IO uint32_t AXI_TARG2_FN_MOD2
Definition: stm32h723xx.h:1991
__IO uint32_t AXI_PERIPH_ID_1
Definition: stm32h723xx.h:1973
__IO uint32_t AXI_COMP_ID_3
Definition: stm32h723xx.h:1979
__IO uint32_t AXI_INI3_WRITE_QOS
Definition: stm32h723xx.h:2034
__IO uint32_t AXI_COMP_ID_0
Definition: stm32h723xx.h:1976
__IO uint32_t AXI_INI5_FN_MOD
Definition: stm32h723xx.h:2043
__IO uint32_t AXI_TARG6_FN_MOD_ISS_BM
Definition: stm32h723xx.h:2003
__IO uint32_t AXI_INI4_WRITE_QOS
Definition: stm32h723xx.h:2038
__IO uint32_t AXI_TARG8_FN_MOD
Definition: stm32h723xx.h:2017
__IO uint32_t AXI_TARG4_FN_MOD_ISS_BM
Definition: stm32h723xx.h:1999
__IO uint32_t AXI_TARG1_FN_MOD_ISS_BM
Definition: stm32h723xx.h:1981
__IO uint32_t AXI_TARG2_FN_MOD
Definition: stm32h723xx.h:1995
__IO uint32_t AXI_TARG7_FN_MOD_ISS_BM
Definition: stm32h723xx.h:2005
__IO uint32_t AXI_INI1_FN_MOD_AHB
Definition: stm32h723xx.h:2020
__IO uint32_t AXI_INI3_FN_MOD_AHB
Definition: stm32h723xx.h:2031
__IO uint32_t AXI_PERIPH_ID_0
Definition: stm32h723xx.h:1972
__IO uint32_t AXI_COMP_ID_2
Definition: stm32h723xx.h:1978
__IO uint32_t AXI_TARG5_FN_MOD_ISS_BM
Definition: stm32h723xx.h:2001
__IO uint32_t AXI_INI6_WRITE_QOS
Definition: stm32h723xx.h:2046
__IO uint32_t AXI_INI3_FN_MOD
Definition: stm32h723xx.h:2035
uint32_t AXI_PERIPH_ID_7
Definition: stm32h723xx.h:1971
__IO uint32_t AXI_INI5_WRITE_QOS
Definition: stm32h723xx.h:2042
__IO uint32_t AXI_TARG8_FN_MOD2
Definition: stm32h723xx.h:2015
__IO uint32_t AXI_TARG7_FN_MOD
Definition: stm32h723xx.h:2011
__IO uint32_t AXI_INI4_READ_QOS
Definition: stm32h723xx.h:2037
__IO uint32_t AXI_INI1_FN_MOD
Definition: stm32h723xx.h:2024
uint32_t AXI_PERIPH_ID_5
Definition: stm32h723xx.h:1969
__IO uint32_t AXI_TARG2_FN_MOD_ISS_BM
Definition: stm32h723xx.h:1989
Definition: stm32h723xx.h:1467
__IO uint32_t IER
Definition: stm32h723xx.h:1468
__IO uint32_t ISR
Definition: stm32h723xx.h:1470
__IO uint32_t MISR
Definition: stm32h723xx.h:1471
__IO uint32_t ICR
Definition: stm32h723xx.h:1469
HW Semaphore HSEM.
Definition: stm32h723xx.h:1453
__IO uint32_t KEYR
Definition: stm32h723xx.h:1462
__IO uint32_t C1ISR
Definition: stm32h723xx.h:1458
__IO uint32_t C1IER
Definition: stm32h723xx.h:1456
__IO uint32_t C1MISR
Definition: stm32h723xx.h:1459
__IO uint32_t CR
Definition: stm32h723xx.h:1461
__IO uint32_t C1ICR
Definition: stm32h723xx.h:1457
Inter-integrated Circuit Interface.
Definition: stm32h723xx.h:1133
__IO uint32_t ISR
Definition: stm32h723xx.h:1140
__IO uint32_t CR2
Definition: stm32h723xx.h:1135
__IO uint32_t RXDR
Definition: stm32h723xx.h:1143
__IO uint32_t PECR
Definition: stm32h723xx.h:1142
__IO uint32_t OAR2
Definition: stm32h723xx.h:1137
__IO uint32_t ICR
Definition: stm32h723xx.h:1141
__IO uint32_t CR1
Definition: stm32h723xx.h:1134
__IO uint32_t TIMINGR
Definition: stm32h723xx.h:1138
__IO uint32_t TIMEOUTR
Definition: stm32h723xx.h:1139
__IO uint32_t TXDR
Definition: stm32h723xx.h:1144
__IO uint32_t OAR1
Definition: stm32h723xx.h:1136
Independent WATCHDOG.
Definition: stm32h723xx.h:1152
__IO uint32_t PR
Definition: stm32h723xx.h:1154
__IO uint32_t KR
Definition: stm32h723xx.h:1153
__IO uint32_t WINR
Definition: stm32h723xx.h:1157
__IO uint32_t SR
Definition: stm32h723xx.h:1156
__IO uint32_t RLR
Definition: stm32h723xx.h:1155
LPTIMIMER.
Definition: stm32h723xx.h:1559
__IO uint32_t ICR
Definition: stm32h723xx.h:1561
__IO uint32_t ARR
Definition: stm32h723xx.h:1566
__IO uint32_t CMP
Definition: stm32h723xx.h:1565
__IO uint32_t CFGR
Definition: stm32h723xx.h:1563
__IO uint32_t IER
Definition: stm32h723xx.h:1562
__IO uint32_t ISR
Definition: stm32h723xx.h:1560
__IO uint32_t CFGR2
Definition: stm32h723xx.h:1569
uint32_t RESERVED1
Definition: stm32h723xx.h:1568
__IO uint32_t CNT
Definition: stm32h723xx.h:1567
__IO uint32_t CR
Definition: stm32h723xx.h:1564
LCD-TFT Display layer x Controller.
Definition: stm32h723xx.h:1191
__IO uint32_t CKCR
Definition: stm32h723xx.h:1195
__IO uint32_t CR
Definition: stm32h723xx.h:1192
__IO uint32_t PFCR
Definition: stm32h723xx.h:1196
__IO uint32_t WHPCR
Definition: stm32h723xx.h:1193
__IO uint32_t WVPCR
Definition: stm32h723xx.h:1194
__IO uint32_t CFBAR
Definition: stm32h723xx.h:1201
__IO uint32_t DCCR
Definition: stm32h723xx.h:1198
__IO uint32_t BFCR
Definition: stm32h723xx.h:1199
__IO uint32_t CFBLNR
Definition: stm32h723xx.h:1203
__IO uint32_t CFBLR
Definition: stm32h723xx.h:1202
__IO uint32_t CLUTWR
Definition: stm32h723xx.h:1205
__IO uint32_t CACR
Definition: stm32h723xx.h:1197
LCD-TFT Display Controller.
Definition: stm32h723xx.h:1166
__IO uint32_t IER
Definition: stm32h723xx.h:1178
__IO uint32_t GCR
Definition: stm32h723xx.h:1172
__IO uint32_t AWCR
Definition: stm32h723xx.h:1170
__IO uint32_t ISR
Definition: stm32h723xx.h:1179
__IO uint32_t SRCR
Definition: stm32h723xx.h:1174
__IO uint32_t CDSR
Definition: stm32h723xx.h:1183
__IO uint32_t LIPCR
Definition: stm32h723xx.h:1181
__IO uint32_t TWCR
Definition: stm32h723xx.h:1171
__IO uint32_t ICR
Definition: stm32h723xx.h:1180
__IO uint32_t SSCR
Definition: stm32h723xx.h:1168
__IO uint32_t BCCR
Definition: stm32h723xx.h:1176
__IO uint32_t BPCR
Definition: stm32h723xx.h:1169
__IO uint32_t CPSR
Definition: stm32h723xx.h:1182
MDIOS.
Definition: stm32h723xx.h:1681
Definition: stm32h723xx.h:664
__IO uint32_t CTCR
Definition: stm32h723xx.h:669
__IO uint32_t CIFCR
Definition: stm32h723xx.h:666
__IO uint32_t CISR
Definition: stm32h723xx.h:665
__IO uint32_t CLAR
Definition: stm32h723xx.h:674
__IO uint32_t CTBR
Definition: stm32h723xx.h:675
__IO uint32_t CMAR
Definition: stm32h723xx.h:677
__IO uint32_t CCR
Definition: stm32h723xx.h:668
__IO uint32_t CBRUR
Definition: stm32h723xx.h:673
__IO uint32_t CESR
Definition: stm32h723xx.h:667
__IO uint32_t CSAR
Definition: stm32h723xx.h:671
__IO uint32_t CDAR
Definition: stm32h723xx.h:672
__IO uint32_t CMDR
Definition: stm32h723xx.h:678
__IO uint32_t CBNDTR
Definition: stm32h723xx.h:670
uint32_t RESERVED0
Definition: stm32h723xx.h:676
MDMA Controller.
Definition: stm32h723xx.h:659
__IO uint32_t GISR0
Definition: stm32h723xx.h:660
OCTO Serial Peripheral Interface IO Manager.
Definition: stm32h723xx.h:1952
__IO uint32_t CR
Definition: stm32h723xx.h:1953
OCTO Serial Peripheral Interface.
Definition: stm32h723xx.h:1887
uint32_t RESERVED4
Definition: stm32h723xx.h:1901
__IO uint32_t IR
Definition: stm32h723xx.h:1914
__IO uint32_t DLR
Definition: stm32h723xx.h:1898
__IO uint32_t PSMAR
Definition: stm32h723xx.h:1906
uint32_t RESERVED6
Definition: stm32h723xx.h:1905
__IO uint32_t DCR4
Definition: stm32h723xx.h:1893
__IO uint32_t AR
Definition: stm32h723xx.h:1900
__IO uint32_t CCR
Definition: stm32h723xx.h:1910
uint32_t RESERVED14
Definition: stm32h723xx.h:1921
__IO uint32_t WPCCR
Definition: stm32h723xx.h:1920
__IO uint32_t ID
Definition: stm32h723xx.h:1940
uint32_t RESERVED3
Definition: stm32h723xx.h:1899
uint32_t RESERVED18
Definition: stm32h723xx.h:1929
__IO uint32_t WABR
Definition: stm32h723xx.h:1934
uint32_t RESERVED19
Definition: stm32h723xx.h:1931
uint32_t RESERVED7
Definition: stm32h723xx.h:1907
uint32_t RESERVED15
Definition: stm32h723xx.h:1923
__IO uint32_t HLCR
Definition: stm32h723xx.h:1936
__IO uint32_t LPTR
Definition: stm32h723xx.h:1918
__IO uint32_t WCCR
Definition: stm32h723xx.h:1928
__IO uint32_t WTCR
Definition: stm32h723xx.h:1930
__IO uint32_t DCR2
Definition: stm32h723xx.h:1891
__IO uint32_t FCR
Definition: stm32h723xx.h:1896
uint32_t RESERVED10
Definition: stm32h723xx.h:1913
uint32_t RESERVED
Definition: stm32h723xx.h:1889
__IO uint32_t TCR
Definition: stm32h723xx.h:1912
__IO uint32_t PIR
Definition: stm32h723xx.h:1908
__IO uint32_t WPABR
Definition: stm32h723xx.h:1926
__IO uint32_t CR
Definition: stm32h723xx.h:1888
__IO uint32_t WPIR
Definition: stm32h723xx.h:1924
__IO uint32_t ABR
Definition: stm32h723xx.h:1916
__IO uint32_t WPTCR
Definition: stm32h723xx.h:1922
__IO uint32_t PSMKR
Definition: stm32h723xx.h:1904
__IO uint32_t DCR1
Definition: stm32h723xx.h:1890
__IO uint32_t VER
Definition: stm32h723xx.h:1939
__IO uint32_t DCR3
Definition: stm32h723xx.h:1892
__IO uint32_t MID
Definition: stm32h723xx.h:1941
__IO uint32_t HWCFGR
Definition: stm32h723xx.h:1938
__IO uint32_t SR
Definition: stm32h723xx.h:1895
__IO uint32_t DR
Definition: stm32h723xx.h:1902
__IO uint32_t WIR
Definition: stm32h723xx.h:1932
uint32_t RESERVED9
Definition: stm32h723xx.h:1911
Operational Amplifier (OPAMP)
Definition: stm32h723xx.h:1083
__IO uint32_t OTR
Definition: stm32h723xx.h:1085
__IO uint32_t CSR
Definition: stm32h723xx.h:1084
__IO uint32_t HSOTR
Definition: stm32h723xx.h:1086
PSSI.
Definition: stm32h723xx.h:580
__IO uint32_t DR
Definition: stm32h723xx.h:588
__IO uint32_t IER
Definition: stm32h723xx.h:584
__IO uint32_t HWCFGR
Definition: stm32h723xx.h:590
__IO uint32_t MIS
Definition: stm32h723xx.h:585
__IO uint32_t RIS
Definition: stm32h723xx.h:583
__IO uint32_t ICR
Definition: stm32h723xx.h:586
__IO uint32_t SR
Definition: stm32h723xx.h:582
__IO uint32_t SIDR
Definition: stm32h723xx.h:593
__IO uint32_t IPIDR
Definition: stm32h723xx.h:592
__IO uint32_t VERR
Definition: stm32h723xx.h:591
__IO uint32_t CR
Definition: stm32h723xx.h:581
Power Control.
Definition: stm32h723xx.h:1214
uint32_t RESERVED0
Definition: stm32h723xx.h:1220
__IO uint32_t WKUPCR
Definition: stm32h723xx.h:1223
__IO uint32_t CR1
Definition: stm32h723xx.h:1215
__IO uint32_t CR3
Definition: stm32h723xx.h:1218
__IO uint32_t CSR1
Definition: stm32h723xx.h:1216
__IO uint32_t WKUPFR
Definition: stm32h723xx.h:1224
__IO uint32_t CR2
Definition: stm32h723xx.h:1217
__IO uint32_t WKUPEPR
Definition: stm32h723xx.h:1225
__IO uint32_t CPUCR
Definition: stm32h723xx.h:1219
uint32_t RESERVED1
Definition: stm32h723xx.h:1222
__IO uint32_t D3CR
Definition: stm32h723xx.h:1221
RAM_ECC_Specific_Registers.
Definition: stm32h723xx.h:1644
__IO uint32_t FAR
Definition: stm32h723xx.h:1647
__IO uint32_t FDRH
Definition: stm32h723xx.h:1649
__IO uint32_t FECR
Definition: stm32h723xx.h:1650
__IO uint32_t CR
Definition: stm32h723xx.h:1645
__IO uint32_t SR
Definition: stm32h723xx.h:1646
__IO uint32_t FDRL
Definition: stm32h723xx.h:1648
Definition: stm32h723xx.h:1654
__IO uint32_t IER
Definition: stm32h723xx.h:1655
Reset and Clock Control.
Definition: stm32h723xx.h:1233
__IO uint32_t D3CCIPR
Definition: stm32h723xx.h:1256
__IO uint32_t BDCR
Definition: stm32h723xx.h:1262
__IO uint32_t CFGR
Definition: stm32h723xx.h:1238
uint32_t RESERVED4
Definition: stm32h723xx.h:1257
uint32_t RESERVED3
Definition: stm32h723xx.h:1252
__IO uint32_t CRRCR
Definition: stm32h723xx.h:1236
__IO uint32_t HSICFGR
Definition: stm32h723xx.h:1235
__IO uint32_t AHB4LPENR
Definition: stm32h723xx.h:1292
__IO uint32_t APB3ENR
Definition: stm32h723xx.h:1283
__IO uint32_t AHB2LPENR
Definition: stm32h723xx.h:1291
__IO uint32_t PLL1FRACR
Definition: stm32h723xx.h:1247
__IO uint32_t CICR
Definition: stm32h723xx.h:1260
__IO uint32_t PLLCFGR
Definition: stm32h723xx.h:1245
__IO uint32_t D1CFGR
Definition: stm32h723xx.h:1240
__IO uint32_t AHB2RSTR
Definition: stm32h723xx.h:1267
__IO uint32_t APB1HRSTR
Definition: stm32h723xx.h:1271
__IO uint32_t AHB3RSTR
Definition: stm32h723xx.h:1265
__IO uint32_t APB2RSTR
Definition: stm32h723xx.h:1272
__IO uint32_t PLL1DIVR
Definition: stm32h723xx.h:1246
__IO uint32_t PLL3DIVR
Definition: stm32h723xx.h:1250
uint32_t RESERVED12
Definition: stm32h723xx.h:1288
__IO uint32_t GCR
Definition: stm32h723xx.h:1274
__IO uint32_t APB1HENR
Definition: stm32h723xx.h:1285
__IO uint32_t APB2ENR
Definition: stm32h723xx.h:1286
__IO uint32_t PLLCKSELR
Definition: stm32h723xx.h:1244
__IO uint32_t CIER
Definition: stm32h723xx.h:1258
__IO uint32_t APB2LPENR
Definition: stm32h723xx.h:1296
__IO uint32_t CSR
Definition: stm32h723xx.h:1263
__IO uint32_t D1CCIPR
Definition: stm32h723xx.h:1253
__IO uint32_t AHB1LPENR
Definition: stm32h723xx.h:1290
__IO uint32_t D2CCIP2R
Definition: stm32h723xx.h:1255
__IO uint32_t APB1LRSTR
Definition: stm32h723xx.h:1270
__IO uint32_t AHB4ENR
Definition: stm32h723xx.h:1282
__IO uint32_t D2CFGR
Definition: stm32h723xx.h:1241
uint32_t RESERVED2
Definition: stm32h723xx.h:1243
__IO uint32_t AHB3LPENR
Definition: stm32h723xx.h:1289
__IO uint32_t APB1LENR
Definition: stm32h723xx.h:1284
__IO uint32_t D3CFGR
Definition: stm32h723xx.h:1242
uint32_t RESERVED1
Definition: stm32h723xx.h:1239
__IO uint32_t CSICFGR
Definition: stm32h723xx.h:1237
uint32_t RESERVED5
Definition: stm32h723xx.h:1261
__IO uint32_t APB4RSTR
Definition: stm32h723xx.h:1273
__IO uint32_t APB1LLPENR
Definition: stm32h723xx.h:1294
__IO uint32_t PLL2DIVR
Definition: stm32h723xx.h:1248
__IO uint32_t APB1HLPENR
Definition: stm32h723xx.h:1295
__IO uint32_t CR
Definition: stm32h723xx.h:1234
uint32_t RESERVED6
Definition: stm32h723xx.h:1264
__IO uint32_t APB3RSTR
Definition: stm32h723xx.h:1269
__IO uint32_t AHB4RSTR
Definition: stm32h723xx.h:1268
__IO uint32_t AHB3ENR
Definition: stm32h723xx.h:1279
__IO uint32_t AHB1RSTR
Definition: stm32h723xx.h:1266
__IO uint32_t PLL2FRACR
Definition: stm32h723xx.h:1249
__IO uint32_t D3AMR
Definition: stm32h723xx.h:1276
__IO uint32_t D2CCIP1R
Definition: stm32h723xx.h:1254
__IO uint32_t RSR
Definition: stm32h723xx.h:1278
__IO uint32_t APB4LPENR
Definition: stm32h723xx.h:1297
__IO uint32_t AHB2ENR
Definition: stm32h723xx.h:1281
__IO uint32_t AHB1ENR
Definition: stm32h723xx.h:1280
uint32_t RESERVED8
Definition: stm32h723xx.h:1275
__IO uint32_t APB4ENR
Definition: stm32h723xx.h:1287
__IO uint32_t PLL3FRACR
Definition: stm32h723xx.h:1251
__IO uint32_t CIFR
Definition: stm32h723xx.h:1259
__IO uint32_t APB3LPENR
Definition: stm32h723xx.h:1293
RNG.
Definition: stm32h723xx.h:1668
__IO uint32_t SR
Definition: stm32h723xx.h:1670
__IO uint32_t DR
Definition: stm32h723xx.h:1671
__IO uint32_t HTCR
Definition: stm32h723xx.h:1673
__IO uint32_t CR
Definition: stm32h723xx.h:1669
Real-Time Clock.
Definition: stm32h723xx.h:1307
__IO uint32_t BKP25R
Definition: stm32h723xx.h:1353
__IO uint32_t BKP8R
Definition: stm32h723xx.h:1336
__IO uint32_t BKP5R
Definition: stm32h723xx.h:1333
__IO uint32_t BKP13R
Definition: stm32h723xx.h:1341
__IO uint32_t BKP21R
Definition: stm32h723xx.h:1349
__IO uint32_t BKP18R
Definition: stm32h723xx.h:1346
__IO uint32_t BKP16R
Definition: stm32h723xx.h:1344
__IO uint32_t TSTR
Definition: stm32h723xx.h:1320
__IO uint32_t TSSSR
Definition: stm32h723xx.h:1322
__IO uint32_t ALRMBSSR
Definition: stm32h723xx.h:1326
__IO uint32_t TR
Definition: stm32h723xx.h:1308
__IO uint32_t BKP30R
Definition: stm32h723xx.h:1358
uint32_t RESERVED
Definition: stm32h723xx.h:1314
__IO uint32_t BKP20R
Definition: stm32h723xx.h:1348
__IO uint32_t BKP31R
Definition: stm32h723xx.h:1359
__IO uint32_t BKP1R
Definition: stm32h723xx.h:1329
__IO uint32_t BKP27R
Definition: stm32h723xx.h:1355
__IO uint32_t ISR
Definition: stm32h723xx.h:1311
__IO uint32_t PRER
Definition: stm32h723xx.h:1312
__IO uint32_t BKP10R
Definition: stm32h723xx.h:1338
__IO uint32_t SHIFTR
Definition: stm32h723xx.h:1319
__IO uint32_t BKP4R
Definition: stm32h723xx.h:1332
__IO uint32_t BKP12R
Definition: stm32h723xx.h:1340
__IO uint32_t BKP22R
Definition: stm32h723xx.h:1350
__IO uint32_t CR
Definition: stm32h723xx.h:1310
__IO uint32_t BKP6R
Definition: stm32h723xx.h:1334
__IO uint32_t BKP23R
Definition: stm32h723xx.h:1351
__IO uint32_t BKP15R
Definition: stm32h723xx.h:1343
__IO uint32_t DR
Definition: stm32h723xx.h:1309
__IO uint32_t BKP11R
Definition: stm32h723xx.h:1339
__IO uint32_t BKP17R
Definition: stm32h723xx.h:1345
__IO uint32_t ALRMBR
Definition: stm32h723xx.h:1316
__IO uint32_t BKP7R
Definition: stm32h723xx.h:1335
__IO uint32_t BKP19R
Definition: stm32h723xx.h:1347
__IO uint32_t BKP29R
Definition: stm32h723xx.h:1357
__IO uint32_t TSDR
Definition: stm32h723xx.h:1321
__IO uint32_t BKP2R
Definition: stm32h723xx.h:1330
__IO uint32_t BKP26R
Definition: stm32h723xx.h:1354
__IO uint32_t BKP0R
Definition: stm32h723xx.h:1328
__IO uint32_t BKP9R
Definition: stm32h723xx.h:1337
__IO uint32_t BKP28R
Definition: stm32h723xx.h:1356
__IO uint32_t BKP24R
Definition: stm32h723xx.h:1352
__IO uint32_t TAMPCR
Definition: stm32h723xx.h:1324
__IO uint32_t BKP3R
Definition: stm32h723xx.h:1331
__IO uint32_t OR
Definition: stm32h723xx.h:1327
__IO uint32_t ALRMASSR
Definition: stm32h723xx.h:1325
__IO uint32_t WPR
Definition: stm32h723xx.h:1317
__IO uint32_t ALRMAR
Definition: stm32h723xx.h:1315
__IO uint32_t WUTR
Definition: stm32h723xx.h:1313
__IO uint32_t BKP14R
Definition: stm32h723xx.h:1342
__IO uint32_t CALR
Definition: stm32h723xx.h:1323
__IO uint32_t SSR
Definition: stm32h723xx.h:1318
Definition: stm32h723xx.h:1375
__IO uint32_t CLRFR
Definition: stm32h723xx.h:1382
__IO uint32_t FRCR
Definition: stm32h723xx.h:1378
__IO uint32_t CR1
Definition: stm32h723xx.h:1376
__IO uint32_t DR
Definition: stm32h723xx.h:1383
__IO uint32_t SLOTR
Definition: stm32h723xx.h:1379
__IO uint32_t SR
Definition: stm32h723xx.h:1381
__IO uint32_t CR2
Definition: stm32h723xx.h:1377
__IO uint32_t IMR
Definition: stm32h723xx.h:1380
Serial Audio Interface.
Definition: stm32h723xx.h:1367
__IO uint32_t PDMCR
Definition: stm32h723xx.h:1370
__IO uint32_t PDMDLY
Definition: stm32h723xx.h:1371
__IO uint32_t GCR
Definition: stm32h723xx.h:1368
Secure digital input/output Interface.
Definition: stm32h723xx.h:1408
__IO uint32_t IDMABASE0
Definition: stm32h723xx.h:1429
__IO uint32_t ACKTIME
Definition: stm32h723xx.h:1425
__IO uint32_t IDMABASE1
Definition: stm32h723xx.h:1430
__I uint32_t RESPCMD
Definition: stm32h723xx.h:1413
__I uint32_t RESP2
Definition: stm32h723xx.h:1415
__IO uint32_t DLEN
Definition: stm32h723xx.h:1419
__IO uint32_t IDMACTRL
Definition: stm32h723xx.h:1427
__IO uint32_t MASK
Definition: stm32h723xx.h:1424
__I uint32_t DCOUNT
Definition: stm32h723xx.h:1421
__IO uint32_t ICR
Definition: stm32h723xx.h:1423
__IO uint32_t IPVR
Definition: stm32h723xx.h:1434
__I uint32_t STA
Definition: stm32h723xx.h:1422
__IO uint32_t DCTRL
Definition: stm32h723xx.h:1420
__IO uint32_t ARG
Definition: stm32h723xx.h:1411
__IO uint32_t POWER
Definition: stm32h723xx.h:1409
__IO uint32_t DTIMER
Definition: stm32h723xx.h:1418
__IO uint32_t FIFO
Definition: stm32h723xx.h:1432
__IO uint32_t CLKCR
Definition: stm32h723xx.h:1410
__I uint32_t RESP1
Definition: stm32h723xx.h:1414
__IO uint32_t CMD
Definition: stm32h723xx.h:1412
__I uint32_t RESP3
Definition: stm32h723xx.h:1416
__I uint32_t RESP4
Definition: stm32h723xx.h:1417
__IO uint32_t IDMABSIZE
Definition: stm32h723xx.h:1428
SPDIF-RX Interface.
Definition: stm32h723xx.h:1391
__IO uint32_t IMR
Definition: stm32h723xx.h:1393
__IO uint32_t IFCR
Definition: stm32h723xx.h:1395
uint32_t RESERVED2
Definition: stm32h723xx.h:1399
__IO uint32_t DIR
Definition: stm32h723xx.h:1398
__IO uint32_t CSR
Definition: stm32h723xx.h:1397
__IO uint32_t DR
Definition: stm32h723xx.h:1396
__IO uint32_t SR
Definition: stm32h723xx.h:1394
__IO uint32_t CR
Definition: stm32h723xx.h:1392
Serial Peripheral Interface.
Definition: stm32h723xx.h:1479
__IO uint32_t RXDR
Definition: stm32h723xx.h:1490
__IO uint32_t CRCPOLY
Definition: stm32h723xx.h:1492
__IO uint32_t UDRDR
Definition: stm32h723xx.h:1495
__IO uint32_t CFG1
Definition: stm32h723xx.h:1482
uint32_t RESERVED0
Definition: stm32h723xx.h:1487
__IO uint32_t SR
Definition: stm32h723xx.h:1485
__IO uint32_t CR2
Definition: stm32h723xx.h:1481
__IO uint32_t I2SCFGR
Definition: stm32h723xx.h:1496
__IO uint32_t TXDR
Definition: stm32h723xx.h:1488
__IO uint32_t CR1
Definition: stm32h723xx.h:1480
__IO uint32_t TXCRC
Definition: stm32h723xx.h:1493
__IO uint32_t RXCRC
Definition: stm32h723xx.h:1494
__IO uint32_t CFG2
Definition: stm32h723xx.h:1483
__IO uint32_t IFCR
Definition: stm32h723xx.h:1486
__IO uint32_t IER
Definition: stm32h723xx.h:1484
Single Wire Protocol Master Interface SPWMI.
Definition: stm32h723xx.h:1615
__IO uint32_t RFL
Definition: stm32h723xx.h:1622
__IO uint32_t BRR
Definition: stm32h723xx.h:1617
__IO uint32_t RDR
Definition: stm32h723xx.h:1624
__IO uint32_t TDR
Definition: stm32h723xx.h:1623
__IO uint32_t ISR
Definition: stm32h723xx.h:1619
uint32_t RESERVED1
Definition: stm32h723xx.h:1618
__IO uint32_t OR
Definition: stm32h723xx.h:1625
__IO uint32_t IER
Definition: stm32h723xx.h:1621
__IO uint32_t CR
Definition: stm32h723xx.h:1616
__IO uint32_t ICR
Definition: stm32h723xx.h:1620
System configuration controller.
Definition: stm32h723xx.h:1094
__IO uint32_t UR2
Definition: stm32h723xx.h:1110
uint32_t RESERVED2
Definition: stm32h723xx.h:1099
__IO uint32_t UR11
Definition: stm32h723xx.h:1117
__IO uint32_t UR16
Definition: stm32h723xx.h:1122
__IO uint32_t UR14
Definition: stm32h723xx.h:1120
__IO uint32_t UR12
Definition: stm32h723xx.h:1118
__IO uint32_t UR7
Definition: stm32h723xx.h:1115
__IO uint32_t CCCSR
Definition: stm32h723xx.h:1100
__IO uint32_t CCVR
Definition: stm32h723xx.h:1101
__IO uint32_t UR18
Definition: stm32h723xx.h:1124
uint32_t RESERVED3
Definition: stm32h723xx.h:1103
__IO uint32_t UR17
Definition: stm32h723xx.h:1123
__IO uint32_t UR13
Definition: stm32h723xx.h:1119
__IO uint32_t CCCR
Definition: stm32h723xx.h:1102
__IO uint32_t UR0
Definition: stm32h723xx.h:1108
__IO uint32_t UR3
Definition: stm32h723xx.h:1111
uint32_t RESERVED1
Definition: stm32h723xx.h:1095
__IO uint32_t UR4
Definition: stm32h723xx.h:1112
__IO uint32_t PMCR
Definition: stm32h723xx.h:1096
__IO uint32_t UR6
Definition: stm32h723xx.h:1114
__IO uint32_t ADC2ALT
Definition: stm32h723xx.h:1104
__IO uint32_t UR1
Definition: stm32h723xx.h:1109
__IO uint32_t CFGR
Definition: stm32h723xx.h:1098
__IO uint32_t UR15
Definition: stm32h723xx.h:1121
__IO uint32_t UR5
Definition: stm32h723xx.h:1113
__IO uint32_t PKGR
Definition: stm32h723xx.h:1106
TIM.
Definition: stm32h723xx.h:1525
__IO uint32_t EGR
Definition: stm32h723xx.h:1531
__IO uint32_t CCR1
Definition: stm32h723xx.h:1539
__IO uint32_t CCMR1
Definition: stm32h723xx.h:1532
__IO uint32_t BDTR
Definition: stm32h723xx.h:1543
__IO uint32_t AF2
Definition: stm32h723xx.h:1551
__IO uint32_t DIER
Definition: stm32h723xx.h:1529
__IO uint32_t CCR6
Definition: stm32h723xx.h:1549
__IO uint32_t TISEL
Definition: stm32h723xx.h:1552
__IO uint32_t CCR2
Definition: stm32h723xx.h:1540
__IO uint32_t CCR4
Definition: stm32h723xx.h:1542
__IO uint32_t SMCR
Definition: stm32h723xx.h:1528
__IO uint32_t ARR
Definition: stm32h723xx.h:1537
__IO uint32_t CR2
Definition: stm32h723xx.h:1527
__IO uint32_t CNT
Definition: stm32h723xx.h:1535
__IO uint32_t AF1
Definition: stm32h723xx.h:1550
__IO uint32_t DCR
Definition: stm32h723xx.h:1544
__IO uint32_t CR1
Definition: stm32h723xx.h:1526
__IO uint32_t CCMR2
Definition: stm32h723xx.h:1533
__IO uint32_t CCMR3
Definition: stm32h723xx.h:1547
__IO uint32_t CCR3
Definition: stm32h723xx.h:1541
__IO uint32_t SR
Definition: stm32h723xx.h:1530
__IO uint32_t PSC
Definition: stm32h723xx.h:1536
__IO uint32_t RCR
Definition: stm32h723xx.h:1538
uint32_t RESERVED1
Definition: stm32h723xx.h:1546
__IO uint32_t CCER
Definition: stm32h723xx.h:1534
__IO uint32_t CCR5
Definition: stm32h723xx.h:1548
__IO uint32_t DMAR
Definition: stm32h723xx.h:1545
TTFD Controller Area Network.
Definition: stm32h723xx.h:376
__IO uint32_t TTMLM
Definition: stm32h723xx.h:380
__IO uint32_t TURCF
Definition: stm32h723xx.h:381
__IO uint32_t TTLGT
Definition: stm32h723xx.h:390
__IO uint32_t TTTMK
Definition: stm32h723xx.h:384
__IO uint32_t TTCSM
Definition: stm32h723xx.h:393
__IO uint32_t TTCTC
Definition: stm32h723xx.h:391
__IO uint32_t TTOCF
Definition: stm32h723xx.h:379
__IO uint32_t TTIR
Definition: stm32h723xx.h:385
__IO uint32_t TURNA
Definition: stm32h723xx.h:389
__IO uint32_t TTOST
Definition: stm32h723xx.h:388
__IO uint32_t TTCPT
Definition: stm32h723xx.h:392
__IO uint32_t TTIE
Definition: stm32h723xx.h:386
__IO uint32_t TTTS
Definition: stm32h723xx.h:395
__IO uint32_t TTRMC
Definition: stm32h723xx.h:378
__IO uint32_t TTGTP
Definition: stm32h723xx.h:383
__IO uint32_t TTILS
Definition: stm32h723xx.h:387
__IO uint32_t TTOCN
Definition: stm32h723xx.h:382
__IO uint32_t TTTMC
Definition: stm32h723xx.h:377
Universal Synchronous Asynchronous Receiver Transmitter.
Definition: stm32h723xx.h:1596
__IO uint32_t TDR
Definition: stm32h723xx.h:1607
__IO uint32_t RTOR
Definition: stm32h723xx.h:1602
__IO uint32_t CR1
Definition: stm32h723xx.h:1597
__IO uint32_t BRR
Definition: stm32h723xx.h:1600
__IO uint32_t ISR
Definition: stm32h723xx.h:1604
__IO uint32_t RDR
Definition: stm32h723xx.h:1606
__IO uint32_t CR2
Definition: stm32h723xx.h:1598
__IO uint32_t ICR
Definition: stm32h723xx.h:1605
__IO uint32_t PRESC
Definition: stm32h723xx.h:1608
__IO uint32_t RQR
Definition: stm32h723xx.h:1603
__IO uint32_t GTPR
Definition: stm32h723xx.h:1601
__IO uint32_t CR3
Definition: stm32h723xx.h:1599
USB_OTG_device_Registers.
Definition: stm32h723xx.h:1796
__IO uint32_t DVBUSDIS
Definition: stm32h723xx.h:1807
__IO uint32_t DCTL
Definition: stm32h723xx.h:1798
__IO uint32_t DSTS
Definition: stm32h723xx.h:1799
__IO uint32_t DAINTMSK
Definition: stm32h723xx.h:1804
uint32_t Reserved20
Definition: stm32h723xx.h:1805
uint32_t Reserved40
Definition: stm32h723xx.h:1813
__IO uint32_t DAINT
Definition: stm32h723xx.h:1803
__IO uint32_t DIEPEMPMSK
Definition: stm32h723xx.h:1810
__IO uint32_t DINEP1MSK
Definition: stm32h723xx.h:1814
uint32_t Reserved9
Definition: stm32h723xx.h:1806
__IO uint32_t DVBUSPULSE
Definition: stm32h723xx.h:1808
__IO uint32_t DEACHINT
Definition: stm32h723xx.h:1811
uint32_t Reserved0C
Definition: stm32h723xx.h:1800
__IO uint32_t DIEPMSK
Definition: stm32h723xx.h:1801
__IO uint32_t DCFG
Definition: stm32h723xx.h:1797
__IO uint32_t DOUTEP1MSK
Definition: stm32h723xx.h:1816
__IO uint32_t DEACHMSK
Definition: stm32h723xx.h:1812
__IO uint32_t DOEPMSK
Definition: stm32h723xx.h:1802
__IO uint32_t DTHRCTL
Definition: stm32h723xx.h:1809
USB_OTG_Core_Registers.
Definition: stm32h723xx.h:1761
__IO uint32_t GDFIFOCFG
Definition: stm32h723xx.h:1784
__IO uint32_t GRXSTSP
Definition: stm32h723xx.h:1770
__IO uint32_t GOTGINT
Definition: stm32h723xx.h:1763
__IO uint32_t GINTSTS
Definition: stm32h723xx.h:1767
__IO uint32_t GUSBCFG
Definition: stm32h723xx.h:1765
__IO uint32_t GAHBCFG
Definition: stm32h723xx.h:1764
__IO uint32_t GINTMSK
Definition: stm32h723xx.h:1768
__IO uint32_t GOTGCTL
Definition: stm32h723xx.h:1762
uint32_t Reserved6
Definition: stm32h723xx.h:1781
__IO uint32_t GHWCFG3
Definition: stm32h723xx.h:1780
__IO uint32_t CID
Definition: stm32h723xx.h:1776
__IO uint32_t GRSTCTL
Definition: stm32h723xx.h:1766
__IO uint32_t GRXSTSR
Definition: stm32h723xx.h:1769
__IO uint32_t GADPCTL
Definition: stm32h723xx.h:1785
__IO uint32_t HNPTXSTS
Definition: stm32h723xx.h:1773
__IO uint32_t GCCFG
Definition: stm32h723xx.h:1775
__IO uint32_t DIEPTXF0_HNPTXFSIZ
Definition: stm32h723xx.h:1772
__IO uint32_t HPTXFSIZ
Definition: stm32h723xx.h:1787
__IO uint32_t GRXFSIZ
Definition: stm32h723xx.h:1771
__IO uint32_t GLPMCFG
Definition: stm32h723xx.h:1782
__IO uint32_t GPWRDN
Definition: stm32h723xx.h:1783
USB_OTG_Host_Channel_Specific_Registers.
Definition: stm32h723xx.h:1869
__IO uint32_t HCTSIZ
Definition: stm32h723xx.h:1874
__IO uint32_t HCSPLT
Definition: stm32h723xx.h:1871
__IO uint32_t HCDMA
Definition: stm32h723xx.h:1875
__IO uint32_t HCINT
Definition: stm32h723xx.h:1872
__IO uint32_t HCCHAR
Definition: stm32h723xx.h:1870
__IO uint32_t HCINTMSK
Definition: stm32h723xx.h:1873
USB_OTG_Host_Mode_Register_Structures.
Definition: stm32h723xx.h:1855
uint32_t Reserved40C
Definition: stm32h723xx.h:1859
__IO uint32_t HFIR
Definition: stm32h723xx.h:1857
__IO uint32_t HAINTMSK
Definition: stm32h723xx.h:1862
__IO uint32_t HCFG
Definition: stm32h723xx.h:1856
__IO uint32_t HFNUM
Definition: stm32h723xx.h:1858
__IO uint32_t HPTXSTS
Definition: stm32h723xx.h:1860
__IO uint32_t HAINT
Definition: stm32h723xx.h:1861
USB_OTG_IN_Endpoint-Specific_Register.
Definition: stm32h723xx.h:1824
__IO uint32_t DTXFSTS
Definition: stm32h723xx.h:1831
uint32_t Reserved0C
Definition: stm32h723xx.h:1828
uint32_t Reserved18
Definition: stm32h723xx.h:1832
__IO uint32_t DIEPCTL
Definition: stm32h723xx.h:1825
__IO uint32_t DIEPDMA
Definition: stm32h723xx.h:1830
uint32_t Reserved04
Definition: stm32h723xx.h:1826
__IO uint32_t DIEPTSIZ
Definition: stm32h723xx.h:1829
__IO uint32_t DIEPINT
Definition: stm32h723xx.h:1827
USB_OTG_OUT_Endpoint-Specific_Registers.
Definition: stm32h723xx.h:1840
__IO uint32_t DOEPINT
Definition: stm32h723xx.h:1843
__IO uint32_t DOEPDMA
Definition: stm32h723xx.h:1846
uint32_t Reserved0C
Definition: stm32h723xx.h:1844
__IO uint32_t DOEPTSIZ
Definition: stm32h723xx.h:1845
uint32_t Reserved04
Definition: stm32h723xx.h:1842
__IO uint32_t DOEPCTL
Definition: stm32h723xx.h:1841
VREFBUF.
Definition: stm32h723xx.h:304
__IO uint32_t CCR
Definition: stm32h723xx.h:306
__IO uint32_t CSR
Definition: stm32h723xx.h:305
Window WATCHDOG.
Definition: stm32h723xx.h:1633
__IO uint32_t SR
Definition: stm32h723xx.h:1636
__IO uint32_t CR
Definition: stm32h723xx.h:1634
__IO uint32_t CFR
Definition: stm32h723xx.h:1635
CMSIS Cortex-Mx Device System Source File for STM32H7xx devices.