|
#define | GR740_IOPLL_DRVSTR2_S19_SHIFT 18 |
|
#define | GR740_IOPLL_DRVSTR2_S19_MASK 0xc0000U |
|
#define | GR740_IOPLL_DRVSTR2_S19_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S19_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S19(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S18_SHIFT 16 |
|
#define | GR740_IOPLL_DRVSTR2_S18_MASK 0x30000U |
|
#define | GR740_IOPLL_DRVSTR2_S18_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S18_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S18(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S17_SHIFT 14 |
|
#define | GR740_IOPLL_DRVSTR2_S17_MASK 0xc000U |
|
#define | GR740_IOPLL_DRVSTR2_S17_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S17_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S17(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S16_SHIFT 12 |
|
#define | GR740_IOPLL_DRVSTR2_S16_MASK 0x3000U |
|
#define | GR740_IOPLL_DRVSTR2_S16_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S16_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S16(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S15_SHIFT 10 |
|
#define | GR740_IOPLL_DRVSTR2_S15_MASK 0xc00U |
|
#define | GR740_IOPLL_DRVSTR2_S15_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S15_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S15(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S14_SHIFT 8 |
|
#define | GR740_IOPLL_DRVSTR2_S14_MASK 0x300U |
|
#define | GR740_IOPLL_DRVSTR2_S14_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S14_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S14(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S13_SHIFT 6 |
|
#define | GR740_IOPLL_DRVSTR2_S13_MASK 0xc0U |
|
#define | GR740_IOPLL_DRVSTR2_S13_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S13_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S13(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S12_SHIFT 4 |
|
#define | GR740_IOPLL_DRVSTR2_S12_MASK 0x30U |
|
#define | GR740_IOPLL_DRVSTR2_S12_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S12_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S12(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S11_SHIFT 2 |
|
#define | GR740_IOPLL_DRVSTR2_S11_MASK 0xcU |
|
#define | GR740_IOPLL_DRVSTR2_S11_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S11_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S11(_val) |
|
#define | GR740_IOPLL_DRVSTR2_S10_SHIFT 0 |
|
#define | GR740_IOPLL_DRVSTR2_S10_MASK 0x3U |
|
#define | GR740_IOPLL_DRVSTR2_S10_GET(_reg) |
|
#define | GR740_IOPLL_DRVSTR2_S10_SET(_reg, _val) |
|
#define | GR740_IOPLL_DRVSTR2_S10(_val) |
|
This group contains register bit definitions.