|
#define | PXP_CTRL_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_SHIFT)) & PXP_CTRL_ENABLE_MASK) |
|
#define | PXP_CTRL_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_IRQ_ENABLE_SHIFT)) & PXP_CTRL_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROTATE_SHIFT)) & PXP_CTRL_ROTATE_MASK) |
|
#define | PXP_CTRL_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_HFLIP_SHIFT)) & PXP_CTRL_HFLIP_MASK) |
|
#define | PXP_CTRL_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_VFLIP_SHIFT)) & PXP_CTRL_VFLIP_MASK) |
|
#define | PXP_CTRL_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROT_POS_SHIFT)) & PXP_CTRL_ROT_POS_MASK) |
|
#define | PXP_CTRL_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_BLOCK_SIZE_SHIFT)) & PXP_CTRL_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_EN_REPEAT_SHIFT)) & PXP_CTRL_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLKGATE_SHIFT)) & PXP_CTRL_CLKGATE_MASK) |
|
#define | PXP_CTRL_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SFTRST_SHIFT)) & PXP_CTRL_SFTRST_MASK) |
|
|
#define | PXP_CTRL_SET_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_SET_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_SHIFT)) & PXP_CTRL_SET_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_SET_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_SET_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_SET_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROTATE_SHIFT)) & PXP_CTRL_SET_ROTATE_MASK) |
|
#define | PXP_CTRL_SET_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_SET_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_SET_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_HFLIP_SHIFT)) & PXP_CTRL_SET_HFLIP_MASK) |
|
#define | PXP_CTRL_SET_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_SET_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_SET_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_VFLIP_SHIFT)) & PXP_CTRL_SET_VFLIP_MASK) |
|
#define | PXP_CTRL_SET_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_SET_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_SET_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROT_POS_SHIFT)) & PXP_CTRL_SET_ROT_POS_MASK) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_BLOCK_SIZE_SHIFT)) & PXP_CTRL_SET_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_SET_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_SET_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_SET_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_EN_REPEAT_SHIFT)) & PXP_CTRL_SET_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_SET_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_SET_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_CLKGATE_SHIFT)) & PXP_CTRL_SET_CLKGATE_MASK) |
|
#define | PXP_CTRL_SET_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_SET_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_SFTRST_SHIFT)) & PXP_CTRL_SET_SFTRST_MASK) |
|
|
#define | PXP_CTRL_CLR_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_CLR_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_SHIFT)) & PXP_CTRL_CLR_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_CLR_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_CLR_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_CLR_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROTATE_SHIFT)) & PXP_CTRL_CLR_ROTATE_MASK) |
|
#define | PXP_CTRL_CLR_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_CLR_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_CLR_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_HFLIP_SHIFT)) & PXP_CTRL_CLR_HFLIP_MASK) |
|
#define | PXP_CTRL_CLR_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_CLR_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_CLR_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_VFLIP_SHIFT)) & PXP_CTRL_CLR_VFLIP_MASK) |
|
#define | PXP_CTRL_CLR_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_CLR_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_CLR_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROT_POS_SHIFT)) & PXP_CTRL_CLR_ROT_POS_MASK) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_BLOCK_SIZE_SHIFT)) & PXP_CTRL_CLR_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_CLR_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_CLR_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_CLR_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_EN_REPEAT_SHIFT)) & PXP_CTRL_CLR_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_CLR_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_CLR_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_CLKGATE_SHIFT)) & PXP_CTRL_CLR_CLKGATE_MASK) |
|
#define | PXP_CTRL_CLR_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_CLR_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_SFTRST_SHIFT)) & PXP_CTRL_CLR_SFTRST_MASK) |
|
|
#define | PXP_CTRL_TOG_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_TOG_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_SHIFT)) & PXP_CTRL_TOG_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_TOG_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_TOG_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_TOG_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROTATE_SHIFT)) & PXP_CTRL_TOG_ROTATE_MASK) |
|
#define | PXP_CTRL_TOG_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_TOG_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_TOG_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_HFLIP_SHIFT)) & PXP_CTRL_TOG_HFLIP_MASK) |
|
#define | PXP_CTRL_TOG_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_TOG_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_TOG_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_VFLIP_SHIFT)) & PXP_CTRL_TOG_VFLIP_MASK) |
|
#define | PXP_CTRL_TOG_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_TOG_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_TOG_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROT_POS_SHIFT)) & PXP_CTRL_TOG_ROT_POS_MASK) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_BLOCK_SIZE_SHIFT)) & PXP_CTRL_TOG_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_TOG_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_TOG_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_TOG_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_EN_REPEAT_SHIFT)) & PXP_CTRL_TOG_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_TOG_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_TOG_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_CLKGATE_SHIFT)) & PXP_CTRL_TOG_CLKGATE_MASK) |
|
#define | PXP_CTRL_TOG_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_TOG_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_SFTRST_SHIFT)) & PXP_CTRL_TOG_SFTRST_MASK) |
|
|
#define | PXP_STAT_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_IRQ_SHIFT)) & PXP_STAT_IRQ_MASK) |
|
#define | PXP_STAT_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_READ_ERROR_SHIFT)) & PXP_STAT_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_NEXT_IRQ_SHIFT)) & PXP_STAT_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_ERROR_ID_SHIFT)) & PXP_STAT_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKY_SHIFT)) & PXP_STAT_BLOCKY_MASK) |
|
#define | PXP_STAT_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKX_SHIFT)) & PXP_STAT_BLOCKX_MASK) |
|
|
#define | PXP_STAT_SET_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_SET_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_SET_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_IRQ_SHIFT)) & PXP_STAT_SET_IRQ_MASK) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_SET_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_READ_ERROR_SHIFT)) & PXP_STAT_SET_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_SET_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_SET_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_SET_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_NEXT_IRQ_SHIFT)) & PXP_STAT_SET_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_ERROR_ID_SHIFT)) & PXP_STAT_SET_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_SET_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_SET_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_SET_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKY_SHIFT)) & PXP_STAT_SET_BLOCKY_MASK) |
|
#define | PXP_STAT_SET_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_SET_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_SET_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKX_SHIFT)) & PXP_STAT_SET_BLOCKX_MASK) |
|
|
#define | PXP_STAT_CLR_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_CLR_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_CLR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_IRQ_SHIFT)) & PXP_STAT_CLR_IRQ_MASK) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_READ_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_CLR_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_CLR_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_CLR_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_NEXT_IRQ_SHIFT)) & PXP_STAT_CLR_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_ERROR_ID_SHIFT)) & PXP_STAT_CLR_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_CLR_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_CLR_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_CLR_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKY_SHIFT)) & PXP_STAT_CLR_BLOCKY_MASK) |
|
#define | PXP_STAT_CLR_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_CLR_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_CLR_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKX_SHIFT)) & PXP_STAT_CLR_BLOCKX_MASK) |
|
|
#define | PXP_STAT_TOG_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_TOG_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_TOG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_IRQ_SHIFT)) & PXP_STAT_TOG_IRQ_MASK) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_READ_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_TOG_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_TOG_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_TOG_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_NEXT_IRQ_SHIFT)) & PXP_STAT_TOG_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_ERROR_ID_SHIFT)) & PXP_STAT_TOG_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_TOG_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_TOG_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_TOG_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKY_SHIFT)) & PXP_STAT_TOG_BLOCKY_MASK) |
|
#define | PXP_STAT_TOG_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_TOG_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_TOG_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKX_SHIFT)) & PXP_STAT_TOG_BLOCKX_MASK) |
|
|
#define | PXP_OUT_CTRL_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_SHIFT)) & PXP_OUT_CTRL_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_SET_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_SET_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_CLR_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_CLR_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_TOG_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_TOG_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_MASK) |
|
|
#define | PXP_PS_CTRL_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_WB_SWAP_SHIFT)) & PXP_PS_CTRL_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECY_SHIFT)) & PXP_PS_CTRL_DECY_MASK) |
|
#define | PXP_PS_CTRL_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECX_SHIFT)) & PXP_PS_CTRL_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_SET_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_SET_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_WB_SWAP_SHIFT)) & PXP_PS_CTRL_SET_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_SET_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_SET_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_SET_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECY_SHIFT)) & PXP_PS_CTRL_SET_DECY_MASK) |
|
#define | PXP_PS_CTRL_SET_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_SET_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_SET_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECX_SHIFT)) & PXP_PS_CTRL_SET_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_CLR_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_CLR_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_WB_SWAP_SHIFT)) & PXP_PS_CTRL_CLR_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_CLR_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_CLR_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_CLR_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECY_SHIFT)) & PXP_PS_CTRL_CLR_DECY_MASK) |
|
#define | PXP_PS_CTRL_CLR_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_CLR_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_CLR_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECX_SHIFT)) & PXP_PS_CTRL_CLR_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_TOG_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_TOG_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_WB_SWAP_SHIFT)) & PXP_PS_CTRL_TOG_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_TOG_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_TOG_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_TOG_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECY_SHIFT)) & PXP_PS_CTRL_TOG_DECY_MASK) |
|
#define | PXP_PS_CTRL_TOG_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_TOG_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_TOG_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECX_SHIFT)) & PXP_PS_CTRL_TOG_DECX_MASK) |
|
|
#define | PXP_AS_CTRL_ALPHA_CTRL_MASK (0x6U) |
|
#define | PXP_AS_CTRL_ALPHA_CTRL_SHIFT (1U) |
|
#define | PXP_AS_CTRL_ALPHA_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_CTRL_SHIFT)) & PXP_AS_CTRL_ALPHA_CTRL_MASK) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY_MASK (0x8U) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT (3U) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT)) & PXP_AS_CTRL_ENABLE_COLORKEY_MASK) |
|
#define | PXP_AS_CTRL_FORMAT_MASK (0xF0U) |
|
#define | PXP_AS_CTRL_FORMAT_SHIFT (4U) |
|
#define | PXP_AS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_FORMAT_SHIFT)) & PXP_AS_CTRL_FORMAT_MASK) |
|
#define | PXP_AS_CTRL_ALPHA_MASK (0xFF00U) |
|
#define | PXP_AS_CTRL_ALPHA_SHIFT (8U) |
|
#define | PXP_AS_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_SHIFT)) & PXP_AS_CTRL_ALPHA_MASK) |
|
#define | PXP_AS_CTRL_ROP_MASK (0xF0000U) |
|
#define | PXP_AS_CTRL_ROP_SHIFT (16U) |
|
#define | PXP_AS_CTRL_ROP(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ROP_SHIFT)) & PXP_AS_CTRL_ROP_MASK) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT_MASK (0x100000U) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT_SHIFT (20U) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_INVERT_SHIFT)) & PXP_AS_CTRL_ALPHA_INVERT_MASK) |
|
|
#define | PXP_CSC1_COEF0_Y_OFFSET_MASK (0x1FFU) |
|
#define | PXP_CSC1_COEF0_Y_OFFSET_SHIFT (0U) |
|
#define | PXP_CSC1_COEF0_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_Y_OFFSET_SHIFT)) & PXP_CSC1_COEF0_Y_OFFSET_MASK) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET_MASK (0x3FE00U) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET_SHIFT (9U) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_UV_OFFSET_SHIFT)) & PXP_CSC1_COEF0_UV_OFFSET_MASK) |
|
#define | PXP_CSC1_COEF0_C0_MASK (0x1FFC0000U) |
|
#define | PXP_CSC1_COEF0_C0_SHIFT (18U) |
|
#define | PXP_CSC1_COEF0_C0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_C0_SHIFT)) & PXP_CSC1_COEF0_C0_MASK) |
|
#define | PXP_CSC1_COEF0_BYPASS_MASK (0x40000000U) |
|
#define | PXP_CSC1_COEF0_BYPASS_SHIFT (30U) |
|
#define | PXP_CSC1_COEF0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_BYPASS_SHIFT)) & PXP_CSC1_COEF0_BYPASS_MASK) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE_MASK (0x80000000U) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE_SHIFT (31U) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_YCBCR_MODE_SHIFT)) & PXP_CSC1_COEF0_YCBCR_MODE_MASK) |
|
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_MASK (0x1U) |
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_SHIFT (0U) |
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_SHIFT)) & PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK (0x6U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT (1U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK (0x18U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT (3U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK (0x20U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT (5U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK (0x40U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT (6U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK (0x300U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT (8U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK (0xC00U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT (10U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK (0x1000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT (12U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK (0x2000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT (13U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK (0xFF0000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT (16U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT (24U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK) |
|
|
#define | PXP_CTRL_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_SHIFT)) & PXP_CTRL_ENABLE_MASK) |
|
#define | PXP_CTRL_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_IRQ_ENABLE_SHIFT)) & PXP_CTRL_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROTATE_SHIFT)) & PXP_CTRL_ROTATE_MASK) |
|
#define | PXP_CTRL_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_HFLIP_SHIFT)) & PXP_CTRL_HFLIP_MASK) |
|
#define | PXP_CTRL_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_VFLIP_SHIFT)) & PXP_CTRL_VFLIP_MASK) |
|
#define | PXP_CTRL_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROT_POS_SHIFT)) & PXP_CTRL_ROT_POS_MASK) |
|
#define | PXP_CTRL_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_BLOCK_SIZE_SHIFT)) & PXP_CTRL_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_EN_REPEAT_SHIFT)) & PXP_CTRL_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLKGATE_SHIFT)) & PXP_CTRL_CLKGATE_MASK) |
|
#define | PXP_CTRL_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SFTRST_SHIFT)) & PXP_CTRL_SFTRST_MASK) |
|
|
#define | PXP_CTRL_SET_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_SET_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_SHIFT)) & PXP_CTRL_SET_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_SET_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_SET_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_SET_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROTATE_SHIFT)) & PXP_CTRL_SET_ROTATE_MASK) |
|
#define | PXP_CTRL_SET_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_SET_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_SET_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_HFLIP_SHIFT)) & PXP_CTRL_SET_HFLIP_MASK) |
|
#define | PXP_CTRL_SET_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_SET_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_SET_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_VFLIP_SHIFT)) & PXP_CTRL_SET_VFLIP_MASK) |
|
#define | PXP_CTRL_SET_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_SET_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_SET_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROT_POS_SHIFT)) & PXP_CTRL_SET_ROT_POS_MASK) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_BLOCK_SIZE_SHIFT)) & PXP_CTRL_SET_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_SET_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_SET_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_SET_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_EN_REPEAT_SHIFT)) & PXP_CTRL_SET_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_SET_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_SET_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_CLKGATE_SHIFT)) & PXP_CTRL_SET_CLKGATE_MASK) |
|
#define | PXP_CTRL_SET_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_SET_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_SFTRST_SHIFT)) & PXP_CTRL_SET_SFTRST_MASK) |
|
|
#define | PXP_CTRL_CLR_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_CLR_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_SHIFT)) & PXP_CTRL_CLR_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_CLR_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_CLR_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_CLR_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROTATE_SHIFT)) & PXP_CTRL_CLR_ROTATE_MASK) |
|
#define | PXP_CTRL_CLR_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_CLR_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_CLR_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_HFLIP_SHIFT)) & PXP_CTRL_CLR_HFLIP_MASK) |
|
#define | PXP_CTRL_CLR_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_CLR_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_CLR_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_VFLIP_SHIFT)) & PXP_CTRL_CLR_VFLIP_MASK) |
|
#define | PXP_CTRL_CLR_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_CLR_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_CLR_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROT_POS_SHIFT)) & PXP_CTRL_CLR_ROT_POS_MASK) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_BLOCK_SIZE_SHIFT)) & PXP_CTRL_CLR_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_CLR_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_CLR_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_CLR_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_EN_REPEAT_SHIFT)) & PXP_CTRL_CLR_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_CLR_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_CLR_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_CLKGATE_SHIFT)) & PXP_CTRL_CLR_CLKGATE_MASK) |
|
#define | PXP_CTRL_CLR_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_CLR_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_SFTRST_SHIFT)) & PXP_CTRL_CLR_SFTRST_MASK) |
|
|
#define | PXP_CTRL_TOG_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_TOG_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_SHIFT)) & PXP_CTRL_TOG_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_TOG_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_TOG_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_TOG_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROTATE_SHIFT)) & PXP_CTRL_TOG_ROTATE_MASK) |
|
#define | PXP_CTRL_TOG_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_TOG_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_TOG_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_HFLIP_SHIFT)) & PXP_CTRL_TOG_HFLIP_MASK) |
|
#define | PXP_CTRL_TOG_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_TOG_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_TOG_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_VFLIP_SHIFT)) & PXP_CTRL_TOG_VFLIP_MASK) |
|
#define | PXP_CTRL_TOG_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_TOG_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_TOG_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROT_POS_SHIFT)) & PXP_CTRL_TOG_ROT_POS_MASK) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_BLOCK_SIZE_SHIFT)) & PXP_CTRL_TOG_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_TOG_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_TOG_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_TOG_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_EN_REPEAT_SHIFT)) & PXP_CTRL_TOG_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_TOG_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_TOG_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_CLKGATE_SHIFT)) & PXP_CTRL_TOG_CLKGATE_MASK) |
|
#define | PXP_CTRL_TOG_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_TOG_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_SFTRST_SHIFT)) & PXP_CTRL_TOG_SFTRST_MASK) |
|
|
#define | PXP_STAT_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_IRQ_SHIFT)) & PXP_STAT_IRQ_MASK) |
|
#define | PXP_STAT_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_READ_ERROR_SHIFT)) & PXP_STAT_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_NEXT_IRQ_SHIFT)) & PXP_STAT_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_ERROR_ID_SHIFT)) & PXP_STAT_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKY_SHIFT)) & PXP_STAT_BLOCKY_MASK) |
|
#define | PXP_STAT_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKX_SHIFT)) & PXP_STAT_BLOCKX_MASK) |
|
|
#define | PXP_STAT_SET_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_SET_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_SET_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_IRQ_SHIFT)) & PXP_STAT_SET_IRQ_MASK) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_SET_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_READ_ERROR_SHIFT)) & PXP_STAT_SET_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_SET_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_SET_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_SET_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_NEXT_IRQ_SHIFT)) & PXP_STAT_SET_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_ERROR_ID_SHIFT)) & PXP_STAT_SET_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_SET_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_SET_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_SET_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKY_SHIFT)) & PXP_STAT_SET_BLOCKY_MASK) |
|
#define | PXP_STAT_SET_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_SET_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_SET_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKX_SHIFT)) & PXP_STAT_SET_BLOCKX_MASK) |
|
|
#define | PXP_STAT_CLR_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_CLR_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_CLR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_IRQ_SHIFT)) & PXP_STAT_CLR_IRQ_MASK) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_READ_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_CLR_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_CLR_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_CLR_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_NEXT_IRQ_SHIFT)) & PXP_STAT_CLR_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_ERROR_ID_SHIFT)) & PXP_STAT_CLR_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_CLR_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_CLR_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_CLR_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKY_SHIFT)) & PXP_STAT_CLR_BLOCKY_MASK) |
|
#define | PXP_STAT_CLR_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_CLR_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_CLR_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKX_SHIFT)) & PXP_STAT_CLR_BLOCKX_MASK) |
|
|
#define | PXP_STAT_TOG_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_TOG_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_TOG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_IRQ_SHIFT)) & PXP_STAT_TOG_IRQ_MASK) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_READ_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_TOG_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_TOG_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_TOG_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_NEXT_IRQ_SHIFT)) & PXP_STAT_TOG_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_ERROR_ID_SHIFT)) & PXP_STAT_TOG_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_TOG_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_TOG_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_TOG_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKY_SHIFT)) & PXP_STAT_TOG_BLOCKY_MASK) |
|
#define | PXP_STAT_TOG_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_TOG_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_TOG_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKX_SHIFT)) & PXP_STAT_TOG_BLOCKX_MASK) |
|
|
#define | PXP_OUT_CTRL_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_SHIFT)) & PXP_OUT_CTRL_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_SET_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_SET_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_CLR_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_CLR_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_TOG_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_TOG_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_MASK) |
|
|
#define | PXP_PS_CTRL_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_WB_SWAP_SHIFT)) & PXP_PS_CTRL_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECY_SHIFT)) & PXP_PS_CTRL_DECY_MASK) |
|
#define | PXP_PS_CTRL_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECX_SHIFT)) & PXP_PS_CTRL_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_SET_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_SET_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_WB_SWAP_SHIFT)) & PXP_PS_CTRL_SET_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_SET_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_SET_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_SET_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECY_SHIFT)) & PXP_PS_CTRL_SET_DECY_MASK) |
|
#define | PXP_PS_CTRL_SET_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_SET_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_SET_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECX_SHIFT)) & PXP_PS_CTRL_SET_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_CLR_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_CLR_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_WB_SWAP_SHIFT)) & PXP_PS_CTRL_CLR_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_CLR_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_CLR_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_CLR_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECY_SHIFT)) & PXP_PS_CTRL_CLR_DECY_MASK) |
|
#define | PXP_PS_CTRL_CLR_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_CLR_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_CLR_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECX_SHIFT)) & PXP_PS_CTRL_CLR_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_TOG_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_TOG_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_WB_SWAP_SHIFT)) & PXP_PS_CTRL_TOG_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_TOG_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_TOG_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_TOG_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECY_SHIFT)) & PXP_PS_CTRL_TOG_DECY_MASK) |
|
#define | PXP_PS_CTRL_TOG_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_TOG_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_TOG_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECX_SHIFT)) & PXP_PS_CTRL_TOG_DECX_MASK) |
|
|
#define | PXP_AS_CTRL_ALPHA_CTRL_MASK (0x6U) |
|
#define | PXP_AS_CTRL_ALPHA_CTRL_SHIFT (1U) |
|
#define | PXP_AS_CTRL_ALPHA_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_CTRL_SHIFT)) & PXP_AS_CTRL_ALPHA_CTRL_MASK) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY_MASK (0x8U) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT (3U) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT)) & PXP_AS_CTRL_ENABLE_COLORKEY_MASK) |
|
#define | PXP_AS_CTRL_FORMAT_MASK (0xF0U) |
|
#define | PXP_AS_CTRL_FORMAT_SHIFT (4U) |
|
#define | PXP_AS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_FORMAT_SHIFT)) & PXP_AS_CTRL_FORMAT_MASK) |
|
#define | PXP_AS_CTRL_ALPHA_MASK (0xFF00U) |
|
#define | PXP_AS_CTRL_ALPHA_SHIFT (8U) |
|
#define | PXP_AS_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_SHIFT)) & PXP_AS_CTRL_ALPHA_MASK) |
|
#define | PXP_AS_CTRL_ROP_MASK (0xF0000U) |
|
#define | PXP_AS_CTRL_ROP_SHIFT (16U) |
|
#define | PXP_AS_CTRL_ROP(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ROP_SHIFT)) & PXP_AS_CTRL_ROP_MASK) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT_MASK (0x100000U) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT_SHIFT (20U) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_INVERT_SHIFT)) & PXP_AS_CTRL_ALPHA_INVERT_MASK) |
|
|
#define | PXP_CSC1_COEF0_Y_OFFSET_MASK (0x1FFU) |
|
#define | PXP_CSC1_COEF0_Y_OFFSET_SHIFT (0U) |
|
#define | PXP_CSC1_COEF0_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_Y_OFFSET_SHIFT)) & PXP_CSC1_COEF0_Y_OFFSET_MASK) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET_MASK (0x3FE00U) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET_SHIFT (9U) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_UV_OFFSET_SHIFT)) & PXP_CSC1_COEF0_UV_OFFSET_MASK) |
|
#define | PXP_CSC1_COEF0_C0_MASK (0x1FFC0000U) |
|
#define | PXP_CSC1_COEF0_C0_SHIFT (18U) |
|
#define | PXP_CSC1_COEF0_C0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_C0_SHIFT)) & PXP_CSC1_COEF0_C0_MASK) |
|
#define | PXP_CSC1_COEF0_BYPASS_MASK (0x40000000U) |
|
#define | PXP_CSC1_COEF0_BYPASS_SHIFT (30U) |
|
#define | PXP_CSC1_COEF0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_BYPASS_SHIFT)) & PXP_CSC1_COEF0_BYPASS_MASK) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE_MASK (0x80000000U) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE_SHIFT (31U) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_YCBCR_MODE_SHIFT)) & PXP_CSC1_COEF0_YCBCR_MODE_MASK) |
|
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_MASK (0x1U) |
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_SHIFT (0U) |
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_SHIFT)) & PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK (0x6U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT (1U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK (0x18U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT (3U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK (0x20U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT (5U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK (0x40U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT (6U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK (0x300U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT (8U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK (0xC00U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT (10U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK (0x1000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT (12U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK (0x2000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT (13U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK (0xFF0000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT (16U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT (24U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK) |
|
|
#define | PXP_CTRL_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_SHIFT)) & PXP_CTRL_ENABLE_MASK) |
|
#define | PXP_CTRL_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_IRQ_ENABLE_SHIFT)) & PXP_CTRL_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROTATE_SHIFT)) & PXP_CTRL_ROTATE_MASK) |
|
#define | PXP_CTRL_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_HFLIP_SHIFT)) & PXP_CTRL_HFLIP_MASK) |
|
#define | PXP_CTRL_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_VFLIP_SHIFT)) & PXP_CTRL_VFLIP_MASK) |
|
#define | PXP_CTRL_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROT_POS_SHIFT)) & PXP_CTRL_ROT_POS_MASK) |
|
#define | PXP_CTRL_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_BLOCK_SIZE_SHIFT)) & PXP_CTRL_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_EN_REPEAT_SHIFT)) & PXP_CTRL_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLKGATE_SHIFT)) & PXP_CTRL_CLKGATE_MASK) |
|
#define | PXP_CTRL_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SFTRST_SHIFT)) & PXP_CTRL_SFTRST_MASK) |
|
|
#define | PXP_CTRL_SET_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_SET_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_SHIFT)) & PXP_CTRL_SET_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_SET_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_SET_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_SET_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_SET_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_SET_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROTATE_SHIFT)) & PXP_CTRL_SET_ROTATE_MASK) |
|
#define | PXP_CTRL_SET_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_SET_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_SET_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_HFLIP_SHIFT)) & PXP_CTRL_SET_HFLIP_MASK) |
|
#define | PXP_CTRL_SET_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_SET_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_SET_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_VFLIP_SHIFT)) & PXP_CTRL_SET_VFLIP_MASK) |
|
#define | PXP_CTRL_SET_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_SET_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_SET_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROT_POS_SHIFT)) & PXP_CTRL_SET_ROT_POS_MASK) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_SET_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_BLOCK_SIZE_SHIFT)) & PXP_CTRL_SET_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_SET_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_SET_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_SET_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_EN_REPEAT_SHIFT)) & PXP_CTRL_SET_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_SET_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_SET_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_CLKGATE_SHIFT)) & PXP_CTRL_SET_CLKGATE_MASK) |
|
#define | PXP_CTRL_SET_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_SET_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_SFTRST_SHIFT)) & PXP_CTRL_SET_SFTRST_MASK) |
|
|
#define | PXP_CTRL_CLR_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_CLR_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_SHIFT)) & PXP_CTRL_CLR_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_CLR_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_CLR_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_CLR_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_CLR_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_CLR_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROTATE_SHIFT)) & PXP_CTRL_CLR_ROTATE_MASK) |
|
#define | PXP_CTRL_CLR_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_CLR_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_CLR_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_HFLIP_SHIFT)) & PXP_CTRL_CLR_HFLIP_MASK) |
|
#define | PXP_CTRL_CLR_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_CLR_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_CLR_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_VFLIP_SHIFT)) & PXP_CTRL_CLR_VFLIP_MASK) |
|
#define | PXP_CTRL_CLR_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_CLR_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_CLR_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROT_POS_SHIFT)) & PXP_CTRL_CLR_ROT_POS_MASK) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_CLR_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_BLOCK_SIZE_SHIFT)) & PXP_CTRL_CLR_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_CLR_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_CLR_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_CLR_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_EN_REPEAT_SHIFT)) & PXP_CTRL_CLR_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_CLR_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_CLR_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_CLKGATE_SHIFT)) & PXP_CTRL_CLR_CLKGATE_MASK) |
|
#define | PXP_CTRL_CLR_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_CLR_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_SFTRST_SHIFT)) & PXP_CTRL_CLR_SFTRST_MASK) |
|
|
#define | PXP_CTRL_TOG_ENABLE_MASK (0x1U) |
|
#define | PXP_CTRL_TOG_ENABLE_SHIFT (0U) |
|
#define | PXP_CTRL_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_SHIFT)) & PXP_CTRL_TOG_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE_MASK (0x2U) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE_SHIFT (1U) |
|
#define | PXP_CTRL_TOG_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK (0x4U) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT (2U) |
|
#define | PXP_CTRL_TOG_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK (0x10U) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT (4U) |
|
#define | PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK) |
|
#define | PXP_CTRL_TOG_ROTATE_MASK (0x300U) |
|
#define | PXP_CTRL_TOG_ROTATE_SHIFT (8U) |
|
#define | PXP_CTRL_TOG_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROTATE_SHIFT)) & PXP_CTRL_TOG_ROTATE_MASK) |
|
#define | PXP_CTRL_TOG_HFLIP_MASK (0x400U) |
|
#define | PXP_CTRL_TOG_HFLIP_SHIFT (10U) |
|
#define | PXP_CTRL_TOG_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_HFLIP_SHIFT)) & PXP_CTRL_TOG_HFLIP_MASK) |
|
#define | PXP_CTRL_TOG_VFLIP_MASK (0x800U) |
|
#define | PXP_CTRL_TOG_VFLIP_SHIFT (11U) |
|
#define | PXP_CTRL_TOG_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_VFLIP_SHIFT)) & PXP_CTRL_TOG_VFLIP_MASK) |
|
#define | PXP_CTRL_TOG_ROT_POS_MASK (0x400000U) |
|
#define | PXP_CTRL_TOG_ROT_POS_SHIFT (22U) |
|
#define | PXP_CTRL_TOG_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROT_POS_SHIFT)) & PXP_CTRL_TOG_ROT_POS_MASK) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE_MASK (0x800000U) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE_SHIFT (23U) |
|
#define | PXP_CTRL_TOG_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_BLOCK_SIZE_SHIFT)) & PXP_CTRL_TOG_BLOCK_SIZE_MASK) |
|
#define | PXP_CTRL_TOG_EN_REPEAT_MASK (0x10000000U) |
|
#define | PXP_CTRL_TOG_EN_REPEAT_SHIFT (28U) |
|
#define | PXP_CTRL_TOG_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_EN_REPEAT_SHIFT)) & PXP_CTRL_TOG_EN_REPEAT_MASK) |
|
#define | PXP_CTRL_TOG_CLKGATE_MASK (0x40000000U) |
|
#define | PXP_CTRL_TOG_CLKGATE_SHIFT (30U) |
|
#define | PXP_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_CLKGATE_SHIFT)) & PXP_CTRL_TOG_CLKGATE_MASK) |
|
#define | PXP_CTRL_TOG_SFTRST_MASK (0x80000000U) |
|
#define | PXP_CTRL_TOG_SFTRST_SHIFT (31U) |
|
#define | PXP_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_SFTRST_SHIFT)) & PXP_CTRL_TOG_SFTRST_MASK) |
|
|
#define | PXP_STAT_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_IRQ_SHIFT)) & PXP_STAT_IRQ_MASK) |
|
#define | PXP_STAT_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_READ_ERROR_SHIFT)) & PXP_STAT_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_NEXT_IRQ_SHIFT)) & PXP_STAT_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_ERROR_ID_SHIFT)) & PXP_STAT_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKY_SHIFT)) & PXP_STAT_BLOCKY_MASK) |
|
#define | PXP_STAT_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKX_SHIFT)) & PXP_STAT_BLOCKX_MASK) |
|
|
#define | PXP_STAT_SET_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_SET_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_SET_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_IRQ_SHIFT)) & PXP_STAT_SET_IRQ_MASK) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_SET_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_SET_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_SET_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_READ_ERROR_SHIFT)) & PXP_STAT_SET_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_SET_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_SET_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_SET_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_NEXT_IRQ_SHIFT)) & PXP_STAT_SET_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_SET_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_ERROR_ID_SHIFT)) & PXP_STAT_SET_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_SET_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_SET_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_SET_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKY_SHIFT)) & PXP_STAT_SET_BLOCKY_MASK) |
|
#define | PXP_STAT_SET_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_SET_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_SET_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKX_SHIFT)) & PXP_STAT_SET_BLOCKX_MASK) |
|
|
#define | PXP_STAT_CLR_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_CLR_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_CLR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_IRQ_SHIFT)) & PXP_STAT_CLR_IRQ_MASK) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_CLR_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_CLR_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_READ_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_CLR_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_CLR_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_CLR_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_NEXT_IRQ_SHIFT)) & PXP_STAT_CLR_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_CLR_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_ERROR_ID_SHIFT)) & PXP_STAT_CLR_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_CLR_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_CLR_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_CLR_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKY_SHIFT)) & PXP_STAT_CLR_BLOCKY_MASK) |
|
#define | PXP_STAT_CLR_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_CLR_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_CLR_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKX_SHIFT)) & PXP_STAT_CLR_BLOCKX_MASK) |
|
|
#define | PXP_STAT_TOG_IRQ_MASK (0x1U) |
|
#define | PXP_STAT_TOG_IRQ_SHIFT (0U) |
|
#define | PXP_STAT_TOG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_IRQ_SHIFT)) & PXP_STAT_TOG_IRQ_MASK) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR_MASK (0x2U) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT (1U) |
|
#define | PXP_STAT_TOG_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_WRITE_ERROR_MASK) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR_MASK (0x4U) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR_SHIFT (2U) |
|
#define | PXP_STAT_TOG_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_READ_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_READ_ERROR_MASK) |
|
#define | PXP_STAT_TOG_NEXT_IRQ_MASK (0x8U) |
|
#define | PXP_STAT_TOG_NEXT_IRQ_SHIFT (3U) |
|
#define | PXP_STAT_TOG_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_NEXT_IRQ_SHIFT)) & PXP_STAT_TOG_NEXT_IRQ_MASK) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID_MASK (0xF0U) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID_SHIFT (4U) |
|
#define | PXP_STAT_TOG_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_ERROR_ID_SHIFT)) & PXP_STAT_TOG_AXI_ERROR_ID_MASK) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U) |
|
#define | PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK) |
|
#define | PXP_STAT_TOG_BLOCKY_MASK (0xFF0000U) |
|
#define | PXP_STAT_TOG_BLOCKY_SHIFT (16U) |
|
#define | PXP_STAT_TOG_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKY_SHIFT)) & PXP_STAT_TOG_BLOCKY_MASK) |
|
#define | PXP_STAT_TOG_BLOCKX_MASK (0xFF000000U) |
|
#define | PXP_STAT_TOG_BLOCKX_SHIFT (24U) |
|
#define | PXP_STAT_TOG_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKX_SHIFT)) & PXP_STAT_TOG_BLOCKX_MASK) |
|
|
#define | PXP_OUT_CTRL_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_SHIFT)) & PXP_OUT_CTRL_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_SET_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_SET_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_SET_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_SET_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_CLR_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_CLR_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_CLR_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_MASK) |
|
|
#define | PXP_OUT_CTRL_TOG_FORMAT_MASK (0x1FU) |
|
#define | PXP_OUT_CTRL_TOG_FORMAT_SHIFT (0U) |
|
#define | PXP_OUT_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK (0x300U) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT (8U) |
|
#define | PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK (0x800000U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT (23U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA_SHIFT (24U) |
|
#define | PXP_OUT_CTRL_TOG_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_MASK) |
|
|
#define | PXP_PS_CTRL_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_WB_SWAP_SHIFT)) & PXP_PS_CTRL_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECY_SHIFT)) & PXP_PS_CTRL_DECY_MASK) |
|
#define | PXP_PS_CTRL_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECX_SHIFT)) & PXP_PS_CTRL_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_SET_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_SET_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_SET_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_WB_SWAP_SHIFT)) & PXP_PS_CTRL_SET_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_SET_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_SET_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_SET_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECY_SHIFT)) & PXP_PS_CTRL_SET_DECY_MASK) |
|
#define | PXP_PS_CTRL_SET_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_SET_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_SET_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECX_SHIFT)) & PXP_PS_CTRL_SET_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_CLR_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_CLR_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_CLR_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_WB_SWAP_SHIFT)) & PXP_PS_CTRL_CLR_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_CLR_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_CLR_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_CLR_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECY_SHIFT)) & PXP_PS_CTRL_CLR_DECY_MASK) |
|
#define | PXP_PS_CTRL_CLR_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_CLR_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_CLR_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECX_SHIFT)) & PXP_PS_CTRL_CLR_DECX_MASK) |
|
|
#define | PXP_PS_CTRL_TOG_FORMAT_MASK (0x3FU) |
|
#define | PXP_PS_CTRL_TOG_FORMAT_SHIFT (0U) |
|
#define | PXP_PS_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP_MASK (0x40U) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP_SHIFT (6U) |
|
#define | PXP_PS_CTRL_TOG_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_WB_SWAP_SHIFT)) & PXP_PS_CTRL_TOG_WB_SWAP_MASK) |
|
#define | PXP_PS_CTRL_TOG_DECY_MASK (0x300U) |
|
#define | PXP_PS_CTRL_TOG_DECY_SHIFT (8U) |
|
#define | PXP_PS_CTRL_TOG_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECY_SHIFT)) & PXP_PS_CTRL_TOG_DECY_MASK) |
|
#define | PXP_PS_CTRL_TOG_DECX_MASK (0xC00U) |
|
#define | PXP_PS_CTRL_TOG_DECX_SHIFT (10U) |
|
#define | PXP_PS_CTRL_TOG_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECX_SHIFT)) & PXP_PS_CTRL_TOG_DECX_MASK) |
|
|
#define | PXP_AS_CTRL_ALPHA_CTRL_MASK (0x6U) |
|
#define | PXP_AS_CTRL_ALPHA_CTRL_SHIFT (1U) |
|
#define | PXP_AS_CTRL_ALPHA_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_CTRL_SHIFT)) & PXP_AS_CTRL_ALPHA_CTRL_MASK) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY_MASK (0x8U) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT (3U) |
|
#define | PXP_AS_CTRL_ENABLE_COLORKEY(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT)) & PXP_AS_CTRL_ENABLE_COLORKEY_MASK) |
|
#define | PXP_AS_CTRL_FORMAT_MASK (0xF0U) |
|
#define | PXP_AS_CTRL_FORMAT_SHIFT (4U) |
|
#define | PXP_AS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_FORMAT_SHIFT)) & PXP_AS_CTRL_FORMAT_MASK) |
|
#define | PXP_AS_CTRL_ALPHA_MASK (0xFF00U) |
|
#define | PXP_AS_CTRL_ALPHA_SHIFT (8U) |
|
#define | PXP_AS_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_SHIFT)) & PXP_AS_CTRL_ALPHA_MASK) |
|
#define | PXP_AS_CTRL_ROP_MASK (0xF0000U) |
|
#define | PXP_AS_CTRL_ROP_SHIFT (16U) |
|
#define | PXP_AS_CTRL_ROP(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ROP_SHIFT)) & PXP_AS_CTRL_ROP_MASK) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT_MASK (0x100000U) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT_SHIFT (20U) |
|
#define | PXP_AS_CTRL_ALPHA_INVERT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_INVERT_SHIFT)) & PXP_AS_CTRL_ALPHA_INVERT_MASK) |
|
|
#define | PXP_CSC1_COEF0_Y_OFFSET_MASK (0x1FFU) |
|
#define | PXP_CSC1_COEF0_Y_OFFSET_SHIFT (0U) |
|
#define | PXP_CSC1_COEF0_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_Y_OFFSET_SHIFT)) & PXP_CSC1_COEF0_Y_OFFSET_MASK) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET_MASK (0x3FE00U) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET_SHIFT (9U) |
|
#define | PXP_CSC1_COEF0_UV_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_UV_OFFSET_SHIFT)) & PXP_CSC1_COEF0_UV_OFFSET_MASK) |
|
#define | PXP_CSC1_COEF0_C0_MASK (0x1FFC0000U) |
|
#define | PXP_CSC1_COEF0_C0_SHIFT (18U) |
|
#define | PXP_CSC1_COEF0_C0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_C0_SHIFT)) & PXP_CSC1_COEF0_C0_MASK) |
|
#define | PXP_CSC1_COEF0_BYPASS_MASK (0x40000000U) |
|
#define | PXP_CSC1_COEF0_BYPASS_SHIFT (30U) |
|
#define | PXP_CSC1_COEF0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_BYPASS_SHIFT)) & PXP_CSC1_COEF0_BYPASS_MASK) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE_MASK (0x80000000U) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE_SHIFT (31U) |
|
#define | PXP_CSC1_COEF0_YCBCR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_YCBCR_MODE_SHIFT)) & PXP_CSC1_COEF0_YCBCR_MODE_MASK) |
|
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_MASK (0x1U) |
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_SHIFT (0U) |
|
#define | PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_SHIFT)) & PXP_PORTER_DUFF_CTRL_PORTER_DUFF_ENABLE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK (0x6U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT (1U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK (0x18U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT (3U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK (0x20U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT (5U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK (0x40U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT (6U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK (0x300U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT (8U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK (0xC00U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT (10U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK (0x1000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT (12U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK (0x2000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT (13U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK (0xFF0000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT (16U) |
|
#define | PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK (0xFF000000U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT (24U) |
|
#define | PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK) |
|
#define PXP_OUT_CTRL_CLR_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_CLR_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_CLR_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_SET_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_SET_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_SET_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_TOG_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_TOG_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_OUT_CTRL_TOG_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK) |
FORMAT 0b00000..32-bit pixels 0b00100..32-bit pixels (unpacked 24-bit pixel in 32 bit DWORD.) 0b00101..24-bit pixels (packed 24-bit format) 0b01000..16-bit pixels 0b01001..16-bit pixels 0b01100..16-bit pixels 0b01101..16-bit pixels 0b01110..16-bit pixels 0b10000..32-bit pixels (1-plane XYUV unpacked) 0b10010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b10011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b10100..8-bit monochrome pixels (1-plane Y luma output) 0b10101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b11000..16-bit pixels (2-plane UV interleaved bytes) 0b11001..16-bit pixels (2-plane UV) 0b11010..16-bit pixels (2-plane VU interleaved bytes) 0b11011..16-bit pixels (2-plane VU)
#define PXP_PS_CTRL_CLR_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_CLR_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_CLR_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_SET_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_SET_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_SET_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_TOG_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_TOG_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits
#define PXP_PS_CTRL_TOG_FORMAT |
( |
|
x | ) |
(((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK) |
FORMAT 0b000100..32-bit pixels (unpacked 24-bit format with/without alpha at high 8bits) 0b001100..16-bit pixels with/without alpha at high 1bit 0b001101..16-bit pixels with/without alpha at high 4 bits 0b001110..16-bit pixels 0b010000..32-bit pixels (1-plane XYUV unpacked) 0b010010..16-bit pixels (1-plane U0,Y0,V0,Y1 interleaved bytes) 0b010011..16-bit pixels (1-plane V0,Y0,U0,Y1 interleaved bytes) 0b010100..8-bit monochrome pixels (1-plane Y luma output) 0b010101..4-bit monochrome pixels (1-plane Y luma, 4 bit truncation) 0b011000..16-bit pixels (2-plane UV interleaved bytes) 0b011001..16-bit pixels (2-plane UV) 0b011010..16-bit pixels (2-plane VU interleaved bytes) 0b011011..16-bit pixels (2-plane VU) 0b011110..16-bit pixels (3-plane format) 0b011111..16-bit pixels (3-plane format) 0b100100..2-bit pixels with alpha at the low 8 bits 0b101100..16-bit pixels with alpha at the low 1bits 0b101101..16-bit pixels with alpha at the low 4 bits