|
RTEMS 6.1-rc5
|
Loading...
Searching...
No Matches
25#ifndef _MIMXRT1166_cm7_FEATURES_H_
26#define _MIMXRT1166_cm7_FEATURES_H_
31#define FSL_FEATURE_SOC_ACMP_COUNT (4)
33#define FSL_FEATURE_SOC_AOI_COUNT (2)
35#define FSL_FEATURE_SOC_ASRC_COUNT (1)
37#define FSL_FEATURE_SOC_CAAM_COUNT (1)
39#define FSL_FEATURE_SOC_CCM_COUNT (1)
41#define FSL_FEATURE_SOC_CSI_COUNT (1)
43#define FSL_FEATURE_SOC_CDOG_COUNT (1)
45#define FSL_FEATURE_SOC_DAC12_COUNT (1)
47#define FSL_FEATURE_SOC_DCDC_COUNT (1)
49#define FSL_FEATURE_SOC_DMAMUX_COUNT (1)
51#define FSL_FEATURE_SOC_EDMA_COUNT (1)
53#define FSL_FEATURE_SOC_EMVSIM_COUNT (2)
55#define FSL_FEATURE_SOC_ENC_COUNT (4)
57#define FSL_FEATURE_SOC_ENET_COUNT (2)
59#define FSL_FEATURE_SOC_EWM_COUNT (1)
61#define FSL_FEATURE_SOC_FLEXCAN_COUNT (3)
63#define FSL_FEATURE_SOC_FLEXIO_COUNT (2)
65#define FSL_FEATURE_SOC_FLEXRAM_COUNT (1)
67#define FSL_FEATURE_SOC_FLEXSPI_COUNT (2)
69#define FSL_FEATURE_SOC_GPT_COUNT (6)
71#define FSL_FEATURE_SOC_I2S_COUNT (4)
73#define FSL_FEATURE_SOC_IEE_COUNT (1)
75#define FSL_FEATURE_SOC_IGPIO_COUNT (15)
77#define FSL_FEATURE_SOC_IOMUXC_COUNT (1)
79#define FSL_FEATURE_SOC_IOMUXC_LPSR_COUNT (1)
81#define FSL_FEATURE_SOC_KPP_COUNT (1)
83#define FSL_FEATURE_SOC_LCDIF_COUNT (1)
85#define FSL_FEATURE_SOC_LPADC_COUNT (2)
87#define FSL_FEATURE_SOC_LPI2C_COUNT (6)
89#define FSL_FEATURE_SOC_LPSPI_COUNT (6)
91#define FSL_FEATURE_SOC_LPUART_COUNT (12)
93#define FSL_FEATURE_SOC_MCM_COUNT (1)
95#define FSL_FEATURE_SOC_MPU_COUNT (1)
97#define FSL_FEATURE_SOC_MU_COUNT (1)
99#define FSL_FEATURE_SOC_OCOTP_COUNT (1)
101#define FSL_FEATURE_SOC_OTFAD_COUNT (2)
103#define FSL_FEATURE_SOC_PDM_COUNT (1)
105#define FSL_FEATURE_SOC_PIT_COUNT (2)
107#define FSL_FEATURE_SOC_PWM_COUNT (4)
109#define FSL_FEATURE_SOC_PXP_COUNT (1)
111#define FSL_FEATURE_SOC_PUF_COUNT (1)
113#define FSL_FEATURE_SOC_RDC_COUNT (1)
115#define FSL_FEATURE_SOC_RDC_SEMAPHORE_COUNT (2)
117#define FSL_FEATURE_SOC_SEMA4_COUNT (1)
119#define FSL_FEATURE_SOC_SEMC_COUNT (1)
121#define FSL_FEATURE_SOC_SNVS_COUNT (1)
123#define FSL_FEATURE_SOC_SPDIF_COUNT (1)
125#define FSL_FEATURE_SOC_SRC_COUNT (1)
127#define FSL_FEATURE_SOC_TMR_COUNT (4)
129#define FSL_FEATURE_SOC_USBHS_COUNT (2)
131#define FSL_FEATURE_SOC_USBHSDCD_COUNT (2)
133#define FSL_FEATURE_SOC_USBNC_COUNT (2)
135#define FSL_FEATURE_SOC_USBPHY_COUNT (2)
137#define FSL_FEATURE_SOC_USDHC_COUNT (2)
139#define FSL_FEATURE_SOC_WDOG_COUNT (2)
141#define FSL_FEATURE_SOC_XBARA_COUNT (1)
143#define FSL_FEATURE_SOC_XBARB_COUNT (2)
145#define FSL_FEATURE_BOOT_ROM_HAS_ROMAPI (1)
150#define FSL_FEATURE_ADC_ETC_HAS_CTRL_DMA_MODE_SEL (1)
152#define FSL_FEATURE_ADC_ETC_HAS_TRIGm_CHAIN_a_b_IEn_EN (1)
154#define FSL_FEATURE_ADC_ETC_HAS_NO_TSC0_TRIG (1)
156#define FSL_FEATURE_ADC_ETC_HAS_NO_TSC1_TRIG (1)
161#define FSL_FEATURE_AOI_MODULE_INPUTS (4)
163#define FSL_FEATURE_AOI_EVENT_COUNT (4)
168#define FSL_FEATURE_ASRC_PARAMETER_REGISTER_NAME_ASRPM (1)
173#define FSL_FEATURE_FLEXCAN_HAS_MESSAGE_BUFFER_MAX_NUMBERn(x) (64)
175#define FSL_FEATURE_FLEXCAN_HAS_DOZE_MODE_SUPPORT (1)
177#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_DOZE_MODE_SUPPORTn(x) (1)
179#define FSL_FEATURE_FLEXCAN_HAS_GLITCH_FILTER (1)
181#define FSL_FEATURE_FLEXCAN_HAS_EXTENDED_FLAG_REGISTER (1)
183#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_EXTENDED_TIMING_REGISTERn(x) (1)
185#define FSL_FEATURE_FLEXCAN_HAS_RX_FIFO_DMA (1)
187#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_RX_FIFO_DMAn(x) (1)
189#define FSL_FEATURE_FLEXCAN_SUPPORT_ENGINE_CLK_SEL_REMOVE (0)
191#define FSL_FEATURE_FLEXCAN_INSTANCE_SUPPORT_ENGINE_CLK_SEL_REMOVEn(x) (0)
193#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_5641 (0)
195#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_5829 (0)
197#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_6032 (0)
199#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_9595 (0)
201#define FSL_FEATURE_FLEXCAN_HAS_FLEXIBLE_DATA_RATE (1)
203#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_FLEXIBLE_DATA_RATEn(x) (1)
205#define FSL_FEATURE_FLEXCAN_HAS_MEMORY_ERROR_CONTROL (1)
207#define FSL_FEATURE_FLEXCAN_INIT_MEMORY_BASE_1 (0x80)
209#define FSL_FEATURE_FLEXCAN_INIT_MEMORY_SIZE_1 (0xA60)
211#define FSL_FEATURE_FLEXCAN_INIT_MEMORY_BASE_2 (0xF28)
213#define FSL_FEATURE_FLEXCAN_INIT_MEMORY_SIZE_2 (0xD8)
215#define FSL_FEATURE_FLEXCAN_HAS_ENHANCED_BIT_TIMING_REG (0)
217#define FSL_FEATURE_FLEXCAN_HAS_PN_MODE (0)
219#define FSL_FEATURE_FLEXCAN_HAS_NO_SUPV_SUPPORT (0)
224#define FSL_FEATURE_CCM_HAS_ERRATA_50235 (0)
229#define FSL_FEATURE_CDOG_HAS_NO_RESET (1)
234#define FSL_FEATURE_IGPIO_HAS_DR_SET (1)
236#define FSL_FEATURE_IGPIO_HAS_DR_CLEAR (1)
238#define FSL_FEATURE_IGPIO_HAS_DR_TOGGLE (1)
243#define FSL_FEATURE_ACMP_HAS_C3_REG (1)
245#define FSL_FEATURE_ACMP_HAS_C0_LINKEN_BIT (1)
247#define FSL_FEATURE_ACMP_HAS_C0_OFFSET_BIT (0)
249#define FSL_FEATURE_ACMP_HAS_C1_INPSEL_BIT (0)
251#define FSL_FEATURE_ACMP_HAS_C1_INNSEL_BIT (0)
253#define FSL_FEATURE_ACMP_HAS_C1_DACOE_BIT (0)
255#define FSL_FEATURE_ACMP_HAS_C1_DMODE_BIT (1)
257#define FSL_FEATURE_ACMP_HAS_C2_RRE_BIT (0)
262#define FSL_FEATURE_CSI_NO_REG_PREFIX (1)
267#define FSL_FEATURE_DAC12_HAS_NO_ITRM_REGISTER (1)
269#define FSL_FEATURE_DAC12_HAS_HW_TRIGGER (0)
274#define FSL_FEATURE_DCDC_HAS_CTRL_REG (1)
276#define FSL_FEATURE_DCDC_VDD_OUTPUT_COUNT (2)
278#define FSL_FEATURE_DCDC_HAS_NO_CURRENT_ALERT_FUNC (1)
280#define FSL_FEATURE_DCDC_HAS_SWITCHING_CONVERTER_DIFFERENTIAL_MODE (1)
282#define FSL_FEATURE_DCDC_HAS_REG0_DCDC_IN_DET (1)
284#define FSL_FEATURE_DCDC_HAS_NO_REG0_EN_LP_OVERLOAD_SNS (1)
286#define FSL_FEATURE_DCDC_HAS_REG3_FBK_SEL (1)
291#define FSL_FEATURE_EDMA_MODULE_CHANNEL (32)
293#define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (32)
295#define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1)
297#define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1)
299#define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (32)
301#define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (16)
303#define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (1)
305#define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (0)
307#define FSL_FEATURE_EDMA_SUPPORT_32_BYTES_TRANSFER (1)
312#define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (32)
314#define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (64)
316#define FSL_FEATURE_DMAMUX_HAS_TRIG (1)
318#define FSL_FEATURE_DMAMUX_HAS_A_ON (1)
320#define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (32)
325#define FSL_FEATURE_MIPI_DSI_HAS_SEPARATE_SUBMODULE (1)
330#define FSL_FEATURE_ENC_HAS_NO_CTRL2_SAB_INT (0)
332#define FSL_FEATURE_ENC_HAS_CTRL3 (1)
334#define FSL_FEATURE_ENC_HAS_LASTEDGE (1)
336#define FSL_FEATURE_ENC_HAS_POSDPER (1)
341#define FSL_FEATURE_ENET_HAS_INTERRUPT_COALESCE (1)
343#define FSL_FEATURE_ENET_QUEUE (3)
345#define FSL_FEATURE_ENET_HAS_AVB (1)
347#define FSL_FEATURE_ENET_HAS_TIMER_PWCONTROL (1)
349#define FSL_FEATURE_ENET_HAS_EXTEND_MDIO (1)
351#define FSL_FEATURE_ENET_HAS_ADD_1588_TIMER_CHN_INT (1)
353#define FSL_FEATURE_ENET_INSTANCE_HAS_INTERRUPT_COALESCEn(x) (1)
355#define FSL_FEATURE_ENET_INSTANCE_QUEUEn(x) \
356 (((x) == ENET) ? (1) : \
357 (((x) == ENET_1G) ? (3) : (-1)))
359#define FSL_FEATURE_ENET_INSTANCE_HAS_AVBn(x) \
360 (((x) == ENET) ? (0) : \
361 (((x) == ENET_1G) ? (1) : (-1)))
363#define FSL_FEATURE_ENET_INSTANCE_HAS_TIMER_PWCONTROLn(x) \
364 (((x) == ENET) ? (1) : \
365 (((x) == ENET_1G) ? (0) : (-1)))
367#define FSL_FEATURE_ENET_INSTANCE_HAS_EXTEND_MDIOn(x) (1)
369#define FSL_FEATURE_ENET_INSTANCE_HAS_ADD_1588_TIMER_CHN_INTn(x) (1)
371#define FSL_FEATURE_ENET_HAS_RECEIVE_STATUS_THRESHOLD (1)
373#define FSL_FEATURE_ENET_HAS_RGMII_TXC_DELAY (1)
375#define FSL_FEATURE_ENET_HAS_RGMII_RXC_DELAY (0)
377#define FSL_FEATURE_ENET_TIMESTAMP_CAPTURE_BIT_INVALID (0)
379#define FSL_FEATURE_ENET_HAS_EXTRA_CLOCK_GATE (0)
384#define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (1)
386#define FSL_FEATURE_EWM_HAS_PRESCALER (1)
391#define FSL_FEATURE_FLEXIO_HAS_SHIFTER_STATUS (1)
393#define FSL_FEATURE_FLEXIO_HAS_PIN_STATUS (1)
395#define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_BYTE_SWAP (1)
397#define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_HALF_WORD_SWAP (1)
399#define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_SWAP (1)
401#define FSL_FEATURE_FLEXIO_HAS_STATE_MODE (1)
403#define FSL_FEATURE_FLEXIO_HAS_LOGIC_MODE (1)
405#define FSL_FEATURE_FLEXIO_HAS_PARALLEL_WIDTH (1)
407#define FSL_FEATURE_FLEXIO_VERID_RESET_VALUE (0x2000001)
409#define FSL_FEATURE_FLEXIO_PARAM_RESET_VALUE (0x2200808)
411#define FSL_FEATURE_FLEXIO_TIMCFG_TIMDCE_FIELD_WIDTH (3)
413#define FSL_FEATURE_FLEXIO_DMA_REQUEST_BASE_CHANNEL (0)
418#define FSL_FEATURE_FLEXRAM_INTERNAL_RAM_BANK_SIZE (32768)
420#define FSL_FEATURE_FLEXRAM_INTERNAL_RAM_TOTAL_BANK_NUMBERS (16)
422#define FSL_FEATURE_FLEXRAM_HAS_MAGIC_ADDR (1)
424#define FSL_FEATURE_FLEXRAM_HAS_ECC (0)
429#define FSL_FEATURE_FLEXSPI_AHB_BUFFER_COUNTn(x) (8)
431#define FSL_FEATURE_FLEXSPI_HAS_NO_DATA_LEARN (1)
433#define FSL_FEATURE_FLEXSPI_HAS_INTEN_AHBBUSERROREN (1)
435#define FSL_FEATURE_FLEXSPI_HAS_AHBCR_CLRAHBTX_RXBUF (0)
437#define FSL_FEATURE_FLEXSPI_HAS_NO_IP_PARALLEL_MODE (0)
439#define FSL_FEATURE_FLEXSPI_HAS_NO_AHB_PARALLEL_MODE (0)
441#define FSL_FEATURE_FLEXSPI_SUPPORT_ADDRESS_SHIFT (0)
454#define FSL_FEATURE_PUF_PWR_HAS_MANUAL_SLEEP_CONTROL (1)
456#define FSL_FEATURE_PUF_HAS_SHIFT_STATUS (0)
458#define FSL_FEATURE_PUF_HAS_IDXBLK_SHIFT (1)
460#define FSL_FEATURE_PUF_HAS_NO_RESET (1)
465#define FSL_FEATURE_LCDIF_HAS_NO_AS (1)
467#define FSL_FEATURE_LCDIF_HAS_NO_RESET_PIN (1)
469#define FSL_FEATURE_LCDIF_HAS_LUT (1)
474#define FSL_FEATURE_LCDIFV2_CLUT_RAM_OFFSET (0x2000)
476#define FSL_FEATURE_LCDIFV2_INT_DOMAIN_COUNT (2)
478#define FSL_FEATURE_LCDIFV2_LAYER_COUNT (8)
480#define FSL_FEATURE_LCDIFV2_LAYER_CSC_COUNT (2)
485#define FSL_FEATURE_LPADC_FIFO_COUNT (1)
487#define FSL_FEATURE_LPADC_HAS_CFG_SUBSEQUENT_PRIORITY (1)
489#define FSL_FEATURE_LPADC_HAS_CMDL_DIFF (1)
491#define FSL_FEATURE_LPADC_HAS_CMDL_CSCALE (1)
493#define FSL_FEATURE_LPADC_HAS_CMDL_CTYPE (0)
495#define FSL_FEATURE_LPADC_HAS_CMDL_MODE (0)
497#define FSL_FEATURE_LPADC_HAS_CMDH_WAIT_TRIG (0)
499#define FSL_FEATURE_LPADC_HAS_CTRL_CALOFS (0)
501#define FSL_FEATURE_LPADC_HAS_CTRL_CAL_REQ (0)
503#define FSL_FEATURE_LPADC_HAS_CTRL_CAL_AVGS (0)
505#define FSL_FEATURE_LPADC_HAS_CFG_ADCKEN (0)
507#define FSL_FEATURE_LPADC_HAS_CFG_VREF1RNG (0)
509#define FSL_FEATURE_LPADC_HAS_CFG_CALOFS (0)
511#define FSL_FEATURE_LPADC_HAS_OFSTRIM (0)
513#define FSL_FEATURE_LPADC_HAS_CFG_PWRSEL (1)
515#define FSL_FEATURE_LPADC_HAS_CMDL_ALTB_CSCALE (0)
517#define FSL_FEATURE_LPADC_HAS_CMDL_ALTBEN (0)
519#define FSL_FEATURE_LPADC_HAS_CMDL_ALTB_ADCH (0)
521#define FSL_FEATURE_LPADC_HAS_CTRL_CALOFSMODE (0)
523#define FSL_FEATURE_LPADC_CONVERSIONS_AVERAGED_BITFIELD_WIDTH (3)
525#define FSL_FEATURE_LPADC_HAS_TCTRL_CMD_SEL (1)
530#define FSL_FEATURE_LPI2C_HAS_SEPARATE_DMA_RX_TX_REQn(x) (0)
532#define FSL_FEATURE_LPI2C_FIFO_SIZEn(x) (4)
537#define FSL_FEATURE_LPSPI_FIFO_SIZEn(x) (16)
539#define FSL_FEATURE_LPSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
541#define FSL_FEATURE_LPSPI_HAS_CCR1 (0)
546#define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0)
548#define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1)
550#define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
552#define FSL_FEATURE_LPUART_HAS_FIFO (1)
554#define FSL_FEATURE_LPUART_HAS_MODIR (1)
556#define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1)
558#define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1)
560#define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
562#define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1)
564#define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (1)
566#define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0)
568#define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1)
570#define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1)
572#define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1)
574#define FSL_FEATURE_LPUART_IS_SCI (1)
576#define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (4)
578#define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1)
580#define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1)
582#define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0)
584#define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1)
586#define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0)
588#define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0)
590#define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
592#define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1)
594#define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1)
596#define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0)
598#define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
600#define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0)
602#define FSL_FEATURE_LPUART_HAS_PARAM (1)
604#define FSL_FEATURE_LPUART_HAS_VERID (1)
606#define FSL_FEATURE_LPUART_HAS_GLOBAL (1)
608#define FSL_FEATURE_LPUART_HAS_PINCFG (1)
613#define FSL_FEATURE_CSI2RX_HAS_NO_REG_PREFIX (1)
618#define FSL_FEATURE_MU_SIDE_A (1)
620#define FSL_FEATURE_MU_HAS_CCR (0)
622#define FSL_FEATURE_MU_HAS_SR_RS (1)
624#define FSL_FEATURE_MU_HAS_RESET_INT (0)
626#define FSL_FEATURE_MU_HAS_SR_MURIP (0)
628#define FSL_FEATURE_MU_HAS_SR_HRIP (0)
630#define FSL_FEATURE_MU_NO_CLKE (1)
632#define FSL_FEATURE_MU_NO_NMI (1)
634#define FSL_FEATURE_MU_NO_RSTH (1)
636#define FSL_FEATURE_MU_NO_MUR (0)
638#define FSL_FEATURE_MU_NO_HR (1)
640#define FSL_FEATURE_MU_HAS_HRM (0)
642#define FSL_FEATURE_MU_NO_PM (1)
644#define FSL_FEATURE_MU_HAS_RESET_ASSERT_INT (0)
646#define FSL_FEATURE_MU_HAS_RESET_DEASSERT_INT (0)
651#define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
653#define FSL_FEATURE_INTERRUPT_IRQ_MAX (105)
658#define FSL_FEATURE_OCOTP_HAS_TIMING_CTRL (0)
660#define FSL_FEATURE_OCOTP_HAS_WORDLOCK (1)
665#define FSL_FEATURE_PDM_FIFO_OFFSET (4)
667#define FSL_FEATURE_PDM_CHANNEL_NUM (8)
669#define FSL_FEATURE_PDM_FIFO_WIDTH (4)
671#define FSL_FEATURE_PDM_FIFO_DEPTH (8)
673#define FSL_FEATURE_PDM_HAS_RANGE_CTRL (1)
675#define FSL_FEATURE_PDM_HAS_STATUS_LOW_FREQ (1)
677#define FSL_FEATURE_PDM_HIGH_QUALITY_CLKDIV_FACTOR (93)
679#define FSL_FEATURE_PDM_VERY_LOW_QUALITY_CLKDIV_FACTOR (43)
681#define FSL_FEATURE_PDM_HAS_NO_VADEF (0)
686#define FSL_FEATURE_PIT_TIMER_COUNT (4)
688#define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (1)
690#define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1)
692#define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (1)
694#define FSL_FEATURE_PIT_HAS_MDIS (1)
699#define FSL_FEATURE_PWM_HAS_CHANNELA (1)
701#define FSL_FEATURE_PWM_HAS_CHANNELB (1)
703#define FSL_FEATURE_PWM_HAS_CHANNELX (1)
705#define FSL_FEATURE_PWM_HAS_FRACTIONAL (1)
707#define FSL_FEATURE_PWM_HAS_MUX_TRIGGER_SOURCE_SEL (1)
709#define FSL_FEATURE_PWM_SUBMODULE_COUNT (4U)
711#define FSL_FEATURE_PWM_FAULT_CH_COUNT (1)
716#define FSL_FEATURE_PXP_HAS_DITHER (0)
718#define FSL_FEATURE_PXP_HAS_EN_REPEAT (1)
720#define FSL_FEATURE_PXP_HAS_NO_CSC2 (1)
722#define FSL_FEATURE_PXP_HAS_NO_LUT (1)
727#define FSL_FEATURE_RTWDOG_HAS_WATCHDOG (1)
729#define FSL_FEATURE_RTWDOG_HAS_32BIT_ACCESS (1)
734#define FSL_FEATURE_SAI_HAS_FIFO (1)
736#define FSL_FEATURE_SAI_FIFO_COUNTn(x) (32)
738#define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) \
739 (((x) == SAI1) ? (4) : \
740 (((x) == SAI2) ? (1) : \
741 (((x) == SAI3) ? (1) : \
742 (((x) == SAI4) ? (1) : (-1)))))
744#define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (32)
746#define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (1)
748#define FSL_FEATURE_SAI_HAS_FIFO_PACKING (1)
750#define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (1)
752#define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (1)
754#define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0)
756#define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (0)
758#define FSL_FEATURE_SAI_INT_SOURCE_NUM (2)
760#define FSL_FEATURE_SAI_HAS_MCR (0)
762#define FSL_FEATURE_SAI_HAS_NO_MCR_MICS (1)
764#define FSL_FEATURE_SAI_HAS_MDR (0)
766#define FSL_FEATURE_SAI_HAS_BCLK_BYPASS (1)
768#define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (0)
770#define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (1)
775#define FSL_FEATURE_SEMC_HAS_NOR_WDH_TIME (0)
777#define FSL_FEATURE_SEMC_HAS_NOR_WDS_TIME (0)
779#define FSL_FEATURE_SEMC_HAS_NOR_LC_TIME (1)
781#define FSL_FEATURE_SEMC_HAS_NOR_RD_TIME (1)
783#define FSL_FEATURE_SEMC_HAS_SRAM_WDH_TIME (1)
785#define FSL_FEATURE_SEMC_HAS_SRAM_WDS_TIME (1)
787#define FSL_FEATURE_SEMC_HAS_SRAM_LC_TIME (1)
789#define FSL_FEATURE_SEMC_HAS_SRAM_RD_TIME (1)
791#define FSL_FEATURE_SEMC_SUPPORT_SRAM_COUNT (4)
793#define FSL_FEATURE_SEMC_HAS_DELAY_CHAIN_CONTROL (1)
795#define FSL_FEATURE_SEMC_HAS_SRAM_RDH_TIME (1)
797#define FSL_FEATURE_SEMC_SUPPORT_SDRAM_PS_BITWIDTH (2)
799#define FSL_FEATURE_SEMC_ERRATA_050577 (0)
801#define FSL_FEATURE_SEMC_SDRAM_SUPPORT_COLUMN_ADDRESS_8BIT (1)
803#define FSL_FEATURE_SEMC_HAS_DBICR2 (1)
805#define FSL_FEATURE_SEMC_HAS_NAND_HW_ECC (0)
810#define FSL_FEATURE_SNVS_HAS_SRTC (1)
812#define FSL_FEATURE_SNVS_PASSIVE_TAMPER_FILTER (0)
814#define FSL_FEATURE_SNVS_HAS_ACTIVE_TAMPERS (0)
816#define FSL_FEATURE_SNVS_HAS_MULTIPLE_TAMPER (0)
829#define FSL_FEATURE_L1ICACHE_LINESIZE_BYTE (32)
831#define FSL_FEATURE_L1DCACHE_LINESIZE_BYTE (32)
836#define FSL_FEATURE_TMPSNS_HAS_AI_INTERFACE (1)
841#define FSL_FEATURE_USBPHY_HAS_DCD_ANALOG (0)
843#define FSL_FEATURE_USBPHY_HAS_TRIM_OVERRIDE_EN (1)
845#define FSL_FEATURE_USBPHY_28FDSOI (1)
850#define FSL_FEATURE_USBHS_EHCI_COUNT (2)
852#define FSL_FEATURE_USBHS_ENDPT_COUNT (8)
857#define FSL_FEATURE_USDHC_HAS_EXT_DMA (0)
859#define FSL_FEATURE_USDHC_HAS_HS400_MODE (1)
861#define FSL_FEATURE_USDHC_HAS_SDR50_MODE (1)
863#define FSL_FEATURE_USDHC_HAS_SDR104_MODE (1)
865#define FSL_FEATURE_USDHC_HAS_RESET (0)
867#define FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN (1)
869#define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_8_BIT_WIDTHn(x) \
870 (((x) == USDHC1) ? (0) : \
871 (((x) == USDHC2) ? (1) : (-1)))
873#define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn(x) (1)
875#define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_1V8_SIGNALn(x) (1)
877#define FSL_FEATURE_USDHC_REGISTER_HOST_CTRL_CAP_HAS_NO_RETUNING_TIME_COUNTER (1)
882#define FSL_FEATURE_XBARA_INTERRUPT_COUNT (4)
887#define FSL_FEATURE_XRDC2_DOMAIN_COUNT (16)