|
uint32_t | lpcr_a7_bsc |
|
uint32_t | lpcr_a7_ad |
|
uint32_t | lpcr_m4 |
|
uint32_t | reserved_0c [2] |
|
uint32_t | slpcr |
|
uint32_t | reserved_18 [2] |
|
uint32_t | mlpcr |
|
uint32_t | pgc_ack_sel_a7 |
|
uint32_t | pgc_ack_sel_m4 |
|
uint32_t | misc |
|
uint32_t | imr1_core0_a7 |
|
uint32_t | imr2_core0_a7 |
|
uint32_t | imr3_core0_a7 |
|
uint32_t | imr4_core0_a7 |
|
uint32_t | imr1_core1_a7 |
|
uint32_t | imr2_core1_a7 |
|
uint32_t | imr3_core1_a7 |
|
uint32_t | imr4_core1_a7 |
|
uint32_t | imr1_m4 |
|
uint32_t | imr2_m4 |
|
uint32_t | imr3_m4 |
|
uint32_t | imr4_m4 |
|
uint32_t | reserved_60 [4] |
|
uint32_t | isr1_a7 |
|
uint32_t | isr2_a7 |
|
uint32_t | isr3_a7 |
|
uint32_t | isr4_a7 |
|
uint32_t | isr1_m4 |
|
uint32_t | isr2_m4 |
|
uint32_t | isr3_m4 |
|
uint32_t | isr4_m4 |
|
uint32_t | reserved_90 [8] |
|
uint32_t | slt0_cfg |
|
uint32_t | slt1_cfg |
|
uint32_t | slt2_cfg |
|
uint32_t | slt3_cfg |
|
uint32_t | slt4_cfg |
|
uint32_t | slt5_cfg |
|
uint32_t | slt6_cfg |
|
uint32_t | slt7_cfg |
|
uint32_t | slt8_cfg |
|
uint32_t | slt9_cfg |
|
uint32_t | reserved_d8 [5] |
|
uint32_t | pgc_cpu_mapping |
|
uint32_t | cpu_pgc_sw_pup_req |
|
uint32_t | reserved_f4 |
|
uint32_t | pu_pgc_sw_pup_req |
|
uint32_t | cpu_pgc_sw_pdn_req |
|
uint32_t | reserved_100 |
|
uint32_t | pu_pgc_sw_pdn_req |
|
uint32_t | reserved_108 [10] |
|
uint32_t | cpu_pgc_pup_status1 |
|
uint32_t | a7_mix_pgc_pup_status0 |
|
uint32_t | a7_mix_pgc_pup_status1 |
|
uint32_t | a7_mix_pgc_pup_status2 |
|
uint32_t | m4_mix_pgc_pup_status0 |
|
uint32_t | m4_mix_pgc_pup_status1 |
|
uint32_t | m4_mix_pgc_pup_status2 |
|
uint32_t | a7_pu_pgc_pup_status0 |
|
uint32_t | a7_pu_pgc_pup_status1 |
|
uint32_t | a7_pu_pgc_pup_status2 |
|
uint32_t | m4_pu_pgc_pup_status0 |
|
uint32_t | m4_pu_pgc_pup_status1 |
|
uint32_t | m4_pu_pgc_pup_status2 |
|
uint32_t | reserved_164 [3] |
|
uint32_t | cpu_pgc_pdn_status1 |
|
uint32_t | reserved_174 [6] |
|
uint32_t | a7_pu_pgc_pdn_status0 |
|
uint32_t | a7_pu_pgc_pdn_status1 |
|
uint32_t | a7_pu_pgc_pdn_status2 |
|
uint32_t | m4_pu_pgc_pdn_status0 |
|
uint32_t | m4_pu_pgc_pdn_status1 |
|
uint32_t | m4_pu_pgc_pdn_status2 |
|
uint32_t | reserved_1a4 [3] |
|
uint32_t | a7_mix_pdn_flg |
|
uint32_t | a7_pu_pdn_flg |
|
uint32_t | m4_mix_pdn_flg |
|
uint32_t | m4_pu_pdn_flg |
|
uint32_t | reserved_1c0 [400] |
|
uint32_t | pgc_a7core0_ctrl |
|
uint32_t | pgc_a7core0_pupscr |
|
uint32_t | pgc_a7core0_pdnscr |
|
uint32_t | pgc_a7core0_sr |
|
uint32_t | reserved_810 [12] |
|
uint32_t | pgc_a7core1_ctrl |
|
uint32_t | pgc_a7core1_pupscr |
|
uint32_t | pgc_a7core1_pdnscr |
|
uint32_t | pgc_a7core1_sr |
|
uint32_t | reserved_850 [12] |
|
uint32_t | pgc_a7scu_ctrl |
|
uint32_t | pgc_a7scu_pupscr |
|
uint32_t | pgc_a7scu_pdnscr |
|
uint32_t | pgc_a7scu_sr |
|
uint32_t | pgc_scu_auxsw |
|
uint32_t | reserved_894 [11] |
|
uint32_t | pgc_mix_ctrl |
|
uint32_t | pgc_mix_pupscr |
|
uint32_t | pgc_mix_pdnscr |
|
uint32_t | pgc_mix_sr |
|
uint32_t | reserved_8d0 [12] |
|
uint32_t | pgc_mipi_ctrl |
|
uint32_t | pgc_mipi_pupscr |
|
uint32_t | pgc_mipi_pdnscr |
|
uint32_t | pgc_mipi_sr |
|
uint32_t | reserved_910 [12] |
|
uint32_t | pgc_pcie_ctrl |
|
uint32_t | pgc_pcie_pupscr |
|
uint32_t | pgc_pcie_pdnscr |
|
uint32_t | pgc_pcie_sr |
|
uint32_t | reserved_950 [176] |
|
uint32_t | pgc_mipi_auxsw |
|
uint32_t | reserved_c14 [15] |
|
uint32_t | pgc_pcie_auxsw |
|
uint32_t | reserved_c54 [43] |
|
uint32_t | pgc_hsic_ctrl |
|
uint32_t | pgc_hsic_pupscr |
|
uint32_t | pgc_hsic_pdnscr |
|
uint32_t | pgc_hsic_sr |
|
The documentation for this struct was generated from the following file: