|
RTEMS 6.1-rc2
|
Loading...
Searching...
No Matches
31#ifndef _MIMXRT1052_FEATURES_H_
32#define _MIMXRT1052_FEATURES_H_
37#define FSL_FEATURE_SOC_ADC_COUNT (2)
39#define FSL_FEATURE_SOC_AIPSTZ_COUNT (4)
41#define FSL_FEATURE_SOC_AOI_COUNT (2)
43#define FSL_FEATURE_SOC_CCM_COUNT (1)
45#define FSL_FEATURE_SOC_CCM_ANALOG_COUNT (1)
47#define FSL_FEATURE_SOC_CMP_COUNT (4)
49#define FSL_FEATURE_SOC_CSI_COUNT (1)
51#define FSL_FEATURE_SOC_DCDC_COUNT (1)
53#define FSL_FEATURE_SOC_DCP_COUNT (1)
55#define FSL_FEATURE_SOC_DMAMUX_COUNT (1)
57#define FSL_FEATURE_SOC_EDMA_COUNT (1)
59#define FSL_FEATURE_SOC_ENC_COUNT (4)
61#define FSL_FEATURE_SOC_ENET_COUNT (1)
63#define FSL_FEATURE_SOC_EWM_COUNT (1)
65#define FSL_FEATURE_SOC_FLEXCAN_COUNT (2)
67#define FSL_FEATURE_SOC_FLEXIO_COUNT (2)
69#define FSL_FEATURE_SOC_FLEXRAM_COUNT (1)
71#define FSL_FEATURE_SOC_FLEXSPI_COUNT (1)
73#define FSL_FEATURE_SOC_GPC_COUNT (1)
75#define FSL_FEATURE_SOC_GPT_COUNT (2)
77#define FSL_FEATURE_SOC_I2S_COUNT (3)
79#define FSL_FEATURE_SOC_IGPIO_COUNT (5)
81#define FSL_FEATURE_SOC_IOMUXC_COUNT (1)
83#define FSL_FEATURE_SOC_IOMUXC_GPR_COUNT (1)
85#define FSL_FEATURE_SOC_IOMUXC_SNVS_COUNT (1)
87#define FSL_FEATURE_SOC_KPP_COUNT (1)
89#define FSL_FEATURE_SOC_LCDIF_COUNT (1)
91#define FSL_FEATURE_SOC_LPI2C_COUNT (4)
93#define FSL_FEATURE_SOC_LPSPI_COUNT (4)
95#define FSL_FEATURE_SOC_LPUART_COUNT (8)
97#define FSL_FEATURE_SOC_MPU_COUNT (1)
99#define FSL_FEATURE_SOC_OCOTP_COUNT (1)
101#define FSL_FEATURE_SOC_PIT_COUNT (1)
103#define FSL_FEATURE_SOC_PMU_COUNT (1)
105#define FSL_FEATURE_SOC_PWM_COUNT (4)
107#define FSL_FEATURE_SOC_PXP_COUNT (1)
109#define FSL_FEATURE_SOC_ROMC_COUNT (1)
111#define FSL_FEATURE_SOC_SEMC_COUNT (1)
113#define FSL_FEATURE_SOC_SNVS_COUNT (1)
115#define FSL_FEATURE_SOC_SPDIF_COUNT (1)
117#define FSL_FEATURE_SOC_SRC_COUNT (1)
119#define FSL_FEATURE_SOC_TEMPMON_COUNT (1)
121#define FSL_FEATURE_SOC_TMR_COUNT (4)
123#define FSL_FEATURE_SOC_TRNG_COUNT (1)
125#define FSL_FEATURE_SOC_TSC_COUNT (1)
127#define FSL_FEATURE_SOC_USBHS_COUNT (2)
129#define FSL_FEATURE_SOC_USBNC_COUNT (2)
131#define FSL_FEATURE_SOC_USBPHY_COUNT (2)
133#define FSL_FEATURE_SOC_USB_ANALOG_COUNT (1)
135#define FSL_FEATURE_SOC_USDHC_COUNT (2)
137#define FSL_FEATURE_SOC_WDOG_COUNT (2)
139#define FSL_FEATURE_SOC_XBARA_COUNT (1)
141#define FSL_FEATURE_SOC_XBARB_COUNT (2)
143#define FSL_FEATURE_SOC_XTALOSC24M_COUNT (1)
145#define FSL_FEATURE_BOOT_ROM_HAS_ROMAPI (1)
150#define FSL_FEATURE_ADC_SUPPORT_HARDWARE_TRIGGER_REMOVE (0)
152#define FSL_FEATURE_ADC_SUPPORT_ALTCLK_REMOVE (1)
154#define FSL_FEATURE_ADC_CONVERSION_CONTROL_COUNT (8)
159#define FSL_FEATURE_ADC_ETC_HAS_CTRL_DMA_MODE_SEL (1)
161#define FSL_FEATURE_ADC_ETC_HAS_TRIGm_CHAIN_a_b_IEn_EN (0)
163#define FSL_FEATURE_ADC_ETC_HAS_NO_TSC0_TRIG (0)
165#define FSL_FEATURE_ADC_ETC_HAS_NO_TSC1_TRIG (0)
170#define FSL_FEATURE_AOI_MODULE_INPUTS (4)
172#define FSL_FEATURE_AOI_EVENT_COUNT (4)
177#define FSL_FEATURE_FLEXCAN_HAS_MESSAGE_BUFFER_MAX_NUMBERn(x) (64)
179#define FSL_FEATURE_FLEXCAN_HAS_DOZE_MODE_SUPPORT (0)
181#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_DOZE_MODE_SUPPORTn(x) (0)
183#define FSL_FEATURE_FLEXCAN_HAS_GLITCH_FILTER (1)
185#define FSL_FEATURE_FLEXCAN_HAS_EXTENDED_FLAG_REGISTER (1)
187#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_EXTENDED_TIMING_REGISTERn(x) (0)
189#define FSL_FEATURE_FLEXCAN_HAS_RX_FIFO_DMA (0)
191#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_RX_FIFO_DMAn(x) (0)
193#define FSL_FEATURE_FLEXCAN_SUPPORT_ENGINE_CLK_SEL_REMOVE (1)
195#define FSL_FEATURE_FLEXCAN_INSTANCE_SUPPORT_ENGINE_CLK_SEL_REMOVEn(x) (1)
197#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_5641 (0)
199#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_5829 (1)
201#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_6032 (1)
203#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_9595 (1)
205#define FSL_FEATURE_FLEXCAN_HAS_FLEXIBLE_DATA_RATE (0)
207#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_FLEXIBLE_DATA_RATEn(x) (0)
209#define FSL_FEATURE_FLEXCAN_HAS_MEMORY_ERROR_CONTROL (0)
211#define FSL_FEATURE_FLEXCAN_HAS_ENHANCED_BIT_TIMING_REG (0)
213#define FSL_FEATURE_FLEXCAN_HAS_PN_MODE (0)
218#define FSL_FEATURE_CCM_HAS_ERRATA_50235 (1)
223#define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (0)
225#define FSL_FEATURE_CMP_HAS_WINDOW_MODE (1)
227#define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (1)
229#define FSL_FEATURE_CMP_HAS_DMA (1)
231#define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (0)
233#define FSL_FEATURE_CMP_HAS_DAC_TEST (0)
235#define FSL_FEATURE_CMP_HAS_COWZ_BIT_FIELD (0)
237#define FSL_FEATURE_CMP_USE_16BIT_REG (0)
242#define FSL_FEATURE_DCDC_HAS_CTRL_REG (0)
244#define FSL_FEATURE_DCDC_VDD_OUTPUT_COUNT (1)
246#define FSL_FEATURE_DCDC_HAS_NO_CURRENT_ALERT_FUNC (0)
248#define FSL_FEATURE_DCDC_HAS_SWITCHING_CONVERTER_DIFFERENTIAL_MODE (0)
250#define FSL_FEATURE_DCDC_HAS_REG0_DCDC_IN_DET (0)
252#define FSL_FEATURE_DCDC_HAS_NO_REG0_EN_LP_OVERLOAD_SNS (0)
254#define FSL_FEATURE_DCDC_HAS_REG3_FBK_SEL (0)
259#define FSL_FEATURE_EDMA_MODULE_CHANNEL (32)
261#define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (32)
263#define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1)
265#define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1)
267#define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (32)
269#define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (16)
271#define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (1)
273#define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (0)
275#define FSL_FEATURE_EDMA_SUPPORT_32_BYTES_TRANSFER (1)
280#define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (32)
282#define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (32)
284#define FSL_FEATURE_DMAMUX_HAS_TRIG (1)
286#define FSL_FEATURE_DMAMUX_HAS_A_ON (1)
288#define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (32)
293#define FSL_FEATURE_ENC_HAS_NO_CTRL2_SAB_INT (1)
295#define FSL_FEATURE_ENC_HAS_CTRL3 (0)
297#define FSL_FEATURE_ENC_HAS_LASTEDGE (0)
299#define FSL_FEATURE_ENC_HAS_POSDPER (0)
304#define FSL_FEATURE_ENET_HAS_INTERRUPT_COALESCE (1)
306#define FSL_FEATURE_ENET_QUEUE (1)
308#define FSL_FEATURE_ENET_HAS_AVB (0)
310#define FSL_FEATURE_ENET_HAS_TIMER_PWCONTROL (1)
312#define FSL_FEATURE_ENET_HAS_EXTEND_MDIO (1)
314#define FSL_FEATURE_ENET_HAS_ADD_1588_TIMER_CHN_INT (0)
316#define FSL_FEATURE_ENET_INSTANCE_HAS_INTERRUPT_COALESCEn(x) (1)
318#define FSL_FEATURE_ENET_INSTANCE_QUEUEn(x) (1)
320#define FSL_FEATURE_ENET_INSTANCE_HAS_AVBn(x) (0)
322#define FSL_FEATURE_ENET_INSTANCE_HAS_TIMER_PWCONTROLn(x) (1)
324#define FSL_FEATURE_ENET_INSTANCE_HAS_EXTEND_MDIOn(x) (1)
326#define FSL_FEATURE_ENET_INSTANCE_HAS_ADD_1588_TIMER_CHN_INTn(x) (0)
328#define FSL_FEATURE_ENET_HAS_RECEIVE_STATUS_THRESHOLD (1)
330#define FSL_FEATURE_ENET_HAS_RGMII_TXC_DELAY (0)
332#define FSL_FEATURE_ENET_HAS_RGMII_RXC_DELAY (0)
334#define FSL_FEATURE_ENET_TIMESTAMP_CAPTURE_BIT_INVALID (0)
336#define FSL_FEATURE_ENET_HAS_EXTRA_CLOCK_GATE (0)
341#define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (1)
343#define FSL_FEATURE_EWM_HAS_PRESCALER (1)
348#define FSL_FEATURE_FLEXIO_HAS_SHIFTER_STATUS (1)
350#define FSL_FEATURE_FLEXIO_HAS_PIN_STATUS (1)
352#define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_BYTE_SWAP (1)
354#define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_HALF_WORD_SWAP (1)
356#define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_SWAP (1)
358#define FSL_FEATURE_FLEXIO_HAS_STATE_MODE (1)
360#define FSL_FEATURE_FLEXIO_HAS_LOGIC_MODE (1)
362#define FSL_FEATURE_FLEXIO_HAS_PARALLEL_WIDTH (1)
364#define FSL_FEATURE_FLEXIO_VERID_RESET_VALUE (0x1010001)
366#define FSL_FEATURE_FLEXIO_PARAM_RESET_VALUE (0x2200404)
368#define FSL_FEATURE_FLEXIO_DMA_REQUEST_BASE_CHANNEL (0)
373#define FSL_FEATURE_FLEXRAM_INTERNAL_RAM_BANK_SIZE (32768)
375#define FSL_FEATURE_FLEXRAM_INTERNAL_RAM_TOTAL_BANK_NUMBERS (16)
377#define FSL_FEATURE_FLEXRAM_HAS_MAGIC_ADDR (0)
379#define FSL_FEATURE_FLEXRAM_HAS_ECC (0)
384#define FSL_FEATURE_FLEXSPI_AHB_BUFFER_COUNTn(x) (4)
386#define FSL_FEATURE_FLEXSPI_HAS_NO_DATA_LEARN (1)
388#define FSL_FEATURE_FLEXSPI_HAS_INTEN_AHBBUSERROREN (0)
390#define FSL_FEATURE_FLEXSPI_HAS_AHBCR_CLRAHBTX_RXBUF (0)
392#define FSL_FEATURE_FLEXSPI_HAS_NO_IP_PARALLEL_MODE (0)
394#define FSL_FEATURE_FLEXSPI_HAS_NO_AHB_PARALLEL_MODE (0)
396#define FSL_FEATURE_FLEXSPI_SUPPORT_ADDRESS_SHIFT (0)
401#define FSL_FEATURE_GPC_HAS_CNTR_DVFS0CR (0)
403#define FSL_FEATURE_GPC_HAS_CNTR_GPCIRQM (0)
405#define FSL_FEATURE_GPC_HAS_CNTR_L2PGE (0)
407#define FSL_FEATURE_GPC_HAS_CNTR_PDRAM0PGE (1)
409#define FSL_FEATURE_GPC_HAS_CNTR_VADC (0)
411#define FSL_FEATURE_GPC_HAS_CNTR_DISPLAY (0)
413#define FSL_FEATURE_GPC_HAS_IRQ_0_31 (1)
418#define FSL_FEATURE_IGPIO_HAS_DR_SET (1)
420#define FSL_FEATURE_IGPIO_HAS_DR_CLEAR (1)
422#define FSL_FEATURE_IGPIO_HAS_DR_TOGGLE (1)
427#define FSL_FEATURE_LCDIF_HAS_NO_AS (1)
429#define FSL_FEATURE_LCDIF_HAS_NO_RESET_PIN (1)
431#define FSL_FEATURE_LCDIF_HAS_LUT (1)
436#define FSL_FEATURE_LPI2C_HAS_SEPARATE_DMA_RX_TX_REQn(x) (0)
438#define FSL_FEATURE_LPI2C_FIFO_SIZEn(x) (4)
443#define FSL_FEATURE_LPSPI_FIFO_SIZEn(x) (16)
445#define FSL_FEATURE_LPSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
447#define FSL_FEATURE_LPSPI_HAS_CCR1 (0)
452#define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0)
454#define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1)
456#define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
458#define FSL_FEATURE_LPUART_HAS_FIFO (1)
460#define FSL_FEATURE_LPUART_HAS_MODIR (1)
462#define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1)
464#define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1)
466#define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
468#define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1)
470#define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (1)
472#define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0)
474#define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1)
476#define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1)
478#define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1)
480#define FSL_FEATURE_LPUART_IS_SCI (1)
482#define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (4)
484#define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1)
486#define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1)
488#define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0)
490#define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1)
492#define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0)
494#define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0)
496#define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
498#define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1)
500#define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1)
502#define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0)
504#define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
506#define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0)
508#define FSL_FEATURE_LPUART_HAS_PARAM (1)
510#define FSL_FEATURE_LPUART_HAS_VERID (1)
512#define FSL_FEATURE_LPUART_HAS_GLOBAL (1)
514#define FSL_FEATURE_LPUART_HAS_PINCFG (1)
519#define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
521#define FSL_FEATURE_INTERRUPT_IRQ_MAX (151)
526#define FSL_FEATURE_OCOTP_HAS_TIMING_CTRL (1)
528#define FSL_FEATURE_OCOTP_HAS_WORDLOCK (0)
533#define FSL_FEATURE_PIT_TIMER_COUNT (4)
535#define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (1)
537#define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1)
539#define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (1)
541#define FSL_FEATURE_PIT_HAS_MDIS (1)
546#define FSL_FEATURE_PMU_HAS_LOWPWR_CTRL (0)
551#define FSL_FEATURE_PWM_HAS_CHANNELA (1)
553#define FSL_FEATURE_PWM_HAS_CHANNELB (1)
555#define FSL_FEATURE_PWM_HAS_CHANNELX (1)
557#define FSL_FEATURE_PWM_HAS_FRACTIONAL (1)
559#define FSL_FEATURE_PWM_HAS_MUX_TRIGGER_SOURCE_SEL (1)
561#define FSL_FEATURE_PWM_SUBMODULE_COUNT (4U)
563#define FSL_FEATURE_PWM_FAULT_CH_COUNT (1)
568#define FSL_FEATURE_PXP_HAS_DITHER (0)
570#define FSL_FEATURE_PXP_HAS_EN_REPEAT (1)
572#define FSL_FEATURE_PXP_HAS_NO_CSC2 (1)
574#define FSL_FEATURE_PXP_HAS_NO_LUT (1)
579#define FSL_FEATURE_RTWDOG_HAS_WATCHDOG (1)
581#define FSL_FEATURE_RTWDOG_HAS_32BIT_ACCESS (1)
586#define FSL_FEATURE_SAI_HAS_FIFO (1)
588#define FSL_FEATURE_SAI_FIFO_COUNTn(x) (32)
590#define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) \
591 (((x) == SAI1) ? (4) : \
592 (((x) == SAI2) ? (1) : \
593 (((x) == SAI3) ? (1) : (-1))))
595#define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (32)
597#define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (1)
599#define FSL_FEATURE_SAI_HAS_FIFO_PACKING (1)
601#define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (1)
603#define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (1)
605#define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0)
607#define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (0)
609#define FSL_FEATURE_SAI_INT_SOURCE_NUM (2)
611#define FSL_FEATURE_SAI_HAS_MCR (0)
613#define FSL_FEATURE_SAI_HAS_NO_MCR_MICS (1)
615#define FSL_FEATURE_SAI_HAS_MDR (0)
617#define FSL_FEATURE_SAI_HAS_BCLK_BYPASS (0)
619#define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (0)
621#define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (1)
626#define FSL_FEATURE_SEMC_HAS_NOR_WDH_TIME (0)
628#define FSL_FEATURE_SEMC_HAS_NOR_WDS_TIME (0)
630#define FSL_FEATURE_SEMC_HAS_NOR_LC_TIME (0)
632#define FSL_FEATURE_SEMC_HAS_NOR_RD_TIME (0)
634#define FSL_FEATURE_SEMC_HAS_SRAM_WDH_TIME (0)
636#define FSL_FEATURE_SEMC_HAS_SRAM_WDS_TIME (0)
638#define FSL_FEATURE_SEMC_HAS_SRAM_LC_TIME (0)
640#define FSL_FEATURE_SEMC_HAS_SRAM_RD_TIME (0)
642#define FSL_FEATURE_SEMC_SUPPORT_SRAM_COUNT (1)
644#define FSL_FEATURE_SEMC_HAS_DELAY_CHAIN_CONTROL (0)
646#define FSL_FEATURE_SEMC_HAS_SRAM_RDH_TIME (0)
648#define FSL_FEATURE_SEMC_SUPPORT_SDRAM_PS_BITWIDTH (1)
650#define FSL_FEATURE_SEMC_ERRATA_050577 (1)
652#define FSL_FEATURE_SEMC_SDRAM_SUPPORT_COLUMN_ADDRESS_8BIT (0)
654#define FSL_FEATURE_SEMC_HAS_DBICR2 (0)
656#define FSL_FEATURE_SEMC_HAS_NAND_HW_ECC (0)
661#define FSL_FEATURE_SNVS_HAS_SRTC (1)
663#define FSL_FEATURE_SNVS_PASSIVE_TAMPER_FILTER (0)
665#define FSL_FEATURE_SNVS_HAS_ACTIVE_TAMPERS (0)
667#define FSL_FEATURE_SNVS_HAS_MULTIPLE_TAMPER (0)
672#define FSL_FEATURE_SRC_HAS_SCR_MASK_WDOG3_RST (1)
674#define FSL_FEATURE_SRC_HAS_SCR_MIX_RST_STRCH (0)
676#define FSL_FEATURE_SRC_HAS_SCR_DBG_RST_MSK_PG (1)
678#define FSL_FEATURE_SRC_HAS_SCR_WDOG3_RST_OPTN (0)
680#define FSL_FEATURE_SRC_HAS_SCR_CORES_DBG_RST (0)
682#define FSL_FEATURE_SRC_HAS_SCR_MTSR (0)
684#define FSL_FEATURE_SRC_HAS_SCR_CORE0_DBG_RST (1)
686#define FSL_FEATURE_SRC_HAS_SCR_CORE0_RST (1)
688#define FSL_FEATURE_SRC_HAS_SCR_LOCKUP_RST (0)
690#define FSL_FEATURE_SRC_HAS_SCR_SWRC (0)
692#define FSL_FEATURE_SRC_HAS_SCR_EIM_RST (0)
694#define FSL_FEATURE_SRC_HAS_SCR_LUEN (0)
696#define FSL_FEATURE_SRC_HAS_NO_SCR_WRBC (1)
698#define FSL_FEATURE_SRC_HAS_NO_SCR_WRE (1)
700#define FSL_FEATURE_SRC_HAS_SISR (0)
702#define FSL_FEATURE_SRC_HAS_SRSR_RESET_OUT (0)
704#define FSL_FEATURE_SRC_HAS_SRSR_WDOG3_RST_B (1)
706#define FSL_FEATURE_SRC_HAS_SRSR_JTAG_SW_RST (1)
708#define FSL_FEATURE_SRC_HAS_SRSR_SW (0)
710#define FSL_FEATURE_SRC_HAS_SRSR_IPP_USER_RESET_B (1)
712#define FSL_FEATURE_SRC_HAS_SRSR_SNVS (0)
714#define FSL_FEATURE_SRC_HAS_SRSR_CSU_RESET_B (1)
716#define FSL_FEATURE_SRC_HAS_SRSR_LOCKUP (0)
718#define FSL_FEATURE_SRC_HAS_SRSR_LOCKUP_SYSRESETREQ (1)
720#define FSL_FEATURE_SRC_HAS_SRSR_POR (0)
722#define FSL_FEATURE_SRC_HAS_SRSR_IPP_RESET_B (1)
724#define FSL_FEATURE_SRC_HAS_NO_SRSR_WBI (1)
729#define FSL_FEATURE_L1ICACHE_LINESIZE_BYTE (32)
731#define FSL_FEATURE_L1DCACHE_LINESIZE_BYTE (32)
736#define FSL_FEATURE_TRNG_HAS_NO_TRNG_ACC (1)
741#define FSL_FEATURE_USBHS_EHCI_COUNT (2)
743#define FSL_FEATURE_USBHS_ENDPT_COUNT (8)
748#define FSL_FEATURE_USBPHY_HAS_DCD_ANALOG (0)
750#define FSL_FEATURE_USBPHY_HAS_TRIM_OVERRIDE_EN (0)
752#define FSL_FEATURE_USBPHY_28FDSOI (0)
757#define FSL_FEATURE_USDHC_HAS_EXT_DMA (0)
759#define FSL_FEATURE_USDHC_HAS_HS400_MODE (0)
761#define FSL_FEATURE_USDHC_HAS_SDR50_MODE (1)
763#define FSL_FEATURE_USDHC_HAS_SDR104_MODE (1)
765#define FSL_FEATURE_USDHC_HAS_RESET (0)
767#define FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN (0)
769#define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_8_BIT_WIDTHn(x) \
770 (((x) == USDHC1) ? (0) : \
771 (((x) == USDHC2) ? (1) : (-1)))
773#define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn(x) (0)
775#define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_1V8_SIGNALn(x) (1)
777#define FSL_FEATURE_USDHC_REGISTER_HOST_CTRL_CAP_HAS_NO_RETUNING_TIME_COUNTER (0)
782#define FSL_FEATURE_XBARA_INTERRUPT_COUNT (4)